blob: ef52d9c91459e0204e31c98483922b7ab95b1ebb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020030extern int nand_scan(struct mtd_info *mtd, int max_chips);
31/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
David Woodhouse5e81e882010-02-26 18:32:56 +000035extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
36 struct nand_flash_dev *table);
David Woodhouse3b85c322006-09-25 17:06:53 +010037extern int nand_scan_tail(struct mtd_info *mtd);
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/* Free resources held by the NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020040extern void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
David Woodhouseb77d95c2006-09-25 21:58:50 +010042/* Internal helper for board drivers which need to override command function */
43extern void nand_wait_ready(struct mtd_info *mtd);
44
Brian Norris7854d3f2011-06-23 14:12:08 -070045/* locks all blocks present in the device */
Vimal Singh7d70f332010-02-08 15:50:49 +053046extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
47
Brian Norris7854d3f2011-06-23 14:12:08 -070048/* unlocks specified locked blocks */
Vimal Singh7d70f332010-02-08 15:50:49 +053049extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* The maximum number of NAND chips in an array */
52#define NAND_MAX_CHIPS 8
53
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020054/*
55 * This constant declares the max. oobsize / page, which
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * is supported now. If you add a chip with bigger oobsize/page
57 * adjust this accordingly.
58 */
Brian Norrisb9e48532012-09-24 20:40:53 -070059#define NAND_MAX_OOBSIZE 640
Brian Norris5c709ee2010-08-20 12:36:13 -070060#define NAND_MAX_PAGESIZE 8192
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020064 *
65 * These are bits which can be or'ed to set/clear multiple
66 * bits in one go.
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020069#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020071#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020073#define NAND_ALE 0x04
74
75#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
76#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
77#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79/*
80 * Standard NAND flash commands
81 */
82#define NAND_CMD_READ0 0
83#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020084#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define NAND_CMD_PAGEPROG 0x10
86#define NAND_CMD_READOOB 0x50
87#define NAND_CMD_ERASE1 0x60
88#define NAND_CMD_STATUS 0x70
89#define NAND_CMD_STATUS_MULTI 0x71
90#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020091#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NAND_CMD_READID 0x90
93#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020094#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080095#define NAND_CMD_GET_FEATURES 0xee
96#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#define NAND_CMD_RESET 0xff
98
Vimal Singh7d70f332010-02-08 15:50:49 +053099#define NAND_CMD_LOCK 0x2a
100#define NAND_CMD_UNLOCK1 0x23
101#define NAND_CMD_UNLOCK2 0x24
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103/* Extended commands for large page devices */
104#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200105#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#define NAND_CMD_CACHEDPROG 0x15
107
David A. Marlin28a48de2005-01-17 18:29:21 +0000108/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000109/*
110 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +0000111 * there is no way to distinguish that from NAND_CMD_READ0
112 * until the remaining sequence of commands has been completed
113 * so add a high order bit and mask it off in the command.
114 */
115#define NAND_CMD_DEPLETE1 0x100
116#define NAND_CMD_DEPLETE2 0x38
117#define NAND_CMD_STATUS_MULTI 0x71
118#define NAND_CMD_STATUS_ERROR 0x72
119/* multi-bank error status (banks 0-3) */
120#define NAND_CMD_STATUS_ERROR0 0x73
121#define NAND_CMD_STATUS_ERROR1 0x74
122#define NAND_CMD_STATUS_ERROR2 0x75
123#define NAND_CMD_STATUS_ERROR3 0x76
124#define NAND_CMD_STATUS_RESET 0x7f
125#define NAND_CMD_STATUS_CLEAR 0xff
126
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200127#define NAND_CMD_NONE -1
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/* Status bits */
130#define NAND_STATUS_FAIL 0x01
131#define NAND_STATUS_FAIL_N1 0x02
132#define NAND_STATUS_TRUE_READY 0x20
133#define NAND_STATUS_READY 0x40
134#define NAND_STATUS_WP 0x80
135
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000136/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 * Constants for ECC_MODES
138 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200139typedef enum {
140 NAND_ECC_NONE,
141 NAND_ECC_SOFT,
142 NAND_ECC_HW,
143 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700144 NAND_ECC_HW_OOB_FIRST,
Ivan Djelic193bd402011-03-11 11:05:33 +0100145 NAND_ECC_SOFT_BCH,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200146} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148/*
149 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000150 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/* Reset Hardware ECC for read */
152#define NAND_ECC_READ 0
153/* Reset Hardware ECC for write */
154#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700155/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#define NAND_ECC_READSYN 2
157
David A. Marlin068e3c02005-01-24 03:07:46 +0000158/* Bit mask for flags passed to do_nand_read_ecc */
159#define NAND_GET_DEVICE 0x80
160
161
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200162/*
163 * Option constants for bizarre disfunctionality and real
164 * features.
165 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700166/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define NAND_BUSWIDTH_16 0x00000002
168/* Device supports partial programming without padding */
169#define NAND_NO_PADDING 0x00000004
170/* Chip has cache program function */
171#define NAND_CACHEPRG 0x00000008
172/* Chip has copy back function */
173#define NAND_COPYBACK 0x00000010
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200174/*
175 * AND Chip which has 4 banks and a confusing page / block
176 * assignment. See Renesas datasheet for further information.
177 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#define NAND_IS_AND 0x00000020
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200179/*
180 * Chip has a array of 4 pages which can be read without
181 * additional ready /busy waits.
182 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000183#define NAND_4PAGE_ARRAY 0x00000040
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200184/*
185 * Chip requires that BBT is periodically rewritten to prevent
David A. Marlin28a48de2005-01-17 18:29:21 +0000186 * bits from adjacent blocks from 'leaking' in altering data.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200187 * This happens with the Renesas AG-AND chips, possibly others.
188 */
David A. Marlin28a48de2005-01-17 18:29:21 +0000189#define BBT_AUTO_REFRESH 0x00000080
Brian Norris5bc7c332013-03-13 09:51:31 -0700190/*
191 * Chip requires ready check on read (for auto-incremented sequential read).
192 * True only for small page devices; large page devices do not support
193 * autoincrement.
194 */
195#define NAND_NEED_READRDY 0x00000100
196
Thomas Gleixner29072b92006-09-28 15:38:36 +0200197/* Chip does not allow subpage writes */
198#define NAND_NO_SUBPAGE_WRITE 0x00000200
199
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200200/* Device is one of 'new' xD cards that expose fake nand command set */
201#define NAND_BROKEN_XD 0x00000400
202
203/* Device behaves just like nand, but is readonly */
204#define NAND_ROM 0x00000800
205
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500206/* Device supports subpage reads */
207#define NAND_SUBPAGE_READ 0x00001000
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209/* Options valid for Samsung large page devices */
210#define NAND_SAMSUNG_LP_OPTIONS \
211 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
212
213/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
215#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
216#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500217#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000220/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700221#define NAND_SKIP_BBTSCAN 0x00010000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200222/*
223 * This option is defined if the board driver allocates its own buffers
224 * (e.g. because it needs them DMA-coherent).
225 */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700226#define NAND_OWN_BUFFERS 0x00020000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000227/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700228#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100229/*
230 * Autodetect nand buswidth with readid/onfi.
231 * This suppose the driver will configure the hardware in 8 bits mode
232 * when calling nand_scan_ident, and update its configuration
233 * before calling nand_scan_tail.
234 */
235#define NAND_BUSWIDTH_AUTO 0x00080000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200238/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200239#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Thomas Gleixner29072b92006-09-28 15:38:36 +0200241/* Cell info constants */
242#define NAND_CI_CHIPNR_MSK 0x03
243#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245/* Keep gcc happy */
246struct nand_chip;
247
Huang Shijie3e701922012-09-13 14:57:53 +0800248/* ONFI timing mode, used in both asynchronous and synchronous mode */
249#define ONFI_TIMING_MODE_0 (1 << 0)
250#define ONFI_TIMING_MODE_1 (1 << 1)
251#define ONFI_TIMING_MODE_2 (1 << 2)
252#define ONFI_TIMING_MODE_3 (1 << 3)
253#define ONFI_TIMING_MODE_4 (1 << 4)
254#define ONFI_TIMING_MODE_5 (1 << 5)
255#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
256
Huang Shijie7db03ec2012-09-13 14:57:52 +0800257/* ONFI feature address */
258#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
259
260/* ONFI subfeature parameters length */
261#define ONFI_SUBFEATURE_PARAM_LEN 4
262
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200263struct nand_onfi_params {
264 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200265 /* 'O' 'N' 'F' 'I' */
266 u8 sig[4];
267 __le16 revision;
268 __le16 features;
269 __le16 opt_cmd;
270 u8 reserved[22];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200271
272 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200273 char manufacturer[12];
274 char model[20];
275 u8 jedec_id;
276 __le16 date_code;
277 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200278
279 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200280 __le32 byte_per_page;
281 __le16 spare_bytes_per_page;
282 __le32 data_bytes_per_ppage;
283 __le16 spare_bytes_per_ppage;
284 __le32 pages_per_block;
285 __le32 blocks_per_lun;
286 u8 lun_count;
287 u8 addr_cycles;
288 u8 bits_per_cell;
289 __le16 bb_per_lun;
290 __le16 block_endurance;
291 u8 guaranteed_good_blocks;
292 __le16 guaranteed_block_endurance;
293 u8 programs_per_page;
294 u8 ppage_attr;
295 u8 ecc_bits;
296 u8 interleaved_bits;
297 u8 interleaved_ops;
298 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200299
300 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200301 u8 io_pin_capacitance_max;
302 __le16 async_timing_mode;
303 __le16 program_cache_timing_mode;
304 __le16 t_prog;
305 __le16 t_bers;
306 __le16 t_r;
307 __le16 t_ccs;
308 __le16 src_sync_timing_mode;
309 __le16 src_ssync_features;
310 __le16 clk_pin_capacitance_typ;
311 __le16 io_pin_capacitance_typ;
312 __le16 input_pin_capacitance_typ;
313 u8 input_pin_capacitance_max;
314 u8 driver_strenght_support;
315 __le16 t_int_r;
316 __le16 t_ald;
317 u8 reserved4[7];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200318
319 /* vendor */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200320 u8 reserved5[90];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200321
322 __le16 crc;
323} __attribute__((packed));
324
325#define ONFI_CRC_BASE 0x4F4E
326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700328 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000329 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200331 * @wq: wait queue to sleep on if a NAND operation is in
332 * progress used instead of the per chip wait queue
333 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 */
335struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200336 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100338 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339};
340
341/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700342 * struct nand_ecc_ctrl - Control structure for ECC
343 * @mode: ECC mode
344 * @steps: number of ECC steps per page
345 * @size: data bytes per ECC step
346 * @bytes: ECC bytes per step
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700347 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700348 * @total: total number of ECC bytes per page
349 * @prepad: padding information for syndrome based ECC generators
350 * @postpad: padding information for syndrome based ECC generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700351 * @layout: ECC layout control struct pointer
Brian Norris7854d3f2011-06-23 14:12:08 -0700352 * @priv: pointer to private ECC control data
353 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200354 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700355 * @calculate: function for ECC calculation or readback from ECC hardware
356 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100357 * @read_page_raw: function to read a raw page without ECC
358 * @write_page_raw: function to write a raw page without ECC
Brian Norris7854d3f2011-06-23 14:12:08 -0700359 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700360 * requirements; returns maximum number of bitflips corrected in
361 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
362 * @read_subpage: function to read parts of the page covered by ECC;
363 * returns same as read_page()
Brian Norris7854d3f2011-06-23 14:12:08 -0700364 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200365 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700366 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700367 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700368 * @read_oob: function to read chip OOB data
369 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200370 */
371struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200372 nand_ecc_modes_t mode;
373 int steps;
374 int size;
375 int bytes;
376 int total;
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700377 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200378 int prepad;
379 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200380 struct nand_ecclayout *layout;
Ivan Djelic193bd402011-03-11 11:05:33 +0100381 void *priv;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200382 void (*hwctl)(struct mtd_info *mtd, int mode);
383 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
384 uint8_t *ecc_code);
385 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
386 uint8_t *calc_ecc);
387 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700388 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800389 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700390 const uint8_t *buf, int oob_required);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200391 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700392 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200393 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
394 uint32_t offs, uint32_t len, uint8_t *buf);
Josh Wufdbad98d2012-06-25 18:07:45 +0800395 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700396 const uint8_t *buf, int oob_required);
Brian Norris9ce244b2011-08-30 18:45:37 -0700397 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
398 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700399 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300400 int page);
401 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200402 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
403 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200404};
405
406/**
407 * struct nand_buffers - buffer structure for read/write
Brian Norris7854d3f2011-06-23 14:12:08 -0700408 * @ecccalc: buffer for calculated ECC
409 * @ecccode: buffer for ECC read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200410 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200411 *
412 * Do not change the order of buffers. databuf and oobrbuf must be in
413 * consecutive order.
414 */
415struct nand_buffers {
416 uint8_t ecccalc[NAND_MAX_OOBSIZE];
417 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100418 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200419};
420
421/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 * struct nand_chip - NAND Private Flash Chip Data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200423 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
424 * flash device
425 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
426 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
430 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 * @select_chip: [REPLACEABLE] select chip nr
432 * @block_bad: [REPLACEABLE] check, if the block is bad
433 * @block_markbad: [REPLACEABLE] mark the block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300434 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200435 * ALE/CLE/nCE. Also used to write command and address
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300436 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
Huang Shijie12a40a52010-09-27 10:43:53 +0800437 * mtd->oobsize, mtd->writesize and so on.
438 * @id_data contains the 8 bytes values of NAND_CMD_READID.
439 * Return with the bus width.
Brian Norris7854d3f2011-06-23 14:12:08 -0700440 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200441 * device ready/busy line. If set to NULL no access to
442 * ready/busy is available and the ready/busy information
443 * is read from the chip status register.
444 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
445 * commands to the chip.
446 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
447 * ready.
Brian Norris7854d3f2011-06-23 14:12:08 -0700448 * @ecc: [BOARDSPECIFIC] ECC control structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700449 * @buffers: buffer structure for read/write
450 * @hwcontrol: platform-specific hardware control structure
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200451 * @erase_cmd: [INTERN] erase command write function, selectable due
452 * to AND support.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300454 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200455 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200456 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700457 * @oob_poi: "poison value buffer," used for laying out OOB data
458 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200459 * @page_shift: [INTERN] number of address bits in a page (column
460 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
462 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
463 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200464 * @options: [BOARDSPECIFIC] various chip options. They can partly
465 * be set to inform nand_scan about special functionality.
466 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700467 * @bbt_options: [INTERN] bad block specific options. All options used
468 * here must come from bbm.h. By default, these options
469 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200470 * @badblockpos: [INTERN] position of the bad block marker in the oob
471 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800472 * @badblockbits: [INTERN] minimum number of set bits in a good block's
473 * bad block marker position; i.e., BBM == 11110111b is
474 * not bad when badblockbits == 7
Randy Dunlap552a8272007-02-05 16:28:59 -0800475 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 * @numchips: [INTERN] number of physical chips
477 * @chipsize: [INTERN] the size of one chip for multichip arrays
478 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200479 * @pagebuf: [INTERN] holds the pagenumber which is currently in
480 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -0700481 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
482 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200483 * @subpagesize: [INTERN] holds the subpagesize
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200484 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
485 * non 0 if ONFI supported.
486 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
487 * supported, 0 otherwise.
Robert P. J. Day9ef525a2012-10-25 09:43:10 -0400488 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
489 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Brian Norris7854d3f2011-06-23 14:12:08 -0700490 * @ecclayout: [REPLACEABLE] the default ECC placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200492 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
493 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200495 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
496 * bad block scan.
497 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -0700498 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200499 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -0700500 * @priv: [OPTIONAL] pointer to private chip data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200501 * @errstat: [OPTIONAL] hardware specific function to perform
502 * additional error status checks (determine if errors are
503 * correctable).
Randy Dunlap351edd22006-10-29 22:46:40 -0800504 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507struct nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200508 void __iomem *IO_ADDR_R;
509 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000510
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200511 uint8_t (*read_byte)(struct mtd_info *mtd);
512 u16 (*read_word)(struct mtd_info *mtd);
513 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
514 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200515 void (*select_chip)(struct mtd_info *mtd, int chip);
516 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
517 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
518 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
519 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
520 u8 *id_data);
521 int (*dev_ready)(struct mtd_info *mtd);
522 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
523 int page_addr);
524 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
525 void (*erase_cmd)(struct mtd_info *mtd, int page);
526 int (*scan_bbt)(struct mtd_info *mtd);
527 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
528 int status, int page);
529 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700530 const uint8_t *buf, int oob_required, int page,
531 int cached, int raw);
Huang Shijie7db03ec2012-09-13 14:57:52 +0800532 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
533 int feature_addr, uint8_t *subfeature_para);
534 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
535 int feature_addr, uint8_t *subfeature_para);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200536
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200537 int chip_delay;
538 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -0700539 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200540
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200541 int page_shift;
542 int phys_erase_shift;
543 int bbt_erase_shift;
544 int chip_shift;
545 int numchips;
546 uint64_t chipsize;
547 int pagemask;
548 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -0700549 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200550 int subpagesize;
551 uint8_t cellinfo;
552 int badblockpos;
553 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200554
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200555 int onfi_version;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200556 struct nand_onfi_params onfi_params;
557
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200558 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200559
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200560 uint8_t *oob_poi;
561 struct nand_hw_control *controller;
562 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200563
564 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100565 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200566 struct nand_hw_control hwcontrol;
567
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200568 uint8_t *bbt;
569 struct nand_bbt_descr *bbt_td;
570 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200571
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200572 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200573
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200574 void *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575};
576
577/*
578 * NAND Flash Manufacturer ID Codes
579 */
580#define NAND_MFR_TOSHIBA 0x98
581#define NAND_MFR_SAMSUNG 0xec
582#define NAND_MFR_FUJITSU 0x04
583#define NAND_MFR_NATIONAL 0x8f
584#define NAND_MFR_RENESAS 0x07
585#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200586#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700587#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500588#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -0700589#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -0700590#define NAND_MFR_EON 0x92
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
592/**
593 * struct nand_flash_dev - NAND Flash Device ID Structure
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200594 * @name: Identify the device type
595 * @id: device ID code
596 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000597 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 * and the eraseize are determined from the
599 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200600 * @erasesize: Size of an erase block in the flash device.
601 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 * @options: Bitfield to store chip relevant options
603 */
604struct nand_flash_dev {
605 char *name;
606 int id;
607 unsigned long pagesize;
608 unsigned long chipsize;
609 unsigned long erasesize;
610 unsigned long options;
611};
612
613/**
614 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
615 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200616 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617*/
618struct nand_manufacturers {
619 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200620 char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621};
622
623extern struct nand_flash_dev nand_flash_ids[];
624extern struct nand_manufacturers nand_manuf_ids[];
625
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200626extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
627extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
628extern int nand_default_bbt(struct mtd_info *mtd);
629extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
630extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
631 int allowbbt);
632extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200633 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Thomas Gleixner41796c22006-05-23 11:38:59 +0200635/**
636 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200637 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700638 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200639 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200640 * @partitions: mtd partition list
641 * @chip_delay: R/B delay value in us
642 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -0700643 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Brian Norris7854d3f2011-06-23 14:12:08 -0700644 * @ecclayout: ECC layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400645 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +0200646 */
647struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200648 int nr_chips;
649 int chip_offset;
650 int nr_partitions;
651 struct mtd_partition *partitions;
652 struct nand_ecclayout *ecclayout;
653 int chip_delay;
654 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -0700655 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200656 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200657};
658
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700659/* Keep gcc happy */
660struct platform_device;
661
Thomas Gleixner41796c22006-05-23 11:38:59 +0200662/**
663 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700664 * @probe: platform specific function to probe/setup hardware
665 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200666 * @hwcontrol: platform specific hardware control structure
667 * @dev_ready: platform specific function to read ready/busy pin
668 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400669 * @cmd_ctrl: platform specific function for controlling
670 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100671 * @write_buf: platform specific function for write buffer
672 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -0700673 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -0700674 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200675 *
676 * All fields are optional and depend on the hardware driver requirements
677 */
678struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200679 int (*probe)(struct platform_device *pdev);
680 void (*remove)(struct platform_device *pdev);
681 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
682 int (*dev_ready)(struct mtd_info *mtd);
683 void (*select_chip)(struct mtd_info *mtd, int chip);
684 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
685 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
686 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +0200687 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200688 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200689};
690
Vitaly Wool972edcb2007-05-06 18:46:57 +0400691/**
692 * struct platform_nand_data - container structure for platform-specific data
693 * @chip: chip level chip structure
694 * @ctrl: controller level device structure
695 */
696struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200697 struct platform_nand_chip chip;
698 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400699};
700
Thomas Gleixner41796c22006-05-23 11:38:59 +0200701/* Some helpers to access the data structures */
702static inline
703struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
704{
705 struct nand_chip *chip = mtd->priv;
706
707 return chip->priv;
708}
709
Huang Shijie3e701922012-09-13 14:57:53 +0800710/* return the supported asynchronous timing mode. */
711static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
712{
713 if (!chip->onfi_version)
714 return ONFI_TIMING_MODE_UNKNOWN;
715 return le16_to_cpu(chip->onfi_params.async_timing_mode);
716}
717
718/* return the supported synchronous timing mode. */
719static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
720{
721 if (!chip->onfi_version)
722 return ONFI_TIMING_MODE_UNKNOWN;
723 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
724}
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726#endif /* __LINUX_MTD_NAND_H */