blob: aa8548c8a9159aa2bacb1f7d2d88b1f5c2c97fee [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000375 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000385 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000392 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000672 struct device *dev;
673 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
Jiang Liu0e242612014-02-19 14:07:34 +0800676 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800677 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100678 if (segment != drhd->segment)
679 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800680
Jiang Liub683b232014-02-19 14:07:32 +0800681 for_each_active_dev_scope(drhd->devices,
682 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000683 if (!dev_is_pci(dev))
684 continue;
685 pdev = to_pci_dev(dev);
686 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800687 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000688 if (pdev->subordinate &&
689 pdev->subordinate->number <= bus &&
690 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100692 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800693
694 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800695 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800696 }
Jiang Liub683b232014-02-19 14:07:32 +0800697 iommu = NULL;
698out:
Jiang Liu0e242612014-02-19 14:07:34 +0800699 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800700
Jiang Liub683b232014-02-19 14:07:32 +0800701 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800702}
703
Weidong Han5331fe62008-12-08 23:00:00 +0800704static void domain_flush_cache(struct dmar_domain *domain,
705 void *addr, int size)
706{
707 if (!domain->iommu_coherency)
708 clflush_cache_range(addr, size);
709}
710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700711/* Gets context entry for a given bus and devfn */
712static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
713 u8 bus, u8 devfn)
714{
715 struct root_entry *root;
716 struct context_entry *context;
717 unsigned long phy_addr;
718 unsigned long flags;
719
720 spin_lock_irqsave(&iommu->lock, flags);
721 root = &iommu->root_entry[bus];
722 context = get_context_addr_from_root(root);
723 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700724 context = (struct context_entry *)
725 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 if (!context) {
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return NULL;
729 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700730 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 phy_addr = virt_to_phys((void *)context);
732 set_root_value(root, phy_addr);
733 set_root_present(root);
734 __iommu_flush_cache(iommu, root, sizeof(*root));
735 }
736 spin_unlock_irqrestore(&iommu->lock, flags);
737 return &context[devfn];
738}
739
740static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
741{
742 struct root_entry *root;
743 struct context_entry *context;
744 int ret;
745 unsigned long flags;
746
747 spin_lock_irqsave(&iommu->lock, flags);
748 root = &iommu->root_entry[bus];
749 context = get_context_addr_from_root(root);
750 if (!context) {
751 ret = 0;
752 goto out;
753 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000754 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700755out:
756 spin_unlock_irqrestore(&iommu->lock, flags);
757 return ret;
758}
759
760static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
761{
762 struct root_entry *root;
763 struct context_entry *context;
764 unsigned long flags;
765
766 spin_lock_irqsave(&iommu->lock, flags);
767 root = &iommu->root_entry[bus];
768 context = get_context_addr_from_root(root);
769 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000770 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771 __iommu_flush_cache(iommu, &context[devfn], \
772 sizeof(*context));
773 }
774 spin_unlock_irqrestore(&iommu->lock, flags);
775}
776
777static void free_context_table(struct intel_iommu *iommu)
778{
779 struct root_entry *root;
780 int i;
781 unsigned long flags;
782 struct context_entry *context;
783
784 spin_lock_irqsave(&iommu->lock, flags);
785 if (!iommu->root_entry) {
786 goto out;
787 }
788 for (i = 0; i < ROOT_ENTRY_NR; i++) {
789 root = &iommu->root_entry[i];
790 context = get_context_addr_from_root(root);
791 if (context)
792 free_pgtable_page(context);
793 }
794 free_pgtable_page(iommu->root_entry);
795 iommu->root_entry = NULL;
796out:
797 spin_unlock_irqrestore(&iommu->lock, flags);
798}
799
David Woodhouseb026fd22009-06-28 10:37:25 +0100800static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000801 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802{
David Woodhouseb026fd22009-06-28 10:37:25 +0100803 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *parent, *pte = NULL;
805 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700806 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200809
810 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
811 /* Address beyond IOMMU's addressing capabilities. */
812 return NULL;
813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 parent = domain->pgd;
815
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817 void *tmp_page;
818
David Woodhouseb026fd22009-06-28 10:37:25 +0100819 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000821 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000823 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 break;
825
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100827 uint64_t pteval;
828
Suresh Siddha4c923d42009-10-02 11:01:24 -0700829 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700830
David Woodhouse206a73c12009-07-01 19:30:28 +0100831 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100833
David Woodhousec85994e2009-07-01 19:21:24 +0100834 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400835 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100836 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
837 /* Someone else set it while we were thinking; use theirs. */
838 free_pgtable_page(tmp_page);
839 } else {
840 dma_pte_addr(pte);
841 domain_flush_cache(domain, pte, sizeof(*pte));
842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700843 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000844 if (level == 1)
845 break;
846
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000847 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 level--;
849 }
850
David Woodhouse5cf0a762014-03-19 16:07:49 +0000851 if (!*target_level)
852 *target_level = level;
853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854 return pte;
855}
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100859static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
860 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100861 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700862{
863 struct dma_pte *parent, *pte = NULL;
864 int total = agaw_to_level(domain->agaw);
865 int offset;
866
867 parent = domain->pgd;
868 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100869 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870 pte = &parent[offset];
871 if (level == total)
872 return pte;
873
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100874 if (!dma_pte_present(pte)) {
875 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100877 }
878
879 if (pte->val & DMA_PTE_LARGE_PAGE) {
880 *large_page = total;
881 return pte;
882 }
883
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000884 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 total--;
886 }
887 return NULL;
888}
889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000891static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100892 unsigned long start_pfn,
893 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894{
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100900 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700901 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100902
David Woodhouse04b18e62009-06-27 19:15:01 +0100903 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700904 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100905 large_page = 1;
906 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100907 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100908 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100909 continue;
910 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100913 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100914 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100915 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
916
David Woodhouse310a5ab2009-06-28 18:52:20 +0100917 domain_flush_cache(domain, first_pte,
918 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700919
920 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921}
922
Alex Williamson3269ee02013-06-15 10:27:19 -0600923static void dma_pte_free_level(struct dmar_domain *domain, int level,
924 struct dma_pte *pte, unsigned long pfn,
925 unsigned long start_pfn, unsigned long last_pfn)
926{
927 pfn = max(start_pfn, pfn);
928 pte = &pte[pfn_level_offset(pfn, level)];
929
930 do {
931 unsigned long level_pfn;
932 struct dma_pte *level_pte;
933
934 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
935 goto next;
936
937 level_pfn = pfn & level_mask(level - 1);
938 level_pte = phys_to_virt(dma_pte_addr(pte));
939
940 if (level > 2)
941 dma_pte_free_level(domain, level - 1, level_pte,
942 level_pfn, start_pfn, last_pfn);
943
944 /* If range covers entire pagetable, free it */
945 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800946 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600947 dma_clear_pte(pte);
948 domain_flush_cache(domain, pte, sizeof(*pte));
949 free_pgtable_page(level_pte);
950 }
951next:
952 pfn += level_size(level);
953 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
954}
955
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956/* free page table pages. last level pte should already be cleared */
957static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100958 unsigned long start_pfn,
959 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960{
David Woodhouse6660c632009-06-27 22:41:00 +0100961 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhouse6660c632009-06-27 22:41:00 +0100963 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
964 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700965 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700966
David Woodhousef3a0a522009-06-30 03:40:07 +0100967 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600968 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
969 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100972 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 free_pgtable_page(domain->pgd);
974 domain->pgd = NULL;
975 }
976}
977
David Woodhouseea8ea462014-03-05 17:09:32 +0000978/* When a page at a given level is being unlinked from its parent, we don't
979 need to *modify* it at all. All we need to do is make a list of all the
980 pages which can be freed just as soon as we've flushed the IOTLB and we
981 know the hardware page-walk will no longer touch them.
982 The 'pte' argument is the *parent* PTE, pointing to the page that is to
983 be freed. */
984static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
985 int level, struct dma_pte *pte,
986 struct page *freelist)
987{
988 struct page *pg;
989
990 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
991 pg->freelist = freelist;
992 freelist = pg;
993
994 if (level == 1)
995 return freelist;
996
997 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
998 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
999 freelist = dma_pte_list_pagetables(domain, level - 1,
1000 pte, freelist);
1001 }
1002
1003 return freelist;
1004}
1005
1006static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1007 struct dma_pte *pte, unsigned long pfn,
1008 unsigned long start_pfn,
1009 unsigned long last_pfn,
1010 struct page *freelist)
1011{
1012 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1013
1014 pfn = max(start_pfn, pfn);
1015 pte = &pte[pfn_level_offset(pfn, level)];
1016
1017 do {
1018 unsigned long level_pfn;
1019
1020 if (!dma_pte_present(pte))
1021 goto next;
1022
1023 level_pfn = pfn & level_mask(level);
1024
1025 /* If range covers entire pagetable, free it */
1026 if (start_pfn <= level_pfn &&
1027 last_pfn >= level_pfn + level_size(level) - 1) {
1028 /* These suborbinate page tables are going away entirely. Don't
1029 bother to clear them; we're just going to *free* them. */
1030 if (level > 1 && !dma_pte_superpage(pte))
1031 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1032
1033 dma_clear_pte(pte);
1034 if (!first_pte)
1035 first_pte = pte;
1036 last_pte = pte;
1037 } else if (level > 1) {
1038 /* Recurse down into a level that isn't *entirely* obsolete */
1039 freelist = dma_pte_clear_level(domain, level - 1,
1040 phys_to_virt(dma_pte_addr(pte)),
1041 level_pfn, start_pfn, last_pfn,
1042 freelist);
1043 }
1044next:
1045 pfn += level_size(level);
1046 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1047
1048 if (first_pte)
1049 domain_flush_cache(domain, first_pte,
1050 (void *)++last_pte - (void *)first_pte);
1051
1052 return freelist;
1053}
1054
1055/* We can't just free the pages because the IOMMU may still be walking
1056 the page tables, and may have cached the intermediate levels. The
1057 pages can only be freed after the IOTLB flush has been done. */
1058struct page *domain_unmap(struct dmar_domain *domain,
1059 unsigned long start_pfn,
1060 unsigned long last_pfn)
1061{
1062 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1063 struct page *freelist = NULL;
1064
1065 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1066 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1067 BUG_ON(start_pfn > last_pfn);
1068
1069 /* we don't need lock here; nobody else touches the iova range */
1070 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1071 domain->pgd, 0, start_pfn, last_pfn, NULL);
1072
1073 /* free pgd */
1074 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1075 struct page *pgd_page = virt_to_page(domain->pgd);
1076 pgd_page->freelist = freelist;
1077 freelist = pgd_page;
1078
1079 domain->pgd = NULL;
1080 }
1081
1082 return freelist;
1083}
1084
1085void dma_free_pagelist(struct page *freelist)
1086{
1087 struct page *pg;
1088
1089 while ((pg = freelist)) {
1090 freelist = pg->freelist;
1091 free_pgtable_page(page_address(pg));
1092 }
1093}
1094
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095/* iommu handling */
1096static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1097{
1098 struct root_entry *root;
1099 unsigned long flags;
1100
Suresh Siddha4c923d42009-10-02 11:01:24 -07001101 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 if (!root)
1103 return -ENOMEM;
1104
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001105 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106
1107 spin_lock_irqsave(&iommu->lock, flags);
1108 iommu->root_entry = root;
1109 spin_unlock_irqrestore(&iommu->lock, flags);
1110
1111 return 0;
1112}
1113
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114static void iommu_set_root_entry(struct intel_iommu *iommu)
1115{
1116 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001117 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118 unsigned long flag;
1119
1120 addr = iommu->root_entry;
1121
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001122 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1124
David Woodhousec416daa2009-05-10 20:30:58 +01001125 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
1127 /* Make sure hardware complete it */
1128 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001129 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
1134static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1135{
1136 u32 val;
1137 unsigned long flag;
1138
David Woodhouse9af88142009-02-13 23:18:03 +00001139 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001142 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001143 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
1145 /* Make sure hardware complete it */
1146 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001147 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001150}
1151
1152/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001153static void __iommu_flush_context(struct intel_iommu *iommu,
1154 u16 did, u16 source_id, u8 function_mask,
1155 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156{
1157 u64 val = 0;
1158 unsigned long flag;
1159
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 switch (type) {
1161 case DMA_CCMD_GLOBAL_INVL:
1162 val = DMA_CCMD_GLOBAL_INVL;
1163 break;
1164 case DMA_CCMD_DOMAIN_INVL:
1165 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1166 break;
1167 case DMA_CCMD_DEVICE_INVL:
1168 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1169 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1170 break;
1171 default:
1172 BUG();
1173 }
1174 val |= DMA_CCMD_ICC;
1175
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001176 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1178
1179 /* Make sure hardware complete it */
1180 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1181 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1182
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001183 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184}
1185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001187static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1188 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189{
1190 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1191 u64 val = 0, val_iva = 0;
1192 unsigned long flag;
1193
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001194 switch (type) {
1195 case DMA_TLB_GLOBAL_FLUSH:
1196 /* global flush doesn't need set IVA_REG */
1197 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1198 break;
1199 case DMA_TLB_DSI_FLUSH:
1200 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1201 break;
1202 case DMA_TLB_PSI_FLUSH:
1203 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001204 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205 val_iva = size_order | addr;
1206 break;
1207 default:
1208 BUG();
1209 }
1210 /* Note: set drain read/write */
1211#if 0
1212 /*
1213 * This is probably to be super secure.. Looks like we can
1214 * ignore it without any impact.
1215 */
1216 if (cap_read_drain(iommu->cap))
1217 val |= DMA_TLB_READ_DRAIN;
1218#endif
1219 if (cap_write_drain(iommu->cap))
1220 val |= DMA_TLB_WRITE_DRAIN;
1221
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001222 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 /* Note: Only uses first TLB reg currently */
1224 if (val_iva)
1225 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1226 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1230 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233
1234 /* check IOTLB invalidation granularity */
1235 if (DMA_TLB_IAIG(val) == 0)
1236 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1237 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1238 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001239 (unsigned long long)DMA_TLB_IIRG(type),
1240 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241}
1242
David Woodhouse64ae8922014-03-09 12:52:30 -07001243static struct device_domain_info *
1244iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1245 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001246{
Yu Zhao93a23a72009-05-18 13:51:37 +08001247 int found = 0;
1248 unsigned long flags;
1249 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001250 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001251
1252 if (!ecap_dev_iotlb_support(iommu->ecap))
1253 return NULL;
1254
1255 if (!iommu->qi)
1256 return NULL;
1257
1258 spin_lock_irqsave(&device_domain_lock, flags);
1259 list_for_each_entry(info, &domain->devices, link)
1260 if (info->bus == bus && info->devfn == devfn) {
1261 found = 1;
1262 break;
1263 }
1264 spin_unlock_irqrestore(&device_domain_lock, flags);
1265
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001266 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001267 return NULL;
1268
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001269 pdev = to_pci_dev(info->dev);
1270
1271 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001272 return NULL;
1273
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001274 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001275 return NULL;
1276
Yu Zhao93a23a72009-05-18 13:51:37 +08001277 return info;
1278}
1279
1280static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1281{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001282 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001283 return;
1284
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001285 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001286}
1287
1288static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1289{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001290 if (!info->dev || !dev_is_pci(info->dev) ||
1291 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001292 return;
1293
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001294 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001295}
1296
1297static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1298 u64 addr, unsigned mask)
1299{
1300 u16 sid, qdep;
1301 unsigned long flags;
1302 struct device_domain_info *info;
1303
1304 spin_lock_irqsave(&device_domain_lock, flags);
1305 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001306 struct pci_dev *pdev;
1307 if (!info->dev || !dev_is_pci(info->dev))
1308 continue;
1309
1310 pdev = to_pci_dev(info->dev);
1311 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001312 continue;
1313
1314 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001315 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001316 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1317 }
1318 spin_unlock_irqrestore(&device_domain_lock, flags);
1319}
1320
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001321static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001322 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001323{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001324 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001325 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001327 BUG_ON(pages == 0);
1328
David Woodhouseea8ea462014-03-05 17:09:32 +00001329 if (ih)
1330 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001331 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001332 * Fallback to domain selective flush if no PSI support or the size is
1333 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334 * PSI requires page size to be 2 ^ x, and the base address is naturally
1335 * aligned to the size
1336 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001337 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1338 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001339 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001340 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001341 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001342 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001343
1344 /*
Nadav Amit82653632010-04-01 13:24:40 +03001345 * In caching mode, changes of pages from non-present to present require
1346 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001347 */
Nadav Amit82653632010-04-01 13:24:40 +03001348 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001349 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001350}
1351
mark grossf8bab732008-02-08 04:18:38 -08001352static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1353{
1354 u32 pmen;
1355 unsigned long flags;
1356
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001357 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001358 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1359 pmen &= ~DMA_PMEN_EPM;
1360 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1361
1362 /* wait for the protected region status bit to clear */
1363 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1364 readl, !(pmen & DMA_PMEN_PRS), pmen);
1365
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001366 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001367}
1368
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001369static int iommu_enable_translation(struct intel_iommu *iommu)
1370{
1371 u32 sts;
1372 unsigned long flags;
1373
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001374 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001375 iommu->gcmd |= DMA_GCMD_TE;
1376 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001377
1378 /* Make sure hardware complete it */
1379 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001380 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001381
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001382 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383 return 0;
1384}
1385
1386static int iommu_disable_translation(struct intel_iommu *iommu)
1387{
1388 u32 sts;
1389 unsigned long flag;
1390
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001391 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392 iommu->gcmd &= ~DMA_GCMD_TE;
1393 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001397 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400 return 0;
1401}
1402
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001403
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001404static int iommu_init_domains(struct intel_iommu *iommu)
1405{
1406 unsigned long ndomains;
1407 unsigned long nlongs;
1408
1409 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001410 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1411 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001412 nlongs = BITS_TO_LONGS(ndomains);
1413
Donald Dutile94a91b52009-08-20 16:51:34 -04001414 spin_lock_init(&iommu->lock);
1415
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 /* TBD: there might be 64K domains,
1417 * consider other allocation for future chip
1418 */
1419 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1420 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001421 pr_err("IOMMU%d: allocating domain id array failed\n",
1422 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001423 return -ENOMEM;
1424 }
1425 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1426 GFP_KERNEL);
1427 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001428 pr_err("IOMMU%d: allocating domain array failed\n",
1429 iommu->seq_id);
1430 kfree(iommu->domain_ids);
1431 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001432 return -ENOMEM;
1433 }
1434
1435 /*
1436 * if Caching mode is set, then invalid translations are tagged
1437 * with domainid 0. Hence we need to pre-allocate it.
1438 */
1439 if (cap_caching_mode(iommu->cap))
1440 set_bit(0, iommu->domain_ids);
1441 return 0;
1442}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001443
Jiang Liua868e6b2014-01-06 14:18:20 +08001444static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445{
1446 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001447 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001448 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
Donald Dutile94a91b52009-08-20 16:51:34 -04001450 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001451 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001452 /*
1453 * Domain id 0 is reserved for invalid translation
1454 * if hardware supports caching mode.
1455 */
1456 if (cap_caching_mode(iommu->cap) && i == 0)
1457 continue;
1458
Donald Dutile94a91b52009-08-20 16:51:34 -04001459 domain = iommu->domains[i];
1460 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001461
Donald Dutile94a91b52009-08-20 16:51:34 -04001462 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001463 count = --domain->iommu_count;
1464 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001465 if (count == 0)
1466 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001467 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468 }
1469
1470 if (iommu->gcmd & DMA_GCMD_TE)
1471 iommu_disable_translation(iommu);
1472
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473 kfree(iommu->domains);
1474 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001475 iommu->domains = NULL;
1476 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001477
Weidong Hand9630fe2008-12-08 11:06:32 +08001478 g_iommus[iommu->seq_id] = NULL;
1479
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001480 /* free context mapping */
1481 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482}
1483
Jiang Liu92d03cc2014-02-19 14:07:28 +08001484static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001485{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001486 /* domain id for virtual machine, it won't be set in context */
1487 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001488 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489
1490 domain = alloc_domain_mem();
1491 if (!domain)
1492 return NULL;
1493
Suresh Siddha4c923d42009-10-02 11:01:24 -07001494 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001495 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001496 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001497 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001498 spin_lock_init(&domain->iommu_lock);
1499 INIT_LIST_HEAD(&domain->devices);
1500 if (vm) {
1501 domain->id = atomic_inc_return(&vm_domid);
1502 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1503 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001504
1505 return domain;
1506}
1507
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001508static int iommu_attach_domain(struct dmar_domain *domain,
1509 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001510{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001511 int num;
1512 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001513 unsigned long flags;
1514
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001515 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001516
1517 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001518
1519 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1520 if (num >= ndomains) {
1521 spin_unlock_irqrestore(&iommu->lock, flags);
1522 printk(KERN_ERR "IOMMU: no free domain ids\n");
1523 return -ENOMEM;
1524 }
1525
1526 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001527 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001528 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001529 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530 iommu->domains[num] = domain;
1531 spin_unlock_irqrestore(&iommu->lock, flags);
1532
1533 return 0;
1534}
1535
1536static void iommu_detach_domain(struct dmar_domain *domain,
1537 struct intel_iommu *iommu)
1538{
1539 unsigned long flags;
1540 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001541
1542 spin_lock_irqsave(&iommu->lock, flags);
1543 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001544 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001545 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001546 clear_bit(num, iommu->domain_ids);
1547 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001548 break;
1549 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001550 }
Weidong Han8c11e792008-12-08 15:29:22 +08001551 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001552}
1553
1554static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001555static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001556
Joseph Cihula51a63e62011-03-21 11:04:24 -07001557static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001558{
1559 struct pci_dev *pdev = NULL;
1560 struct iova *iova;
1561 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001562
David Millerf6611972008-02-06 01:36:23 -08001563 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
Mark Gross8a443df2008-03-04 14:59:31 -08001565 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1566 &reserved_rbtree_key);
1567
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001568 /* IOAPIC ranges shouldn't be accessed by DMA */
1569 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1570 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001571 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001572 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001573 return -ENODEV;
1574 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575
1576 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1577 for_each_pci_dev(pdev) {
1578 struct resource *r;
1579
1580 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1581 r = &pdev->resource[i];
1582 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1583 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001584 iova = reserve_iova(&reserved_iova_list,
1585 IOVA_PFN(r->start),
1586 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001587 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001589 return -ENODEV;
1590 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001591 }
1592 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001593 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001594}
1595
1596static void domain_reserve_special_ranges(struct dmar_domain *domain)
1597{
1598 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1599}
1600
1601static inline int guestwidth_to_adjustwidth(int gaw)
1602{
1603 int agaw;
1604 int r = (gaw - 12) % 9;
1605
1606 if (r == 0)
1607 agaw = gaw;
1608 else
1609 agaw = gaw + 9 - r;
1610 if (agaw > 64)
1611 agaw = 64;
1612 return agaw;
1613}
1614
1615static int domain_init(struct dmar_domain *domain, int guest_width)
1616{
1617 struct intel_iommu *iommu;
1618 int adjust_width, agaw;
1619 unsigned long sagaw;
1620
David Millerf6611972008-02-06 01:36:23 -08001621 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001622 domain_reserve_special_ranges(domain);
1623
1624 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001625 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626 if (guest_width > cap_mgaw(iommu->cap))
1627 guest_width = cap_mgaw(iommu->cap);
1628 domain->gaw = guest_width;
1629 adjust_width = guestwidth_to_adjustwidth(guest_width);
1630 agaw = width_to_agaw(adjust_width);
1631 sagaw = cap_sagaw(iommu->cap);
1632 if (!test_bit(agaw, &sagaw)) {
1633 /* hardware doesn't support it, choose a bigger one */
1634 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1635 agaw = find_next_bit(&sagaw, 5, agaw);
1636 if (agaw >= 5)
1637 return -ENODEV;
1638 }
1639 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640
Weidong Han8e6040972008-12-08 15:49:06 +08001641 if (ecap_coherent(iommu->ecap))
1642 domain->iommu_coherency = 1;
1643 else
1644 domain->iommu_coherency = 0;
1645
Sheng Yang58c610b2009-03-18 15:33:05 +08001646 if (ecap_sc_support(iommu->ecap))
1647 domain->iommu_snooping = 1;
1648 else
1649 domain->iommu_snooping = 0;
1650
David Woodhouse214e39a2014-03-19 10:38:49 +00001651 if (intel_iommu_superpage)
1652 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1653 else
1654 domain->iommu_superpage = 0;
1655
Suresh Siddha4c923d42009-10-02 11:01:24 -07001656 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001657
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001658 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001659 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 if (!domain->pgd)
1661 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001662 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001663 return 0;
1664}
1665
1666static void domain_exit(struct dmar_domain *domain)
1667{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001668 struct dmar_drhd_unit *drhd;
1669 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001670 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001671
1672 /* Domain 0 is reserved, so dont process it */
1673 if (!domain)
1674 return;
1675
Alex Williamson7b668352011-05-24 12:02:41 +01001676 /* Flush any lazy unmaps that may reference this domain */
1677 if (!intel_iommu_strict)
1678 flush_unmaps_timeout(0);
1679
Jiang Liu92d03cc2014-02-19 14:07:28 +08001680 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001682
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 /* destroy iovas */
1684 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685
David Woodhouseea8ea462014-03-05 17:09:32 +00001686 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687
Jiang Liu92d03cc2014-02-19 14:07:28 +08001688 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001689 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001690 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001691 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1692 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001693 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001694 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001695
David Woodhouseea8ea462014-03-05 17:09:32 +00001696 dma_free_pagelist(freelist);
1697
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698 free_domain_mem(domain);
1699}
1700
David Woodhouse64ae8922014-03-09 12:52:30 -07001701static int domain_context_mapping_one(struct dmar_domain *domain,
1702 struct intel_iommu *iommu,
1703 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001704{
1705 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001707 struct dma_pte *pgd;
1708 unsigned long num;
1709 unsigned long ndomains;
1710 int id;
1711 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001712 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713
1714 pr_debug("Set context mapping for %02x:%02x.%d\n",
1715 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001716
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001717 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001718 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1719 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001720
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001721 context = device_to_context_entry(iommu, bus, devfn);
1722 if (!context)
1723 return -ENOMEM;
1724 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001725 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726 spin_unlock_irqrestore(&iommu->lock, flags);
1727 return 0;
1728 }
1729
Weidong Hanea6606b2008-12-08 23:08:15 +08001730 id = domain->id;
1731 pgd = domain->pgd;
1732
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001733 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1734 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001735 int found = 0;
1736
1737 /* find an available domain id for this device in iommu */
1738 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001739 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001740 if (iommu->domains[num] == domain) {
1741 id = num;
1742 found = 1;
1743 break;
1744 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001745 }
1746
1747 if (found == 0) {
1748 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1749 if (num >= ndomains) {
1750 spin_unlock_irqrestore(&iommu->lock, flags);
1751 printk(KERN_ERR "IOMMU: no free domain ids\n");
1752 return -EFAULT;
1753 }
1754
1755 set_bit(num, iommu->domain_ids);
1756 iommu->domains[num] = domain;
1757 id = num;
1758 }
1759
1760 /* Skip top levels of page tables for
1761 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001762 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001763 */
Chris Wright1672af12009-12-02 12:06:34 -08001764 if (translation != CONTEXT_TT_PASS_THROUGH) {
1765 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1766 pgd = phys_to_virt(dma_pte_addr(pgd));
1767 if (!dma_pte_present(pgd)) {
1768 spin_unlock_irqrestore(&iommu->lock, flags);
1769 return -ENOMEM;
1770 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001771 }
1772 }
1773 }
1774
1775 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001776
Yu Zhao93a23a72009-05-18 13:51:37 +08001777 if (translation != CONTEXT_TT_PASS_THROUGH) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001778 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001779 translation = info ? CONTEXT_TT_DEV_IOTLB :
1780 CONTEXT_TT_MULTI_LEVEL;
1781 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001782 /*
1783 * In pass through mode, AW must be programmed to indicate the largest
1784 * AGAW value supported by hardware. And ASR is ignored by hardware.
1785 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001786 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001787 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001788 else {
1789 context_set_address_root(context, virt_to_phys(pgd));
1790 context_set_address_width(context, iommu->agaw);
1791 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001792
1793 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001794 context_set_fault_enable(context);
1795 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001796 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001797
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001798 /*
1799 * It's a non-present to present mapping. If hardware doesn't cache
1800 * non-present entry we only need to flush the write-buffer. If the
1801 * _does_ cache non-present entries, then it does so in the special
1802 * domain #0, which we have to flush:
1803 */
1804 if (cap_caching_mode(iommu->cap)) {
1805 iommu->flush.flush_context(iommu, 0,
1806 (((u16)bus) << 8) | devfn,
1807 DMA_CCMD_MASK_NOBIT,
1808 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001809 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001810 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001812 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001813 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001815
1816 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001817 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001818 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001819 if (domain->iommu_count == 1)
1820 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001821 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001822 }
1823 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001824 return 0;
1825}
1826
1827static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001828domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1829 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001830{
1831 int ret;
1832 struct pci_dev *tmp, *parent;
David Woodhouse64ae8922014-03-09 12:52:30 -07001833 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001834
David Woodhouse64ae8922014-03-09 12:52:30 -07001835 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1836 pdev->devfn);
1837 if (!iommu)
1838 return -ENODEV;
1839
1840 ret = domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001841 pdev->bus->number, pdev->devfn,
1842 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843 if (ret)
1844 return ret;
1845
1846 /* dependent device mapping */
1847 tmp = pci_find_upstream_pcie_bridge(pdev);
1848 if (!tmp)
1849 return 0;
1850 /* Secondary interface's bus number and devfn 0 */
1851 parent = pdev->bus->self;
1852 while (parent != tmp) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001853 ret = domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001854 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001855 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001856 if (ret)
1857 return ret;
1858 parent = parent->bus->self;
1859 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001860 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001861 return domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001862 tmp->subordinate->number, 0,
1863 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001864 else /* this is a legacy PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001865 return domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001866 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001867 tmp->devfn,
1868 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001869}
1870
Weidong Han5331fe62008-12-08 23:00:00 +08001871static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872{
1873 int ret;
1874 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001875 struct intel_iommu *iommu;
1876
David Woodhouse276dbf992009-04-04 01:45:37 +01001877 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1878 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001879 if (!iommu)
1880 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881
David Woodhouse276dbf992009-04-04 01:45:37 +01001882 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883 if (!ret)
1884 return ret;
1885 /* dependent device mapping */
1886 tmp = pci_find_upstream_pcie_bridge(pdev);
1887 if (!tmp)
1888 return ret;
1889 /* Secondary interface's bus number and devfn 0 */
1890 parent = pdev->bus->self;
1891 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001892 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001893 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894 if (!ret)
1895 return ret;
1896 parent = parent->bus->self;
1897 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001898 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001899 return device_context_mapped(iommu, tmp->subordinate->number,
1900 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001902 return device_context_mapped(iommu, tmp->bus->number,
1903 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001904}
1905
Fenghua Yuf5329592009-08-04 15:09:37 -07001906/* Returns a number of VTD pages, but aligned to MM page size */
1907static inline unsigned long aligned_nrpages(unsigned long host_addr,
1908 size_t size)
1909{
1910 host_addr &= ~PAGE_MASK;
1911 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1912}
1913
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001914/* Return largest possible superpage level for a given mapping */
1915static inline int hardware_largepage_caps(struct dmar_domain *domain,
1916 unsigned long iov_pfn,
1917 unsigned long phy_pfn,
1918 unsigned long pages)
1919{
1920 int support, level = 1;
1921 unsigned long pfnmerge;
1922
1923 support = domain->iommu_superpage;
1924
1925 /* To use a large page, the virtual *and* physical addresses
1926 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1927 of them will mean we have to use smaller pages. So just
1928 merge them and check both at once. */
1929 pfnmerge = iov_pfn | phy_pfn;
1930
1931 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1932 pages >>= VTD_STRIDE_SHIFT;
1933 if (!pages)
1934 break;
1935 pfnmerge >>= VTD_STRIDE_SHIFT;
1936 level++;
1937 support--;
1938 }
1939 return level;
1940}
1941
David Woodhouse9051aa02009-06-29 12:30:54 +01001942static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1943 struct scatterlist *sg, unsigned long phys_pfn,
1944 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001945{
1946 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001947 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001948 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001949 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001950 unsigned int largepage_lvl = 0;
1951 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001952
1953 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1954
1955 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1956 return -EINVAL;
1957
1958 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1959
David Woodhouse9051aa02009-06-29 12:30:54 +01001960 if (sg)
1961 sg_res = 0;
1962 else {
1963 sg_res = nr_pages + 1;
1964 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1965 }
1966
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001967 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001968 uint64_t tmp;
1969
David Woodhousee1605492009-06-29 11:17:38 +01001970 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001971 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001972 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1973 sg->dma_length = sg->length;
1974 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001975 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001976 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001977
David Woodhousee1605492009-06-29 11:17:38 +01001978 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001979 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1980
David Woodhouse5cf0a762014-03-19 16:07:49 +00001981 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001982 if (!pte)
1983 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001984 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001985 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001986 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001987 /* Ensure that old small page tables are removed to make room
1988 for superpage, if they exist. */
1989 dma_pte_clear_range(domain, iov_pfn,
1990 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1991 dma_pte_free_pagetable(domain, iov_pfn,
1992 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1993 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001994 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001995 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001996
David Woodhousee1605492009-06-29 11:17:38 +01001997 }
1998 /* We don't need lock here, nobody else
1999 * touches the iova range
2000 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002001 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002002 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002003 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002004 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2005 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002006 if (dumps) {
2007 dumps--;
2008 debug_dma_dump_mappings(NULL);
2009 }
2010 WARN_ON(1);
2011 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002012
2013 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2014
2015 BUG_ON(nr_pages < lvl_pages);
2016 BUG_ON(sg_res < lvl_pages);
2017
2018 nr_pages -= lvl_pages;
2019 iov_pfn += lvl_pages;
2020 phys_pfn += lvl_pages;
2021 pteval += lvl_pages * VTD_PAGE_SIZE;
2022 sg_res -= lvl_pages;
2023
2024 /* If the next PTE would be the first in a new page, then we
2025 need to flush the cache on the entries we've just written.
2026 And then we'll need to recalculate 'pte', so clear it and
2027 let it get set again in the if (!pte) block above.
2028
2029 If we're done (!nr_pages) we need to flush the cache too.
2030
2031 Also if we've been setting superpages, we may need to
2032 recalculate 'pte' and switch back to smaller pages for the
2033 end of the mapping, if the trailing size is not enough to
2034 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002035 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002036 if (!nr_pages || first_pte_in_page(pte) ||
2037 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002038 domain_flush_cache(domain, first_pte,
2039 (void *)pte - (void *)first_pte);
2040 pte = NULL;
2041 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002042
2043 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002044 sg = sg_next(sg);
2045 }
2046 return 0;
2047}
2048
David Woodhouse9051aa02009-06-29 12:30:54 +01002049static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2050 struct scatterlist *sg, unsigned long nr_pages,
2051 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002052{
David Woodhouse9051aa02009-06-29 12:30:54 +01002053 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2054}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002055
David Woodhouse9051aa02009-06-29 12:30:54 +01002056static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2057 unsigned long phys_pfn, unsigned long nr_pages,
2058 int prot)
2059{
2060 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002061}
2062
Weidong Hanc7151a82008-12-08 22:51:37 +08002063static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002064{
Weidong Hanc7151a82008-12-08 22:51:37 +08002065 if (!iommu)
2066 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002067
2068 clear_context_table(iommu, bus, devfn);
2069 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002070 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002071 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002072}
2073
David Woodhouse109b9b02012-05-25 17:43:02 +01002074static inline void unlink_domain_info(struct device_domain_info *info)
2075{
2076 assert_spin_locked(&device_domain_lock);
2077 list_del(&info->link);
2078 list_del(&info->global);
2079 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002080 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002081}
2082
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002083static void domain_remove_dev_info(struct dmar_domain *domain)
2084{
2085 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002086 unsigned long flags, flags2;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002087
2088 spin_lock_irqsave(&device_domain_lock, flags);
2089 while (!list_empty(&domain->devices)) {
2090 info = list_entry(domain->devices.next,
2091 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002092 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002093 spin_unlock_irqrestore(&device_domain_lock, flags);
2094
Yu Zhao93a23a72009-05-18 13:51:37 +08002095 iommu_disable_dev_iotlb(info);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002096 iommu_detach_dev(info->iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002097
Jiang Liu92d03cc2014-02-19 14:07:28 +08002098 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
David Woodhouse7c7faa12014-03-09 13:33:06 -07002099 iommu_detach_dependent_devices(info->iommu, info->dev);
Jiang Liu92d03cc2014-02-19 14:07:28 +08002100 /* clear this iommu in iommu_bmp, update iommu count
2101 * and capabilities
2102 */
2103 spin_lock_irqsave(&domain->iommu_lock, flags2);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002104 if (test_and_clear_bit(info->iommu->seq_id,
Jiang Liu92d03cc2014-02-19 14:07:28 +08002105 domain->iommu_bmp)) {
2106 domain->iommu_count--;
2107 domain_update_iommu_cap(domain);
2108 }
2109 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2110 }
2111
2112 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002113 spin_lock_irqsave(&device_domain_lock, flags);
2114 }
2115 spin_unlock_irqrestore(&device_domain_lock, flags);
2116}
2117
2118/*
2119 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002120 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002121 */
David Woodhouse1525a292014-03-06 16:19:30 +00002122static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002123{
2124 struct device_domain_info *info;
2125
2126 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002127 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002128 if (info)
2129 return info->domain;
2130 return NULL;
2131}
2132
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002133static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002134dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2135{
2136 struct device_domain_info *info;
2137
2138 list_for_each_entry(info, &device_domain_list, global)
2139 if (info->segment == segment && info->bus == bus &&
2140 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002141 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002142
2143 return NULL;
2144}
2145
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002146static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2147 int segment, int bus, int devfn,
David Woodhouseb718cd32014-03-09 13:11:33 -07002148 struct device *dev,
2149 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002150{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002151 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002152 struct device_domain_info *info;
2153 unsigned long flags;
2154
2155 info = alloc_devinfo_mem();
2156 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002157 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002158
2159 info->segment = segment;
2160 info->bus = bus;
2161 info->devfn = devfn;
2162 info->dev = dev;
2163 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002164 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002165 if (!dev)
2166 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2167
2168 spin_lock_irqsave(&device_domain_lock, flags);
2169 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002170 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002171 else {
2172 struct device_domain_info *info2;
2173 info2 = dmar_search_domain_by_dev_info(segment, bus, devfn);
2174 if (info2)
2175 found = info2->domain;
2176 }
Jiang Liu745f2582014-02-19 14:07:26 +08002177 if (found) {
2178 spin_unlock_irqrestore(&device_domain_lock, flags);
2179 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002180 /* Caller must free the original domain */
2181 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002182 }
2183
David Woodhouseb718cd32014-03-09 13:11:33 -07002184 list_add(&info->link, &domain->devices);
2185 list_add(&info->global, &device_domain_list);
2186 if (dev)
2187 dev->archdata.iommu = info;
2188 spin_unlock_irqrestore(&device_domain_lock, flags);
2189
2190 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002191}
2192
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002193/* domain is initialized */
2194static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2195{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002196 struct dmar_domain *domain, *free = NULL;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002197 struct intel_iommu *iommu = NULL;
2198 struct device_domain_info *info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002199 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002200 struct pci_dev *dev_tmp;
2201 unsigned long flags;
2202 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002203 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002204
David Woodhouse1525a292014-03-06 16:19:30 +00002205 domain = find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002206 if (domain)
2207 return domain;
2208
David Woodhouse276dbf992009-04-04 01:45:37 +01002209 segment = pci_domain_nr(pdev->bus);
2210
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002211 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2212 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002213 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002214 bus = dev_tmp->subordinate->number;
2215 devfn = 0;
2216 } else {
2217 bus = dev_tmp->bus->number;
2218 devfn = dev_tmp->devfn;
2219 }
2220 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002221 info = dmar_search_domain_by_dev_info(segment, bus, devfn);
2222 if (info) {
2223 iommu = info->iommu;
2224 domain = info->domain;
2225 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002226 spin_unlock_irqrestore(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002227 if (info)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002228 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002229 }
2230
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002231 drhd = dmar_find_matched_drhd_unit(pdev);
2232 if (!drhd) {
2233 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2234 pci_name(pdev));
2235 return NULL;
2236 }
2237 iommu = drhd->iommu;
2238
Jiang Liu745f2582014-02-19 14:07:26 +08002239 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002240 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002241 if (!domain)
2242 goto error;
2243 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002244 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002245 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002246 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002247 free = domain;
2248 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002249 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002250
2251 /* register pcie-to-pci device */
2252 if (dev_tmp) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002253 domain = dmar_insert_dev_info(iommu, segment, bus, devfn, NULL,
2254 domain);
David Woodhouseb718cd32014-03-09 13:11:33 -07002255 if (!domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002256 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002257 }
2258
2259found_domain:
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002260 domain = dmar_insert_dev_info(iommu, segment, pdev->bus->number,
2261 pdev->devfn, &pdev->dev, domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002262error:
David Woodhouseb718cd32014-03-09 13:11:33 -07002263 if (free != domain)
Jiang Liue85bb5d2014-02-19 14:07:27 +08002264 domain_exit(free);
David Woodhouseb718cd32014-03-09 13:11:33 -07002265
2266 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002267}
2268
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002269static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002270#define IDENTMAP_ALL 1
2271#define IDENTMAP_GFX 2
2272#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002273
David Woodhouseb2132032009-06-26 18:50:28 +01002274static int iommu_domain_identity_map(struct dmar_domain *domain,
2275 unsigned long long start,
2276 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002277{
David Woodhousec5395d52009-06-28 16:35:56 +01002278 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2279 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002280
David Woodhousec5395d52009-06-28 16:35:56 +01002281 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2282 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002283 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002284 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002285 }
2286
David Woodhousec5395d52009-06-28 16:35:56 +01002287 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2288 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002289 /*
2290 * RMRR range might have overlap with physical memory range,
2291 * clear it first
2292 */
David Woodhousec5395d52009-06-28 16:35:56 +01002293 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002294
David Woodhousec5395d52009-06-28 16:35:56 +01002295 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2296 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002297 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002298}
2299
2300static int iommu_prepare_identity_map(struct pci_dev *pdev,
2301 unsigned long long start,
2302 unsigned long long end)
2303{
2304 struct dmar_domain *domain;
2305 int ret;
2306
David Woodhousec7ab48d2009-06-26 19:10:36 +01002307 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002308 if (!domain)
2309 return -ENOMEM;
2310
David Woodhouse19943b02009-08-04 16:19:20 +01002311 /* For _hardware_ passthrough, don't bother. But for software
2312 passthrough, we do it anyway -- it may indicate a memory
2313 range which is reserved in E820, so which didn't get set
2314 up to start with in si_domain */
2315 if (domain == si_domain && hw_pass_through) {
2316 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2317 pci_name(pdev), start, end);
2318 return 0;
2319 }
2320
2321 printk(KERN_INFO
2322 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2323 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002324
David Woodhouse5595b522009-12-02 09:21:55 +00002325 if (end < start) {
2326 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2327 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2328 dmi_get_system_info(DMI_BIOS_VENDOR),
2329 dmi_get_system_info(DMI_BIOS_VERSION),
2330 dmi_get_system_info(DMI_PRODUCT_VERSION));
2331 ret = -EIO;
2332 goto error;
2333 }
2334
David Woodhouse2ff729f2009-08-26 14:25:41 +01002335 if (end >> agaw_to_width(domain->agaw)) {
2336 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2337 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2338 agaw_to_width(domain->agaw),
2339 dmi_get_system_info(DMI_BIOS_VENDOR),
2340 dmi_get_system_info(DMI_BIOS_VERSION),
2341 dmi_get_system_info(DMI_PRODUCT_VERSION));
2342 ret = -EIO;
2343 goto error;
2344 }
David Woodhouse19943b02009-08-04 16:19:20 +01002345
David Woodhouseb2132032009-06-26 18:50:28 +01002346 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002347 if (ret)
2348 goto error;
2349
2350 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002351 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002352 if (ret)
2353 goto error;
2354
2355 return 0;
2356
2357 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002358 domain_exit(domain);
2359 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002360}
2361
2362static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2363 struct pci_dev *pdev)
2364{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002365 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002366 return 0;
2367 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002368 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002369}
2370
Suresh Siddhad3f13812011-08-23 17:05:25 -07002371#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002372static inline void iommu_prepare_isa(void)
2373{
2374 struct pci_dev *pdev;
2375 int ret;
2376
2377 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2378 if (!pdev)
2379 return;
2380
David Woodhousec7ab48d2009-06-26 19:10:36 +01002381 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002382 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002383
2384 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002385 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2386 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002387
2388}
2389#else
2390static inline void iommu_prepare_isa(void)
2391{
2392 return;
2393}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002394#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002395
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002396static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002397
Matt Kraai071e1372009-08-23 22:30:22 -07002398static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002399{
2400 struct dmar_drhd_unit *drhd;
2401 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002402 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002403
Jiang Liu92d03cc2014-02-19 14:07:28 +08002404 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002405 if (!si_domain)
2406 return -EFAULT;
2407
Jiang Liu92d03cc2014-02-19 14:07:28 +08002408 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2409
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002410 for_each_active_iommu(iommu, drhd) {
2411 ret = iommu_attach_domain(si_domain, iommu);
2412 if (ret) {
2413 domain_exit(si_domain);
2414 return -EFAULT;
2415 }
2416 }
2417
2418 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2419 domain_exit(si_domain);
2420 return -EFAULT;
2421 }
2422
Jiang Liu9544c002014-01-06 14:18:13 +08002423 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2424 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002425
David Woodhouse19943b02009-08-04 16:19:20 +01002426 if (hw)
2427 return 0;
2428
David Woodhousec7ab48d2009-06-26 19:10:36 +01002429 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002430 unsigned long start_pfn, end_pfn;
2431 int i;
2432
2433 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2434 ret = iommu_domain_identity_map(si_domain,
2435 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2436 if (ret)
2437 return ret;
2438 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002439 }
2440
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002441 return 0;
2442}
2443
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002444static int identity_mapping(struct pci_dev *pdev)
2445{
2446 struct device_domain_info *info;
2447
2448 if (likely(!iommu_identity_mapping))
2449 return 0;
2450
Mike Traviscb452a42011-05-28 13:15:03 -05002451 info = pdev->dev.archdata.iommu;
2452 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2453 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002454
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002455 return 0;
2456}
2457
2458static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002459 struct pci_dev *pdev,
2460 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002461{
David Woodhouse0ac72662014-03-09 13:19:22 -07002462 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002463 struct intel_iommu *iommu;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002464 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002465
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002466 iommu = device_to_iommu(pci_domain_nr(pdev->bus),
2467 pdev->bus->number, pdev->devfn);
2468 if (!iommu)
2469 return -ENODEV;
2470
2471 ndomain = dmar_insert_dev_info(iommu, pci_domain_nr(pdev->bus),
David Woodhouse0ac72662014-03-09 13:19:22 -07002472 pdev->bus->number, pdev->devfn,
2473 &pdev->dev, domain);
2474 if (ndomain != domain)
2475 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002476
David Woodhousee2ad23d2012-05-25 17:42:54 +01002477 ret = domain_context_mapping(domain, pdev, translation);
2478 if (ret) {
David Woodhousee2f8c5f2014-03-09 13:25:07 -07002479 domain_remove_one_dev_info(domain, pdev);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002480 return ret;
2481 }
2482
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002483 return 0;
2484}
2485
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002486static bool device_has_rmrr(struct pci_dev *dev)
2487{
2488 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002489 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002490 int i;
2491
Jiang Liu0e242612014-02-19 14:07:34 +08002492 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002493 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002494 /*
2495 * Return TRUE if this RMRR contains the device that
2496 * is passed in.
2497 */
2498 for_each_active_dev_scope(rmrr->devices,
2499 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002500 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002501 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002502 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002503 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002504 }
Jiang Liu0e242612014-02-19 14:07:34 +08002505 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002506 return false;
2507}
2508
David Woodhouse6941af22009-07-04 18:24:27 +01002509static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2510{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002511
2512 /*
2513 * We want to prevent any device associated with an RMRR from
2514 * getting placed into the SI Domain. This is done because
2515 * problems exist when devices are moved in and out of domains
2516 * and their respective RMRR info is lost. We exempt USB devices
2517 * from this process due to their usage of RMRRs that are known
2518 * to not be needed after BIOS hand-off to OS.
2519 */
2520 if (device_has_rmrr(pdev) &&
2521 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2522 return 0;
2523
David Woodhousee0fc7e02009-09-30 09:12:17 -07002524 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2525 return 1;
2526
2527 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2528 return 1;
2529
2530 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2531 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002532
David Woodhouse3dfc8132009-07-04 19:11:08 +01002533 /*
2534 * We want to start off with all devices in the 1:1 domain, and
2535 * take them out later if we find they can't access all of memory.
2536 *
2537 * However, we can't do this for PCI devices behind bridges,
2538 * because all PCI devices behind the same bridge will end up
2539 * with the same source-id on their transactions.
2540 *
2541 * Practically speaking, we can't change things around for these
2542 * devices at run-time, because we can't be sure there'll be no
2543 * DMA transactions in flight for any of their siblings.
2544 *
2545 * So PCI devices (unless they're on the root bus) as well as
2546 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2547 * the 1:1 domain, just in _case_ one of their siblings turns out
2548 * not to be able to map all of memory.
2549 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002550 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002551 if (!pci_is_root_bus(pdev->bus))
2552 return 0;
2553 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2554 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002555 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002556 return 0;
2557
2558 /*
2559 * At boot time, we don't yet know if devices will be 64-bit capable.
2560 * Assume that they will -- if they turn out not to be, then we can
2561 * take them out of the 1:1 domain later.
2562 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002563 if (!startup) {
2564 /*
2565 * If the device's dma_mask is less than the system's memory
2566 * size then this is not a candidate for identity mapping.
2567 */
2568 u64 dma_mask = pdev->dma_mask;
2569
2570 if (pdev->dev.coherent_dma_mask &&
2571 pdev->dev.coherent_dma_mask < dma_mask)
2572 dma_mask = pdev->dev.coherent_dma_mask;
2573
2574 return dma_mask >= dma_get_required_mask(&pdev->dev);
2575 }
David Woodhouse6941af22009-07-04 18:24:27 +01002576
2577 return 1;
2578}
2579
Matt Kraai071e1372009-08-23 22:30:22 -07002580static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002581{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002582 struct pci_dev *pdev = NULL;
2583 int ret;
2584
David Woodhouse19943b02009-08-04 16:19:20 +01002585 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002586 if (ret)
2587 return -EFAULT;
2588
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002589 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002590 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002591 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002592 hw ? CONTEXT_TT_PASS_THROUGH :
2593 CONTEXT_TT_MULTI_LEVEL);
2594 if (ret) {
2595 /* device not associated with an iommu */
2596 if (ret == -ENODEV)
2597 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002598 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002599 }
2600 pr_info("IOMMU: %s identity mapping for device %s\n",
2601 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002602 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002603 }
2604
2605 return 0;
2606}
2607
Joseph Cihulab7792602011-05-03 00:08:37 -07002608static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002609{
2610 struct dmar_drhd_unit *drhd;
2611 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002612 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002613 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002614 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002615
2616 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002617 * for each drhd
2618 * allocate root
2619 * initialize and program root entry to not present
2620 * endfor
2621 */
2622 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002623 /*
2624 * lock not needed as this is only incremented in the single
2625 * threaded kernel __init code path all other access are read
2626 * only
2627 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002628 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2629 g_num_of_iommus++;
2630 continue;
2631 }
2632 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2633 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002634 }
2635
Weidong Hand9630fe2008-12-08 11:06:32 +08002636 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2637 GFP_KERNEL);
2638 if (!g_iommus) {
2639 printk(KERN_ERR "Allocating global iommu array failed\n");
2640 ret = -ENOMEM;
2641 goto error;
2642 }
2643
mark gross80b20dd2008-04-18 13:53:58 -07002644 deferred_flush = kzalloc(g_num_of_iommus *
2645 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2646 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002647 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002648 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002649 }
2650
Jiang Liu7c919772014-01-06 14:18:18 +08002651 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002652 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002653
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002654 ret = iommu_init_domains(iommu);
2655 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002656 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002657
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002658 /*
2659 * TBD:
2660 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002661 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002662 */
2663 ret = iommu_alloc_root_entry(iommu);
2664 if (ret) {
2665 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002666 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002668 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002669 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002670 }
2671
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002672 /*
2673 * Start from the sane iommu hardware state.
2674 */
Jiang Liu7c919772014-01-06 14:18:18 +08002675 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002676 /*
2677 * If the queued invalidation is already initialized by us
2678 * (for example, while enabling interrupt-remapping) then
2679 * we got the things already rolling from a sane state.
2680 */
2681 if (iommu->qi)
2682 continue;
2683
2684 /*
2685 * Clear any previous faults.
2686 */
2687 dmar_fault(-1, iommu);
2688 /*
2689 * Disable queued invalidation if supported and already enabled
2690 * before OS handover.
2691 */
2692 dmar_disable_qi(iommu);
2693 }
2694
Jiang Liu7c919772014-01-06 14:18:18 +08002695 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002696 if (dmar_enable_qi(iommu)) {
2697 /*
2698 * Queued Invalidate not enabled, use Register Based
2699 * Invalidate
2700 */
2701 iommu->flush.flush_context = __iommu_flush_context;
2702 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002703 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002704 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002705 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002706 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002707 } else {
2708 iommu->flush.flush_context = qi_flush_context;
2709 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002710 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002711 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002712 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002713 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002714 }
2715 }
2716
David Woodhouse19943b02009-08-04 16:19:20 +01002717 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002718 iommu_identity_mapping |= IDENTMAP_ALL;
2719
Suresh Siddhad3f13812011-08-23 17:05:25 -07002720#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002721 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002722#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002723
2724 check_tylersburg_isoch();
2725
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002726 /*
2727 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002728 * identity mappings for rmrr, gfx, and isa and may fall back to static
2729 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002730 */
David Woodhouse19943b02009-08-04 16:19:20 +01002731 if (iommu_identity_mapping) {
2732 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2733 if (ret) {
2734 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002735 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002736 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002737 }
David Woodhouse19943b02009-08-04 16:19:20 +01002738 /*
2739 * For each rmrr
2740 * for each dev attached to rmrr
2741 * do
2742 * locate drhd for dev, alloc domain for dev
2743 * allocate free domain
2744 * allocate page table entries for rmrr
2745 * if context not allocated for bus
2746 * allocate and init context
2747 * set present in root table for this bus
2748 * init context with domain, translation etc
2749 * endfor
2750 * endfor
2751 */
2752 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2753 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002754 /* some BIOS lists non-exist devices in DMAR table. */
2755 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002756 i, dev) {
2757 if (!dev_is_pci(dev))
2758 continue;
2759 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002760 if (ret)
2761 printk(KERN_ERR
2762 "IOMMU: mapping reserved region failed\n");
2763 }
2764 }
2765
2766 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002767
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002768 /*
2769 * for each drhd
2770 * enable fault log
2771 * global invalidate context cache
2772 * global invalidate iotlb
2773 * enable translation
2774 */
Jiang Liu7c919772014-01-06 14:18:18 +08002775 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002776 if (drhd->ignored) {
2777 /*
2778 * we always have to disable PMRs or DMA may fail on
2779 * this device
2780 */
2781 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002782 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002783 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002784 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002785
2786 iommu_flush_write_buffer(iommu);
2787
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002788 ret = dmar_set_interrupt(iommu);
2789 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002790 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002791
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002792 iommu_set_root_entry(iommu);
2793
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002794 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002795 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002796
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002797 ret = iommu_enable_translation(iommu);
2798 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002799 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002800
2801 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002802 }
2803
2804 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002805
2806free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002807 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002808 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002809 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002810free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002811 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002812error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002813 return ret;
2814}
2815
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002816/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002817static struct iova *intel_alloc_iova(struct device *dev,
2818 struct dmar_domain *domain,
2819 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002820{
2821 struct pci_dev *pdev = to_pci_dev(dev);
2822 struct iova *iova = NULL;
2823
David Woodhouse875764d2009-06-28 21:20:51 +01002824 /* Restrict dma_mask to the width that the iommu can handle */
2825 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2826
2827 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002828 /*
2829 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002830 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002831 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002832 */
David Woodhouse875764d2009-06-28 21:20:51 +01002833 iova = alloc_iova(&domain->iovad, nrpages,
2834 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2835 if (iova)
2836 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002837 }
David Woodhouse875764d2009-06-28 21:20:51 +01002838 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2839 if (unlikely(!iova)) {
2840 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2841 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002842 return NULL;
2843 }
2844
2845 return iova;
2846}
2847
David Woodhouse147202a2009-07-07 19:43:20 +01002848static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002849{
2850 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002851 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002852
2853 domain = get_domain_for_dev(pdev,
2854 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2855 if (!domain) {
2856 printk(KERN_ERR
2857 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002858 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002859 }
2860
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002861 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002862 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002863 ret = domain_context_mapping(domain, pdev,
2864 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002865 if (ret) {
2866 printk(KERN_ERR
2867 "Domain context map for %s failed",
2868 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002869 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002870 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002871 }
2872
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002873 return domain;
2874}
2875
David Woodhouse147202a2009-07-07 19:43:20 +01002876static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2877{
2878 struct device_domain_info *info;
2879
2880 /* No lock here, assumes no domain exit in normal case */
2881 info = dev->dev.archdata.iommu;
2882 if (likely(info))
2883 return info->domain;
2884
2885 return __get_valid_domain_for_dev(dev);
2886}
2887
David Woodhouse3d891942014-03-06 15:59:26 +00002888static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002889{
David Woodhouse3d891942014-03-06 15:59:26 +00002890 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002891}
2892
2893/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002894static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002895{
David Woodhouse73676832009-07-04 14:08:36 +01002896 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002897 int found;
2898
Yijing Wangdbad0862013-12-05 19:43:42 +08002899 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002900 return 1;
2901
David Woodhouse3d891942014-03-06 15:59:26 +00002902 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002903 return 1;
2904
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002905 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002906 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002907
David Woodhouse3d891942014-03-06 15:59:26 +00002908 pdev = to_pci_dev(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909 found = identity_mapping(pdev);
2910 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002911 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002912 return 1;
2913 else {
2914 /*
2915 * 32 bit DMA is removed from si_domain and fall back
2916 * to non-identity mapping.
2917 */
2918 domain_remove_one_dev_info(si_domain, pdev);
2919 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2920 pci_name(pdev));
2921 return 0;
2922 }
2923 } else {
2924 /*
2925 * In case of a detached 64 bit DMA device from vm, the device
2926 * is put into si_domain for identity mapping.
2927 */
David Woodhouse6941af22009-07-04 18:24:27 +01002928 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002929 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002930 ret = domain_add_dev_info(si_domain, pdev,
2931 hw_pass_through ?
2932 CONTEXT_TT_PASS_THROUGH :
2933 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002934 if (!ret) {
2935 printk(KERN_INFO "64bit %s uses identity mapping\n",
2936 pci_name(pdev));
2937 return 1;
2938 }
2939 }
2940 }
2941
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002942 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002943}
2944
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002945static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2946 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002947{
2948 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002949 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002950 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002951 struct iova *iova;
2952 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002953 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002954 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002955 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002956
2957 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002958
David Woodhouse73676832009-07-04 14:08:36 +01002959 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002960 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002961
2962 domain = get_valid_domain_for_dev(pdev);
2963 if (!domain)
2964 return 0;
2965
Weidong Han8c11e792008-12-08 15:29:22 +08002966 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002967 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002968
Mike Travisc681d0b2011-05-28 13:15:05 -05002969 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002970 if (!iova)
2971 goto error;
2972
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002973 /*
2974 * Check if DMAR supports zero-length reads on write only
2975 * mappings..
2976 */
2977 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002978 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002979 prot |= DMA_PTE_READ;
2980 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2981 prot |= DMA_PTE_WRITE;
2982 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002983 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002984 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002985 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002986 * is not a big problem
2987 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002988 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002989 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002990 if (ret)
2991 goto error;
2992
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002993 /* it's a non-present to present mapping. Only flush if caching mode */
2994 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002995 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002996 else
Weidong Han8c11e792008-12-08 15:29:22 +08002997 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002998
David Woodhouse03d6a242009-06-28 15:33:46 +01002999 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3000 start_paddr += paddr & ~PAGE_MASK;
3001 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003002
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003003error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003004 if (iova)
3005 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003006 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003007 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003008 return 0;
3009}
3010
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003011static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3012 unsigned long offset, size_t size,
3013 enum dma_data_direction dir,
3014 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003015{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003016 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3017 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003018}
3019
mark gross5e0d2a62008-03-04 15:22:08 -08003020static void flush_unmaps(void)
3021{
mark gross80b20dd2008-04-18 13:53:58 -07003022 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003023
mark gross5e0d2a62008-03-04 15:22:08 -08003024 timer_on = 0;
3025
3026 /* just flush them all */
3027 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003028 struct intel_iommu *iommu = g_iommus[i];
3029 if (!iommu)
3030 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003031
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003032 if (!deferred_flush[i].next)
3033 continue;
3034
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003035 /* In caching mode, global flushes turn emulation expensive */
3036 if (!cap_caching_mode(iommu->cap))
3037 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003038 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003039 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003040 unsigned long mask;
3041 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003042 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003043
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003044 /* On real hardware multiple invalidations are expensive */
3045 if (cap_caching_mode(iommu->cap))
3046 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003047 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3048 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003049 else {
3050 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3051 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3052 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3053 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003054 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003055 if (deferred_flush[i].freelist[j])
3056 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003057 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003058 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003059 }
3060
mark gross5e0d2a62008-03-04 15:22:08 -08003061 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003062}
3063
3064static void flush_unmaps_timeout(unsigned long data)
3065{
mark gross80b20dd2008-04-18 13:53:58 -07003066 unsigned long flags;
3067
3068 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003069 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003070 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003071}
3072
David Woodhouseea8ea462014-03-05 17:09:32 +00003073static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003074{
3075 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003076 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003077 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003078
3079 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003080 if (list_size == HIGH_WATER_MARK)
3081 flush_unmaps();
3082
Weidong Han8c11e792008-12-08 15:29:22 +08003083 iommu = domain_get_iommu(dom);
3084 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003085
mark gross80b20dd2008-04-18 13:53:58 -07003086 next = deferred_flush[iommu_id].next;
3087 deferred_flush[iommu_id].domain[next] = dom;
3088 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003089 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003090 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003091
3092 if (!timer_on) {
3093 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3094 timer_on = 1;
3095 }
3096 list_size++;
3097 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3098}
3099
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003100static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3101 size_t size, enum dma_data_direction dir,
3102 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003103{
3104 struct pci_dev *pdev = to_pci_dev(dev);
3105 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003106 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003107 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003108 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003109 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003110
David Woodhouse73676832009-07-04 14:08:36 +01003111 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003112 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003113
David Woodhouse1525a292014-03-06 16:19:30 +00003114 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003115 BUG_ON(!domain);
3116
Weidong Han8c11e792008-12-08 15:29:22 +08003117 iommu = domain_get_iommu(domain);
3118
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003119 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003120 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3121 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003122 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003123
David Woodhoused794dc92009-06-28 00:27:49 +01003124 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3125 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003126
David Woodhoused794dc92009-06-28 00:27:49 +01003127 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3128 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003129
David Woodhouseea8ea462014-03-05 17:09:32 +00003130 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003131
mark gross5e0d2a62008-03-04 15:22:08 -08003132 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003133 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003134 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003135 /* free iova */
3136 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003137 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003138 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003139 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003140 /*
3141 * queue up the release of the unmap to save the 1/6th of the
3142 * cpu used up by the iotlb flush operation...
3143 */
mark gross5e0d2a62008-03-04 15:22:08 -08003144 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003145}
3146
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003147static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003148 dma_addr_t *dma_handle, gfp_t flags,
3149 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003150{
3151 void *vaddr;
3152 int order;
3153
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003154 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003155 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003156
3157 if (!iommu_no_mapping(hwdev))
3158 flags &= ~(GFP_DMA | GFP_DMA32);
3159 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3160 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3161 flags |= GFP_DMA;
3162 else
3163 flags |= GFP_DMA32;
3164 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003165
3166 vaddr = (void *)__get_free_pages(flags, order);
3167 if (!vaddr)
3168 return NULL;
3169 memset(vaddr, 0, size);
3170
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003171 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3172 DMA_BIDIRECTIONAL,
3173 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003174 if (*dma_handle)
3175 return vaddr;
3176 free_pages((unsigned long)vaddr, order);
3177 return NULL;
3178}
3179
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003180static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003181 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003182{
3183 int order;
3184
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003185 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003186 order = get_order(size);
3187
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003188 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003189 free_pages((unsigned long)vaddr, order);
3190}
3191
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003192static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3193 int nelems, enum dma_data_direction dir,
3194 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003195{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003196 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003197 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003198 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003199 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003200 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003201
David Woodhouse73676832009-07-04 14:08:36 +01003202 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003203 return;
3204
David Woodhouse1525a292014-03-06 16:19:30 +00003205 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003206 BUG_ON(!domain);
3207
3208 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003209
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003210 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003211 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3212 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003213 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003214
David Woodhoused794dc92009-06-28 00:27:49 +01003215 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3216 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003217
David Woodhouseea8ea462014-03-05 17:09:32 +00003218 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003219
David Woodhouseacea0012009-07-14 01:55:11 +01003220 if (intel_iommu_strict) {
3221 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003222 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003223 /* free iova */
3224 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003225 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003226 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003227 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003228 /*
3229 * queue up the release of the unmap to save the 1/6th of the
3230 * cpu used up by the iotlb flush operation...
3231 */
3232 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003233}
3234
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003235static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003236 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003237{
3238 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003239 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003240
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003241 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003242 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003243 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003244 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003245 }
3246 return nelems;
3247}
3248
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003249static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3250 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003251{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003252 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003253 struct pci_dev *pdev = to_pci_dev(hwdev);
3254 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003255 size_t size = 0;
3256 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003257 struct iova *iova = NULL;
3258 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003259 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003260 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003261 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003262
3263 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003264 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003265 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003266
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003267 domain = get_valid_domain_for_dev(pdev);
3268 if (!domain)
3269 return 0;
3270
Weidong Han8c11e792008-12-08 15:29:22 +08003271 iommu = domain_get_iommu(domain);
3272
David Woodhouseb536d242009-06-28 14:49:31 +01003273 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003274 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003275
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003276 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3277 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003278 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003279 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003280 return 0;
3281 }
3282
3283 /*
3284 * Check if DMAR supports zero-length reads on write only
3285 * mappings..
3286 */
3287 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003288 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003289 prot |= DMA_PTE_READ;
3290 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3291 prot |= DMA_PTE_WRITE;
3292
David Woodhouseb536d242009-06-28 14:49:31 +01003293 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003294
Fenghua Yuf5329592009-08-04 15:09:37 -07003295 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003296 if (unlikely(ret)) {
3297 /* clear the page */
3298 dma_pte_clear_range(domain, start_vpfn,
3299 start_vpfn + size - 1);
3300 /* free page tables */
3301 dma_pte_free_pagetable(domain, start_vpfn,
3302 start_vpfn + size - 1);
3303 /* free iova */
3304 __free_iova(&domain->iovad, iova);
3305 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003306 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003307
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003308 /* it's a non-present to present mapping. Only flush if caching mode */
3309 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003310 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003311 else
Weidong Han8c11e792008-12-08 15:29:22 +08003312 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003313
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003314 return nelems;
3315}
3316
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003317static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3318{
3319 return !dma_addr;
3320}
3321
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003322struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003323 .alloc = intel_alloc_coherent,
3324 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003325 .map_sg = intel_map_sg,
3326 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003327 .map_page = intel_map_page,
3328 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003329 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003330};
3331
3332static inline int iommu_domain_cache_init(void)
3333{
3334 int ret = 0;
3335
3336 iommu_domain_cache = kmem_cache_create("iommu_domain",
3337 sizeof(struct dmar_domain),
3338 0,
3339 SLAB_HWCACHE_ALIGN,
3340
3341 NULL);
3342 if (!iommu_domain_cache) {
3343 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3344 ret = -ENOMEM;
3345 }
3346
3347 return ret;
3348}
3349
3350static inline int iommu_devinfo_cache_init(void)
3351{
3352 int ret = 0;
3353
3354 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3355 sizeof(struct device_domain_info),
3356 0,
3357 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003358 NULL);
3359 if (!iommu_devinfo_cache) {
3360 printk(KERN_ERR "Couldn't create devinfo cache\n");
3361 ret = -ENOMEM;
3362 }
3363
3364 return ret;
3365}
3366
3367static inline int iommu_iova_cache_init(void)
3368{
3369 int ret = 0;
3370
3371 iommu_iova_cache = kmem_cache_create("iommu_iova",
3372 sizeof(struct iova),
3373 0,
3374 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003375 NULL);
3376 if (!iommu_iova_cache) {
3377 printk(KERN_ERR "Couldn't create iova cache\n");
3378 ret = -ENOMEM;
3379 }
3380
3381 return ret;
3382}
3383
3384static int __init iommu_init_mempool(void)
3385{
3386 int ret;
3387 ret = iommu_iova_cache_init();
3388 if (ret)
3389 return ret;
3390
3391 ret = iommu_domain_cache_init();
3392 if (ret)
3393 goto domain_error;
3394
3395 ret = iommu_devinfo_cache_init();
3396 if (!ret)
3397 return ret;
3398
3399 kmem_cache_destroy(iommu_domain_cache);
3400domain_error:
3401 kmem_cache_destroy(iommu_iova_cache);
3402
3403 return -ENOMEM;
3404}
3405
3406static void __init iommu_exit_mempool(void)
3407{
3408 kmem_cache_destroy(iommu_devinfo_cache);
3409 kmem_cache_destroy(iommu_domain_cache);
3410 kmem_cache_destroy(iommu_iova_cache);
3411
3412}
3413
Dan Williams556ab452010-07-23 15:47:56 -07003414static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3415{
3416 struct dmar_drhd_unit *drhd;
3417 u32 vtbar;
3418 int rc;
3419
3420 /* We know that this device on this chipset has its own IOMMU.
3421 * If we find it under a different IOMMU, then the BIOS is lying
3422 * to us. Hope that the IOMMU for this device is actually
3423 * disabled, and it needs no translation...
3424 */
3425 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3426 if (rc) {
3427 /* "can't" happen */
3428 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3429 return;
3430 }
3431 vtbar &= 0xffff0000;
3432
3433 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3434 drhd = dmar_find_matched_drhd_unit(pdev);
3435 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3436 TAINT_FIRMWARE_WORKAROUND,
3437 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3438 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3439}
3440DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3441
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003442static void __init init_no_remapping_devices(void)
3443{
3444 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003445 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003446 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003447
3448 for_each_drhd_unit(drhd) {
3449 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003450 for_each_active_dev_scope(drhd->devices,
3451 drhd->devices_cnt, i, dev)
3452 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003453 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003454 if (i == drhd->devices_cnt)
3455 drhd->ignored = 1;
3456 }
3457 }
3458
Jiang Liu7c919772014-01-06 14:18:18 +08003459 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003460 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003461 continue;
3462
Jiang Liub683b232014-02-19 14:07:32 +08003463 for_each_active_dev_scope(drhd->devices,
3464 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003465 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003466 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003467 if (i < drhd->devices_cnt)
3468 continue;
3469
David Woodhousec0771df2011-10-14 20:59:46 +01003470 /* This IOMMU has *only* gfx devices. Either bypass it or
3471 set the gfx_mapped flag, as appropriate */
3472 if (dmar_map_gfx) {
3473 intel_iommu_gfx_mapped = 1;
3474 } else {
3475 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003476 for_each_active_dev_scope(drhd->devices,
3477 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003478 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003479 }
3480 }
3481}
3482
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003483#ifdef CONFIG_SUSPEND
3484static int init_iommu_hw(void)
3485{
3486 struct dmar_drhd_unit *drhd;
3487 struct intel_iommu *iommu = NULL;
3488
3489 for_each_active_iommu(iommu, drhd)
3490 if (iommu->qi)
3491 dmar_reenable_qi(iommu);
3492
Joseph Cihulab7792602011-05-03 00:08:37 -07003493 for_each_iommu(iommu, drhd) {
3494 if (drhd->ignored) {
3495 /*
3496 * we always have to disable PMRs or DMA may fail on
3497 * this device
3498 */
3499 if (force_on)
3500 iommu_disable_protect_mem_regions(iommu);
3501 continue;
3502 }
3503
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003504 iommu_flush_write_buffer(iommu);
3505
3506 iommu_set_root_entry(iommu);
3507
3508 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003509 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003510 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003511 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003512 if (iommu_enable_translation(iommu))
3513 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003514 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003515 }
3516
3517 return 0;
3518}
3519
3520static void iommu_flush_all(void)
3521{
3522 struct dmar_drhd_unit *drhd;
3523 struct intel_iommu *iommu;
3524
3525 for_each_active_iommu(iommu, drhd) {
3526 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003527 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003528 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003529 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003530 }
3531}
3532
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003533static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003534{
3535 struct dmar_drhd_unit *drhd;
3536 struct intel_iommu *iommu = NULL;
3537 unsigned long flag;
3538
3539 for_each_active_iommu(iommu, drhd) {
3540 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3541 GFP_ATOMIC);
3542 if (!iommu->iommu_state)
3543 goto nomem;
3544 }
3545
3546 iommu_flush_all();
3547
3548 for_each_active_iommu(iommu, drhd) {
3549 iommu_disable_translation(iommu);
3550
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003551 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003552
3553 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3554 readl(iommu->reg + DMAR_FECTL_REG);
3555 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3556 readl(iommu->reg + DMAR_FEDATA_REG);
3557 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3558 readl(iommu->reg + DMAR_FEADDR_REG);
3559 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3560 readl(iommu->reg + DMAR_FEUADDR_REG);
3561
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003562 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003563 }
3564 return 0;
3565
3566nomem:
3567 for_each_active_iommu(iommu, drhd)
3568 kfree(iommu->iommu_state);
3569
3570 return -ENOMEM;
3571}
3572
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003573static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003574{
3575 struct dmar_drhd_unit *drhd;
3576 struct intel_iommu *iommu = NULL;
3577 unsigned long flag;
3578
3579 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003580 if (force_on)
3581 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3582 else
3583 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003584 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003585 }
3586
3587 for_each_active_iommu(iommu, drhd) {
3588
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003589 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003590
3591 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3592 iommu->reg + DMAR_FECTL_REG);
3593 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3594 iommu->reg + DMAR_FEDATA_REG);
3595 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3596 iommu->reg + DMAR_FEADDR_REG);
3597 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3598 iommu->reg + DMAR_FEUADDR_REG);
3599
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003600 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003601 }
3602
3603 for_each_active_iommu(iommu, drhd)
3604 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003605}
3606
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003607static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003608 .resume = iommu_resume,
3609 .suspend = iommu_suspend,
3610};
3611
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003612static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003613{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003614 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003615}
3616
3617#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003618static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003619#endif /* CONFIG_PM */
3620
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003621
3622int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3623{
3624 struct acpi_dmar_reserved_memory *rmrr;
3625 struct dmar_rmrr_unit *rmrru;
3626
3627 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3628 if (!rmrru)
3629 return -ENOMEM;
3630
3631 rmrru->hdr = header;
3632 rmrr = (struct acpi_dmar_reserved_memory *)header;
3633 rmrru->base_address = rmrr->base_address;
3634 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003635 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3636 ((void *)rmrr) + rmrr->header.length,
3637 &rmrru->devices_cnt);
3638 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3639 kfree(rmrru);
3640 return -ENOMEM;
3641 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003642
Jiang Liu2e455282014-02-19 14:07:36 +08003643 list_add(&rmrru->list, &dmar_rmrr_units);
3644
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003645 return 0;
3646}
3647
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003648int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3649{
3650 struct acpi_dmar_atsr *atsr;
3651 struct dmar_atsr_unit *atsru;
3652
3653 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3654 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3655 if (!atsru)
3656 return -ENOMEM;
3657
3658 atsru->hdr = hdr;
3659 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003660 if (!atsru->include_all) {
3661 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3662 (void *)atsr + atsr->header.length,
3663 &atsru->devices_cnt);
3664 if (atsru->devices_cnt && atsru->devices == NULL) {
3665 kfree(atsru);
3666 return -ENOMEM;
3667 }
3668 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003669
Jiang Liu0e242612014-02-19 14:07:34 +08003670 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003671
3672 return 0;
3673}
3674
Jiang Liu9bdc5312014-01-06 14:18:27 +08003675static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3676{
3677 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3678 kfree(atsru);
3679}
3680
3681static void intel_iommu_free_dmars(void)
3682{
3683 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3684 struct dmar_atsr_unit *atsru, *atsr_n;
3685
3686 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3687 list_del(&rmrru->list);
3688 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3689 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003690 }
3691
Jiang Liu9bdc5312014-01-06 14:18:27 +08003692 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3693 list_del(&atsru->list);
3694 intel_iommu_free_atsr(atsru);
3695 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003696}
3697
3698int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3699{
Jiang Liub683b232014-02-19 14:07:32 +08003700 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003701 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003702 struct pci_dev *bridge = NULL;
3703 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003704 struct acpi_dmar_atsr *atsr;
3705 struct dmar_atsr_unit *atsru;
3706
3707 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003708 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003709 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003710 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003711 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003712 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003713 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003714 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003715 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003716 if (!bridge)
3717 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003718
Jiang Liu0e242612014-02-19 14:07:34 +08003719 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003720 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3721 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3722 if (atsr->segment != pci_domain_nr(dev->bus))
3723 continue;
3724
Jiang Liub683b232014-02-19 14:07:32 +08003725 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003726 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003727 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003728
3729 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003730 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003731 }
Jiang Liub683b232014-02-19 14:07:32 +08003732 ret = 0;
3733out:
Jiang Liu0e242612014-02-19 14:07:34 +08003734 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003735
Jiang Liub683b232014-02-19 14:07:32 +08003736 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003737}
3738
Jiang Liu59ce0512014-02-19 14:07:35 +08003739int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3740{
3741 int ret = 0;
3742 struct dmar_rmrr_unit *rmrru;
3743 struct dmar_atsr_unit *atsru;
3744 struct acpi_dmar_atsr *atsr;
3745 struct acpi_dmar_reserved_memory *rmrr;
3746
3747 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3748 return 0;
3749
3750 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3751 rmrr = container_of(rmrru->hdr,
3752 struct acpi_dmar_reserved_memory, header);
3753 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3754 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3755 ((void *)rmrr) + rmrr->header.length,
3756 rmrr->segment, rmrru->devices,
3757 rmrru->devices_cnt);
3758 if (ret > 0)
3759 break;
3760 else if(ret < 0)
3761 return ret;
3762 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3763 if (dmar_remove_dev_scope(info, rmrr->segment,
3764 rmrru->devices, rmrru->devices_cnt))
3765 break;
3766 }
3767 }
3768
3769 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3770 if (atsru->include_all)
3771 continue;
3772
3773 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3774 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3775 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3776 (void *)atsr + atsr->header.length,
3777 atsr->segment, atsru->devices,
3778 atsru->devices_cnt);
3779 if (ret > 0)
3780 break;
3781 else if(ret < 0)
3782 return ret;
3783 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3784 if (dmar_remove_dev_scope(info, atsr->segment,
3785 atsru->devices, atsru->devices_cnt))
3786 break;
3787 }
3788 }
3789
3790 return 0;
3791}
3792
Fenghua Yu99dcade2009-11-11 07:23:06 -08003793/*
3794 * Here we only respond to action of unbound device from driver.
3795 *
3796 * Added device is not attached to its DMAR domain here yet. That will happen
3797 * when mapping the device to iova.
3798 */
3799static int device_notifier(struct notifier_block *nb,
3800 unsigned long action, void *data)
3801{
3802 struct device *dev = data;
3803 struct pci_dev *pdev = to_pci_dev(dev);
3804 struct dmar_domain *domain;
3805
David Woodhouse3d891942014-03-06 15:59:26 +00003806 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003807 return 0;
3808
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003809 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3810 action != BUS_NOTIFY_DEL_DEVICE)
3811 return 0;
3812
David Woodhouse1525a292014-03-06 16:19:30 +00003813 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003814 if (!domain)
3815 return 0;
3816
Jiang Liu3a5670e2014-02-19 14:07:33 +08003817 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003818 domain_remove_one_dev_info(domain, pdev);
3819 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3820 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3821 list_empty(&domain->devices))
3822 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003823 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003824
Fenghua Yu99dcade2009-11-11 07:23:06 -08003825 return 0;
3826}
3827
3828static struct notifier_block device_nb = {
3829 .notifier_call = device_notifier,
3830};
3831
Jiang Liu75f05562014-02-19 14:07:37 +08003832static int intel_iommu_memory_notifier(struct notifier_block *nb,
3833 unsigned long val, void *v)
3834{
3835 struct memory_notify *mhp = v;
3836 unsigned long long start, end;
3837 unsigned long start_vpfn, last_vpfn;
3838
3839 switch (val) {
3840 case MEM_GOING_ONLINE:
3841 start = mhp->start_pfn << PAGE_SHIFT;
3842 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3843 if (iommu_domain_identity_map(si_domain, start, end)) {
3844 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3845 start, end);
3846 return NOTIFY_BAD;
3847 }
3848 break;
3849
3850 case MEM_OFFLINE:
3851 case MEM_CANCEL_ONLINE:
3852 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3853 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3854 while (start_vpfn <= last_vpfn) {
3855 struct iova *iova;
3856 struct dmar_drhd_unit *drhd;
3857 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003858 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003859
3860 iova = find_iova(&si_domain->iovad, start_vpfn);
3861 if (iova == NULL) {
3862 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3863 start_vpfn);
3864 break;
3865 }
3866
3867 iova = split_and_remove_iova(&si_domain->iovad, iova,
3868 start_vpfn, last_vpfn);
3869 if (iova == NULL) {
3870 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3871 start_vpfn, last_vpfn);
3872 return NOTIFY_BAD;
3873 }
3874
David Woodhouseea8ea462014-03-05 17:09:32 +00003875 freelist = domain_unmap(si_domain, iova->pfn_lo,
3876 iova->pfn_hi);
3877
Jiang Liu75f05562014-02-19 14:07:37 +08003878 rcu_read_lock();
3879 for_each_active_iommu(iommu, drhd)
3880 iommu_flush_iotlb_psi(iommu, si_domain->id,
3881 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003882 iova->pfn_hi - iova->pfn_lo + 1,
3883 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003884 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003885 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003886
3887 start_vpfn = iova->pfn_hi + 1;
3888 free_iova_mem(iova);
3889 }
3890 break;
3891 }
3892
3893 return NOTIFY_OK;
3894}
3895
3896static struct notifier_block intel_iommu_memory_nb = {
3897 .notifier_call = intel_iommu_memory_notifier,
3898 .priority = 0
3899};
3900
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003901int __init intel_iommu_init(void)
3902{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003903 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003904 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003905 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003907 /* VT-d is required for a TXT/tboot launch, so enforce that */
3908 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003909
Jiang Liu3a5670e2014-02-19 14:07:33 +08003910 if (iommu_init_mempool()) {
3911 if (force_on)
3912 panic("tboot: Failed to initialize iommu memory\n");
3913 return -ENOMEM;
3914 }
3915
3916 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003917 if (dmar_table_init()) {
3918 if (force_on)
3919 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003920 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003921 }
3922
Takao Indoh3a93c842013-04-23 17:35:03 +09003923 /*
3924 * Disable translation if already enabled prior to OS handover.
3925 */
Jiang Liu7c919772014-01-06 14:18:18 +08003926 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003927 if (iommu->gcmd & DMA_GCMD_TE)
3928 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003929
Suresh Siddhac2c72862011-08-23 17:05:19 -07003930 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003931 if (force_on)
3932 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003933 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003934 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003935
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003936 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003937 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003938
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003939 if (list_empty(&dmar_rmrr_units))
3940 printk(KERN_INFO "DMAR: No RMRR found\n");
3941
3942 if (list_empty(&dmar_atsr_units))
3943 printk(KERN_INFO "DMAR: No ATSR found\n");
3944
Joseph Cihula51a63e62011-03-21 11:04:24 -07003945 if (dmar_init_reserved_ranges()) {
3946 if (force_on)
3947 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003948 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003949 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003950
3951 init_no_remapping_devices();
3952
Joseph Cihulab7792602011-05-03 00:08:37 -07003953 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003954 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003955 if (force_on)
3956 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003957 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003958 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003960 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003961 printk(KERN_INFO
3962 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3963
mark gross5e0d2a62008-03-04 15:22:08 -08003964 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003965#ifdef CONFIG_SWIOTLB
3966 swiotlb = 0;
3967#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003968 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003969
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003970 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003971
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003972 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003973 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003974 if (si_domain && !hw_pass_through)
3975 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003976
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003977 intel_iommu_enabled = 1;
3978
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003980
3981out_free_reserved_range:
3982 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003983out_free_dmar:
3984 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003985 up_write(&dmar_global_lock);
3986 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003987 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003988}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003989
Han, Weidong3199aa62009-02-26 17:31:12 +08003990static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003991 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08003992{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003993 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08003994
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003995 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08003996 return;
3997
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003998 pdev = to_pci_dev(dev);
3999
Han, Weidong3199aa62009-02-26 17:31:12 +08004000 /* dependent device detach */
4001 tmp = pci_find_upstream_pcie_bridge(pdev);
4002 /* Secondary interface's bus number and devfn 0 */
4003 if (tmp) {
4004 parent = pdev->bus->self;
4005 while (parent != tmp) {
4006 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004007 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004008 parent = parent->bus->self;
4009 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004010 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004011 iommu_detach_dev(iommu,
4012 tmp->subordinate->number, 0);
4013 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004014 iommu_detach_dev(iommu, tmp->bus->number,
4015 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004016 }
4017}
4018
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004019static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004020 struct pci_dev *pdev)
4021{
Yijing Wangbca2b912013-10-31 17:26:04 +08004022 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004023 struct intel_iommu *iommu;
4024 unsigned long flags;
4025 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004026
David Woodhouse276dbf992009-04-04 01:45:37 +01004027 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4028 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004029 if (!iommu)
4030 return;
4031
4032 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004033 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004034 if (info->segment == pci_domain_nr(pdev->bus) &&
4035 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004036 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004037 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004038 spin_unlock_irqrestore(&device_domain_lock, flags);
4039
Yu Zhao93a23a72009-05-18 13:51:37 +08004040 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004041 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004042 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004043 free_devinfo_mem(info);
4044
4045 spin_lock_irqsave(&device_domain_lock, flags);
4046
4047 if (found)
4048 break;
4049 else
4050 continue;
4051 }
4052
4053 /* if there is no other devices under the same iommu
4054 * owned by this domain, clear this iommu in iommu_bmp
4055 * update iommu count and coherency
4056 */
David Woodhouse8bbc4412014-03-09 13:52:37 -07004057 if (info->iommu == iommu)
Weidong Hanc7151a82008-12-08 22:51:37 +08004058 found = 1;
4059 }
4060
Roland Dreier3e7abe22011-07-20 06:22:21 -07004061 spin_unlock_irqrestore(&device_domain_lock, flags);
4062
Weidong Hanc7151a82008-12-08 22:51:37 +08004063 if (found == 0) {
4064 unsigned long tmp_flags;
4065 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004066 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004067 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004068 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004069 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004070
Alex Williamson9b4554b2011-05-24 12:19:04 -04004071 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4072 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4073 spin_lock_irqsave(&iommu->lock, tmp_flags);
4074 clear_bit(domain->id, iommu->domain_ids);
4075 iommu->domains[domain->id] = NULL;
4076 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4077 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004078 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004079}
4080
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004081static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004082{
4083 int adjust_width;
4084
4085 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004086 domain_reserve_special_ranges(domain);
4087
4088 /* calculate AGAW */
4089 domain->gaw = guest_width;
4090 adjust_width = guestwidth_to_adjustwidth(guest_width);
4091 domain->agaw = width_to_agaw(adjust_width);
4092
Weidong Han5e98c4b2008-12-08 23:03:27 +08004093 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004094 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004095 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004096 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004097 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004098
4099 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004100 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004101 if (!domain->pgd)
4102 return -ENOMEM;
4103 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4104 return 0;
4105}
4106
Joerg Roedel5d450802008-12-03 14:52:32 +01004107static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004108{
Joerg Roedel5d450802008-12-03 14:52:32 +01004109 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004110
Jiang Liu92d03cc2014-02-19 14:07:28 +08004111 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004112 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004113 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004114 "intel_iommu_domain_init: dmar_domain == NULL\n");
4115 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004116 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004117 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004118 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004119 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004120 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004121 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004122 }
Allen Kay8140a952011-10-14 12:32:17 -07004123 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004124 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004125
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004126 domain->geometry.aperture_start = 0;
4127 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4128 domain->geometry.force_aperture = true;
4129
Joerg Roedel5d450802008-12-03 14:52:32 +01004130 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004131}
Kay, Allen M38717942008-09-09 18:37:29 +03004132
Joerg Roedel5d450802008-12-03 14:52:32 +01004133static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004134{
Joerg Roedel5d450802008-12-03 14:52:32 +01004135 struct dmar_domain *dmar_domain = domain->priv;
4136
4137 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004138 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004139}
Kay, Allen M38717942008-09-09 18:37:29 +03004140
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004141static int intel_iommu_attach_device(struct iommu_domain *domain,
4142 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004143{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004144 struct dmar_domain *dmar_domain = domain->priv;
4145 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004146 struct intel_iommu *iommu;
4147 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004148
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004149 /* normally pdev is not mapped */
4150 if (unlikely(domain_context_mapped(pdev))) {
4151 struct dmar_domain *old_domain;
4152
David Woodhouse1525a292014-03-06 16:19:30 +00004153 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004154 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004155 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4156 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4157 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004158 else
4159 domain_remove_dev_info(old_domain);
4160 }
4161 }
4162
David Woodhouse276dbf992009-04-04 01:45:37 +01004163 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4164 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004165 if (!iommu)
4166 return -ENODEV;
4167
4168 /* check if this iommu agaw is sufficient for max mapped address */
4169 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004170 if (addr_width > cap_mgaw(iommu->cap))
4171 addr_width = cap_mgaw(iommu->cap);
4172
4173 if (dmar_domain->max_addr > (1LL << addr_width)) {
4174 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004175 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004176 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004177 return -EFAULT;
4178 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004179 dmar_domain->gaw = addr_width;
4180
4181 /*
4182 * Knock out extra levels of page tables if necessary
4183 */
4184 while (iommu->agaw < dmar_domain->agaw) {
4185 struct dma_pte *pte;
4186
4187 pte = dmar_domain->pgd;
4188 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004189 dmar_domain->pgd = (struct dma_pte *)
4190 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004191 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004192 }
4193 dmar_domain->agaw--;
4194 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004195
David Woodhouse5fe60f42009-08-09 10:53:41 +01004196 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004197}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004198
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004199static void intel_iommu_detach_device(struct iommu_domain *domain,
4200 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004201{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004202 struct dmar_domain *dmar_domain = domain->priv;
4203 struct pci_dev *pdev = to_pci_dev(dev);
4204
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004205 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004206}
Kay, Allen M38717942008-09-09 18:37:29 +03004207
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004208static int intel_iommu_map(struct iommu_domain *domain,
4209 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004210 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004211{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004212 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004213 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004214 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004215 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004216
Joerg Roedeldde57a22008-12-03 15:04:09 +01004217 if (iommu_prot & IOMMU_READ)
4218 prot |= DMA_PTE_READ;
4219 if (iommu_prot & IOMMU_WRITE)
4220 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004221 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4222 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004223
David Woodhouse163cc522009-06-28 00:51:17 +01004224 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004225 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004226 u64 end;
4227
4228 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004229 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004230 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004231 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004232 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004233 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004234 return -EFAULT;
4235 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004236 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004237 }
David Woodhousead051222009-06-28 14:22:28 +01004238 /* Round up size to next multiple of PAGE_SIZE, if it and
4239 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004240 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004241 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4242 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004243 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004244}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004245
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004246static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004247 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004248{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004249 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004250 struct page *freelist = NULL;
4251 struct intel_iommu *iommu;
4252 unsigned long start_pfn, last_pfn;
4253 unsigned int npages;
4254 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004255
David Woodhouse5cf0a762014-03-19 16:07:49 +00004256 /* Cope with horrid API which requires us to unmap more than the
4257 size argument if it happens to be a large-page mapping. */
4258 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4259 BUG();
4260
4261 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4262 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4263
David Woodhouseea8ea462014-03-05 17:09:32 +00004264 start_pfn = iova >> VTD_PAGE_SHIFT;
4265 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4266
4267 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4268
4269 npages = last_pfn - start_pfn + 1;
4270
4271 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4272 iommu = g_iommus[iommu_id];
4273
4274 /*
4275 * find bit position of dmar_domain
4276 */
4277 ndomains = cap_ndoms(iommu->cap);
4278 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4279 if (iommu->domains[num] == dmar_domain)
4280 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4281 npages, !freelist, 0);
4282 }
4283
4284 }
4285
4286 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004287
David Woodhouse163cc522009-06-28 00:51:17 +01004288 if (dmar_domain->max_addr == iova + size)
4289 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004290
David Woodhouse5cf0a762014-03-19 16:07:49 +00004291 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004292}
Kay, Allen M38717942008-09-09 18:37:29 +03004293
Joerg Roedeld14d6572008-12-03 15:06:57 +01004294static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304295 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004296{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004297 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004298 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004299 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004300 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004301
David Woodhouse5cf0a762014-03-19 16:07:49 +00004302 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004303 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004304 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004305
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004306 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004307}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004308
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004309static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4310 unsigned long cap)
4311{
4312 struct dmar_domain *dmar_domain = domain->priv;
4313
4314 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4315 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004316 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004317 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004318
4319 return 0;
4320}
4321
Alex Williamson783f1572012-05-30 14:19:43 -06004322#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4323
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004324static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004325{
4326 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004327 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004328 struct iommu_group *group;
4329 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004330
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004331 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4332 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004333 return -ENODEV;
4334
4335 bridge = pci_find_upstream_pcie_bridge(pdev);
4336 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004337 if (pci_is_pcie(bridge))
4338 dma_pdev = pci_get_domain_bus_and_slot(
4339 pci_domain_nr(pdev->bus),
4340 bridge->subordinate->number, 0);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004341 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004342 dma_pdev = pci_dev_get(bridge);
4343 } else
4344 dma_pdev = pci_dev_get(pdev);
4345
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004346 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004347 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4348
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004349 /*
4350 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004351 * required ACS flags, add to the same group as lowest numbered
4352 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004353 */
Alex Williamson783f1572012-05-30 14:19:43 -06004354 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004355 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4356 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4357
4358 for (i = 0; i < 8; i++) {
4359 struct pci_dev *tmp;
4360
4361 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4362 if (!tmp)
4363 continue;
4364
4365 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4366 swap_pci_ref(&dma_pdev, tmp);
4367 break;
4368 }
4369 pci_dev_put(tmp);
4370 }
4371 }
Alex Williamson783f1572012-05-30 14:19:43 -06004372
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004373 /*
4374 * Devices on the root bus go through the iommu. If that's not us,
4375 * find the next upstream device and test ACS up to the root bus.
4376 * Finding the next device may require skipping virtual buses.
4377 */
Alex Williamson783f1572012-05-30 14:19:43 -06004378 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004379 struct pci_bus *bus = dma_pdev->bus;
4380
4381 while (!bus->self) {
4382 if (!pci_is_root_bus(bus))
4383 bus = bus->parent;
4384 else
4385 goto root_bus;
4386 }
4387
4388 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004389 break;
4390
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004391 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004392 }
4393
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004394root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004395 group = iommu_group_get(&dma_pdev->dev);
4396 pci_dev_put(dma_pdev);
4397 if (!group) {
4398 group = iommu_group_alloc();
4399 if (IS_ERR(group))
4400 return PTR_ERR(group);
4401 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004402
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004403 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004404
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004405 iommu_group_put(group);
4406 return ret;
4407}
4408
4409static void intel_iommu_remove_device(struct device *dev)
4410{
4411 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004412}
4413
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004414static struct iommu_ops intel_iommu_ops = {
4415 .domain_init = intel_iommu_domain_init,
4416 .domain_destroy = intel_iommu_domain_destroy,
4417 .attach_dev = intel_iommu_attach_device,
4418 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004419 .map = intel_iommu_map,
4420 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004421 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004422 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004423 .add_device = intel_iommu_add_device,
4424 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004425 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004426};
David Woodhouse9af88142009-02-13 23:18:03 +00004427
Daniel Vetter94526182013-01-20 23:50:13 +01004428static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4429{
4430 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4431 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4432 dmar_map_gfx = 0;
4433}
4434
4435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4436DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4442
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004443static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004444{
4445 /*
4446 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004447 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004448 */
4449 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4450 rwbf_quirk = 1;
4451}
4452
4453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004460
Adam Jacksoneecfd572010-08-25 21:17:34 +01004461#define GGC 0x52
4462#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4463#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4464#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4465#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4466#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4467#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4468#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4469#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4470
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004471static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004472{
4473 unsigned short ggc;
4474
Adam Jacksoneecfd572010-08-25 21:17:34 +01004475 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004476 return;
4477
Adam Jacksoneecfd572010-08-25 21:17:34 +01004478 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004479 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4480 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004481 } else if (dmar_map_gfx) {
4482 /* we have to ensure the gfx device is idle before we flush */
4483 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4484 intel_iommu_strict = 1;
4485 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004486}
4487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4488DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4489DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4490DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4491
David Woodhousee0fc7e02009-09-30 09:12:17 -07004492/* On Tylersburg chipsets, some BIOSes have been known to enable the
4493 ISOCH DMAR unit for the Azalia sound device, but not give it any
4494 TLB entries, which causes it to deadlock. Check for that. We do
4495 this in a function called from init_dmars(), instead of in a PCI
4496 quirk, because we don't want to print the obnoxious "BIOS broken"
4497 message if VT-d is actually disabled.
4498*/
4499static void __init check_tylersburg_isoch(void)
4500{
4501 struct pci_dev *pdev;
4502 uint32_t vtisochctrl;
4503
4504 /* If there's no Azalia in the system anyway, forget it. */
4505 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4506 if (!pdev)
4507 return;
4508 pci_dev_put(pdev);
4509
4510 /* System Management Registers. Might be hidden, in which case
4511 we can't do the sanity check. But that's OK, because the
4512 known-broken BIOSes _don't_ actually hide it, so far. */
4513 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4514 if (!pdev)
4515 return;
4516
4517 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4518 pci_dev_put(pdev);
4519 return;
4520 }
4521
4522 pci_dev_put(pdev);
4523
4524 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4525 if (vtisochctrl & 1)
4526 return;
4527
4528 /* Drop all bits other than the number of TLB entries */
4529 vtisochctrl &= 0x1c;
4530
4531 /* If we have the recommended number of TLB entries (16), fine. */
4532 if (vtisochctrl == 0x10)
4533 return;
4534
4535 /* Zero TLB entries? You get to ride the short bus to school. */
4536 if (!vtisochctrl) {
4537 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4538 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4539 dmi_get_system_info(DMI_BIOS_VENDOR),
4540 dmi_get_system_info(DMI_BIOS_VERSION),
4541 dmi_get_system_info(DMI_PRODUCT_VERSION));
4542 iommu_identity_mapping |= IDENTMAP_AZALIA;
4543 return;
4544 }
4545
4546 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4547 vtisochctrl);
4548}