blob: baee90608d11b8ddd444df041e401b4ef5314456 [file] [log] [blame]
Paul Walmsleyad67ef62008-08-19 11:08:40 +03001/*
Paul Walmsleya64bb9c2010-12-21 21:05:14 -07002 * OMAP2/3/4 powerdomain control
Paul Walmsleyad67ef62008-08-19 11:08:40 +03003 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07004 * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
Paul Walmsley694606c2011-03-07 19:28:15 -07005 * Copyright (C) 2007-2011 Nokia Corporation
Paul Walmsleyad67ef62008-08-19 11:08:40 +03006 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07007 * Paul Walmsley
Paul Walmsleyad67ef62008-08-19 11:08:40 +03008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
Paul Walmsley6e014782010-12-21 20:01:20 -070012 *
13 * XXX This should be moved to the mach-omap2/ directory at the earliest
14 * opportunity.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030015 */
16
Paul Walmsley72e06d02010-12-21 21:05:16 -070017#ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
18#define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
Paul Walmsleyad67ef62008-08-19 11:08:40 +030019
20#include <linux/types.h>
21#include <linux/list.h>
22
Paul Walmsley72e06d02010-12-21 21:05:16 -070023#include <linux/atomic.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030026
Kevin Hilman8f1bec22011-03-23 07:22:23 -070027#include "voltage.h"
28
Paul Walmsleyad67ef62008-08-19 11:08:40 +030029/* Powerdomain basic power states */
30#define PWRDM_POWER_OFF 0x0
31#define PWRDM_POWER_RET 0x1
32#define PWRDM_POWER_INACTIVE 0x2
33#define PWRDM_POWER_ON 0x3
34
Paul Walmsley2354eb52009-12-08 16:33:12 -070035#define PWRDM_MAX_PWRSTS 4
36
Paul Walmsleyad67ef62008-08-19 11:08:40 +030037/* Powerdomain allowable state bitfields */
Rajendra Nayakd3353e12010-05-18 20:24:01 -060038#define PWRSTS_ON (1 << PWRDM_POWER_ON)
Paul Walmsley694606c2011-03-07 19:28:15 -070039#define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
40#define PWRSTS_RET (1 << PWRDM_POWER_RET)
Rajendra Nayakbb722f32010-09-27 14:02:56 -060041#define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030042
Paul Walmsley694606c2011-03-07 19:28:15 -070043#define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
44#define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
45#define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
46#define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030047
48
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060049/* Powerdomain flags */
50#define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
Thara Gopinath3863c742009-12-08 16:33:15 -070051#define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
52 * in MEM bank 1 position. This is
53 * true for OMAP3430
54 */
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060055#define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
56 * support to transition from a
57 * sleep state to a lower sleep
58 * state without waking up the
59 * powerdomain
60 */
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060061
Paul Walmsleyad67ef62008-08-19 11:08:40 +030062/*
Abhijit Pagare38900c22010-01-26 20:12:52 -070063 * Number of memory banks that are power-controllable. On OMAP4430, the
64 * maximum is 5.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030065 */
Abhijit Pagare38900c22010-01-26 20:12:52 -070066#define PWRDM_MAX_MEM_BANKS 5
Paul Walmsleyad67ef62008-08-19 11:08:40 +030067
Paul Walmsley8420bb12008-08-19 11:08:44 +030068/*
69 * Maximum number of clockdomains that can be associated with a powerdomain.
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -060070 * PER powerdomain on AM33XX is the worst case
Paul Walmsley8420bb12008-08-19 11:08:44 +030071 */
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -060072#define PWRDM_MAX_CLKDMS 11
Paul Walmsley8420bb12008-08-19 11:08:44 +030073
Paul Walmsleyad67ef62008-08-19 11:08:40 +030074/* XXX A completely arbitrary number. What is reasonable here? */
75#define PWRDM_TRANSITION_BAILOUT 100000
76
Paul Walmsley8420bb12008-08-19 11:08:44 +030077struct clockdomain;
Paul Walmsleyad67ef62008-08-19 11:08:40 +030078struct powerdomain;
79
Paul Walmsleyf0271d62010-01-26 20:13:02 -070080/**
81 * struct powerdomain - OMAP powerdomain
82 * @name: Powerdomain name
Kevin Hilman8f1bec22011-03-23 07:22:23 -070083 * @voltdm: voltagedomain containing this powerdomain
Paul Walmsleyf0271d62010-01-26 20:13:02 -070084 * @prcm_offs: the address offset from CM_BASE/PRM_BASE
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070085 * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
Paul Walmsleyf0271d62010-01-26 20:13:02 -070086 * @pwrsts: Possible powerdomain power states
87 * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
88 * @flags: Powerdomain flags
89 * @banks: Number of software-controllable memory banks in this powerdomain
90 * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
91 * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
92 * @pwrdm_clkdms: Clockdomains in this powerdomain
93 * @node: list_head linking all powerdomains
Kevin Hilmane69c22b2011-03-16 16:13:15 -070094 * @voltdm_node: list_head linking all powerdomains in a voltagedomain
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -060095 * @pwrstctrl_offs: (AM33XX only) XXX_PWRSTCTRL reg offset from prcm_offs
96 * @pwrstst_offs: (AM33XX only) XXX_PWRSTST reg offset from prcm_offs
97 * @logicretstate_mask: (AM33XX only) mask for logic retention bitfield
98 * in @pwrstctrl_offs
99 * @mem_on_mask: (AM33XX only) mask for mem on bitfield in @pwrstctrl_offs
100 * @mem_ret_mask: (AM33XX only) mask for mem ret bitfield in @pwrstctrl_offs
101 * @mem_pwrst_mask: (AM33XX only) mask for mem state bitfield in @pwrstst_offs
102 * @mem_retst_mask: (AM33XX only) mask for mem retention state bitfield
103 * in @pwrstctrl_offs
Paul Walmsleyf0271d62010-01-26 20:13:02 -0700104 * @state:
105 * @state_counter:
106 * @timer:
107 * @state_timer:
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700108 *
109 * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
Paul Walmsleyf0271d62010-01-26 20:13:02 -0700110 */
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300111struct powerdomain {
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300112 const char *name;
Kevin Hilman8f1bec22011-03-23 07:22:23 -0700113 union {
114 const char *name;
115 struct voltagedomain *ptr;
116 } voltdm;
Paul Walmsleye0594b42010-01-26 20:13:01 -0700117 const s16 prcm_offs;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300118 const u8 pwrsts;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300119 const u8 pwrsts_logic_ret;
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600120 const u8 flags;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300121 const u8 banks;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300122 const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300123 const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700124 const u8 prcm_partition;
Paul Walmsley8420bb12008-08-19 11:08:44 +0300125 struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300126 struct list_head node;
Kevin Hilmane69c22b2011-03-16 16:13:15 -0700127 struct list_head voltdm_node;
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300128 int state;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700129 unsigned state_counter[PWRDM_MAX_PWRSTS];
Thara Gopinathcde08f82010-02-24 12:05:50 -0700130 unsigned ret_logic_off_counter;
131 unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300132
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600133 const u8 pwrstctrl_offs;
134 const u8 pwrstst_offs;
135 const u32 logicretstate_mask;
136 const u32 mem_on_mask[PWRDM_MAX_MEM_BANKS];
137 const u32 mem_ret_mask[PWRDM_MAX_MEM_BANKS];
138 const u32 mem_pwrst_mask[PWRDM_MAX_MEM_BANKS];
139 const u32 mem_retst_mask[PWRDM_MAX_MEM_BANKS];
140
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300141#ifdef CONFIG_PM_DEBUG
142 s64 timer;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700143 s64 state_timer[PWRDM_MAX_PWRSTS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300144#endif
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300145};
146
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700147/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300148 * struct pwrdm_ops - Arch specific function implementations
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700149 * @pwrdm_set_next_pwrst: Set the target power state for a pd
150 * @pwrdm_read_next_pwrst: Read the target power state set for a pd
151 * @pwrdm_read_pwrst: Read the current power state of a pd
152 * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
153 * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
154 * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
155 * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
156 * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
157 * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
158 * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
159 * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
160 * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
161 * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
162 * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
163 * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
164 * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
165 * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
166 * @pwrdm_wait_transition: Wait for a pd state transition to complete
167 */
168struct pwrdm_ops {
169 int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
170 int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
171 int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
172 int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
173 int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
174 int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
175 int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
176 int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
177 int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
178 int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
179 int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
180 int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
181 int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
182 int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
183 int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
184 int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
185 int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
186 int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
187};
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300188
Paul Walmsley129c65e2011-09-14 16:01:21 -0600189int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs);
190int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list);
191int pwrdm_complete_init(void);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300192
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300193struct powerdomain *pwrdm_lookup(const char *name);
194
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300195int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
196 void *user);
Artem Bityutskiyee894b12009-10-01 10:01:55 +0300197int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
198 void *user);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300199
Paul Walmsley8420bb12008-08-19 11:08:44 +0300200int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
201int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
202int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
203 int (*fn)(struct powerdomain *pwrdm,
204 struct clockdomain *clkdm));
Kevin Hilman048a7032011-03-16 15:52:47 -0700205struct voltagedomain *pwrdm_get_voltdm(struct powerdomain *pwrdm);
Paul Walmsley8420bb12008-08-19 11:08:44 +0300206
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300207int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
208
209int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
210int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700211int pwrdm_read_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300212int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
213int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
214
215int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
216int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
217int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
218
219int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
220int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700221int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300222int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
223int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700224int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300225
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600226int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
227int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
228bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
229
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300230int pwrdm_wait_transition(struct powerdomain *pwrdm);
231
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300232int pwrdm_state_switch(struct powerdomain *pwrdm);
Kevin Hilmane0555482012-05-11 16:00:24 -0700233int pwrdm_pre_transition(struct powerdomain *pwrdm);
234int pwrdm_post_transition(struct powerdomain *pwrdm);
Manjunath Kondaiah G04aeae72010-10-08 09:58:35 -0700235int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
Tomi Valkeinenfc013872011-06-09 16:56:23 +0300236int pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
Paul Walmsley694606c2011-03-07 19:28:15 -0700237bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300238
Paul Walmsley81794882011-09-14 11:34:21 -0600239extern void omap242x_powerdomains_init(void);
240extern void omap243x_powerdomains_init(void);
Paul Walmsley6e014782010-12-21 20:01:20 -0700241extern void omap3xxx_powerdomains_init(void);
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600242extern void am33xx_powerdomains_init(void);
Paul Walmsley6e014782010-12-21 20:01:20 -0700243extern void omap44xx_powerdomains_init(void);
244
Paul Walmsley72e06d02010-12-21 21:05:16 -0700245extern struct pwrdm_ops omap2_pwrdm_operations;
246extern struct pwrdm_ops omap3_pwrdm_operations;
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600247extern struct pwrdm_ops am33xx_pwrdm_operations;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700248extern struct pwrdm_ops omap4_pwrdm_operations;
249
250/* Common Internal functions used across OMAP rev's */
251extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
252extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
253extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
254
255extern struct powerdomain wkup_omap2_pwrdm;
256extern struct powerdomain gfx_omap2_pwrdm;
257
258
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300259#endif