blob: 833b157512923f7fe3bfee30ce8bf6d42b9d5204 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01004 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01005
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01006 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
Ivo van Doornf31c9a82010-07-11 12:30:37 +020036#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010037#include <linux/kernel.h>
38#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010040
41#include "rt2x00.h"
42#include "rt2800lib.h"
43#include "rt2800.h"
44
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010045/*
46 * Register access.
47 * All access to the CSR registers will go through the methods
48 * rt2800_register_read and rt2800_register_write.
49 * BBP and RF register require indirect register access,
50 * and use the CSR registers BBPCSR and RFCSR to achieve this.
51 * These indirect registers work with busy bits,
52 * and we will try maximal REGISTER_BUSY_COUNT times to access
53 * the register while taking a REGISTER_BUSY_DELAY us delay
54 * between each attampt. When the busy bit is still set at that time,
55 * the access attempt is considered to have failed,
56 * and we will print an error.
57 * The _lock versions must be used if you already hold the csr_mutex
58 */
59#define WAIT_FOR_BBP(__dev, __reg) \
60 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
61#define WAIT_FOR_RFCSR(__dev, __reg) \
62 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
63#define WAIT_FOR_RF(__dev, __reg) \
64 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
65#define WAIT_FOR_MCU(__dev, __reg) \
66 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
67 H2M_MAILBOX_CSR_OWNER, (__reg))
68
Helmut Schaabaff8002010-04-28 09:58:59 +020069static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
70{
71 /* check for rt2872 on SoC */
72 if (!rt2x00_is_soc(rt2x00dev) ||
73 !rt2x00_rt(rt2x00dev, RT2872))
74 return false;
75
76 /* we know for sure that these rf chipsets are used on rt305x boards */
77 if (rt2x00_rf(rt2x00dev, RF3020) ||
78 rt2x00_rf(rt2x00dev, RF3021) ||
79 rt2x00_rf(rt2x00dev, RF3022))
80 return true;
81
82 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
83 return false;
84}
85
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010086static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
87 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010088{
89 u32 reg;
90
91 mutex_lock(&rt2x00dev->csr_mutex);
92
93 /*
94 * Wait until the BBP becomes available, afterwards we
95 * can safely write the new data into the register.
96 */
97 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
98 reg = 0;
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200103 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100104
105 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
106 }
107
108 mutex_unlock(&rt2x00dev->csr_mutex);
109}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100110
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100111static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
112 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100113{
114 u32 reg;
115
116 mutex_lock(&rt2x00dev->csr_mutex);
117
118 /*
119 * Wait until the BBP becomes available, afterwards we
120 * can safely write the read request into the register.
121 * After the data has been written, we wait until hardware
122 * returns the correct value, if at any time the register
123 * doesn't become available in time, reg will be 0xffffffff
124 * which means we return 0xff to the caller.
125 */
126 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
127 reg = 0;
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200131 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100132
133 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
134
135 WAIT_FOR_BBP(rt2x00dev, &reg);
136 }
137
138 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
139
140 mutex_unlock(&rt2x00dev->csr_mutex);
141}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100142
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100143static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
144 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100145{
146 u32 reg;
147
148 mutex_lock(&rt2x00dev->csr_mutex);
149
150 /*
151 * Wait until the RFCSR becomes available, afterwards we
152 * can safely write the new data into the register.
153 */
154 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
155 reg = 0;
156 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
157 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
160
161 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
162 }
163
164 mutex_unlock(&rt2x00dev->csr_mutex);
165}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100166
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100167static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
168 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100169{
170 u32 reg;
171
172 mutex_lock(&rt2x00dev->csr_mutex);
173
174 /*
175 * Wait until the RFCSR becomes available, afterwards we
176 * can safely write the read request into the register.
177 * After the data has been written, we wait until hardware
178 * returns the correct value, if at any time the register
179 * doesn't become available in time, reg will be 0xffffffff
180 * which means we return 0xff to the caller.
181 */
182 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
183 reg = 0;
184 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
185 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
187
188 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
189
190 WAIT_FOR_RFCSR(rt2x00dev, &reg);
191 }
192
193 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
194
195 mutex_unlock(&rt2x00dev->csr_mutex);
196}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100197
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100198static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
199 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100200{
201 u32 reg;
202
203 mutex_lock(&rt2x00dev->csr_mutex);
204
205 /*
206 * Wait until the RF becomes available, afterwards we
207 * can safely write the new data into the register.
208 */
209 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
210 reg = 0;
211 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
215
216 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
217 rt2x00_rf_write(rt2x00dev, word, value);
218 }
219
220 mutex_unlock(&rt2x00dev->csr_mutex);
221}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100222
223void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
224 const u8 command, const u8 token,
225 const u8 arg0, const u8 arg1)
226{
227 u32 reg;
228
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100229 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100230 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100231 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100232 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100233 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100234
235 mutex_lock(&rt2x00dev->csr_mutex);
236
237 /*
238 * Wait until the MCU becomes available, afterwards we
239 * can safely write the new data into the register.
240 */
241 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
242 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
246 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
247
248 reg = 0;
249 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
250 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
251 }
252
253 mutex_unlock(&rt2x00dev->csr_mutex);
254}
255EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100256
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100257int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
258{
259 unsigned int i;
260 u32 reg;
261
262 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
263 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
264 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
265 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
266 return 0;
267
268 msleep(1);
269 }
270
271 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
272 return -EACCES;
273}
274EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
275
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200276static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
277{
278 u16 fw_crc;
279 u16 crc;
280
281 /*
282 * The last 2 bytes in the firmware array are the crc checksum itself,
283 * this means that we should never pass those 2 bytes to the crc
284 * algorithm.
285 */
286 fw_crc = (data[len - 2] << 8 | data[len - 1]);
287
288 /*
289 * Use the crc ccitt algorithm.
290 * This will return the same value as the legacy driver which
291 * used bit ordering reversion on the both the firmware bytes
292 * before input input as well as on the final output.
293 * Obviously using crc ccitt directly is much more efficient.
294 */
295 crc = crc_ccitt(~0, data, len - 2);
296
297 /*
298 * There is a small difference between the crc-itu-t + bitrev and
299 * the crc-ccitt crc calculation. In the latter method the 2 bytes
300 * will be swapped, use swab16 to convert the crc to the correct
301 * value.
302 */
303 crc = swab16(crc);
304
305 return fw_crc == crc;
306}
307
308int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
309 const u8 *data, const size_t len)
310{
311 size_t offset = 0;
312 size_t fw_len;
313 bool multiple;
314
315 /*
316 * PCI(e) & SOC devices require firmware with a length
317 * of 8kb. USB devices require firmware files with a length
318 * of 4kb. Certain USB chipsets however require different firmware,
319 * which Ralink only provides attached to the original firmware
320 * file. Thus for USB devices, firmware files have a length
321 * which is a multiple of 4kb.
322 */
323 if (rt2x00_is_usb(rt2x00dev)) {
324 fw_len = 4096;
325 multiple = true;
326 } else {
327 fw_len = 8192;
328 multiple = true;
329 }
330
331 /*
332 * Validate the firmware length
333 */
334 if (len != fw_len && (!multiple || (len % fw_len) != 0))
335 return FW_BAD_LENGTH;
336
337 /*
338 * Check if the chipset requires one of the upper parts
339 * of the firmware.
340 */
341 if (rt2x00_is_usb(rt2x00dev) &&
342 !rt2x00_rt(rt2x00dev, RT2860) &&
343 !rt2x00_rt(rt2x00dev, RT2872) &&
344 !rt2x00_rt(rt2x00dev, RT3070) &&
345 ((len / fw_len) == 1))
346 return FW_BAD_VERSION;
347
348 /*
349 * 8kb firmware files must be checked as if it were
350 * 2 separate firmware files.
351 */
352 while (offset < len) {
353 if (!rt2800_check_firmware_crc(data + offset, fw_len))
354 return FW_BAD_CRC;
355
356 offset += fw_len;
357 }
358
359 return FW_OK;
360}
361EXPORT_SYMBOL_GPL(rt2800_check_firmware);
362
363int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
364 const u8 *data, const size_t len)
365{
366 unsigned int i;
367 u32 reg;
368
369 /*
370 * Wait for stable hardware.
371 */
372 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
373 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
374 if (reg && reg != ~0)
375 break;
376 msleep(1);
377 }
378
379 if (i == REGISTER_BUSY_COUNT) {
380 ERROR(rt2x00dev, "Unstable hardware.\n");
381 return -EBUSY;
382 }
383
384 if (rt2x00_is_pci(rt2x00dev))
385 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
386
387 /*
388 * Disable DMA, will be reenabled later when enabling
389 * the radio.
390 */
391 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
392 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
393 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
394 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
395 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
396 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
397 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
398
399 /*
400 * Write firmware to the device.
401 */
402 rt2800_drv_write_firmware(rt2x00dev, data, len);
403
404 /*
405 * Wait for device to stabilize.
406 */
407 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
408 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
409 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
410 break;
411 msleep(1);
412 }
413
414 if (i == REGISTER_BUSY_COUNT) {
415 ERROR(rt2x00dev, "PBF system register not ready.\n");
416 return -EBUSY;
417 }
418
419 /*
420 * Initialize firmware.
421 */
422 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
423 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
424 msleep(1);
425
426 return 0;
427}
428EXPORT_SYMBOL_GPL(rt2800_load_firmware);
429
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +0200430void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200431{
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200432 u32 word;
433
434 /*
435 * Initialize TX Info descriptor
436 */
437 rt2x00_desc_read(txwi, 0, &word);
438 rt2x00_set_field32(&word, TXWI_W0_FRAG,
439 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200440 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
441 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200442 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
443 rt2x00_set_field32(&word, TXWI_W0_TS,
444 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
445 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
446 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
447 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
448 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
449 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
450 rt2x00_set_field32(&word, TXWI_W0_BW,
451 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
452 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
453 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
454 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
455 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
456 rt2x00_desc_write(txwi, 0, word);
457
458 rt2x00_desc_read(txwi, 1, &word);
459 rt2x00_set_field32(&word, TXWI_W1_ACK,
460 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
461 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
462 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
463 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
464 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
465 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
466 txdesc->key_idx : 0xff);
467 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
468 txdesc->length);
469 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
470 rt2x00_desc_write(txwi, 1, word);
471
472 /*
473 * Always write 0 to IV/EIV fields, hardware will insert the IV
474 * from the IVEIV register when TXD_W3_WIV is set to 0.
475 * When TXD_W3_WIV is set to 1 it will use the IV data
476 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
477 * crypto entry in the registers should be used to encrypt the frame.
478 */
479 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
480 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
481}
482EXPORT_SYMBOL_GPL(rt2800_write_txwi);
483
Ivo van Doorn74861922010-07-11 12:23:50 +0200484static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200485{
Ivo van Doorn74861922010-07-11 12:23:50 +0200486 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
487 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
488 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
489 u16 eeprom;
490 u8 offset0;
491 u8 offset1;
492 u8 offset2;
493
494 if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
495 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
496 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
497 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
498 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
499 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
500 } else {
501 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
502 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
503 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
504 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
505 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
506 }
507
508 /*
509 * Convert the value from the descriptor into the RSSI value
510 * If the value in the descriptor is 0, it is considered invalid
511 * and the default (extremely low) rssi value is assumed
512 */
513 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
514 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
515 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
516
517 /*
518 * mac80211 only accepts a single RSSI value. Calculating the
519 * average doesn't deliver a fair answer either since -60:-60 would
520 * be considered equally good as -50:-70 while the second is the one
521 * which gives less energy...
522 */
523 rssi0 = max(rssi0, rssi1);
524 return max(rssi0, rssi2);
525}
526
527void rt2800_process_rxwi(struct queue_entry *entry,
528 struct rxdone_entry_desc *rxdesc)
529{
530 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200531 u32 word;
532
533 rt2x00_desc_read(rxwi, 0, &word);
534
535 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
536 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
537
538 rt2x00_desc_read(rxwi, 1, &word);
539
540 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
541 rxdesc->flags |= RX_FLAG_SHORT_GI;
542
543 if (rt2x00_get_field32(word, RXWI_W1_BW))
544 rxdesc->flags |= RX_FLAG_40MHZ;
545
546 /*
547 * Detect RX rate, always use MCS as signal type.
548 */
549 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
550 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
551 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
552
553 /*
554 * Mask of 0x8 bit to remove the short preamble flag.
555 */
556 if (rxdesc->rate_mode == RATE_MODE_CCK)
557 rxdesc->signal &= ~0x8;
558
559 rt2x00_desc_read(rxwi, 2, &word);
560
Ivo van Doorn74861922010-07-11 12:23:50 +0200561 /*
562 * Convert descriptor AGC value to RSSI value.
563 */
564 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200565
566 /*
567 * Remove RXWI descriptor from start of buffer.
568 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200569 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200570}
571EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
572
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200573void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
574{
575 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
576 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
577 unsigned int beacon_base;
578 u32 reg;
579
580 /*
581 * Disable beaconing while we are reloading the beacon data,
582 * otherwise we might be sending out invalid data.
583 */
584 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
585 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
586 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
587
588 /*
589 * Add space for the TXWI in front of the skb.
590 */
591 skb_push(entry->skb, TXWI_DESC_SIZE);
592 memset(entry->skb, 0, TXWI_DESC_SIZE);
593
594 /*
595 * Register descriptor details in skb frame descriptor.
596 */
597 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
598 skbdesc->desc = entry->skb->data;
599 skbdesc->desc_len = TXWI_DESC_SIZE;
600
601 /*
602 * Add the TXWI for the beacon to the skb.
603 */
604 rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
605
606 /*
607 * Dump beacon to userspace through debugfs.
608 */
609 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
610
611 /*
612 * Write entire beacon with TXWI to register.
613 */
614 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
615 rt2800_register_multiwrite(rt2x00dev, beacon_base,
616 entry->skb->data, entry->skb->len);
617
618 /*
619 * Enable beaconing again.
620 */
621 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
622 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
623 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
624 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
625
626 /*
627 * Clean up beacon skb.
628 */
629 dev_kfree_skb_any(entry->skb);
630 entry->skb = NULL;
631}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200632EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200633
Helmut Schaafdb87252010-06-29 21:48:06 +0200634static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
635 unsigned int beacon_base)
636{
637 int i;
638
639 /*
640 * For the Beacon base registers we only need to clear
641 * the whole TXWI which (when set to 0) will invalidate
642 * the entire beacon.
643 */
644 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
645 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
646}
647
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100648#ifdef CONFIG_RT2X00_LIB_DEBUGFS
649const struct rt2x00debug rt2800_rt2x00debug = {
650 .owner = THIS_MODULE,
651 .csr = {
652 .read = rt2800_register_read,
653 .write = rt2800_register_write,
654 .flags = RT2X00DEBUGFS_OFFSET,
655 .word_base = CSR_REG_BASE,
656 .word_size = sizeof(u32),
657 .word_count = CSR_REG_SIZE / sizeof(u32),
658 },
659 .eeprom = {
660 .read = rt2x00_eeprom_read,
661 .write = rt2x00_eeprom_write,
662 .word_base = EEPROM_BASE,
663 .word_size = sizeof(u16),
664 .word_count = EEPROM_SIZE / sizeof(u16),
665 },
666 .bbp = {
667 .read = rt2800_bbp_read,
668 .write = rt2800_bbp_write,
669 .word_base = BBP_BASE,
670 .word_size = sizeof(u8),
671 .word_count = BBP_SIZE / sizeof(u8),
672 },
673 .rf = {
674 .read = rt2x00_rf_read,
675 .write = rt2800_rf_write,
676 .word_base = RF_BASE,
677 .word_size = sizeof(u32),
678 .word_count = RF_SIZE / sizeof(u32),
679 },
680};
681EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
682#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
683
684int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
685{
686 u32 reg;
687
688 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
689 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
690}
691EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
692
693#ifdef CONFIG_RT2X00_LIB_LEDS
694static void rt2800_brightness_set(struct led_classdev *led_cdev,
695 enum led_brightness brightness)
696{
697 struct rt2x00_led *led =
698 container_of(led_cdev, struct rt2x00_led, led_dev);
699 unsigned int enabled = brightness != LED_OFF;
700 unsigned int bg_mode =
701 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
702 unsigned int polarity =
703 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
704 EEPROM_FREQ_LED_POLARITY);
705 unsigned int ledmode =
706 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
707 EEPROM_FREQ_LED_MODE);
708
709 if (led->type == LED_TYPE_RADIO) {
710 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
711 enabled ? 0x20 : 0);
712 } else if (led->type == LED_TYPE_ASSOC) {
713 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
714 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
715 } else if (led->type == LED_TYPE_QUALITY) {
716 /*
717 * The brightness is divided into 6 levels (0 - 5),
718 * The specs tell us the following levels:
719 * 0, 1 ,3, 7, 15, 31
720 * to determine the level in a simple way we can simply
721 * work with bitshifting:
722 * (1 << level) - 1
723 */
724 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
725 (1 << brightness / (LED_FULL / 6)) - 1,
726 polarity);
727 }
728}
729
730static int rt2800_blink_set(struct led_classdev *led_cdev,
731 unsigned long *delay_on, unsigned long *delay_off)
732{
733 struct rt2x00_led *led =
734 container_of(led_cdev, struct rt2x00_led, led_dev);
735 u32 reg;
736
737 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
738 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
739 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100740 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
741
742 return 0;
743}
744
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100745static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100746 struct rt2x00_led *led, enum led_type type)
747{
748 led->rt2x00dev = rt2x00dev;
749 led->type = type;
750 led->led_dev.brightness_set = rt2800_brightness_set;
751 led->led_dev.blink_set = rt2800_blink_set;
752 led->flags = LED_INITIALIZED;
753}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100754#endif /* CONFIG_RT2X00_LIB_LEDS */
755
756/*
757 * Configuration handlers.
758 */
759static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
760 struct rt2x00lib_crypto *crypto,
761 struct ieee80211_key_conf *key)
762{
763 struct mac_wcid_entry wcid_entry;
764 struct mac_iveiv_entry iveiv_entry;
765 u32 offset;
766 u32 reg;
767
768 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
769
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200770 if (crypto->cmd == SET_KEY) {
771 rt2800_register_read(rt2x00dev, offset, &reg);
772 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
773 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
774 /*
775 * Both the cipher as the BSS Idx numbers are split in a main
776 * value of 3 bits, and a extended field for adding one additional
777 * bit to the value.
778 */
779 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
780 (crypto->cipher & 0x7));
781 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
782 (crypto->cipher & 0x8) >> 3);
783 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
784 (crypto->bssidx & 0x7));
785 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
786 (crypto->bssidx & 0x8) >> 3);
787 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
788 rt2800_register_write(rt2x00dev, offset, reg);
789 } else {
790 rt2800_register_write(rt2x00dev, offset, 0);
791 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100792
793 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
794
795 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
796 if ((crypto->cipher == CIPHER_TKIP) ||
797 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
798 (crypto->cipher == CIPHER_AES))
799 iveiv_entry.iv[3] |= 0x20;
800 iveiv_entry.iv[3] |= key->keyidx << 6;
801 rt2800_register_multiwrite(rt2x00dev, offset,
802 &iveiv_entry, sizeof(iveiv_entry));
803
804 offset = MAC_WCID_ENTRY(key->hw_key_idx);
805
806 memset(&wcid_entry, 0, sizeof(wcid_entry));
807 if (crypto->cmd == SET_KEY)
808 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
809 rt2800_register_multiwrite(rt2x00dev, offset,
810 &wcid_entry, sizeof(wcid_entry));
811}
812
813int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
814 struct rt2x00lib_crypto *crypto,
815 struct ieee80211_key_conf *key)
816{
817 struct hw_key_entry key_entry;
818 struct rt2x00_field32 field;
819 u32 offset;
820 u32 reg;
821
822 if (crypto->cmd == SET_KEY) {
823 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
824
825 memcpy(key_entry.key, crypto->key,
826 sizeof(key_entry.key));
827 memcpy(key_entry.tx_mic, crypto->tx_mic,
828 sizeof(key_entry.tx_mic));
829 memcpy(key_entry.rx_mic, crypto->rx_mic,
830 sizeof(key_entry.rx_mic));
831
832 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
833 rt2800_register_multiwrite(rt2x00dev, offset,
834 &key_entry, sizeof(key_entry));
835 }
836
837 /*
838 * The cipher types are stored over multiple registers
839 * starting with SHARED_KEY_MODE_BASE each word will have
840 * 32 bits and contains the cipher types for 2 bssidx each.
841 * Using the correct defines correctly will cause overhead,
842 * so just calculate the correct offset.
843 */
844 field.bit_offset = 4 * (key->hw_key_idx % 8);
845 field.bit_mask = 0x7 << field.bit_offset;
846
847 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
848
849 rt2800_register_read(rt2x00dev, offset, &reg);
850 rt2x00_set_field32(&reg, field,
851 (crypto->cmd == SET_KEY) * crypto->cipher);
852 rt2800_register_write(rt2x00dev, offset, reg);
853
854 /*
855 * Update WCID information
856 */
857 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
858
859 return 0;
860}
861EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
862
863int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
864 struct rt2x00lib_crypto *crypto,
865 struct ieee80211_key_conf *key)
866{
867 struct hw_key_entry key_entry;
868 u32 offset;
869
870 if (crypto->cmd == SET_KEY) {
871 /*
872 * 1 pairwise key is possible per AID, this means that the AID
873 * equals our hw_key_idx. Make sure the WCID starts _after_ the
874 * last possible shared key entry.
875 */
876 if (crypto->aid > (256 - 32))
877 return -ENOSPC;
878
879 key->hw_key_idx = 32 + crypto->aid;
880
881 memcpy(key_entry.key, crypto->key,
882 sizeof(key_entry.key));
883 memcpy(key_entry.tx_mic, crypto->tx_mic,
884 sizeof(key_entry.tx_mic));
885 memcpy(key_entry.rx_mic, crypto->rx_mic,
886 sizeof(key_entry.rx_mic));
887
888 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
889 rt2800_register_multiwrite(rt2x00dev, offset,
890 &key_entry, sizeof(key_entry));
891 }
892
893 /*
894 * Update WCID information
895 */
896 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
897
898 return 0;
899}
900EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
901
902void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
903 const unsigned int filter_flags)
904{
905 u32 reg;
906
907 /*
908 * Start configuration steps.
909 * Note that the version error will always be dropped
910 * and broadcast frames will always be accepted since
911 * there is no filter for it at this time.
912 */
913 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
914 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
915 !(filter_flags & FIF_FCSFAIL));
916 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
917 !(filter_flags & FIF_PLCPFAIL));
918 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
919 !(filter_flags & FIF_PROMISC_IN_BSS));
920 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
921 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
922 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
923 !(filter_flags & FIF_ALLMULTI));
924 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
925 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
926 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
927 !(filter_flags & FIF_CONTROL));
928 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
929 !(filter_flags & FIF_CONTROL));
930 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
931 !(filter_flags & FIF_CONTROL));
932 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
933 !(filter_flags & FIF_CONTROL));
934 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
935 !(filter_flags & FIF_CONTROL));
936 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
937 !(filter_flags & FIF_PSPOLL));
938 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
939 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
940 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
941 !(filter_flags & FIF_CONTROL));
942 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
943}
944EXPORT_SYMBOL_GPL(rt2800_config_filter);
945
946void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
947 struct rt2x00intf_conf *conf, const unsigned int flags)
948{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100949 u32 reg;
950
951 if (flags & CONFIG_UPDATE_TYPE) {
952 /*
953 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100954 */
Helmut Schaafdb87252010-06-29 21:48:06 +0200955 rt2800_clear_beacon(rt2x00dev,
956 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100957 /*
958 * Enable synchronisation.
959 */
960 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
961 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
962 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500963 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200964 (conf->sync == TSF_SYNC_ADHOC ||
965 conf->sync == TSF_SYNC_AP_NONE));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100966 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200967
968 /*
969 * Enable pre tbtt interrupt for beaconing modes
970 */
971 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
972 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200973 (conf->sync == TSF_SYNC_AP_NONE));
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200974 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
975
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100976 }
977
978 if (flags & CONFIG_UPDATE_MAC) {
979 reg = le32_to_cpu(conf->mac[1]);
980 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
981 conf->mac[1] = cpu_to_le32(reg);
982
983 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
984 conf->mac, sizeof(conf->mac));
985 }
986
987 if (flags & CONFIG_UPDATE_BSSID) {
988 reg = le32_to_cpu(conf->bssid[1]);
Ivo van Doornd440cb92010-06-29 21:45:31 +0200989 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
990 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100991 conf->bssid[1] = cpu_to_le32(reg);
992
993 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
994 conf->bssid, sizeof(conf->bssid));
995 }
996}
997EXPORT_SYMBOL_GPL(rt2800_config_intf);
998
999void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
1000{
1001 u32 reg;
1002
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001003 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1004 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1005 !!erp->short_preamble);
1006 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1007 !!erp->short_preamble);
1008 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1009
1010 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1011 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1012 erp->cts_protection ? 2 : 0);
1013 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1014
1015 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1016 erp->basic_rates);
1017 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1018
1019 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1020 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001021 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1022
1023 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001024 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001025 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1026
1027 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1028 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1029 erp->beacon_int * 16);
1030 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1031}
1032EXPORT_SYMBOL_GPL(rt2800_config_erp);
1033
1034void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1035{
1036 u8 r1;
1037 u8 r3;
1038
1039 rt2800_bbp_read(rt2x00dev, 1, &r1);
1040 rt2800_bbp_read(rt2x00dev, 3, &r3);
1041
1042 /*
1043 * Configure the TX antenna.
1044 */
1045 switch ((int)ant->tx) {
1046 case 1:
1047 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001048 break;
1049 case 2:
1050 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1051 break;
1052 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001053 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001054 break;
1055 }
1056
1057 /*
1058 * Configure the RX antenna.
1059 */
1060 switch ((int)ant->rx) {
1061 case 1:
1062 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1063 break;
1064 case 2:
1065 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1066 break;
1067 case 3:
1068 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1069 break;
1070 }
1071
1072 rt2800_bbp_write(rt2x00dev, 3, r3);
1073 rt2800_bbp_write(rt2x00dev, 1, r1);
1074}
1075EXPORT_SYMBOL_GPL(rt2800_config_ant);
1076
1077static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1078 struct rt2x00lib_conf *libconf)
1079{
1080 u16 eeprom;
1081 short lna_gain;
1082
1083 if (libconf->rf.channel <= 14) {
1084 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1085 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1086 } else if (libconf->rf.channel <= 64) {
1087 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1088 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1089 } else if (libconf->rf.channel <= 128) {
1090 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1091 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1092 } else {
1093 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1094 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1095 }
1096
1097 rt2x00dev->lna_gain = lna_gain;
1098}
1099
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001100static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1101 struct ieee80211_conf *conf,
1102 struct rf_channel *rf,
1103 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001104{
1105 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1106
1107 if (rt2x00dev->default_ant.tx == 1)
1108 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1109
1110 if (rt2x00dev->default_ant.rx == 1) {
1111 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1112 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1113 } else if (rt2x00dev->default_ant.rx == 2)
1114 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1115
1116 if (rf->channel > 14) {
1117 /*
1118 * When TX power is below 0, we should increase it by 7 to
1119 * make it a positive value (Minumum value is -7).
1120 * However this means that values between 0 and 7 have
1121 * double meaning, and we should set a 7DBm boost flag.
1122 */
1123 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
1124 (info->tx_power1 >= 0));
1125
1126 if (info->tx_power1 < 0)
1127 info->tx_power1 += 7;
1128
1129 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
1130 TXPOWER_A_TO_DEV(info->tx_power1));
1131
1132 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
1133 (info->tx_power2 >= 0));
1134
1135 if (info->tx_power2 < 0)
1136 info->tx_power2 += 7;
1137
1138 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
1139 TXPOWER_A_TO_DEV(info->tx_power2));
1140 } else {
1141 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
1142 TXPOWER_G_TO_DEV(info->tx_power1));
1143 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
1144 TXPOWER_G_TO_DEV(info->tx_power2));
1145 }
1146
1147 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1148
1149 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1150 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1151 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1152 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1153
1154 udelay(200);
1155
1156 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1157 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1158 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1159 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1160
1161 udelay(200);
1162
1163 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1164 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1165 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1166 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1167}
1168
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001169static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1170 struct ieee80211_conf *conf,
1171 struct rf_channel *rf,
1172 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001173{
1174 u8 rfcsr;
1175
1176 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001177 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001178
1179 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001180 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001181 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1182
1183 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1184 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1185 TXPOWER_G_TO_DEV(info->tx_power1));
1186 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1187
Helmut Schaa5a673962010-04-23 15:54:43 +02001188 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1189 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1190 TXPOWER_G_TO_DEV(info->tx_power2));
1191 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1192
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001193 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1194 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1195 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1196
1197 rt2800_rfcsr_write(rt2x00dev, 24,
1198 rt2x00dev->calibration[conf_is_ht40(conf)]);
1199
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001200 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001201 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001202 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001203}
1204
1205static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1206 struct ieee80211_conf *conf,
1207 struct rf_channel *rf,
1208 struct channel_info *info)
1209{
1210 u32 reg;
1211 unsigned int tx_pin;
1212 u8 bbp;
1213
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001214 if (rt2x00_rf(rt2x00dev, RF2020) ||
1215 rt2x00_rf(rt2x00dev, RF3020) ||
1216 rt2x00_rf(rt2x00dev, RF3021) ||
1217 rt2x00_rf(rt2x00dev, RF3022))
1218 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001219 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001220 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001221
1222 /*
1223 * Change BBP settings
1224 */
1225 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1226 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1227 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1228 rt2800_bbp_write(rt2x00dev, 86, 0);
1229
1230 if (rf->channel <= 14) {
1231 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1232 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1233 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1234 } else {
1235 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1236 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1237 }
1238 } else {
1239 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1240
1241 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1242 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1243 else
1244 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1245 }
1246
1247 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001248 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001249 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1250 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1251 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1252
1253 tx_pin = 0;
1254
1255 /* Turn on unused PA or LNA when not using 1T or 1R */
1256 if (rt2x00dev->default_ant.tx != 1) {
1257 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1258 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1259 }
1260
1261 /* Turn on unused PA or LNA when not using 1T or 1R */
1262 if (rt2x00dev->default_ant.rx != 1) {
1263 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1264 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1265 }
1266
1267 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1268 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1269 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1270 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1271 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1272 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1273
1274 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1275
1276 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1277 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1278 rt2800_bbp_write(rt2x00dev, 4, bbp);
1279
1280 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001281 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001282 rt2800_bbp_write(rt2x00dev, 3, bbp);
1283
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001284 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001285 if (conf_is_ht40(conf)) {
1286 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1287 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1288 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1289 } else {
1290 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1291 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1292 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1293 }
1294 }
1295
1296 msleep(1);
1297}
1298
1299static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001300 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001301{
Helmut Schaa5e846002010-07-11 12:23:09 +02001302 u8 txpower;
1303 u8 max_value = (u8)max_txpower;
1304 u16 eeprom;
1305 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001306 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001307 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001308 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001309
Helmut Schaa5e846002010-07-11 12:23:09 +02001310 /*
1311 * set to normal tx power mode: +/- 0dBm
1312 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001313 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001314 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001315 rt2800_bbp_write(rt2x00dev, 1, r1);
1316
Helmut Schaa5e846002010-07-11 12:23:09 +02001317 /*
1318 * The eeprom contains the tx power values for each rate. These
1319 * values map to 100% tx power. Each 16bit word contains four tx
1320 * power values and the order is the same as used in the TX_PWR_CFG
1321 * registers.
1322 */
1323 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001324
Helmut Schaa5e846002010-07-11 12:23:09 +02001325 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1326 /* just to be safe */
1327 if (offset > TX_PWR_CFG_4)
1328 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001329
Helmut Schaa5e846002010-07-11 12:23:09 +02001330 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001331
Helmut Schaa5e846002010-07-11 12:23:09 +02001332 /* read the next four txpower values */
1333 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1334 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001335
Helmut Schaa5e846002010-07-11 12:23:09 +02001336 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1337 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1338 * TX_PWR_CFG_4: unknown */
1339 txpower = rt2x00_get_field16(eeprom,
1340 EEPROM_TXPOWER_BYRATE_RATE0);
1341 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1342 min(txpower, max_value));
1343
1344 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1345 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1346 * TX_PWR_CFG_4: unknown */
1347 txpower = rt2x00_get_field16(eeprom,
1348 EEPROM_TXPOWER_BYRATE_RATE1);
1349 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1350 min(txpower, max_value));
1351
1352 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1353 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1354 * TX_PWR_CFG_4: unknown */
1355 txpower = rt2x00_get_field16(eeprom,
1356 EEPROM_TXPOWER_BYRATE_RATE2);
1357 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1358 min(txpower, max_value));
1359
1360 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1361 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1362 * TX_PWR_CFG_4: unknown */
1363 txpower = rt2x00_get_field16(eeprom,
1364 EEPROM_TXPOWER_BYRATE_RATE3);
1365 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1366 min(txpower, max_value));
1367
1368 /* read the next four txpower values */
1369 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1370 &eeprom);
1371
1372 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1373 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1374 * TX_PWR_CFG_4: unknown */
1375 txpower = rt2x00_get_field16(eeprom,
1376 EEPROM_TXPOWER_BYRATE_RATE0);
1377 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1378 min(txpower, max_value));
1379
1380 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1381 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1382 * TX_PWR_CFG_4: unknown */
1383 txpower = rt2x00_get_field16(eeprom,
1384 EEPROM_TXPOWER_BYRATE_RATE1);
1385 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1386 min(txpower, max_value));
1387
1388 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1389 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1390 * TX_PWR_CFG_4: unknown */
1391 txpower = rt2x00_get_field16(eeprom,
1392 EEPROM_TXPOWER_BYRATE_RATE2);
1393 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1394 min(txpower, max_value));
1395
1396 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1397 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1398 * TX_PWR_CFG_4: unknown */
1399 txpower = rt2x00_get_field16(eeprom,
1400 EEPROM_TXPOWER_BYRATE_RATE3);
1401 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1402 min(txpower, max_value));
1403
1404 rt2800_register_write(rt2x00dev, offset, reg);
1405
1406 /* next TX_PWR_CFG register */
1407 offset += 4;
1408 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001409}
1410
1411static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1412 struct rt2x00lib_conf *libconf)
1413{
1414 u32 reg;
1415
1416 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1417 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1418 libconf->conf->short_frame_max_tx_count);
1419 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1420 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001421 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1422}
1423
1424static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1425 struct rt2x00lib_conf *libconf)
1426{
1427 enum dev_state state =
1428 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1429 STATE_SLEEP : STATE_AWAKE;
1430 u32 reg;
1431
1432 if (state == STATE_SLEEP) {
1433 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1434
1435 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1436 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1437 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1438 libconf->conf->listen_interval - 1);
1439 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1440 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1441
1442 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1443 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001444 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1445 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1446 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1447 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1448 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001449
1450 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001451 }
1452}
1453
1454void rt2800_config(struct rt2x00_dev *rt2x00dev,
1455 struct rt2x00lib_conf *libconf,
1456 const unsigned int flags)
1457{
1458 /* Always recalculate LNA gain before changing configuration */
1459 rt2800_config_lna_gain(rt2x00dev, libconf);
1460
1461 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1462 rt2800_config_channel(rt2x00dev, libconf->conf,
1463 &libconf->rf, &libconf->channel);
1464 if (flags & IEEE80211_CONF_CHANGE_POWER)
1465 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1466 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1467 rt2800_config_retry_limit(rt2x00dev, libconf);
1468 if (flags & IEEE80211_CONF_CHANGE_PS)
1469 rt2800_config_ps(rt2x00dev, libconf);
1470}
1471EXPORT_SYMBOL_GPL(rt2800_config);
1472
1473/*
1474 * Link tuning
1475 */
1476void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1477{
1478 u32 reg;
1479
1480 /*
1481 * Update FCS error count from register.
1482 */
1483 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1484 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1485}
1486EXPORT_SYMBOL_GPL(rt2800_link_stats);
1487
1488static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1489{
1490 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001491 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001492 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001493 rt2x00_rt(rt2x00dev, RT3090) ||
1494 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001495 return 0x1c + (2 * rt2x00dev->lna_gain);
1496 else
1497 return 0x2e + rt2x00dev->lna_gain;
1498 }
1499
1500 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1501 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1502 else
1503 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1504}
1505
1506static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1507 struct link_qual *qual, u8 vgc_level)
1508{
1509 if (qual->vgc_level != vgc_level) {
1510 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1511 qual->vgc_level = vgc_level;
1512 qual->vgc_level_reg = vgc_level;
1513 }
1514}
1515
1516void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1517{
1518 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1519}
1520EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1521
1522void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1523 const u32 count)
1524{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001525 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001526 return;
1527
1528 /*
1529 * When RSSI is better then -80 increase VGC level with 0x10
1530 */
1531 rt2800_set_vgc(rt2x00dev, qual,
1532 rt2800_get_default_vgc(rt2x00dev) +
1533 ((qual->rssi > -80) * 0x10));
1534}
1535EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001536
1537/*
1538 * Initialization functions.
1539 */
1540int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1541{
1542 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001543 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001544 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001545 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001546
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001547 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1548 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1549 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1550 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1551 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1552 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1553 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1554
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001555 ret = rt2800_drv_init_registers(rt2x00dev);
1556 if (ret)
1557 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001558
1559 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1560 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1561 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1562 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1563 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1564 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1565
1566 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1567 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1568 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1569 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1570 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1571 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1572
1573 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1574 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1575
1576 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1577
1578 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001579 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001580 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1581 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1582 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1583 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1584 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1585 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1586
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001587 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1588
1589 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1590 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1591 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1592 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1593
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001594 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001595 rt2x00_rt(rt2x00dev, RT3090) ||
1596 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001597 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1598 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001599 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001600 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1601 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001602 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1603 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1604 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1605 0x0000002c);
1606 else
1607 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1608 0x0000000f);
1609 } else {
1610 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1611 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001612 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001613 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001614
1615 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1616 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1617 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1618 } else {
1619 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1620 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1621 }
Helmut Schaac295a812010-06-03 10:52:13 +02001622 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1623 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1624 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1625 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001626 } else {
1627 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1628 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1629 }
1630
1631 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1632 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1633 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1634 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1635 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1636 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1637 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1638 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1639 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1640 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1641
1642 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1643 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001644 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001645 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1646 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1647
1648 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1649 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001650 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001651 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001652 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001653 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1654 else
1655 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1656 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1657 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1658 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1659
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001660 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1661 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1662 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1663 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1664 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1665 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1666 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1667 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1668 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1669
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001670 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1671
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001672 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1673 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1674 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1675 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1676 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1677 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1678 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1679 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1680
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001681 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1682 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001683 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001684 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1685 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001686 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001687 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1688 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1689 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1690
1691 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001692 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001693 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1694 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1695 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1696 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1697 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001698 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001699 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001700 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1701 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001702 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1703
1704 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001705 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001706 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1707 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1708 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1709 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1710 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001711 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001712 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001713 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1714 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001715 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1716
1717 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1718 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1719 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1720 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1721 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1722 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1723 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1724 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1725 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1726 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001727 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001728 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1729
1730 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1731 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001732 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1733 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001734 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1735 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1736 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1737 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1738 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1739 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1740 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001741 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001742 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1743
1744 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1745 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1746 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1747 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1748 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1749 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1750 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1751 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1752 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1753 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001754 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001755 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1756
1757 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1758 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1759 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1760 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1761 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1762 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1763 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1764 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1765 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1766 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001767 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001768 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1769
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001770 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001771 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1772
1773 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1774 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1775 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1776 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1777 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1778 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1779 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1780 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1781 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1782 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1783 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1784 }
1785
1786 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1787 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1788
1789 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1790 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1791 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1792 IEEE80211_MAX_RTS_THRESHOLD);
1793 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1794 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1795
1796 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001797
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001798 /*
1799 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1800 * time should be set to 16. However, the original Ralink driver uses
1801 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1802 * connection problems with 11g + CTS protection. Hence, use the same
1803 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1804 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001805 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001806 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1807 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001808 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1809 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1810 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1811 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1812
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001813 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1814
1815 /*
1816 * ASIC will keep garbage value after boot, clear encryption keys.
1817 */
1818 for (i = 0; i < 4; i++)
1819 rt2800_register_write(rt2x00dev,
1820 SHARED_KEY_MODE_ENTRY(i), 0);
1821
1822 for (i = 0; i < 256; i++) {
1823 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1824 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1825 wcid, sizeof(wcid));
1826
1827 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1828 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1829 }
1830
1831 /*
1832 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001833 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001834 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
1835 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
1836 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
1837 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
1838 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
1839 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
1840 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
1841 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001842
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001843 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02001844 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
1845 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
1846 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001847 }
1848
1849 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1850 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1851 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1852 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1853 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1854 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1855 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1856 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1857 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1858 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1859
1860 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1861 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1862 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1863 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1864 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1865 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1866 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1867 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1868 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1869 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1870
1871 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1872 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1873 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1874 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1875 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1876 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1877 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1878 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1879 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1880 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1881
1882 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1883 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1884 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1885 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1886 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1887 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1888
1889 /*
1890 * We must clear the error counters.
1891 * These registers are cleared on read,
1892 * so we may pass a useless variable to store the value.
1893 */
1894 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1895 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1896 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1897 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1898 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1899 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1900
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001901 /*
1902 * Setup leadtime for pre tbtt interrupt to 6ms
1903 */
1904 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
1905 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
1906 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
1907
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001908 return 0;
1909}
1910EXPORT_SYMBOL_GPL(rt2800_init_registers);
1911
1912static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1913{
1914 unsigned int i;
1915 u32 reg;
1916
1917 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1918 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1919 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1920 return 0;
1921
1922 udelay(REGISTER_BUSY_DELAY);
1923 }
1924
1925 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1926 return -EACCES;
1927}
1928
1929static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1930{
1931 unsigned int i;
1932 u8 value;
1933
1934 /*
1935 * BBP was enabled after firmware was loaded,
1936 * but we need to reactivate it now.
1937 */
1938 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1939 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1940 msleep(1);
1941
1942 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1943 rt2800_bbp_read(rt2x00dev, 0, &value);
1944 if ((value != 0xff) && (value != 0x00))
1945 return 0;
1946 udelay(REGISTER_BUSY_DELAY);
1947 }
1948
1949 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1950 return -EACCES;
1951}
1952
1953int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1954{
1955 unsigned int i;
1956 u16 eeprom;
1957 u8 reg_id;
1958 u8 value;
1959
1960 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1961 rt2800_wait_bbp_ready(rt2x00dev)))
1962 return -EACCES;
1963
Helmut Schaabaff8002010-04-28 09:58:59 +02001964 if (rt2800_is_305x_soc(rt2x00dev))
1965 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1966
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001967 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1968 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001969
1970 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1971 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1972 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1973 } else {
1974 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1975 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1976 }
1977
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001978 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001979
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001980 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001981 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001982 rt2x00_rt(rt2x00dev, RT3090) ||
1983 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001984 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1985 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1986 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001987 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1988 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1989 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001990 } else {
1991 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1992 }
1993
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001994 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1995 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001996
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02001997 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001998 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1999 else
2000 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2001
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002002 rt2800_bbp_write(rt2x00dev, 86, 0x00);
2003 rt2800_bbp_write(rt2x00dev, 91, 0x04);
2004 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002005
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002006 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002007 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002008 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002009 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
2010 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002011 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2012 else
2013 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2014
Helmut Schaabaff8002010-04-28 09:58:59 +02002015 if (rt2800_is_305x_soc(rt2x00dev))
2016 rt2800_bbp_write(rt2x00dev, 105, 0x01);
2017 else
2018 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002019 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002020
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002021 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002022 rt2x00_rt(rt2x00dev, RT3090) ||
2023 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002024 rt2800_bbp_read(rt2x00dev, 138, &value);
2025
2026 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2027 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2028 value |= 0x20;
2029 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2030 value &= ~0x02;
2031
2032 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002033 }
2034
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002035
2036 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2037 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2038
2039 if (eeprom != 0xffff && eeprom != 0x0000) {
2040 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2041 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2042 rt2800_bbp_write(rt2x00dev, reg_id, value);
2043 }
2044 }
2045
2046 return 0;
2047}
2048EXPORT_SYMBOL_GPL(rt2800_init_bbp);
2049
2050static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2051 bool bw40, u8 rfcsr24, u8 filter_target)
2052{
2053 unsigned int i;
2054 u8 bbp;
2055 u8 rfcsr;
2056 u8 passband;
2057 u8 stopband;
2058 u8 overtuned = 0;
2059
2060 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2061
2062 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2063 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2064 rt2800_bbp_write(rt2x00dev, 4, bbp);
2065
2066 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2067 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2068 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2069
2070 /*
2071 * Set power & frequency of passband test tone
2072 */
2073 rt2800_bbp_write(rt2x00dev, 24, 0);
2074
2075 for (i = 0; i < 100; i++) {
2076 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2077 msleep(1);
2078
2079 rt2800_bbp_read(rt2x00dev, 55, &passband);
2080 if (passband)
2081 break;
2082 }
2083
2084 /*
2085 * Set power & frequency of stopband test tone
2086 */
2087 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2088
2089 for (i = 0; i < 100; i++) {
2090 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2091 msleep(1);
2092
2093 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2094
2095 if ((passband - stopband) <= filter_target) {
2096 rfcsr24++;
2097 overtuned += ((passband - stopband) == filter_target);
2098 } else
2099 break;
2100
2101 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2102 }
2103
2104 rfcsr24 -= !!overtuned;
2105
2106 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2107 return rfcsr24;
2108}
2109
2110int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
2111{
2112 u8 rfcsr;
2113 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002114 u32 reg;
2115 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002116
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002117 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002118 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002119 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002120 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002121 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002122 return 0;
2123
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002124 /*
2125 * Init RF calibration.
2126 */
2127 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2128 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2129 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2130 msleep(1);
2131 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2132 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2133
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002134 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002135 rt2x00_rt(rt2x00dev, RT3071) ||
2136 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002137 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2138 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2139 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2140 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
2141 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002142 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002143 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2144 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2145 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2146 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2147 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2148 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2149 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2150 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2151 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2152 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2153 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2154 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002155 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002156 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2157 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2158 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2159 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2160 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002161 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002162 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2163 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2164 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2165 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2166 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2167 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002168 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002169 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2170 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002171 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002172 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2173 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2174 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2175 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2176 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2177 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2178 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002179 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002180 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002181 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002182 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2183 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2184 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2185 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2186 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2187 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2188 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002189 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002190 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2191 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2192 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2193 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2194 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2195 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2196 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2197 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2198 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2199 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2200 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2201 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2202 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2203 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2204 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2205 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2206 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2207 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2208 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2209 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2210 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2211 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2212 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2213 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2214 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2215 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2216 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2217 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2218 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2219 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002220 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2221 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2222 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002223 }
2224
2225 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2226 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2227 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2228 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2229 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002230 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2231 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002232 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2233 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2234 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2235
2236 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2237
2238 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2239 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002240 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2241 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002242 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2243 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2244 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2245 else
2246 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2247 }
2248 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002249 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2250 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2251 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2252 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002253 }
2254
2255 /*
2256 * Set RX Filter calibration for 20MHz and 40MHz
2257 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002258 if (rt2x00_rt(rt2x00dev, RT3070)) {
2259 rt2x00dev->calibration[0] =
2260 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2261 rt2x00dev->calibration[1] =
2262 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002263 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002264 rt2x00_rt(rt2x00dev, RT3090) ||
2265 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002266 rt2x00dev->calibration[0] =
2267 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2268 rt2x00dev->calibration[1] =
2269 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002270 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002271
2272 /*
2273 * Set back to initial state
2274 */
2275 rt2800_bbp_write(rt2x00dev, 24, 0);
2276
2277 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2278 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2279 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2280
2281 /*
2282 * set BBP back to BW20
2283 */
2284 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2285 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2286 rt2800_bbp_write(rt2x00dev, 4, bbp);
2287
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002288 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002289 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002290 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2291 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002292 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2293
2294 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2295 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2296 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2297
2298 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2299 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002300 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002301 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2302 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002303 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002304 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2305 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002306 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2307 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2308 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2309 rt2x00_get_field16(eeprom,
2310 EEPROM_TXMIXER_GAIN_BG_VAL));
2311 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2312
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002313 if (rt2x00_rt(rt2x00dev, RT3090)) {
2314 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2315
2316 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2317 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2318 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2319 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2320 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2321
2322 rt2800_bbp_write(rt2x00dev, 138, bbp);
2323 }
2324
2325 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002326 rt2x00_rt(rt2x00dev, RT3090) ||
2327 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002328 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2329 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2330 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2331 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2332 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2333 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2334 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2335
2336 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2337 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2338 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2339
2340 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2341 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2342 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2343
2344 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2345 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2346 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2347 }
2348
2349 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002350 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002351 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2352 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002353 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2354 else
2355 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2356 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2357 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2358 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2359 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2360 }
2361
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002362 return 0;
2363}
2364EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002365
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002366int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2367{
2368 u32 reg;
2369
2370 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2371
2372 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2373}
2374EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2375
2376static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2377{
2378 u32 reg;
2379
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002380 mutex_lock(&rt2x00dev->csr_mutex);
2381
2382 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002383 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2384 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2385 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002386 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002387
2388 /* Wait until the EEPROM has been loaded */
2389 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2390
2391 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002392 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2393 (u32 *)&rt2x00dev->eeprom[i]);
2394 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2395 (u32 *)&rt2x00dev->eeprom[i + 2]);
2396 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2397 (u32 *)&rt2x00dev->eeprom[i + 4]);
2398 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2399 (u32 *)&rt2x00dev->eeprom[i + 6]);
2400
2401 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002402}
2403
2404void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2405{
2406 unsigned int i;
2407
2408 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2409 rt2800_efuse_read(rt2x00dev, i);
2410}
2411EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2412
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002413int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2414{
2415 u16 word;
2416 u8 *mac;
2417 u8 default_lna_gain;
2418
2419 /*
2420 * Start validation of the data that has been read.
2421 */
2422 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2423 if (!is_valid_ether_addr(mac)) {
2424 random_ether_addr(mac);
2425 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2426 }
2427
2428 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2429 if (word == 0xffff) {
2430 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2431 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2432 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2433 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2434 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002435 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002436 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002437 /*
2438 * There is a max of 2 RX streams for RT28x0 series
2439 */
2440 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2441 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2442 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2443 }
2444
2445 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2446 if (word == 0xffff) {
2447 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2448 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2449 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2450 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2451 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2452 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2453 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2454 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2455 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2456 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002457 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2458 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002459 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2460 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2461 }
2462
2463 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2464 if ((word & 0x00ff) == 0x00ff) {
2465 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002466 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2467 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2468 }
2469 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002470 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2471 LED_MODE_TXRX_ACTIVITY);
2472 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2473 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2474 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2475 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2476 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002477 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002478 }
2479
2480 /*
2481 * During the LNA validation we are going to use
2482 * lna0 as correct value. Note that EEPROM_LNA
2483 * is never validated.
2484 */
2485 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2486 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2487
2488 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2489 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2490 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2491 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2492 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2493 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2494
2495 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2496 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2497 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2498 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2499 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2500 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2501 default_lna_gain);
2502 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2503
2504 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2505 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2506 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2507 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2508 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2509 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2510
2511 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2512 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2513 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2514 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2515 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2516 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2517 default_lna_gain);
2518 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2519
2520 return 0;
2521}
2522EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2523
2524int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2525{
2526 u32 reg;
2527 u16 value;
2528 u16 eeprom;
2529
2530 /*
2531 * Read EEPROM word for configuration.
2532 */
2533 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2534
2535 /*
2536 * Identify RF chipset.
2537 */
2538 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2539 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2540
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002541 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2542 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002543
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002544 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002545 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002546 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002547 !rt2x00_rt(rt2x00dev, RT3070) &&
2548 !rt2x00_rt(rt2x00dev, RT3071) &&
2549 !rt2x00_rt(rt2x00dev, RT3090) &&
2550 !rt2x00_rt(rt2x00dev, RT3390) &&
2551 !rt2x00_rt(rt2x00dev, RT3572)) {
2552 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2553 return -ENODEV;
2554 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002555
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002556 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2557 !rt2x00_rf(rt2x00dev, RF2850) &&
2558 !rt2x00_rf(rt2x00dev, RF2720) &&
2559 !rt2x00_rf(rt2x00dev, RF2750) &&
2560 !rt2x00_rf(rt2x00dev, RF3020) &&
2561 !rt2x00_rf(rt2x00dev, RF2020) &&
2562 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002563 !rt2x00_rf(rt2x00dev, RF3022) &&
2564 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002565 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2566 return -ENODEV;
2567 }
2568
2569 /*
2570 * Identify default antenna configuration.
2571 */
2572 rt2x00dev->default_ant.tx =
2573 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2574 rt2x00dev->default_ant.rx =
2575 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2576
2577 /*
2578 * Read frequency offset and RF programming sequence.
2579 */
2580 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2581 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2582
2583 /*
2584 * Read external LNA informations.
2585 */
2586 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2587
2588 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2589 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2590 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2591 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2592
2593 /*
2594 * Detect if this device has an hardware controlled radio.
2595 */
2596 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2597 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2598
2599 /*
2600 * Store led settings, for correct led behaviour.
2601 */
2602#ifdef CONFIG_RT2X00_LIB_LEDS
2603 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2604 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2605 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2606
2607 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2608#endif /* CONFIG_RT2X00_LIB_LEDS */
2609
2610 return 0;
2611}
2612EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2613
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002614/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002615 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002616 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2617 */
2618static const struct rf_channel rf_vals[] = {
2619 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2620 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2621 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2622 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2623 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2624 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2625 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2626 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2627 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2628 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2629 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2630 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2631 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2632 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2633
2634 /* 802.11 UNI / HyperLan 2 */
2635 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2636 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2637 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2638 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2639 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2640 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2641 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2642 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2643 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2644 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2645 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2646 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2647
2648 /* 802.11 HyperLan 2 */
2649 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2650 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2651 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2652 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2653 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2654 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2655 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2656 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2657 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2658 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2659 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2660 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2661 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2662 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2663 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2664 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2665
2666 /* 802.11 UNII */
2667 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2668 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2669 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2670 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2671 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2672 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2673 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2674 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2675 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2676 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2677 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2678
2679 /* 802.11 Japan */
2680 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2681 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2682 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2683 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2684 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2685 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2686 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2687};
2688
2689/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002690 * RF value list for rt3xxx
2691 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002692 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002693static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002694 {1, 241, 2, 2 },
2695 {2, 241, 2, 7 },
2696 {3, 242, 2, 2 },
2697 {4, 242, 2, 7 },
2698 {5, 243, 2, 2 },
2699 {6, 243, 2, 7 },
2700 {7, 244, 2, 2 },
2701 {8, 244, 2, 7 },
2702 {9, 245, 2, 2 },
2703 {10, 245, 2, 7 },
2704 {11, 246, 2, 2 },
2705 {12, 246, 2, 7 },
2706 {13, 247, 2, 2 },
2707 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002708
2709 /* 802.11 UNI / HyperLan 2 */
2710 {36, 0x56, 0, 4},
2711 {38, 0x56, 0, 6},
2712 {40, 0x56, 0, 8},
2713 {44, 0x57, 0, 0},
2714 {46, 0x57, 0, 2},
2715 {48, 0x57, 0, 4},
2716 {52, 0x57, 0, 8},
2717 {54, 0x57, 0, 10},
2718 {56, 0x58, 0, 0},
2719 {60, 0x58, 0, 4},
2720 {62, 0x58, 0, 6},
2721 {64, 0x58, 0, 8},
2722
2723 /* 802.11 HyperLan 2 */
2724 {100, 0x5b, 0, 8},
2725 {102, 0x5b, 0, 10},
2726 {104, 0x5c, 0, 0},
2727 {108, 0x5c, 0, 4},
2728 {110, 0x5c, 0, 6},
2729 {112, 0x5c, 0, 8},
2730 {116, 0x5d, 0, 0},
2731 {118, 0x5d, 0, 2},
2732 {120, 0x5d, 0, 4},
2733 {124, 0x5d, 0, 8},
2734 {126, 0x5d, 0, 10},
2735 {128, 0x5e, 0, 0},
2736 {132, 0x5e, 0, 4},
2737 {134, 0x5e, 0, 6},
2738 {136, 0x5e, 0, 8},
2739 {140, 0x5f, 0, 0},
2740
2741 /* 802.11 UNII */
2742 {149, 0x5f, 0, 9},
2743 {151, 0x5f, 0, 11},
2744 {153, 0x60, 0, 1},
2745 {157, 0x60, 0, 5},
2746 {159, 0x60, 0, 7},
2747 {161, 0x60, 0, 9},
2748 {165, 0x61, 0, 1},
2749 {167, 0x61, 0, 3},
2750 {169, 0x61, 0, 5},
2751 {171, 0x61, 0, 7},
2752 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002753};
2754
2755int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2756{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002757 struct hw_mode_spec *spec = &rt2x00dev->spec;
2758 struct channel_info *info;
2759 char *tx_power1;
2760 char *tx_power2;
2761 unsigned int i;
2762 u16 eeprom;
2763
2764 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002765 * Disable powersaving as default on PCI devices.
2766 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002767 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002768 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2769
2770 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002771 * Initialize all hw fields.
2772 */
2773 rt2x00dev->hw->flags =
2774 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2775 IEEE80211_HW_SIGNAL_DBM |
2776 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02002777 IEEE80211_HW_PS_NULLFUNC_STACK |
2778 IEEE80211_HW_AMPDU_AGGREGATION;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002779
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002780 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2781 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2782 rt2x00_eeprom_addr(rt2x00dev,
2783 EEPROM_MAC_ADDR_0));
2784
Helmut Schaa3f2bee22010-06-14 22:12:01 +02002785 /*
2786 * As rt2800 has a global fallback table we cannot specify
2787 * more then one tx rate per frame but since the hw will
2788 * try several rates (based on the fallback table) we should
2789 * still initialize max_rates to the maximum number of rates
2790 * we are going to try. Otherwise mac80211 will truncate our
2791 * reported tx rates and the rc algortihm will end up with
2792 * incorrect data.
2793 */
2794 rt2x00dev->hw->max_rates = 7;
2795 rt2x00dev->hw->max_rate_tries = 1;
2796
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002797 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2798
2799 /*
2800 * Initialize hw_mode information.
2801 */
2802 spec->supported_bands = SUPPORT_BAND_2GHZ;
2803 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2804
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002805 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002806 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002807 spec->num_channels = 14;
2808 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002809 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2810 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002811 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2812 spec->num_channels = ARRAY_SIZE(rf_vals);
2813 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002814 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2815 rt2x00_rf(rt2x00dev, RF2020) ||
2816 rt2x00_rf(rt2x00dev, RF3021) ||
2817 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002818 spec->num_channels = 14;
2819 spec->channels = rf_vals_3x;
2820 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2821 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2822 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2823 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002824 }
2825
2826 /*
2827 * Initialize HT information.
2828 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002829 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002830 spec->ht.ht_supported = true;
2831 else
2832 spec->ht.ht_supported = false;
2833
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002834 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02002835 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002836 IEEE80211_HT_CAP_GRN_FLD |
2837 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02002838 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02002839
2840 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
2841 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
2842
Ivo van Doornaa674632010-06-29 21:48:37 +02002843 spec->ht.cap |=
2844 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
2845 IEEE80211_HT_CAP_RX_STBC_SHIFT;
2846
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002847 spec->ht.ampdu_factor = 3;
2848 spec->ht.ampdu_density = 4;
2849 spec->ht.mcs.tx_params =
2850 IEEE80211_HT_MCS_TX_DEFINED |
2851 IEEE80211_HT_MCS_TX_RX_DIFF |
2852 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2853 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2854
2855 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2856 case 3:
2857 spec->ht.mcs.rx_mask[2] = 0xff;
2858 case 2:
2859 spec->ht.mcs.rx_mask[1] = 0xff;
2860 case 1:
2861 spec->ht.mcs.rx_mask[0] = 0xff;
2862 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2863 break;
2864 }
2865
2866 /*
2867 * Create channel information array
2868 */
2869 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2870 if (!info)
2871 return -ENOMEM;
2872
2873 spec->channels_info = info;
2874
2875 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2876 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2877
2878 for (i = 0; i < 14; i++) {
2879 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2880 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2881 }
2882
2883 if (spec->num_channels > 14) {
2884 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2885 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2886
2887 for (i = 14; i < spec->num_channels; i++) {
2888 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2889 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2890 }
2891 }
2892
2893 return 0;
2894}
2895EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2896
2897/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002898 * IEEE80211 stack callback functions.
2899 */
Helmut Schaae7836192010-07-11 12:28:54 +02002900void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
2901 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002902{
2903 struct rt2x00_dev *rt2x00dev = hw->priv;
2904 struct mac_iveiv_entry iveiv_entry;
2905 u32 offset;
2906
2907 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2908 rt2800_register_multiread(rt2x00dev, offset,
2909 &iveiv_entry, sizeof(iveiv_entry));
2910
Julia Lawall855da5e2009-12-13 17:07:45 +01002911 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2912 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002913}
Helmut Schaae7836192010-07-11 12:28:54 +02002914EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002915
Helmut Schaae7836192010-07-11 12:28:54 +02002916int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002917{
2918 struct rt2x00_dev *rt2x00dev = hw->priv;
2919 u32 reg;
2920 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2921
2922 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2923 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2924 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2925
2926 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2927 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2928 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2929
2930 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2931 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2932 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2933
2934 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2935 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2936 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2937
2938 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2939 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2940 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2941
2942 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2943 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2944 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2945
2946 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2947 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2948 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2949
2950 return 0;
2951}
Helmut Schaae7836192010-07-11 12:28:54 +02002952EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002953
Helmut Schaae7836192010-07-11 12:28:54 +02002954int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2955 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002956{
2957 struct rt2x00_dev *rt2x00dev = hw->priv;
2958 struct data_queue *queue;
2959 struct rt2x00_field32 field;
2960 int retval;
2961 u32 reg;
2962 u32 offset;
2963
2964 /*
2965 * First pass the configuration through rt2x00lib, that will
2966 * update the queue settings and validate the input. After that
2967 * we are free to update the registers based on the value
2968 * in the queue parameter.
2969 */
2970 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2971 if (retval)
2972 return retval;
2973
2974 /*
2975 * We only need to perform additional register initialization
2976 * for WMM queues/
2977 */
2978 if (queue_idx >= 4)
2979 return 0;
2980
2981 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2982
2983 /* Update WMM TXOP register */
2984 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2985 field.bit_offset = (queue_idx & 1) * 16;
2986 field.bit_mask = 0xffff << field.bit_offset;
2987
2988 rt2800_register_read(rt2x00dev, offset, &reg);
2989 rt2x00_set_field32(&reg, field, queue->txop);
2990 rt2800_register_write(rt2x00dev, offset, reg);
2991
2992 /* Update WMM registers */
2993 field.bit_offset = queue_idx * 4;
2994 field.bit_mask = 0xf << field.bit_offset;
2995
2996 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2997 rt2x00_set_field32(&reg, field, queue->aifs);
2998 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2999
3000 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
3001 rt2x00_set_field32(&reg, field, queue->cw_min);
3002 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
3003
3004 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
3005 rt2x00_set_field32(&reg, field, queue->cw_max);
3006 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
3007
3008 /* Update EDCA registers */
3009 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3010
3011 rt2800_register_read(rt2x00dev, offset, &reg);
3012 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3013 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3014 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3015 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
3016 rt2800_register_write(rt2x00dev, offset, reg);
3017
3018 return 0;
3019}
Helmut Schaae7836192010-07-11 12:28:54 +02003020EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003021
Helmut Schaae7836192010-07-11 12:28:54 +02003022u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003023{
3024 struct rt2x00_dev *rt2x00dev = hw->priv;
3025 u64 tsf;
3026 u32 reg;
3027
3028 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
3029 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
3030 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
3031 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3032
3033 return tsf;
3034}
Helmut Schaae7836192010-07-11 12:28:54 +02003035EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003036
Helmut Schaae7836192010-07-11 12:28:54 +02003037int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
3038 enum ieee80211_ampdu_mlme_action action,
3039 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Helmut Schaa1df90802010-06-29 21:38:12 +02003040{
Helmut Schaa1df90802010-06-29 21:38:12 +02003041 int ret = 0;
3042
3043 switch (action) {
3044 case IEEE80211_AMPDU_RX_START:
3045 case IEEE80211_AMPDU_RX_STOP:
3046 /* we don't support RX aggregation yet */
3047 ret = -ENOTSUPP;
3048 break;
3049 case IEEE80211_AMPDU_TX_START:
3050 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3051 break;
3052 case IEEE80211_AMPDU_TX_STOP:
3053 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3054 break;
3055 case IEEE80211_AMPDU_TX_OPERATIONAL:
3056 break;
3057 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02003058 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02003059 }
3060
3061 return ret;
3062}
Helmut Schaae7836192010-07-11 12:28:54 +02003063EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003064
3065MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
3066MODULE_VERSION(DRV_VERSION);
3067MODULE_DESCRIPTION("Ralink RT2800 library");
3068MODULE_LICENSE("GPL");