blob: a85d863d4a442f2f30633db5de0ff469ee9c6348 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040026#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050027#include <linux/of.h>
28#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030029#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000030#include <linux/spi/spi.h>
31#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033
Arnd Bergmannec2a0832012-08-24 15:11:34 +020034#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035
36#define SPI_NO_RESOURCE ((resource_size_t)-1)
37
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038#define CS_DEFAULT 0xFF
39
Sandeep Paulraj358934a2009-12-16 22:02:18 +000040#define SPIFMT_PHASE_MASK BIT(16)
41#define SPIFMT_POLARITY_MASK BIT(17)
42#define SPIFMT_DISTIMER_MASK BIT(18)
43#define SPIFMT_SHIFTDIR_MASK BIT(20)
44#define SPIFMT_WAITENA_MASK BIT(21)
45#define SPIFMT_PARITYENA_MASK BIT(22)
46#define SPIFMT_ODD_PARITY_MASK BIT(23)
47#define SPIFMT_WDELAY_MASK 0x3f000000u
48#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053049#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000050
Sandeep Paulraj358934a2009-12-16 22:02:18 +000051/* SPIPC0 */
52#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
53#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
54#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
55#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056
57#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053058#define SPIINT_MASKINT 0x0000015F
59#define SPI_INTLVL_1 0x000001FF
60#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000061
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062/* SPIDAT1 (upper 16 bit defines) */
63#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030064#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053065
66/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_CLKMOD_MASK BIT(1)
68#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053069#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000070#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053071#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000072
73/* SPIBUF */
74#define SPIBUF_TXFULL_MASK BIT(29)
75#define SPIBUF_RXEMPTY_MASK BIT(31)
76
Brian Niebuhr7abbf232010-08-19 15:07:38 +053077/* SPIDELAY */
78#define SPIDELAY_C2TDELAY_SHIFT 24
79#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
80#define SPIDELAY_T2CDELAY_SHIFT 16
81#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
82#define SPIDELAY_T2EDELAY_SHIFT 8
83#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
84#define SPIDELAY_C2EDELAY_SHIFT 0
85#define SPIDELAY_C2EDELAY_MASK 0xFF
86
Sandeep Paulraj358934a2009-12-16 22:02:18 +000087/* Error Masks */
88#define SPIFLG_DLEN_ERR_MASK BIT(0)
89#define SPIFLG_TIMEOUT_MASK BIT(1)
90#define SPIFLG_PARERR_MASK BIT(2)
91#define SPIFLG_DESYNC_MASK BIT(3)
92#define SPIFLG_BITERR_MASK BIT(4)
93#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000094#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053095#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
96 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
97 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
98 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000100#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000101
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000102/* SPI Controller registers */
103#define SPIGCR0 0x00
104#define SPIGCR1 0x04
105#define SPIINT 0x08
106#define SPILVL 0x0c
107#define SPIFLG 0x10
108#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000109#define SPIDAT1 0x3c
110#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111#define SPIDELAY 0x48
112#define SPIDEF 0x4c
113#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115/* SPI Controller driver's private data. */
116struct davinci_spi {
117 struct spi_bitbang bitbang;
118 struct clk *clk;
119
120 u8 version;
121 resource_size_t pbase;
122 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530123 u32 irq;
124 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000125
126 const void *tx;
127 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530128 int rcount;
129 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400130
131 struct dma_chan *dma_rx;
132 struct dma_chan *dma_tx;
133 int dma_rx_chnum;
134 int dma_tx_chnum;
135
Murali Karicheriaae71472012-12-11 16:20:39 -0500136 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000137
138 void (*get_rx)(u32 rx_data, struct davinci_spi *);
139 u32 (*get_tx)(struct davinci_spi *);
140
Murali Karicheri7480e752014-07-31 20:33:14 +0300141 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500142
143 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000144};
145
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530146static struct davinci_spi_config davinci_spi_default_cfg;
147
Sekhar Nori212d4b62010-10-11 10:41:39 +0530148static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000149{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150 if (dspi->rx) {
151 u8 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530152 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530153 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530154 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000155}
156
Sekhar Nori212d4b62010-10-11 10:41:39 +0530157static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000158{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159 if (dspi->rx) {
160 u16 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530161 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530162 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530163 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000164}
165
Sekhar Nori212d4b62010-10-11 10:41:39 +0530166static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000167{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530168 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900169
Sekhar Nori212d4b62010-10-11 10:41:39 +0530170 if (dspi->tx) {
171 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900172
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530173 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530175 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176 return data;
177}
178
Sekhar Nori212d4b62010-10-11 10:41:39 +0530179static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000180{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530181 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900182
Sekhar Nori212d4b62010-10-11 10:41:39 +0530183 if (dspi->tx) {
184 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900185
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530186 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530187 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530188 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000189 return data;
190}
191
192static inline void set_io_bits(void __iomem *addr, u32 bits)
193{
194 u32 v = ioread32(addr);
195
196 v |= bits;
197 iowrite32(v, addr);
198}
199
200static inline void clear_io_bits(void __iomem *addr, u32 bits)
201{
202 u32 v = ioread32(addr);
203
204 v &= ~bits;
205 iowrite32(v, addr);
206}
207
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000208/*
209 * Interface to control the chip select signal
210 */
211static void davinci_spi_chipselect(struct spi_device *spi, int value)
212{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530213 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214 struct davinci_spi_platform_data *pdata;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300215 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530216 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530217 u16 spidat1 = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530218 bool gpio_chipsel = false;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300219 int gpio;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000220
Sekhar Nori212d4b62010-10-11 10:41:39 +0530221 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500222 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000223
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300224 if (spi->cs_gpio >= 0) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300225 /* SPI core parse and update master->cs_gpio */
Brian Niebuhr23853972010-08-13 10:57:44 +0530226 gpio_chipsel = true;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300227 gpio = spi->cs_gpio;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300228 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530229
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300230 /* program delay transfers if tx_delay is non zero */
231 if (spicfg->wdelay)
232 spidat1 |= SPIDAT1_WDEL;
233
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000234 /*
235 * Board specific chip select logic decides the polarity and cs
236 * line for the controller
237 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530238 if (gpio_chipsel) {
239 if (value == BITBANG_CS_ACTIVE)
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300240 gpio_set_value(gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530241 else
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300242 gpio_set_value(gpio, !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530243 } else {
244 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530245 spidat1 |= SPIDAT1_CSHOLD_MASK;
246 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530247 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530248 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300249
250 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000251}
252
253/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 * davinci_spi_get_prescale - Calculates the correct prescale value
255 * @maxspeed_hz: the maximum rate the SPI clock can run at
256 *
257 * This function calculates the prescale value that generates a clock rate
258 * less than or equal to the specified maximum.
259 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500260 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530261 * or negative error number if valid prescalar cannot be updated.
262 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530263static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530264 u32 max_speed_hz)
265{
266 int ret;
267
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500268 /* Subtract 1 to match what will be programmed into SPI register. */
269 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530270
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500271 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530272 return -EINVAL;
273
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500274 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530275}
276
277/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000278 * davinci_spi_setup_transfer - This functions will determine transfer method
279 * @spi: spi device on which data transfer to be done
280 * @t: spi transfer in which transfer info is filled
281 *
282 * This function determines data transfer method (8/16/32 bit transfer).
283 * It will also set the SPI Clock Control register according to
284 * SPI slave device freq.
285 */
286static int davinci_spi_setup_transfer(struct spi_device *spi,
287 struct spi_transfer *t)
288{
289
Sekhar Nori212d4b62010-10-11 10:41:39 +0530290 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530291 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000292 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530293 u32 hz = 0, spifmt = 0;
294 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000295
Sekhar Nori212d4b62010-10-11 10:41:39 +0530296 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300297 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530298 if (!spicfg)
299 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000300
301 if (t) {
302 bits_per_word = t->bits_per_word;
303 hz = t->speed_hz;
304 }
305
306 /* if bits_per_word is not set then set it default */
307 if (!bits_per_word)
308 bits_per_word = spi->bits_per_word;
309
310 /*
311 * Assign function pointer to appropriate transfer method
312 * 8bit, 16bit or 32bit transfer
313 */
Stephen Warren24778be2013-05-21 20:36:35 -0600314 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530315 dspi->get_rx = davinci_spi_rx_buf_u8;
316 dspi->get_tx = davinci_spi_tx_buf_u8;
317 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600318 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530319 dspi->get_rx = davinci_spi_rx_buf_u16;
320 dspi->get_tx = davinci_spi_tx_buf_u16;
321 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600322 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000323
324 if (!hz)
325 hz = spi->max_speed_hz;
326
Brian Niebuhr25f33512010-08-19 12:15:22 +0530327 /* Set up SPIFMTn register, unique to this chipselect. */
328
Sekhar Nori212d4b62010-10-11 10:41:39 +0530329 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530330 if (prescale < 0)
331 return prescale;
332
Brian Niebuhr25f33512010-08-19 12:15:22 +0530333 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000334
Brian Niebuhr25f33512010-08-19 12:15:22 +0530335 if (spi->mode & SPI_LSB_FIRST)
336 spifmt |= SPIFMT_SHIFTDIR_MASK;
337
338 if (spi->mode & SPI_CPOL)
339 spifmt |= SPIFMT_POLARITY_MASK;
340
341 if (!(spi->mode & SPI_CPHA))
342 spifmt |= SPIFMT_PHASE_MASK;
343
344 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300345 * Assume wdelay is used only on SPI peripherals that has this field
346 * in SPIFMTn register and when it's configured from board file or DT.
347 */
348 if (spicfg->wdelay)
349 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
350 & SPIFMT_WDELAY_MASK);
351
352 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530353 * Version 1 hardware supports two basic SPI modes:
354 * - Standard SPI mode uses 4 pins, with chipselect
355 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
356 * (distinct from SPI_3WIRE, with just one data wire;
357 * or similar variants without MOSI or without MISO)
358 *
359 * Version 2 hardware supports an optional handshaking signal,
360 * so it can support two more modes:
361 * - 5 pin SPI variant is standard SPI plus SPI_READY
362 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
363 */
364
Sekhar Nori212d4b62010-10-11 10:41:39 +0530365 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530366
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530367 u32 delay = 0;
368
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 if (spicfg->odd_parity)
370 spifmt |= SPIFMT_ODD_PARITY_MASK;
371
372 if (spicfg->parity_enable)
373 spifmt |= SPIFMT_PARITYENA_MASK;
374
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530375 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530376 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530377 } else {
378 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
379 & SPIDELAY_C2TDELAY_MASK;
380 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
381 & SPIDELAY_T2CDELAY_MASK;
382 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530383
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530384 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530385 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530386 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
387 & SPIDELAY_T2EDELAY_MASK;
388 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
389 & SPIDELAY_C2EDELAY_MASK;
390 }
391
Sekhar Nori212d4b62010-10-11 10:41:39 +0530392 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530393 }
394
Sekhar Nori212d4b62010-10-11 10:41:39 +0530395 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000396
397 return 0;
398}
399
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300400static int davinci_spi_of_setup(struct spi_device *spi)
401{
402 struct davinci_spi_config *spicfg = spi->controller_data;
403 struct device_node *np = spi->dev.of_node;
404 u32 prop;
405
406 if (spicfg == NULL && np) {
407 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
408 if (!spicfg)
409 return -ENOMEM;
410 *spicfg = davinci_spi_default_cfg;
411 /* override with dt configured values */
412 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
413 spicfg->wdelay = (u8)prop;
414 spi->controller_data = spicfg;
415 }
416
417 return 0;
418}
419
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000420/**
421 * davinci_spi_setup - This functions will set default transfer method
422 * @spi: spi device on which data transfer to be done
423 *
424 * This functions sets the default transfer method.
425 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000426static int davinci_spi_setup(struct spi_device *spi)
427{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530428 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530429 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530430 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300431 struct spi_master *master = spi->master;
432 struct device_node *np = spi->dev.of_node;
433 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000434
Sekhar Nori212d4b62010-10-11 10:41:39 +0530435 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500436 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000437
Brian Niebuhrbe884712010-09-03 12:15:28 +0530438 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300439 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300440 retval = gpio_direction_output(
441 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300442 internal_cs = false;
443 } else if (pdata->chip_sel &&
444 spi->chip_select < pdata->num_chipselect &&
445 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300446 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300447 retval = gpio_direction_output(
448 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300449 internal_cs = false;
450 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530451
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300452 if (retval) {
453 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
454 spi->cs_gpio, retval);
455 return retval;
456 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300457
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300458 if (internal_cs)
459 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
460 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300461
Brian Niebuhrbe884712010-09-03 12:15:28 +0530462 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530463 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530464
465 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530466 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530467 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530468 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530469
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300470 return davinci_spi_of_setup(spi);
471}
472
473static void davinci_spi_cleanup(struct spi_device *spi)
474{
475 struct davinci_spi_config *spicfg = spi->controller_data;
476
477 spi->controller_data = NULL;
478 if (spi->dev.of_node)
479 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000480}
481
Sekhar Nori212d4b62010-10-11 10:41:39 +0530482static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000483{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530484 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000485
486 if (int_status & SPIFLG_TIMEOUT_MASK) {
487 dev_dbg(sdev, "SPI Time-out Error\n");
488 return -ETIMEDOUT;
489 }
490 if (int_status & SPIFLG_DESYNC_MASK) {
491 dev_dbg(sdev, "SPI Desynchronization Error\n");
492 return -EIO;
493 }
494 if (int_status & SPIFLG_BITERR_MASK) {
495 dev_dbg(sdev, "SPI Bit error\n");
496 return -EIO;
497 }
498
Sekhar Nori212d4b62010-10-11 10:41:39 +0530499 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000500 if (int_status & SPIFLG_DLEN_ERR_MASK) {
501 dev_dbg(sdev, "SPI Data Length Error\n");
502 return -EIO;
503 }
504 if (int_status & SPIFLG_PARERR_MASK) {
505 dev_dbg(sdev, "SPI Parity Error\n");
506 return -EIO;
507 }
508 if (int_status & SPIFLG_OVRRUN_MASK) {
509 dev_dbg(sdev, "SPI Data Overrun error\n");
510 return -EIO;
511 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000512 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
513 dev_dbg(sdev, "SPI Buffer Init Active\n");
514 return -EBUSY;
515 }
516 }
517
518 return 0;
519}
520
521/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530522 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530523 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530524 *
525 * This function will check the SPIFLG register and handle any events that are
526 * detected there
527 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530528static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530529{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530530 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530531
Sekhar Nori212d4b62010-10-11 10:41:39 +0530532 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530533
Sekhar Nori212d4b62010-10-11 10:41:39 +0530534 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
535 dspi->get_rx(buf & 0xFFFF, dspi);
536 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530537 }
538
Sekhar Nori212d4b62010-10-11 10:41:39 +0530539 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530540
541 if (unlikely(status & SPIFLG_ERROR_MASK)) {
542 errors = status & SPIFLG_ERROR_MASK;
543 goto out;
544 }
545
Sekhar Nori212d4b62010-10-11 10:41:39 +0530546 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
547 spidat1 = ioread32(dspi->base + SPIDAT1);
548 dspi->wcount--;
549 spidat1 &= ~0xFFFF;
550 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
551 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530552 }
553
554out:
555 return errors;
556}
557
Matt Porter048177c2012-08-22 21:09:36 -0400558static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530559{
Matt Porter048177c2012-08-22 21:09:36 -0400560 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530561
Matt Porter048177c2012-08-22 21:09:36 -0400562 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530563
Matt Porter048177c2012-08-22 21:09:36 -0400564 if (!dspi->wcount && !dspi->rcount)
565 complete(&dspi->done);
566}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530567
Matt Porter048177c2012-08-22 21:09:36 -0400568static void davinci_spi_dma_tx_callback(void *data)
569{
570 struct davinci_spi *dspi = (struct davinci_spi *)data;
571
572 dspi->wcount = 0;
573
574 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530575 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530576}
577
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530578/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000579 * davinci_spi_bufs - functions which will handle transfer data
580 * @spi: spi device on which data transfer to be done
581 * @t: spi transfer in which transfer info is filled
582 *
583 * This function will put data to be transferred into data register
584 * of SPI controller and then wait until the completion will be marked
585 * by the IRQ Handler.
586 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530587static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000588{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530589 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400590 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530591 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530592 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530593 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000594 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530595 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400596 void *dummy_buf = NULL;
597 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000598
Sekhar Nori212d4b62010-10-11 10:41:39 +0530599 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500600 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530601 spicfg = (struct davinci_spi_config *)spi->controller_data;
602 if (!spicfg)
603 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530604
605 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530606 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000607
Sekhar Nori212d4b62010-10-11 10:41:39 +0530608 dspi->tx = t->tx_buf;
609 dspi->rx = t->rx_buf;
610 dspi->wcount = t->len / data_type;
611 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530612
Sekhar Nori212d4b62010-10-11 10:41:39 +0530613 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530614
Sekhar Nori212d4b62010-10-11 10:41:39 +0530615 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
616 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000617
Wolfram Sang16735d02013-11-14 14:32:02 -0800618 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530619
620 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530621 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530622
623 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
624 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530625 dspi->wcount--;
626 tx_data = dspi->get_tx(dspi);
627 spidat1 &= 0xFFFF0000;
628 spidat1 |= tx_data & 0xFFFF;
629 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530630 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400631 struct dma_slave_config dma_rx_conf = {
632 .direction = DMA_DEV_TO_MEM,
633 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
634 .src_addr_width = data_type,
635 .src_maxburst = 1,
636 };
637 struct dma_slave_config dma_tx_conf = {
638 .direction = DMA_MEM_TO_DEV,
639 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
640 .dst_addr_width = data_type,
641 .dst_maxburst = 1,
642 };
643 struct dma_async_tx_descriptor *rxdesc;
644 struct dma_async_tx_descriptor *txdesc;
645 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530646
Matt Porter048177c2012-08-22 21:09:36 -0400647 dummy_buf = kzalloc(t->len, GFP_KERNEL);
648 if (!dummy_buf)
649 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530650
Matt Porter048177c2012-08-22 21:09:36 -0400651 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
652 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530653
Matt Porter048177c2012-08-22 21:09:36 -0400654 sg_init_table(&sg_rx, 1);
655 if (!t->rx_buf)
656 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400657 else
Matt Porter048177c2012-08-22 21:09:36 -0400658 buf = t->rx_buf;
659 t->rx_dma = dma_map_single(&spi->dev, buf,
660 t->len, DMA_FROM_DEVICE);
661 if (!t->rx_dma) {
662 ret = -EFAULT;
663 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530664 }
Matt Porter048177c2012-08-22 21:09:36 -0400665 sg_dma_address(&sg_rx) = t->rx_dma;
666 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530667
Matt Porter048177c2012-08-22 21:09:36 -0400668 sg_init_table(&sg_tx, 1);
669 if (!t->tx_buf)
670 buf = dummy_buf;
671 else
672 buf = (void *)t->tx_buf;
673 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200674 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400675 if (!t->tx_dma) {
676 ret = -EFAULT;
677 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530678 }
Matt Porter048177c2012-08-22 21:09:36 -0400679 sg_dma_address(&sg_tx) = t->tx_dma;
680 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530681
Matt Porter048177c2012-08-22 21:09:36 -0400682 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
683 &sg_rx, 1, DMA_DEV_TO_MEM,
684 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
685 if (!rxdesc)
686 goto err_desc;
687
688 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
689 &sg_tx, 1, DMA_MEM_TO_DEV,
690 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
691 if (!txdesc)
692 goto err_desc;
693
694 rxdesc->callback = davinci_spi_dma_rx_callback;
695 rxdesc->callback_param = (void *)dspi;
696 txdesc->callback = davinci_spi_dma_tx_callback;
697 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530698
699 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530700 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530701
Matt Porter048177c2012-08-22 21:09:36 -0400702 dmaengine_submit(rxdesc);
703 dmaengine_submit(txdesc);
704
705 dma_async_issue_pending(dspi->dma_rx);
706 dma_async_issue_pending(dspi->dma_tx);
707
Sekhar Nori212d4b62010-10-11 10:41:39 +0530708 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530709 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530710
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530711 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530712 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530713 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530714 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530715 while (dspi->rcount > 0 || dspi->wcount > 0) {
716 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530717 if (errors)
718 break;
719 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000720 }
721 }
722
Sekhar Nori212d4b62010-10-11 10:41:39 +0530723 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530724 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530725 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400726
727 dma_unmap_single(&spi->dev, t->rx_dma,
728 t->len, DMA_FROM_DEVICE);
729 dma_unmap_single(&spi->dev, t->tx_dma,
730 t->len, DMA_TO_DEVICE);
731 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530732 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530733
Sekhar Nori212d4b62010-10-11 10:41:39 +0530734 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
735 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530736
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000737 /*
738 * Check for bit error, desync error,parity error,timeout error and
739 * receive overflow errors
740 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530741 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530742 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530743 WARN(!ret, "%s: error reported but no error found!\n",
744 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000745 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530746 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000747
Sekhar Nori212d4b62010-10-11 10:41:39 +0530748 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400749 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530750 return -EIO;
751 }
752
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000753 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400754
755err_desc:
756 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
757err_tx_map:
758 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
759err_rx_map:
760 kfree(dummy_buf);
761err_alloc_dummy_buf:
762 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000763}
764
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530765/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500766 * dummy_thread_fn - dummy thread function
767 * @irq: IRQ number for this SPI Master
768 * @context_data: structure for SPI Master controller davinci_spi
769 *
770 * This is to satisfy the request_threaded_irq() API so that the irq
771 * handler is called in interrupt context.
772 */
773static irqreturn_t dummy_thread_fn(s32 irq, void *data)
774{
775 return IRQ_HANDLED;
776}
777
778/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530779 * davinci_spi_irq - Interrupt handler for SPI Master Controller
780 * @irq: IRQ number for this SPI Master
781 * @context_data: structure for SPI Master controller davinci_spi
782 *
783 * ISR will determine that interrupt arrives either for READ or WRITE command.
784 * According to command it will do the appropriate action. It will check
785 * transfer length and if it is not zero then dispatch transfer command again.
786 * If transfer length is zero then it will indicate the COMPLETION so that
787 * davinci_spi_bufs function can go ahead.
788 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530789static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530790{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530791 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530792 int status;
793
Sekhar Nori212d4b62010-10-11 10:41:39 +0530794 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530795 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530796 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530797
Sekhar Nori212d4b62010-10-11 10:41:39 +0530798 if ((!dspi->rcount && !dspi->wcount) || status)
799 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530800
801 return IRQ_HANDLED;
802}
803
Sekhar Nori212d4b62010-10-11 10:41:39 +0530804static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530805{
Matt Porter048177c2012-08-22 21:09:36 -0400806 dma_cap_mask_t mask;
807 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530808 int r;
809
Matt Porter048177c2012-08-22 21:09:36 -0400810 dma_cap_zero(mask);
811 dma_cap_set(DMA_SLAVE, mask);
812
813 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
814 &dspi->dma_rx_chnum);
815 if (!dspi->dma_rx) {
816 dev_err(sdev, "request RX DMA channel failed\n");
817 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530818 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530819 }
820
Matt Porter048177c2012-08-22 21:09:36 -0400821 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
822 &dspi->dma_tx_chnum);
823 if (!dspi->dma_tx) {
824 dev_err(sdev, "request TX DMA channel failed\n");
825 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530826 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530827 }
828
829 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400830
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530831tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400832 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530833rx_dma_failed:
834 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530835}
836
Murali Karicheriaae71472012-12-11 16:20:39 -0500837#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500838
839/* OF SPI data structure */
840struct davinci_spi_of_data {
841 u8 version;
842 u8 prescaler_limit;
843};
844
845static const struct davinci_spi_of_data dm6441_spi_data = {
846 .version = SPI_VERSION_1,
847 .prescaler_limit = 2,
848};
849
850static const struct davinci_spi_of_data da830_spi_data = {
851 .version = SPI_VERSION_2,
852 .prescaler_limit = 2,
853};
854
855static const struct davinci_spi_of_data keystone_spi_data = {
856 .version = SPI_VERSION_1,
857 .prescaler_limit = 0,
858};
859
Murali Karicheriaae71472012-12-11 16:20:39 -0500860static const struct of_device_id davinci_spi_of_match[] = {
861 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530862 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500863 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500864 },
865 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530866 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500867 .data = &da830_spi_data,
868 },
869 {
870 .compatible = "ti,keystone-spi",
871 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500872 },
873 { },
874};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530875MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500876
877/**
878 * spi_davinci_get_pdata - Get platform data from DTS binding
879 * @pdev: ptr to platform data
880 * @dspi: ptr to driver data
881 *
882 * Parses and populates pdata in dspi from device tree bindings.
883 *
884 * NOTE: Not all platform data params are supported currently.
885 */
886static int spi_davinci_get_pdata(struct platform_device *pdev,
887 struct davinci_spi *dspi)
888{
889 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500890 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500891 struct davinci_spi_platform_data *pdata;
892 unsigned int num_cs, intr_line = 0;
893 const struct of_device_id *match;
894
895 pdata = &dspi->pdata;
896
Axel Linb53b34f2014-02-06 11:45:08 +0800897 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500898 if (!match)
899 return -ENODEV;
900
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500901 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500902
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500903 pdata->version = spi_data->version;
904 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500905 /*
906 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300907 * indicated by chip_sel being NULL or cs_gpios being NULL or
908 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500909 * indicated by chip_sel being NULL. GPIO based CS is not
910 * supported yet in DT bindings.
911 */
912 num_cs = 1;
913 of_property_read_u32(node, "num-cs", &num_cs);
914 pdata->num_chipselect = num_cs;
915 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
916 pdata->intr_line = intr_line;
917 return 0;
918}
919#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500920static struct davinci_spi_platform_data
921 *spi_davinci_get_pdata(struct platform_device *pdev,
922 struct davinci_spi *dspi)
923{
924 return -ENODEV;
925}
926#endif
927
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000928/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000929 * davinci_spi_probe - probe function for SPI Master Controller
930 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530931 *
932 * According to Linux Device Model this function will be invoked by Linux
933 * with platform_device struct which contains the device specific info.
934 * This function will map the SPI controller's memory, register IRQ,
935 * Reset SPI controller and setting its registers to default value.
936 * It will invoke spi_bitbang_start to create work queue so that client driver
937 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000938 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000939static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000940{
941 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530942 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000943 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900944 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000945 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
946 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300947 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530948 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000949
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000950 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
951 if (master == NULL) {
952 ret = -ENOMEM;
953 goto err;
954 }
955
Jingoo Han24b5a822013-05-23 19:20:40 +0900956 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000957
Sekhar Nori212d4b62010-10-11 10:41:39 +0530958 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000959
Jingoo Han8074cf02013-07-30 16:58:59 +0900960 if (dev_get_platdata(&pdev->dev)) {
961 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500962 dspi->pdata = *pdata;
963 } else {
964 /* update dspi pdata with that from the DT */
965 ret = spi_davinci_get_pdata(pdev, dspi);
966 if (ret < 0)
967 goto free_master;
968 }
969
970 /* pdata in dspi is now updated and point pdata to that */
971 pdata = &dspi->pdata;
972
Murali Karicheri7480e752014-07-31 20:33:14 +0300973 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
974 sizeof(*dspi->bytes_per_word) *
975 pdata->num_chipselect, GFP_KERNEL);
976 if (dspi->bytes_per_word == NULL) {
977 ret = -ENOMEM;
978 goto free_master;
979 }
980
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000981 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
982 if (r == NULL) {
983 ret = -ENOENT;
984 goto free_master;
985 }
986
Sekhar Nori212d4b62010-10-11 10:41:39 +0530987 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000988
Jingoo Han5b3bb592013-12-09 19:12:03 +0900989 dspi->base = devm_ioremap_resource(&pdev->dev, r);
990 if (IS_ERR(dspi->base)) {
991 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000992 goto free_master;
993 }
994
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200995 ret = platform_get_irq(pdev, 0);
996 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530997 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200998 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900999 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +02001000 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301001
Jingoo Han5b3bb592013-12-09 19:12:03 +09001002 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
1003 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301004 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +09001005 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301006
Axel Lin94c69f72013-09-10 15:43:41 +08001007 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001008
Jingoo Han5b3bb592013-12-09 19:12:03 +09001009 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301010 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001011 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +09001012 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001013 }
Murali Karicheriaae71472012-12-11 16:20:39 -05001014 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001015
Murali Karicheriaae71472012-12-11 16:20:39 -05001016 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001017 master->bus_num = pdev->id;
1018 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -06001019 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001020 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +03001021 master->cleanup = davinci_spi_cleanup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001022
Sekhar Nori212d4b62010-10-11 10:41:39 +05301023 dspi->bitbang.chipselect = davinci_spi_chipselect;
1024 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -05001025 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301026 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001027
Sekhar Nori212d4b62010-10-11 10:41:39 +05301028 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
1029 if (dspi->version == SPI_VERSION_2)
1030 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001031
Grygorii Strashko8936dec2014-09-12 17:54:00 +03001032 if (pdev->dev.of_node) {
1033 int i;
1034
1035 for (i = 0; i < pdata->num_chipselect; i++) {
1036 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1037 "cs-gpios", i);
1038
1039 if (cs_gpio == -EPROBE_DEFER) {
1040 ret = cs_gpio;
1041 goto free_clk;
1042 }
1043
1044 if (gpio_is_valid(cs_gpio)) {
1045 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1046 dev_name(&pdev->dev));
1047 if (ret)
1048 goto free_clk;
1049 }
1050 }
1051 }
1052
Sekhar Nori903ca252010-10-01 14:51:40 +05301053 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1054 if (r)
1055 dma_rx_chan = r->start;
1056 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1057 if (r)
1058 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001059
Sekhar Nori212d4b62010-10-11 10:41:39 +05301060 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +05301061 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001062 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -04001063 dspi->dma_rx_chnum = dma_rx_chan;
1064 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301065
Sekhar Nori212d4b62010-10-11 10:41:39 +05301066 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +05301067 if (ret)
1068 goto free_clk;
1069
Brian Niebuhr87467bd2010-10-06 17:03:10 +05301070 dev_info(&pdev->dev, "DMA: supported\n");
Jingoo Han859c3372014-09-02 11:48:00 +09001071 dev_info(&pdev->dev, "DMA: RX channel: %pa, TX channel: %pa, event queue: %d\n",
1072 &dma_rx_chan, &dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001073 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001074 }
1075
Sekhar Nori212d4b62010-10-11 10:41:39 +05301076 dspi->get_rx = davinci_spi_rx_buf_u8;
1077 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001078
Sekhar Nori212d4b62010-10-11 10:41:39 +05301079 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301080
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001081 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301082 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001083 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301084 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001085
Brian Niebuhrbe884712010-09-03 12:15:28 +05301086 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301087 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301088 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301089
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301090 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301091 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301092 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301093 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301094
Sekhar Nori212d4b62010-10-11 10:41:39 +05301095 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301096
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001097 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301098 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1099 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1100 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001101
Sekhar Nori212d4b62010-10-11 10:41:39 +05301102 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001103 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301104 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001105
Sekhar Nori212d4b62010-10-11 10:41:39 +05301106 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001107
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001108 return ret;
1109
Sekhar Nori903ca252010-10-01 14:51:40 +05301110free_dma:
Matt Porter048177c2012-08-22 21:09:36 -04001111 dma_release_channel(dspi->dma_rx);
1112 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001113free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001114 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001115free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001116 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001117err:
1118 return ret;
1119}
1120
1121/**
1122 * davinci_spi_remove - remove function for SPI Master Controller
1123 * @pdev: platform_device structure which contains plateform specific data
1124 *
1125 * This function will do the reverse action of davinci_spi_probe function
1126 * It will free the IRQ and SPI controller's memory region.
1127 * It will also call spi_bitbang_stop to destroy the work queue which was
1128 * created by spi_bitbang_start.
1129 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001130static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001131{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301132 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001133 struct spi_master *master;
1134
Jingoo Han24b5a822013-05-23 19:20:40 +09001135 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301136 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001137
Sekhar Nori212d4b62010-10-11 10:41:39 +05301138 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001139
Murali Karicheriaae71472012-12-11 16:20:39 -05001140 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001141 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001142
1143 return 0;
1144}
1145
1146static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301147 .driver = {
1148 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001149 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301150 },
Grant Likely940ab882011-10-05 11:29:49 -06001151 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001152 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001153};
Grant Likely940ab882011-10-05 11:29:49 -06001154module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001155
1156MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1157MODULE_LICENSE("GPL");