blob: c6d1aed2943fcbe341cdef2be9f4ed24c7ba890f [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Doug Thompson7d6034d2009-04-27 20:01:01 +02002#include <asm/k8.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
16/* Lookup table for all possible MC control instances */
17struct amd64_pvt;
Borislav Petkov3011b202009-09-21 13:23:34 +020018static struct mem_ctl_info *mci_lookup[EDAC_MAX_NUMNODES];
19static struct amd64_pvt *pvt_lookup[EDAC_MAX_NUMNODES];
Doug Thompson2bc65412009-05-04 20:11:14 +020020
21/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020022 * See F2x80 for K8 and F2x[1,0]80 for Fam10 and later. The table below is only
23 * for DDR2 DRAM mapping.
24 */
25u32 revf_quad_ddr2_shift[] = {
26 0, /* 0000b NULL DIMM (128mb) */
27 28, /* 0001b 256mb */
28 29, /* 0010b 512mb */
29 29, /* 0011b 512mb */
30 29, /* 0100b 512mb */
31 30, /* 0101b 1gb */
32 30, /* 0110b 1gb */
33 31, /* 0111b 2gb */
34 31, /* 1000b 2gb */
35 32, /* 1001b 4gb */
36 32, /* 1010b 4gb */
37 33, /* 1011b 8gb */
38 0, /* 1100b future */
39 0, /* 1101b future */
40 0, /* 1110b future */
41 0 /* 1111b future */
42};
43
44/*
45 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
46 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
47 * or higher value'.
48 *
49 *FIXME: Produce a better mapping/linearisation.
50 */
51
52struct scrubrate scrubrates[] = {
53 { 0x01, 1600000000UL},
54 { 0x02, 800000000UL},
55 { 0x03, 400000000UL},
56 { 0x04, 200000000UL},
57 { 0x05, 100000000UL},
58 { 0x06, 50000000UL},
59 { 0x07, 25000000UL},
60 { 0x08, 12284069UL},
61 { 0x09, 6274509UL},
62 { 0x0A, 3121951UL},
63 { 0x0B, 1560975UL},
64 { 0x0C, 781440UL},
65 { 0x0D, 390720UL},
66 { 0x0E, 195300UL},
67 { 0x0F, 97650UL},
68 { 0x10, 48854UL},
69 { 0x11, 24427UL},
70 { 0x12, 12213UL},
71 { 0x13, 6101UL},
72 { 0x14, 3051UL},
73 { 0x15, 1523UL},
74 { 0x16, 761UL},
75 { 0x00, 0UL}, /* scrubbing off */
76};
77
78/*
Doug Thompson2bc65412009-05-04 20:11:14 +020079 * Memory scrubber control interface. For K8, memory scrubbing is handled by
80 * hardware and can involve L2 cache, dcache as well as the main memory. With
81 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
82 * functionality.
83 *
84 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
85 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
86 * bytes/sec for the setting.
87 *
88 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
89 * other archs, we might not have access to the caches directly.
90 */
91
92/*
93 * scan the scrub rate mapping table for a close or matching bandwidth value to
94 * issue. If requested is too big, then use last maximum value found.
95 */
96static int amd64_search_set_scrub_rate(struct pci_dev *ctl, u32 new_bw,
97 u32 min_scrubrate)
98{
99 u32 scrubval;
100 int i;
101
102 /*
103 * map the configured rate (new_bw) to a value specific to the AMD64
104 * memory controller and apply to register. Search for the first
105 * bandwidth entry that is greater or equal than the setting requested
106 * and program that. If at last entry, turn off DRAM scrubbing.
107 */
108 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
109 /*
110 * skip scrub rates which aren't recommended
111 * (see F10 BKDG, F3x58)
112 */
113 if (scrubrates[i].scrubval < min_scrubrate)
114 continue;
115
116 if (scrubrates[i].bandwidth <= new_bw)
117 break;
118
119 /*
120 * if no suitable bandwidth found, turn off DRAM scrubbing
121 * entirely by falling back to the last element in the
122 * scrubrates array.
123 */
124 }
125
126 scrubval = scrubrates[i].scrubval;
127 if (scrubval)
128 edac_printk(KERN_DEBUG, EDAC_MC,
129 "Setting scrub rate bandwidth: %u\n",
130 scrubrates[i].bandwidth);
131 else
132 edac_printk(KERN_DEBUG, EDAC_MC, "Turning scrubbing off.\n");
133
134 pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
135
136 return 0;
137}
138
139static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 *bandwidth)
140{
141 struct amd64_pvt *pvt = mci->pvt_info;
142 u32 min_scrubrate = 0x0;
143
144 switch (boot_cpu_data.x86) {
145 case 0xf:
146 min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
147 break;
148 case 0x10:
149 min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
150 break;
151 case 0x11:
152 min_scrubrate = F11_MIN_SCRUB_RATE_BITS;
153 break;
154
155 default:
156 amd64_printk(KERN_ERR, "Unsupported family!\n");
157 break;
158 }
159 return amd64_search_set_scrub_rate(pvt->misc_f3_ctl, *bandwidth,
160 min_scrubrate);
161}
162
163static int amd64_get_scrub_rate(struct mem_ctl_info *mci, u32 *bw)
164{
165 struct amd64_pvt *pvt = mci->pvt_info;
166 u32 scrubval = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200167 int status = -1, i;
Doug Thompson2bc65412009-05-04 20:11:14 +0200168
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200169 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200170
171 scrubval = scrubval & 0x001F;
172
173 edac_printk(KERN_DEBUG, EDAC_MC,
174 "pci-read, sdram scrub control value: %d \n", scrubval);
175
176 for (i = 0; ARRAY_SIZE(scrubrates); i++) {
177 if (scrubrates[i].scrubval == scrubval) {
178 *bw = scrubrates[i].bandwidth;
179 status = 0;
180 break;
181 }
182 }
183
184 return status;
185}
186
Doug Thompson67757632009-04-27 15:53:22 +0200187/* Map from a CSROW entry to the mask entry that operates on it */
188static inline u32 amd64_map_to_dcs_mask(struct amd64_pvt *pvt, int csrow)
189{
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200190 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_F)
191 return csrow;
192 else
193 return csrow >> 1;
Doug Thompson67757632009-04-27 15:53:22 +0200194}
195
196/* return the 'base' address the i'th CS entry of the 'dct' DRAM controller */
197static u32 amd64_get_dct_base(struct amd64_pvt *pvt, int dct, int csrow)
198{
199 if (dct == 0)
200 return pvt->dcsb0[csrow];
201 else
202 return pvt->dcsb1[csrow];
203}
204
205/*
206 * Return the 'mask' address the i'th CS entry. This function is needed because
207 * there number of DCSM registers on Rev E and prior vs Rev F and later is
208 * different.
209 */
210static u32 amd64_get_dct_mask(struct amd64_pvt *pvt, int dct, int csrow)
211{
212 if (dct == 0)
213 return pvt->dcsm0[amd64_map_to_dcs_mask(pvt, csrow)];
214 else
215 return pvt->dcsm1[amd64_map_to_dcs_mask(pvt, csrow)];
216}
217
218
219/*
220 * In *base and *limit, pass back the full 40-bit base and limit physical
221 * addresses for the node given by node_id. This information is obtained from
222 * DRAM Base (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers. The
223 * base and limit addresses are of type SysAddr, as defined at the start of
224 * section 3.4.4 (p. 70). They are the lowest and highest physical addresses
225 * in the address range they represent.
226 */
227static void amd64_get_base_and_limit(struct amd64_pvt *pvt, int node_id,
228 u64 *base, u64 *limit)
229{
230 *base = pvt->dram_base[node_id];
231 *limit = pvt->dram_limit[node_id];
232}
233
234/*
235 * Return 1 if the SysAddr given by sys_addr matches the base/limit associated
236 * with node_id
237 */
238static int amd64_base_limit_match(struct amd64_pvt *pvt,
239 u64 sys_addr, int node_id)
240{
241 u64 base, limit, addr;
242
243 amd64_get_base_and_limit(pvt, node_id, &base, &limit);
244
245 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
246 * all ones if the most significant implemented address bit is 1.
247 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
248 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
249 * Application Programming.
250 */
251 addr = sys_addr & 0x000000ffffffffffull;
252
253 return (addr >= base) && (addr <= limit);
254}
255
256/*
257 * Attempt to map a SysAddr to a node. On success, return a pointer to the
258 * mem_ctl_info structure for the node that the SysAddr maps to.
259 *
260 * On failure, return NULL.
261 */
262static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
263 u64 sys_addr)
264{
265 struct amd64_pvt *pvt;
266 int node_id;
267 u32 intlv_en, bits;
268
269 /*
270 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
271 * 3.4.4.2) registers to map the SysAddr to a node ID.
272 */
273 pvt = mci->pvt_info;
274
275 /*
276 * The value of this field should be the same for all DRAM Base
277 * registers. Therefore we arbitrarily choose to read it from the
278 * register for node 0.
279 */
280 intlv_en = pvt->dram_IntlvEn[0];
281
282 if (intlv_en == 0) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200283 for (node_id = 0; node_id < DRAM_REG_COUNT; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200284 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200285 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200286 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200287 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200288 }
289
Borislav Petkov72f158f2009-09-18 12:27:27 +0200290 if (unlikely((intlv_en != 0x01) &&
291 (intlv_en != 0x03) &&
292 (intlv_en != 0x07))) {
Doug Thompson67757632009-04-27 15:53:22 +0200293 amd64_printk(KERN_WARNING, "junk value of 0x%x extracted from "
294 "IntlvEn field of DRAM Base Register for node 0: "
Borislav Petkov72f158f2009-09-18 12:27:27 +0200295 "this probably indicates a BIOS bug.\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200296 return NULL;
297 }
298
299 bits = (((u32) sys_addr) >> 12) & intlv_en;
300
301 for (node_id = 0; ; ) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200302 if ((pvt->dram_IntlvSel[node_id] & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200303 break; /* intlv_sel field matches */
304
305 if (++node_id >= DRAM_REG_COUNT)
306 goto err_no_match;
307 }
308
309 /* sanity test for sys_addr */
310 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
311 amd64_printk(KERN_WARNING,
Borislav Petkov8edc5442009-09-18 12:39:19 +0200312 "%s(): sys_addr 0x%llx falls outside base/limit "
313 "address range for node %d with node interleaving "
314 "enabled.\n",
315 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200316 return NULL;
317 }
318
319found:
320 return edac_mc_find(node_id);
321
322err_no_match:
323 debugf2("sys_addr 0x%lx doesn't match any node\n",
324 (unsigned long)sys_addr);
325
326 return NULL;
327}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200328
329/*
330 * Extract the DRAM CS base address from selected csrow register.
331 */
332static u64 base_from_dct_base(struct amd64_pvt *pvt, int csrow)
333{
334 return ((u64) (amd64_get_dct_base(pvt, 0, csrow) & pvt->dcsb_base)) <<
335 pvt->dcs_shift;
336}
337
338/*
339 * Extract the mask from the dcsb0[csrow] entry in a CPU revision-specific way.
340 */
341static u64 mask_from_dct_mask(struct amd64_pvt *pvt, int csrow)
342{
343 u64 dcsm_bits, other_bits;
344 u64 mask;
345
346 /* Extract bits from DRAM CS Mask. */
347 dcsm_bits = amd64_get_dct_mask(pvt, 0, csrow) & pvt->dcsm_mask;
348
349 other_bits = pvt->dcsm_mask;
350 other_bits = ~(other_bits << pvt->dcs_shift);
351
352 /*
353 * The extracted bits from DCSM belong in the spaces represented by
354 * the cleared bits in other_bits.
355 */
356 mask = (dcsm_bits << pvt->dcs_shift) | other_bits;
357
358 return mask;
359}
360
361/*
362 * @input_addr is an InputAddr associated with the node given by mci. Return the
363 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
364 */
365static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
366{
367 struct amd64_pvt *pvt;
368 int csrow;
369 u64 base, mask;
370
371 pvt = mci->pvt_info;
372
373 /*
374 * Here we use the DRAM CS Base and DRAM CS Mask registers. For each CS
375 * base/mask register pair, test the condition shown near the start of
376 * section 3.5.4 (p. 84, BKDG #26094, K8, revA-E).
377 */
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200378 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200379
380 /* This DRAM chip select is disabled on this node */
381 if ((pvt->dcsb0[csrow] & K8_DCSB_CS_ENABLE) == 0)
382 continue;
383
384 base = base_from_dct_base(pvt, csrow);
385 mask = ~mask_from_dct_mask(pvt, csrow);
386
387 if ((input_addr & mask) == (base & mask)) {
388 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
389 (unsigned long)input_addr, csrow,
390 pvt->mc_node_id);
391
392 return csrow;
393 }
394 }
395
396 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
397 (unsigned long)input_addr, pvt->mc_node_id);
398
399 return -1;
400}
401
402/*
403 * Return the base value defined by the DRAM Base register for the node
404 * represented by mci. This function returns the full 40-bit value despite the
405 * fact that the register only stores bits 39-24 of the value. See section
406 * 3.4.4.1 (BKDG #26094, K8, revA-E)
407 */
408static inline u64 get_dram_base(struct mem_ctl_info *mci)
409{
410 struct amd64_pvt *pvt = mci->pvt_info;
411
412 return pvt->dram_base[pvt->mc_node_id];
413}
414
415/*
416 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
417 * for the node represented by mci. Info is passed back in *hole_base,
418 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
419 * info is invalid. Info may be invalid for either of the following reasons:
420 *
421 * - The revision of the node is not E or greater. In this case, the DRAM Hole
422 * Address Register does not exist.
423 *
424 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
425 * indicating that its contents are not valid.
426 *
427 * The values passed back in *hole_base, *hole_offset, and *hole_size are
428 * complete 32-bit values despite the fact that the bitfields in the DHAR
429 * only represent bits 31-24 of the base and offset values.
430 */
431int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
432 u64 *hole_offset, u64 *hole_size)
433{
434 struct amd64_pvt *pvt = mci->pvt_info;
435 u64 base;
436
437 /* only revE and later have the DRAM Hole Address Register */
438 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_E) {
439 debugf1(" revision %d for node %d does not support DHAR\n",
440 pvt->ext_model, pvt->mc_node_id);
441 return 1;
442 }
443
444 /* only valid for Fam10h */
445 if (boot_cpu_data.x86 == 0x10 &&
446 (pvt->dhar & F10_DRAM_MEM_HOIST_VALID) == 0) {
447 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
448 return 1;
449 }
450
451 if ((pvt->dhar & DHAR_VALID) == 0) {
452 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
453 pvt->mc_node_id);
454 return 1;
455 }
456
457 /* This node has Memory Hoisting */
458
459 /* +------------------+--------------------+--------------------+-----
460 * | memory | DRAM hole | relocated |
461 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
462 * | | | DRAM hole |
463 * | | | [0x100000000, |
464 * | | | (0x100000000+ |
465 * | | | (0xffffffff-x))] |
466 * +------------------+--------------------+--------------------+-----
467 *
468 * Above is a diagram of physical memory showing the DRAM hole and the
469 * relocated addresses from the DRAM hole. As shown, the DRAM hole
470 * starts at address x (the base address) and extends through address
471 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
472 * addresses in the hole so that they start at 0x100000000.
473 */
474
475 base = dhar_base(pvt->dhar);
476
477 *hole_base = base;
478 *hole_size = (0x1ull << 32) - base;
479
480 if (boot_cpu_data.x86 > 0xf)
481 *hole_offset = f10_dhar_offset(pvt->dhar);
482 else
483 *hole_offset = k8_dhar_offset(pvt->dhar);
484
485 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
486 pvt->mc_node_id, (unsigned long)*hole_base,
487 (unsigned long)*hole_offset, (unsigned long)*hole_size);
488
489 return 0;
490}
491EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
492
Doug Thompson93c2df52009-05-04 20:46:50 +0200493/*
494 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
495 * assumed that sys_addr maps to the node given by mci.
496 *
497 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
498 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
499 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
500 * then it is also involved in translating a SysAddr to a DramAddr. Sections
501 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
502 * These parts of the documentation are unclear. I interpret them as follows:
503 *
504 * When node n receives a SysAddr, it processes the SysAddr as follows:
505 *
506 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
507 * Limit registers for node n. If the SysAddr is not within the range
508 * specified by the base and limit values, then node n ignores the Sysaddr
509 * (since it does not map to node n). Otherwise continue to step 2 below.
510 *
511 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
512 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
513 * the range of relocated addresses (starting at 0x100000000) from the DRAM
514 * hole. If not, skip to step 3 below. Else get the value of the
515 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
516 * offset defined by this value from the SysAddr.
517 *
518 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
519 * Base register for node n. To obtain the DramAddr, subtract the base
520 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
521 */
522static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
523{
524 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
525 int ret = 0;
526
527 dram_base = get_dram_base(mci);
528
529 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
530 &hole_size);
531 if (!ret) {
532 if ((sys_addr >= (1ull << 32)) &&
533 (sys_addr < ((1ull << 32) + hole_size))) {
534 /* use DHAR to translate SysAddr to DramAddr */
535 dram_addr = sys_addr - hole_offset;
536
537 debugf2("using DHAR to translate SysAddr 0x%lx to "
538 "DramAddr 0x%lx\n",
539 (unsigned long)sys_addr,
540 (unsigned long)dram_addr);
541
542 return dram_addr;
543 }
544 }
545
546 /*
547 * Translate the SysAddr to a DramAddr as shown near the start of
548 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
549 * only deals with 40-bit values. Therefore we discard bits 63-40 of
550 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
551 * discard are all 1s. Otherwise the bits we discard are all 0s. See
552 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
553 * Programmer's Manual Volume 1 Application Programming.
554 */
555 dram_addr = (sys_addr & 0xffffffffffull) - dram_base;
556
557 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
558 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
559 (unsigned long)dram_addr);
560 return dram_addr;
561}
562
563/*
564 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
565 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
566 * for node interleaving.
567 */
568static int num_node_interleave_bits(unsigned intlv_en)
569{
570 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
571 int n;
572
573 BUG_ON(intlv_en > 7);
574 n = intlv_shift_table[intlv_en];
575 return n;
576}
577
578/* Translate the DramAddr given by @dram_addr to an InputAddr. */
579static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
580{
581 struct amd64_pvt *pvt;
582 int intlv_shift;
583 u64 input_addr;
584
585 pvt = mci->pvt_info;
586
587 /*
588 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
589 * concerning translating a DramAddr to an InputAddr.
590 */
591 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
592 input_addr = ((dram_addr >> intlv_shift) & 0xffffff000ull) +
593 (dram_addr & 0xfff);
594
595 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
596 intlv_shift, (unsigned long)dram_addr,
597 (unsigned long)input_addr);
598
599 return input_addr;
600}
601
602/*
603 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
604 * assumed that @sys_addr maps to the node given by mci.
605 */
606static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
607{
608 u64 input_addr;
609
610 input_addr =
611 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
612
613 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
614 (unsigned long)sys_addr, (unsigned long)input_addr);
615
616 return input_addr;
617}
618
619
620/*
621 * @input_addr is an InputAddr associated with the node represented by mci.
622 * Translate @input_addr to a DramAddr and return the result.
623 */
624static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
625{
626 struct amd64_pvt *pvt;
627 int node_id, intlv_shift;
628 u64 bits, dram_addr;
629 u32 intlv_sel;
630
631 /*
632 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
633 * shows how to translate a DramAddr to an InputAddr. Here we reverse
634 * this procedure. When translating from a DramAddr to an InputAddr, the
635 * bits used for node interleaving are discarded. Here we recover these
636 * bits from the IntlvSel field of the DRAM Limit register (section
637 * 3.4.4.2) for the node that input_addr is associated with.
638 */
639 pvt = mci->pvt_info;
640 node_id = pvt->mc_node_id;
641 BUG_ON((node_id < 0) || (node_id > 7));
642
643 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
644
645 if (intlv_shift == 0) {
646 debugf1(" InputAddr 0x%lx translates to DramAddr of "
647 "same value\n", (unsigned long)input_addr);
648
649 return input_addr;
650 }
651
652 bits = ((input_addr & 0xffffff000ull) << intlv_shift) +
653 (input_addr & 0xfff);
654
655 intlv_sel = pvt->dram_IntlvSel[node_id] & ((1 << intlv_shift) - 1);
656 dram_addr = bits + (intlv_sel << 12);
657
658 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
659 "(%d node interleave bits)\n", (unsigned long)input_addr,
660 (unsigned long)dram_addr, intlv_shift);
661
662 return dram_addr;
663}
664
665/*
666 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
667 * @dram_addr to a SysAddr.
668 */
669static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
670{
671 struct amd64_pvt *pvt = mci->pvt_info;
672 u64 hole_base, hole_offset, hole_size, base, limit, sys_addr;
673 int ret = 0;
674
675 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
676 &hole_size);
677 if (!ret) {
678 if ((dram_addr >= hole_base) &&
679 (dram_addr < (hole_base + hole_size))) {
680 sys_addr = dram_addr + hole_offset;
681
682 debugf1("using DHAR to translate DramAddr 0x%lx to "
683 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
684 (unsigned long)sys_addr);
685
686 return sys_addr;
687 }
688 }
689
690 amd64_get_base_and_limit(pvt, pvt->mc_node_id, &base, &limit);
691 sys_addr = dram_addr + base;
692
693 /*
694 * The sys_addr we have computed up to this point is a 40-bit value
695 * because the k8 deals with 40-bit values. However, the value we are
696 * supposed to return is a full 64-bit physical address. The AMD
697 * x86-64 architecture specifies that the most significant implemented
698 * address bit through bit 63 of a physical address must be either all
699 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
700 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
701 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
702 * Programming.
703 */
704 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
705
706 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
707 pvt->mc_node_id, (unsigned long)dram_addr,
708 (unsigned long)sys_addr);
709
710 return sys_addr;
711}
712
713/*
714 * @input_addr is an InputAddr associated with the node given by mci. Translate
715 * @input_addr to a SysAddr.
716 */
717static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
718 u64 input_addr)
719{
720 return dram_addr_to_sys_addr(mci,
721 input_addr_to_dram_addr(mci, input_addr));
722}
723
724/*
725 * Find the minimum and maximum InputAddr values that map to the given @csrow.
726 * Pass back these values in *input_addr_min and *input_addr_max.
727 */
728static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
729 u64 *input_addr_min, u64 *input_addr_max)
730{
731 struct amd64_pvt *pvt;
732 u64 base, mask;
733
734 pvt = mci->pvt_info;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200735 BUG_ON((csrow < 0) || (csrow >= pvt->cs_count));
Doug Thompson93c2df52009-05-04 20:46:50 +0200736
737 base = base_from_dct_base(pvt, csrow);
738 mask = mask_from_dct_mask(pvt, csrow);
739
740 *input_addr_min = base & ~mask;
741 *input_addr_max = base | mask | pvt->dcs_mask_notused;
742}
743
744/*
745 * Extract error address from MCA NB Address Low (section 3.6.4.5) and MCA NB
746 * Address High (section 3.6.4.6) register values and return the result. Address
747 * is located in the info structure (nbeah and nbeal), the encoding is device
748 * specific.
749 */
750static u64 extract_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +0200751 struct err_regs *info)
Doug Thompson93c2df52009-05-04 20:46:50 +0200752{
753 struct amd64_pvt *pvt = mci->pvt_info;
754
755 return pvt->ops->get_error_address(mci, info);
756}
757
758
759/* Map the Error address to a PAGE and PAGE OFFSET. */
760static inline void error_address_to_page_and_offset(u64 error_address,
761 u32 *page, u32 *offset)
762{
763 *page = (u32) (error_address >> PAGE_SHIFT);
764 *offset = ((u32) error_address) & ~PAGE_MASK;
765}
766
767/*
768 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
769 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
770 * of a node that detected an ECC memory error. mci represents the node that
771 * the error address maps to (possibly different from the node that detected
772 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
773 * error.
774 */
775static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
776{
777 int csrow;
778
779 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
780
781 if (csrow == -1)
782 amd64_mc_printk(mci, KERN_ERR,
783 "Failed to translate InputAddr to csrow for "
784 "address 0x%lx\n", (unsigned long)sys_addr);
785 return csrow;
786}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200787
Doug Thompson2da11652009-04-27 16:09:09 +0200788static int get_channel_from_ecc_syndrome(unsigned short syndrome);
789
790static void amd64_cpu_display_info(struct amd64_pvt *pvt)
791{
792 if (boot_cpu_data.x86 == 0x11)
793 edac_printk(KERN_DEBUG, EDAC_MC, "F11h CPU detected\n");
794 else if (boot_cpu_data.x86 == 0x10)
795 edac_printk(KERN_DEBUG, EDAC_MC, "F10h CPU detected\n");
796 else if (boot_cpu_data.x86 == 0xf)
797 edac_printk(KERN_DEBUG, EDAC_MC, "%s detected\n",
798 (pvt->ext_model >= OPTERON_CPU_REV_F) ?
799 "Rev F or later" : "Rev E or earlier");
800 else
801 /* we'll hardly ever ever get here */
802 edac_printk(KERN_ERR, EDAC_MC, "Unknown cpu!\n");
803}
804
805/*
806 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
807 * are ECC capable.
808 */
809static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
810{
811 int bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200812 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200813
814 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= OPTERON_CPU_REV_F)
815 ? 19
816 : 17;
817
Borislav Petkov584fcff2009-06-10 18:29:54 +0200818 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200819 edac_cap = EDAC_FLAG_SECDED;
820
821 return edac_cap;
822}
823
824
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200825static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200826
Borislav Petkov68798e12009-11-03 16:18:33 +0100827static void amd64_dump_dramcfg_low(u32 dclr, int chan)
828{
829 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
830
831 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
832 (dclr & BIT(16)) ? "un" : "",
833 (dclr & BIT(19)) ? "yes" : "no");
834
835 debugf1(" PAR/ERR parity: %s\n",
836 (dclr & BIT(8)) ? "enabled" : "disabled");
837
838 debugf1(" DCT 128bit mode width: %s\n",
839 (dclr & BIT(11)) ? "128b" : "64b");
840
841 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
842 (dclr & BIT(12)) ? "yes" : "no",
843 (dclr & BIT(13)) ? "yes" : "no",
844 (dclr & BIT(14)) ? "yes" : "no",
845 (dclr & BIT(15)) ? "yes" : "no");
846}
847
Doug Thompson2da11652009-04-27 16:09:09 +0200848/* Display and decode various NB registers for debug purposes. */
849static void amd64_dump_misc_regs(struct amd64_pvt *pvt)
850{
851 int ganged;
852
Borislav Petkov68798e12009-11-03 16:18:33 +0100853 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200854
Borislav Petkov68798e12009-11-03 16:18:33 +0100855 debugf1(" NB two channel DRAM capable: %s\n",
856 (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
857
858 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
859 (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
860 (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
861
862 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200863
Borislav Petkov8de1d912009-10-16 13:39:30 +0200864 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200865
Borislav Petkov8de1d912009-10-16 13:39:30 +0200866 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
867 "offset: 0x%08x\n",
868 pvt->dhar,
869 dhar_base(pvt->dhar),
870 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt->dhar)
871 : f10_dhar_offset(pvt->dhar));
Doug Thompson2da11652009-04-27 16:09:09 +0200872
Borislav Petkov8de1d912009-10-16 13:39:30 +0200873 debugf1(" DramHoleValid: %s\n",
874 (pvt->dhar & DHAR_VALID) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200875
Borislav Petkov8de1d912009-10-16 13:39:30 +0200876 /* everything below this point is Fam10h and above */
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200877 if (boot_cpu_data.x86 == 0xf) {
878 amd64_debug_display_dimm_sizes(0, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200879 return;
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200880 }
Doug Thompson2da11652009-04-27 16:09:09 +0200881
Borislav Petkov8de1d912009-10-16 13:39:30 +0200882 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100883 if (!dct_ganging_enabled(pvt))
884 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200885
886 /*
887 * Determine if ganged and then dump memory sizes for first controller,
888 * and if NOT ganged dump info for 2nd controller.
889 */
890 ganged = dct_ganging_enabled(pvt);
891
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200892 amd64_debug_display_dimm_sizes(0, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200893
894 if (!ganged)
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200895 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200896}
897
898/* Read in both of DBAM registers */
899static void amd64_read_dbam_reg(struct amd64_pvt *pvt)
900{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200901 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM0, &pvt->dbam0);
Doug Thompson2da11652009-04-27 16:09:09 +0200902
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200903 if (boot_cpu_data.x86 >= 0x10)
904 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM1, &pvt->dbam1);
Doug Thompson2da11652009-04-27 16:09:09 +0200905}
906
Doug Thompson94be4bf2009-04-27 16:12:00 +0200907/*
908 * NOTE: CPU Revision Dependent code: Rev E and Rev F
909 *
910 * Set the DCSB and DCSM mask values depending on the CPU revision value. Also
911 * set the shift factor for the DCSB and DCSM values.
912 *
913 * ->dcs_mask_notused, RevE:
914 *
915 * To find the max InputAddr for the csrow, start with the base address and set
916 * all bits that are "don't care" bits in the test at the start of section
917 * 3.5.4 (p. 84).
918 *
919 * The "don't care" bits are all set bits in the mask and all bits in the gaps
920 * between bit ranges [35:25] and [19:13]. The value REV_E_DCS_NOTUSED_BITS
921 * represents bits [24:20] and [12:0], which are all bits in the above-mentioned
922 * gaps.
923 *
924 * ->dcs_mask_notused, RevF and later:
925 *
926 * To find the max InputAddr for the csrow, start with the base address and set
927 * all bits that are "don't care" bits in the test at the start of NPT section
928 * 4.5.4 (p. 87).
929 *
930 * The "don't care" bits are all set bits in the mask and all bits in the gaps
931 * between bit ranges [36:27] and [21:13].
932 *
933 * The value REV_F_F1Xh_DCS_NOTUSED_BITS represents bits [26:22] and [12:0],
934 * which are all bits in the above-mentioned gaps.
935 */
936static void amd64_set_dct_base_and_mask(struct amd64_pvt *pvt)
937{
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200938
939 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_F) {
940 pvt->dcsb_base = REV_E_DCSB_BASE_BITS;
941 pvt->dcsm_mask = REV_E_DCSM_MASK_BITS;
942 pvt->dcs_mask_notused = REV_E_DCS_NOTUSED_BITS;
943 pvt->dcs_shift = REV_E_DCS_SHIFT;
944 pvt->cs_count = 8;
945 pvt->num_dcsm = 8;
946 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200947 pvt->dcsb_base = REV_F_F1Xh_DCSB_BASE_BITS;
948 pvt->dcsm_mask = REV_F_F1Xh_DCSM_MASK_BITS;
949 pvt->dcs_mask_notused = REV_F_F1Xh_DCS_NOTUSED_BITS;
950 pvt->dcs_shift = REV_F_F1Xh_DCS_SHIFT;
951
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200952 if (boot_cpu_data.x86 == 0x11) {
953 pvt->cs_count = 4;
954 pvt->num_dcsm = 2;
955 } else {
956 pvt->cs_count = 8;
957 pvt->num_dcsm = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200958 }
Doug Thompson94be4bf2009-04-27 16:12:00 +0200959 }
960}
961
962/*
963 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask hw registers
964 */
965static void amd64_read_dct_base_mask(struct amd64_pvt *pvt)
966{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200967 int cs, reg;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200968
969 amd64_set_dct_base_and_mask(pvt);
970
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200971 for (cs = 0; cs < pvt->cs_count; cs++) {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200972 reg = K8_DCSB0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200973 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsb0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200974 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
975 cs, pvt->dcsb0[cs], reg);
976
977 /* If DCT are NOT ganged, then read in DCT1's base */
978 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
979 reg = F10_DCSB1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200980 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
981 &pvt->dcsb1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200982 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
983 cs, pvt->dcsb1[cs], reg);
984 } else {
985 pvt->dcsb1[cs] = 0;
986 }
987 }
988
989 for (cs = 0; cs < pvt->num_dcsm; cs++) {
Wan Wei4afcd2d2009-07-27 14:34:15 +0200990 reg = K8_DCSM0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200991 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsm0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200992 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
993 cs, pvt->dcsm0[cs], reg);
994
995 /* If DCT are NOT ganged, then read in DCT1's mask */
996 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
997 reg = F10_DCSM1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200998 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
999 &pvt->dcsm1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +02001000 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
1001 cs, pvt->dcsm1[cs], reg);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001002 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +02001003 pvt->dcsm1[cs] = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001004 }
Doug Thompson94be4bf2009-04-27 16:12:00 +02001005 }
1006}
1007
1008static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt)
1009{
1010 enum mem_type type;
1011
1012 if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= OPTERON_CPU_REV_F) {
1013 /* Rev F and later */
1014 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
1015 } else {
1016 /* Rev E and earlier */
1017 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
1018 }
1019
1020 debugf1(" Memory type is: %s\n",
1021 (type == MEM_DDR2) ? "MEM_DDR2" :
1022 (type == MEM_RDDR2) ? "MEM_RDDR2" :
1023 (type == MEM_DDR) ? "MEM_DDR" : "MEM_RDDR");
1024
1025 return type;
1026}
1027
Doug Thompsonddff8762009-04-27 16:14:52 +02001028/*
1029 * Read the DRAM Configuration Low register. It differs between CG, D & E revs
1030 * and the later RevF memory controllers (DDR vs DDR2)
1031 *
1032 * Return:
1033 * number of memory channels in operation
1034 * Pass back:
1035 * contents of the DCL0_LOW register
1036 */
1037static int k8_early_channel_count(struct amd64_pvt *pvt)
1038{
1039 int flag, err = 0;
1040
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001041 err = amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001042 if (err)
1043 return err;
1044
1045 if ((boot_cpu_data.x86_model >> 4) >= OPTERON_CPU_REV_F) {
1046 /* RevF (NPT) and later */
1047 flag = pvt->dclr0 & F10_WIDTH_128;
1048 } else {
1049 /* RevE and earlier */
1050 flag = pvt->dclr0 & REVE_WIDTH_128;
1051 }
1052
1053 /* not used */
1054 pvt->dclr1 = 0;
1055
1056 return (flag) ? 2 : 1;
1057}
1058
1059/* extract the ERROR ADDRESS for the K8 CPUs */
1060static u64 k8_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001061 struct err_regs *info)
Doug Thompsonddff8762009-04-27 16:14:52 +02001062{
1063 return (((u64) (info->nbeah & 0xff)) << 32) +
1064 (info->nbeal & ~0x03);
1065}
1066
1067/*
1068 * Read the Base and Limit registers for K8 based Memory controllers; extract
1069 * fields from the 'raw' reg into separate data fields
1070 *
1071 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN
1072 */
1073static void k8_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1074{
1075 u32 low;
1076 u32 off = dram << 3; /* 8 bytes between DRAM entries */
Doug Thompsonddff8762009-04-27 16:14:52 +02001077
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001078 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_BASE_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001079
1080 /* Extract parts into separate data entries */
Borislav Petkov49978112009-10-12 17:23:03 +02001081 pvt->dram_base[dram] = ((u64) low & 0xFFFF0000) << 8;
Doug Thompsonddff8762009-04-27 16:14:52 +02001082 pvt->dram_IntlvEn[dram] = (low >> 8) & 0x7;
1083 pvt->dram_rw_en[dram] = (low & 0x3);
1084
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001085 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_LIMIT_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001086
1087 /*
1088 * Extract parts into separate data entries. Limit is the HIGHEST memory
1089 * location of the region, so lower 24 bits need to be all ones
1090 */
Borislav Petkov49978112009-10-12 17:23:03 +02001091 pvt->dram_limit[dram] = (((u64) low & 0xFFFF0000) << 8) | 0x00FFFFFF;
Doug Thompsonddff8762009-04-27 16:14:52 +02001092 pvt->dram_IntlvSel[dram] = (low >> 8) & 0x7;
1093 pvt->dram_DstNode[dram] = (low & 0x7);
1094}
1095
1096static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001097 struct err_regs *info,
Doug Thompsonddff8762009-04-27 16:14:52 +02001098 u64 SystemAddress)
1099{
1100 struct mem_ctl_info *src_mci;
1101 unsigned short syndrome;
1102 int channel, csrow;
1103 u32 page, offset;
1104
1105 /* Extract the syndrome parts and form a 16-bit syndrome */
Borislav Petkovb70ef012009-06-25 19:32:38 +02001106 syndrome = HIGH_SYNDROME(info->nbsl) << 8;
1107 syndrome |= LOW_SYNDROME(info->nbsh);
Doug Thompsonddff8762009-04-27 16:14:52 +02001108
1109 /* CHIPKILL enabled */
1110 if (info->nbcfg & K8_NBCFG_CHIPKILL) {
1111 channel = get_channel_from_ecc_syndrome(syndrome);
1112 if (channel < 0) {
1113 /*
1114 * Syndrome didn't map, so we don't know which of the
1115 * 2 DIMMs is in error. So we need to ID 'both' of them
1116 * as suspect.
1117 */
1118 amd64_mc_printk(mci, KERN_WARNING,
1119 "unknown syndrome 0x%x - possible error "
1120 "reporting race\n", syndrome);
1121 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1122 return;
1123 }
1124 } else {
1125 /*
1126 * non-chipkill ecc mode
1127 *
1128 * The k8 documentation is unclear about how to determine the
1129 * channel number when using non-chipkill memory. This method
1130 * was obtained from email communication with someone at AMD.
1131 * (Wish the email was placed in this comment - norsk)
1132 */
1133 channel = ((SystemAddress & BIT(3)) != 0);
1134 }
1135
1136 /*
1137 * Find out which node the error address belongs to. This may be
1138 * different from the node that detected the error.
1139 */
1140 src_mci = find_mc_by_sys_addr(mci, SystemAddress);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001141 if (!src_mci) {
Doug Thompsonddff8762009-04-27 16:14:52 +02001142 amd64_mc_printk(mci, KERN_ERR,
1143 "failed to map error address 0x%lx to a node\n",
1144 (unsigned long)SystemAddress);
1145 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1146 return;
1147 }
1148
1149 /* Now map the SystemAddress to a CSROW */
1150 csrow = sys_addr_to_csrow(src_mci, SystemAddress);
1151 if (csrow < 0) {
1152 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1153 } else {
1154 error_address_to_page_and_offset(SystemAddress, &page, &offset);
1155
1156 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1157 channel, EDAC_MOD_STR);
1158 }
1159}
1160
1161/*
1162 * determrine the number of PAGES in for this DIMM's size based on its DRAM
1163 * Address Mapping.
1164 *
1165 * First step is to calc the number of bits to shift a value of 1 left to
1166 * indicate show many pages. Start with the DBAM value as the starting bits,
1167 * then proceed to adjust those shift bits, based on CPU rev and the table.
1168 * See BKDG on the DBAM
1169 */
1170static int k8_dbam_map_to_pages(struct amd64_pvt *pvt, int dram_map)
1171{
1172 int nr_pages;
1173
1174 if (pvt->ext_model >= OPTERON_CPU_REV_F) {
1175 nr_pages = 1 << (revf_quad_ddr2_shift[dram_map] - PAGE_SHIFT);
1176 } else {
1177 /*
1178 * RevE and less section; this line is tricky. It collapses the
1179 * table used by RevD and later to one that matches revisions CG
1180 * and earlier.
1181 */
1182 dram_map -= (pvt->ext_model >= OPTERON_CPU_REV_D) ?
1183 (dram_map > 8 ? 4 : (dram_map > 5 ?
1184 3 : (dram_map > 2 ? 1 : 0))) : 0;
1185
1186 /* 25 shift is 32MiB minimum DIMM size in RevE and prior */
1187 nr_pages = 1 << (dram_map + 25 - PAGE_SHIFT);
1188 }
1189
1190 return nr_pages;
1191}
1192
Doug Thompson1afd3c92009-04-27 16:16:50 +02001193/*
1194 * Get the number of DCT channels in use.
1195 *
1196 * Return:
1197 * number of Memory Channels in operation
1198 * Pass back:
1199 * contents of the DCL0_LOW register
1200 */
1201static int f10_early_channel_count(struct amd64_pvt *pvt)
1202{
Wan Wei57a30852009-08-07 17:04:49 +02001203 int dbams[] = { DBAM0, DBAM1 };
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001204 int i, j, channels = 0;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001205 u32 dbam;
Doug Thompsonddff8762009-04-27 16:14:52 +02001206
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001207 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001208 goto err_reg;
1209
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001210 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001211 goto err_reg;
1212
1213 /* If we are in 128 bit mode, then we are using 2 channels */
1214 if (pvt->dclr0 & F10_WIDTH_128) {
1215 debugf0("Data WIDTH is 128 bits - 2 channels\n");
1216 channels = 2;
1217 return channels;
1218 }
1219
1220 /*
1221 * Need to check if in UN-ganged mode: In such, there are 2 channels,
1222 * but they are NOT in 128 bit mode and thus the above 'dcl0' status bit
1223 * will be OFF.
1224 *
1225 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1226 * their CSEnable bit on. If so, then SINGLE DIMM case.
1227 */
1228 debugf0("Data WIDTH is NOT 128 bits - need more decoding\n");
1229
1230 /*
1231 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1232 * is more than just one DIMM present in unganged mode. Need to check
1233 * both controllers since DIMMs can be placed in either one.
1234 */
Wan Wei57a30852009-08-07 17:04:49 +02001235 for (i = 0; i < ARRAY_SIZE(dbams); i++) {
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001236 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, dbams[i], &dbam))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001237 goto err_reg;
1238
Wan Wei57a30852009-08-07 17:04:49 +02001239 for (j = 0; j < 4; j++) {
1240 if (DBAM_DIMM(j, dbam) > 0) {
1241 channels++;
1242 break;
1243 }
1244 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001245 }
1246
Borislav Petkov37da0452009-06-10 17:36:57 +02001247 debugf0("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001248
1249 return channels;
1250
1251err_reg:
1252 return -1;
1253
1254}
1255
1256static int f10_dbam_map_to_pages(struct amd64_pvt *pvt, int dram_map)
1257{
1258 return 1 << (revf_quad_ddr2_shift[dram_map] - PAGE_SHIFT);
1259}
1260
1261/* Enable extended configuration access via 0xCF8 feature */
1262static void amd64_setup(struct amd64_pvt *pvt)
1263{
1264 u32 reg;
1265
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001266 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001267
1268 pvt->flags.cf8_extcfg = !!(reg & F10_NB_CFG_LOW_ENABLE_EXT_CFG);
1269 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1270 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1271}
1272
1273/* Restore the extended configuration access via 0xCF8 feature */
1274static void amd64_teardown(struct amd64_pvt *pvt)
1275{
1276 u32 reg;
1277
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001278 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001279
1280 reg &= ~F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1281 if (pvt->flags.cf8_extcfg)
1282 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1283 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1284}
1285
1286static u64 f10_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001287 struct err_regs *info)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001288{
1289 return (((u64) (info->nbeah & 0xffff)) << 32) +
1290 (info->nbeal & ~0x01);
1291}
1292
1293/*
1294 * Read the Base and Limit registers for F10 based Memory controllers. Extract
1295 * fields from the 'raw' reg into separate data fields.
1296 *
1297 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN.
1298 */
1299static void f10_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1300{
1301 u32 high_offset, low_offset, high_base, low_base, high_limit, low_limit;
1302
1303 low_offset = K8_DRAM_BASE_LOW + (dram << 3);
1304 high_offset = F10_DRAM_BASE_HIGH + (dram << 3);
1305
1306 /* read the 'raw' DRAM BASE Address register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001307 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001308
1309 /* Read from the ECS data register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001310 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001311
1312 /* Extract parts into separate data entries */
1313 pvt->dram_rw_en[dram] = (low_base & 0x3);
1314
1315 if (pvt->dram_rw_en[dram] == 0)
1316 return;
1317
1318 pvt->dram_IntlvEn[dram] = (low_base >> 8) & 0x7;
1319
Borislav Petkov66216a72009-09-22 16:48:37 +02001320 pvt->dram_base[dram] = (((u64)high_base & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001321 (((u64)low_base & 0xFFFF0000) << 8);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001322
1323 low_offset = K8_DRAM_LIMIT_LOW + (dram << 3);
1324 high_offset = F10_DRAM_LIMIT_HIGH + (dram << 3);
1325
1326 /* read the 'raw' LIMIT registers */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001327 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001328
1329 /* Read from the ECS data register for the HIGH portion */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001330 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001331
1332 debugf0(" HW Regs: BASE=0x%08x-%08x LIMIT= 0x%08x-%08x\n",
1333 high_base, low_base, high_limit, low_limit);
1334
1335 pvt->dram_DstNode[dram] = (low_limit & 0x7);
1336 pvt->dram_IntlvSel[dram] = (low_limit >> 8) & 0x7;
1337
1338 /*
1339 * Extract address values and form a LIMIT address. Limit is the HIGHEST
1340 * memory location of the region, so low 24 bits need to be all ones.
1341 */
Borislav Petkov66216a72009-09-22 16:48:37 +02001342 pvt->dram_limit[dram] = (((u64)high_limit & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001343 (((u64) low_limit & 0xFFFF0000) << 8) |
Borislav Petkov66216a72009-09-22 16:48:37 +02001344 0x00FFFFFF;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001345}
Doug Thompson6163b5d2009-04-27 16:20:17 +02001346
1347static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1348{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001349
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001350 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_LOW,
1351 &pvt->dram_ctl_select_low)) {
Borislav Petkov72381bd2009-10-09 19:14:43 +02001352 debugf0("F2x110 (DCTL Sel. Low): 0x%08x, "
1353 "High range addresses at: 0x%x\n",
1354 pvt->dram_ctl_select_low,
1355 dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001356
Borislav Petkov72381bd2009-10-09 19:14:43 +02001357 debugf0(" DCT mode: %s, All DCTs on: %s\n",
1358 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1359 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001360
Borislav Petkov72381bd2009-10-09 19:14:43 +02001361 if (!dct_ganging_enabled(pvt))
1362 debugf0(" Address range split per DCT: %s\n",
1363 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1364
1365 debugf0(" DCT data interleave for ECC: %s, "
1366 "DRAM cleared since last warm reset: %s\n",
1367 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1368 (dct_memory_cleared(pvt) ? "yes" : "no"));
1369
1370 debugf0(" DCT channel interleave: %s, "
1371 "DCT interleave bits selector: 0x%x\n",
1372 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001373 dct_sel_interleave_addr(pvt));
1374 }
1375
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001376 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_HIGH,
1377 &pvt->dram_ctl_select_high);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001378}
1379
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001380/*
1381 * determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory
1382 * Interleaving Modes.
1383 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001384static u32 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1385 int hi_range_sel, u32 intlv_en)
1386{
1387 u32 cs, temp, dct_sel_high = (pvt->dram_ctl_select_low >> 1) & 1;
1388
1389 if (dct_ganging_enabled(pvt))
1390 cs = 0;
1391 else if (hi_range_sel)
1392 cs = dct_sel_high;
1393 else if (dct_interleave_enabled(pvt)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001394 /*
1395 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1396 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001397 if (dct_sel_interleave_addr(pvt) == 0)
1398 cs = sys_addr >> 6 & 1;
1399 else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) {
1400 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1401
1402 if (dct_sel_interleave_addr(pvt) & 1)
1403 cs = (sys_addr >> 9 & 1) ^ temp;
1404 else
1405 cs = (sys_addr >> 6 & 1) ^ temp;
1406 } else if (intlv_en & 4)
1407 cs = sys_addr >> 15 & 1;
1408 else if (intlv_en & 2)
1409 cs = sys_addr >> 14 & 1;
1410 else if (intlv_en & 1)
1411 cs = sys_addr >> 13 & 1;
1412 else
1413 cs = sys_addr >> 12 & 1;
1414 } else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt))
1415 cs = ~dct_sel_high & 1;
1416 else
1417 cs = 0;
1418
1419 return cs;
1420}
1421
1422static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en)
1423{
1424 if (intlv_en == 1)
1425 return 1;
1426 else if (intlv_en == 3)
1427 return 2;
1428 else if (intlv_en == 7)
1429 return 3;
1430
1431 return 0;
1432}
1433
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001434/* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */
1435static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001436 u32 dct_sel_base_addr,
1437 u64 dct_sel_base_off,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001438 u32 hole_valid, u32 hole_off,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001439 u64 dram_base)
1440{
1441 u64 chan_off;
1442
1443 if (hi_range_sel) {
1444 if (!(dct_sel_base_addr & 0xFFFFF800) &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001445 hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001446 chan_off = hole_off << 16;
1447 else
1448 chan_off = dct_sel_base_off;
1449 } else {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001450 if (hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001451 chan_off = hole_off << 16;
1452 else
1453 chan_off = dram_base & 0xFFFFF8000000ULL;
1454 }
1455
1456 return (sys_addr & 0x0000FFFFFFFFFFC0ULL) -
1457 (chan_off & 0x0000FFFFFF800000ULL);
1458}
1459
1460/* Hack for the time being - Can we get this from BIOS?? */
1461#define CH0SPARE_RANK 0
1462#define CH1SPARE_RANK 1
1463
1464/*
1465 * checks if the csrow passed in is marked as SPARED, if so returns the new
1466 * spare row
1467 */
1468static inline int f10_process_possible_spare(int csrow,
1469 u32 cs, struct amd64_pvt *pvt)
1470{
1471 u32 swap_done;
1472 u32 bad_dram_cs;
1473
1474 /* Depending on channel, isolate respective SPARING info */
1475 if (cs) {
1476 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1477 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1478 if (swap_done && (csrow == bad_dram_cs))
1479 csrow = CH1SPARE_RANK;
1480 } else {
1481 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1482 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1483 if (swap_done && (csrow == bad_dram_cs))
1484 csrow = CH0SPARE_RANK;
1485 }
1486 return csrow;
1487}
1488
1489/*
1490 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1491 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1492 *
1493 * Return:
1494 * -EINVAL: NOT FOUND
1495 * 0..csrow = Chip-Select Row
1496 */
1497static int f10_lookup_addr_in_dct(u32 in_addr, u32 nid, u32 cs)
1498{
1499 struct mem_ctl_info *mci;
1500 struct amd64_pvt *pvt;
1501 u32 cs_base, cs_mask;
1502 int cs_found = -EINVAL;
1503 int csrow;
1504
1505 mci = mci_lookup[nid];
1506 if (!mci)
1507 return cs_found;
1508
1509 pvt = mci->pvt_info;
1510
1511 debugf1("InputAddr=0x%x channelselect=%d\n", in_addr, cs);
1512
Borislav Petkov9d858bb2009-09-21 14:35:51 +02001513 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001514
1515 cs_base = amd64_get_dct_base(pvt, cs, csrow);
1516 if (!(cs_base & K8_DCSB_CS_ENABLE))
1517 continue;
1518
1519 /*
1520 * We have an ENABLED CSROW, Isolate just the MASK bits of the
1521 * target: [28:19] and [13:5], which map to [36:27] and [21:13]
1522 * of the actual address.
1523 */
1524 cs_base &= REV_F_F1Xh_DCSB_BASE_BITS;
1525
1526 /*
1527 * Get the DCT Mask, and ENABLE the reserved bits: [18:16] and
1528 * [4:0] to become ON. Then mask off bits [28:0] ([36:8])
1529 */
1530 cs_mask = amd64_get_dct_mask(pvt, cs, csrow);
1531
1532 debugf1(" CSROW=%d CSBase=0x%x RAW CSMask=0x%x\n",
1533 csrow, cs_base, cs_mask);
1534
1535 cs_mask = (cs_mask | 0x0007C01F) & 0x1FFFFFFF;
1536
1537 debugf1(" Final CSMask=0x%x\n", cs_mask);
1538 debugf1(" (InputAddr & ~CSMask)=0x%x "
1539 "(CSBase & ~CSMask)=0x%x\n",
1540 (in_addr & ~cs_mask), (cs_base & ~cs_mask));
1541
1542 if ((in_addr & ~cs_mask) == (cs_base & ~cs_mask)) {
1543 cs_found = f10_process_possible_spare(csrow, cs, pvt);
1544
1545 debugf1(" MATCH csrow=%d\n", cs_found);
1546 break;
1547 }
1548 }
1549 return cs_found;
1550}
1551
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001552/* For a given @dram_range, check if @sys_addr falls within it. */
1553static int f10_match_to_this_node(struct amd64_pvt *pvt, int dram_range,
1554 u64 sys_addr, int *nid, int *chan_sel)
1555{
1556 int node_id, cs_found = -EINVAL, high_range = 0;
1557 u32 intlv_en, intlv_sel, intlv_shift, hole_off;
1558 u32 hole_valid, tmp, dct_sel_base, channel;
1559 u64 dram_base, chan_addr, dct_sel_base_off;
1560
1561 dram_base = pvt->dram_base[dram_range];
1562 intlv_en = pvt->dram_IntlvEn[dram_range];
1563
1564 node_id = pvt->dram_DstNode[dram_range];
1565 intlv_sel = pvt->dram_IntlvSel[dram_range];
1566
1567 debugf1("(dram=%d) Base=0x%llx SystemAddr= 0x%llx Limit=0x%llx\n",
1568 dram_range, dram_base, sys_addr, pvt->dram_limit[dram_range]);
1569
1570 /*
1571 * This assumes that one node's DHAR is the same as all the other
1572 * nodes' DHAR.
1573 */
1574 hole_off = (pvt->dhar & 0x0000FF80);
1575 hole_valid = (pvt->dhar & 0x1);
1576 dct_sel_base_off = (pvt->dram_ctl_select_high & 0xFFFFFC00) << 16;
1577
1578 debugf1(" HoleOffset=0x%x HoleValid=0x%x IntlvSel=0x%x\n",
1579 hole_off, hole_valid, intlv_sel);
1580
1581 if (intlv_en ||
1582 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1583 return -EINVAL;
1584
1585 dct_sel_base = dct_sel_baseaddr(pvt);
1586
1587 /*
1588 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1589 * select between DCT0 and DCT1.
1590 */
1591 if (dct_high_range_enabled(pvt) &&
1592 !dct_ganging_enabled(pvt) &&
1593 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
1594 high_range = 1;
1595
1596 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1597
1598 chan_addr = f10_get_base_addr_offset(sys_addr, high_range, dct_sel_base,
1599 dct_sel_base_off, hole_valid,
1600 hole_off, dram_base);
1601
1602 intlv_shift = f10_map_intlv_en_to_shift(intlv_en);
1603
1604 /* remove Node ID (in case of memory interleaving) */
1605 tmp = chan_addr & 0xFC0;
1606
1607 chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp;
1608
1609 /* remove channel interleave and hash */
1610 if (dct_interleave_enabled(pvt) &&
1611 !dct_high_range_enabled(pvt) &&
1612 !dct_ganging_enabled(pvt)) {
1613 if (dct_sel_interleave_addr(pvt) != 1)
1614 chan_addr = (chan_addr >> 1) & 0xFFFFFFFFFFFFFFC0ULL;
1615 else {
1616 tmp = chan_addr & 0xFC0;
1617 chan_addr = ((chan_addr & 0xFFFFFFFFFFFFC000ULL) >> 1)
1618 | tmp;
1619 }
1620 }
1621
1622 debugf1(" (ChannelAddrLong=0x%llx) >> 8 becomes InputAddr=0x%x\n",
1623 chan_addr, (u32)(chan_addr >> 8));
1624
1625 cs_found = f10_lookup_addr_in_dct(chan_addr >> 8, node_id, channel);
1626
1627 if (cs_found >= 0) {
1628 *nid = node_id;
1629 *chan_sel = channel;
1630 }
1631 return cs_found;
1632}
1633
1634static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1635 int *node, int *chan_sel)
1636{
1637 int dram_range, cs_found = -EINVAL;
1638 u64 dram_base, dram_limit;
1639
1640 for (dram_range = 0; dram_range < DRAM_REG_COUNT; dram_range++) {
1641
1642 if (!pvt->dram_rw_en[dram_range])
1643 continue;
1644
1645 dram_base = pvt->dram_base[dram_range];
1646 dram_limit = pvt->dram_limit[dram_range];
1647
1648 if ((dram_base <= sys_addr) && (sys_addr <= dram_limit)) {
1649
1650 cs_found = f10_match_to_this_node(pvt, dram_range,
1651 sys_addr, node,
1652 chan_sel);
1653 if (cs_found >= 0)
1654 break;
1655 }
1656 }
1657 return cs_found;
1658}
1659
1660/*
1661 * This the F10h reference code from AMD to map a @sys_addr to NodeID,
1662 * CSROW, Channel.
1663 *
1664 * The @sys_addr is usually an error address received from the hardware.
1665 */
1666static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001667 struct err_regs *info,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001668 u64 sys_addr)
1669{
1670 struct amd64_pvt *pvt = mci->pvt_info;
1671 u32 page, offset;
1672 unsigned short syndrome;
1673 int nid, csrow, chan = 0;
1674
1675 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1676
1677 if (csrow >= 0) {
1678 error_address_to_page_and_offset(sys_addr, &page, &offset);
1679
Borislav Petkovb70ef012009-06-25 19:32:38 +02001680 syndrome = HIGH_SYNDROME(info->nbsl) << 8;
1681 syndrome |= LOW_SYNDROME(info->nbsh);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001682
1683 /*
1684 * Is CHIPKILL on? If so, then we can attempt to use the
1685 * syndrome to isolate which channel the error was on.
1686 */
1687 if (pvt->nbcfg & K8_NBCFG_CHIPKILL)
1688 chan = get_channel_from_ecc_syndrome(syndrome);
1689
1690 if (chan >= 0) {
1691 edac_mc_handle_ce(mci, page, offset, syndrome,
1692 csrow, chan, EDAC_MOD_STR);
1693 } else {
1694 /*
1695 * Channel unknown, report all channels on this
1696 * CSROW as failed.
1697 */
1698 for (chan = 0; chan < mci->csrows[csrow].nr_channels;
1699 chan++) {
1700 edac_mc_handle_ce(mci, page, offset,
1701 syndrome,
1702 csrow, chan,
1703 EDAC_MOD_STR);
1704 }
1705 }
1706
1707 } else {
1708 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1709 }
1710}
1711
1712/*
1713 * Input (@index) is the DBAM DIMM value (1 of 4) used as an index into a shift
1714 * table (revf_quad_ddr2_shift) which starts at 128MB DIMM size. Index of 0
1715 * indicates an empty DIMM slot, as reported by Hardware on empty slots.
1716 *
1717 * Normalize to 128MB by subracting 27 bit shift.
1718 */
1719static int map_dbam_to_csrow_size(int index)
1720{
1721 int mega_bytes = 0;
1722
1723 if (index > 0 && index <= DBAM_MAX_VALUE)
1724 mega_bytes = ((128 << (revf_quad_ddr2_shift[index]-27)));
1725
1726 return mega_bytes;
1727}
1728
1729/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001730 * debug routine to display the memory sizes of all logical DIMMs and its
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001731 * CSROWs as well
1732 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001733static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001734{
1735 int dimm, size0, size1;
1736 u32 dbam;
1737 u32 *dcsb;
1738
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001739 if (boot_cpu_data.x86 == 0xf) {
1740 /* K8 families < revF not supported yet */
1741 if (pvt->ext_model < OPTERON_CPU_REV_F)
1742 return;
1743 else
1744 WARN_ON(ctrl != 0);
1745 }
1746
1747 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1748 ctrl, ctrl ? pvt->dbam1 : pvt->dbam0);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001749
1750 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
1751 dcsb = ctrl ? pvt->dcsb1 : pvt->dcsb0;
1752
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001753 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1754
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001755 /* Dump memory sizes for DIMM and its CSROWs */
1756 for (dimm = 0; dimm < 4; dimm++) {
1757
1758 size0 = 0;
1759 if (dcsb[dimm*2] & K8_DCSB_CS_ENABLE)
1760 size0 = map_dbam_to_csrow_size(DBAM_DIMM(dimm, dbam));
1761
1762 size1 = 0;
1763 if (dcsb[dimm*2 + 1] & K8_DCSB_CS_ENABLE)
1764 size1 = map_dbam_to_csrow_size(DBAM_DIMM(dimm, dbam));
1765
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001766 edac_printk(KERN_DEBUG, EDAC_MC, " %d: %5dMB %d: %5dMB\n",
1767 dimm * 2, size0, dimm * 2 + 1, size1);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001768 }
1769}
1770
1771/*
1772 * Very early hardware probe on pci_probe thread to determine if this module
1773 * supports the hardware.
1774 *
1775 * Return:
1776 * 0 for OK
1777 * 1 for error
1778 */
1779static int f10_probe_valid_hardware(struct amd64_pvt *pvt)
1780{
1781 int ret = 0;
1782
1783 /*
1784 * If we are on a DDR3 machine, we don't know yet if
1785 * we support that properly at this time
1786 */
1787 if ((pvt->dchr0 & F10_DCHR_Ddr3Mode) ||
1788 (pvt->dchr1 & F10_DCHR_Ddr3Mode)) {
1789
1790 amd64_printk(KERN_WARNING,
1791 "%s() This machine is running with DDR3 memory. "
1792 "This is not currently supported. "
1793 "DCHR0=0x%x DCHR1=0x%x\n",
1794 __func__, pvt->dchr0, pvt->dchr1);
1795
1796 amd64_printk(KERN_WARNING,
1797 " Contact '%s' module MAINTAINER to help add"
1798 " support.\n",
1799 EDAC_MOD_STR);
1800
1801 ret = 1;
1802
1803 }
1804 return ret;
1805}
Doug Thompson6163b5d2009-04-27 16:20:17 +02001806
Doug Thompson4d376072009-04-27 16:25:05 +02001807/*
1808 * There currently are 3 types type of MC devices for AMD Athlon/Opterons
1809 * (as per PCI DEVICE_IDs):
1810 *
1811 * Family K8: That is the Athlon64 and Opteron CPUs. They all have the same PCI
1812 * DEVICE ID, even though there is differences between the different Revisions
1813 * (CG,D,E,F).
1814 *
1815 * Family F10h and F11h.
1816 *
1817 */
1818static struct amd64_family_type amd64_family_types[] = {
1819 [K8_CPUS] = {
1820 .ctl_name = "RevF",
1821 .addr_f1_ctl = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1822 .misc_f3_ctl = PCI_DEVICE_ID_AMD_K8_NB_MISC,
1823 .ops = {
1824 .early_channel_count = k8_early_channel_count,
1825 .get_error_address = k8_get_error_address,
1826 .read_dram_base_limit = k8_read_dram_base_limit,
1827 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1828 .dbam_map_to_pages = k8_dbam_map_to_pages,
1829 }
1830 },
1831 [F10_CPUS] = {
1832 .ctl_name = "Family 10h",
1833 .addr_f1_ctl = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1834 .misc_f3_ctl = PCI_DEVICE_ID_AMD_10H_NB_MISC,
1835 .ops = {
1836 .probe_valid_hardware = f10_probe_valid_hardware,
1837 .early_channel_count = f10_early_channel_count,
1838 .get_error_address = f10_get_error_address,
1839 .read_dram_base_limit = f10_read_dram_base_limit,
1840 .read_dram_ctl_register = f10_read_dram_ctl_register,
1841 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1842 .dbam_map_to_pages = f10_dbam_map_to_pages,
1843 }
1844 },
1845 [F11_CPUS] = {
1846 .ctl_name = "Family 11h",
1847 .addr_f1_ctl = PCI_DEVICE_ID_AMD_11H_NB_MAP,
1848 .misc_f3_ctl = PCI_DEVICE_ID_AMD_11H_NB_MISC,
1849 .ops = {
1850 .probe_valid_hardware = f10_probe_valid_hardware,
1851 .early_channel_count = f10_early_channel_count,
1852 .get_error_address = f10_get_error_address,
1853 .read_dram_base_limit = f10_read_dram_base_limit,
1854 .read_dram_ctl_register = f10_read_dram_ctl_register,
1855 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1856 .dbam_map_to_pages = f10_dbam_map_to_pages,
1857 }
1858 },
1859};
1860
1861static struct pci_dev *pci_get_related_function(unsigned int vendor,
1862 unsigned int device,
1863 struct pci_dev *related)
1864{
1865 struct pci_dev *dev = NULL;
1866
1867 dev = pci_get_device(vendor, device, dev);
1868 while (dev) {
1869 if ((dev->bus->number == related->bus->number) &&
1870 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1871 break;
1872 dev = pci_get_device(vendor, device, dev);
1873 }
1874
1875 return dev;
1876}
1877
Doug Thompsonb1289d62009-04-27 16:37:05 +02001878/*
1879 * syndrome mapping table for ECC ChipKill devices
1880 *
1881 * The comment in each row is the token (nibble) number that is in error.
1882 * The least significant nibble of the syndrome is the mask for the bits
1883 * that are in error (need to be toggled) for the particular nibble.
1884 *
1885 * Each row contains 16 entries.
1886 * The first entry (0th) is the channel number for that row of syndromes.
1887 * The remaining 15 entries are the syndromes for the respective Error
1888 * bit mask index.
1889 *
1890 * 1st index entry is 0x0001 mask, indicating that the rightmost bit is the
1891 * bit in error.
1892 * The 2nd index entry is 0x0010 that the second bit is damaged.
1893 * The 3rd index entry is 0x0011 indicating that the rightmost 2 bits
1894 * are damaged.
1895 * Thus so on until index 15, 0x1111, whose entry has the syndrome
1896 * indicating that all 4 bits are damaged.
1897 *
1898 * A search is performed on this table looking for a given syndrome.
1899 *
1900 * See the AMD documentation for ECC syndromes. This ECC table is valid
1901 * across all the versions of the AMD64 processors.
1902 *
1903 * A fast lookup is to use the LAST four bits of the 16-bit syndrome as a
1904 * COLUMN index, then search all ROWS of that column, looking for a match
1905 * with the input syndrome. The ROW value will be the token number.
1906 *
1907 * The 0'th entry on that row, can be returned as the CHANNEL (0 or 1) of this
1908 * error.
1909 */
1910#define NUMBER_ECC_ROWS 36
1911static const unsigned short ecc_chipkill_syndromes[NUMBER_ECC_ROWS][16] = {
1912 /* Channel 0 syndromes */
1913 {/*0*/ 0, 0xe821, 0x7c32, 0x9413, 0xbb44, 0x5365, 0xc776, 0x2f57,
1914 0xdd88, 0x35a9, 0xa1ba, 0x499b, 0x66cc, 0x8eed, 0x1afe, 0xf2df },
1915 {/*1*/ 0, 0x5d31, 0xa612, 0xfb23, 0x9584, 0xc8b5, 0x3396, 0x6ea7,
1916 0xeac8, 0xb7f9, 0x4cda, 0x11eb, 0x7f4c, 0x227d, 0xd95e, 0x846f },
1917 {/*2*/ 0, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0006, 0x0007,
1918 0x0008, 0x0009, 0x000a, 0x000b, 0x000c, 0x000d, 0x000e, 0x000f },
1919 {/*3*/ 0, 0x2021, 0x3032, 0x1013, 0x4044, 0x6065, 0x7076, 0x5057,
1920 0x8088, 0xa0a9, 0xb0ba, 0x909b, 0xc0cc, 0xe0ed, 0xf0fe, 0xd0df },
1921 {/*4*/ 0, 0x5041, 0xa082, 0xf0c3, 0x9054, 0xc015, 0x30d6, 0x6097,
1922 0xe0a8, 0xb0e9, 0x402a, 0x106b, 0x70fc, 0x20bd, 0xd07e, 0x803f },
1923 {/*5*/ 0, 0xbe21, 0xd732, 0x6913, 0x2144, 0x9f65, 0xf676, 0x4857,
1924 0x3288, 0x8ca9, 0xe5ba, 0x5b9b, 0x13cc, 0xaded, 0xc4fe, 0x7adf },
1925 {/*6*/ 0, 0x4951, 0x8ea2, 0xc7f3, 0x5394, 0x1ac5, 0xdd36, 0x9467,
1926 0xa1e8, 0xe8b9, 0x2f4a, 0x661b, 0xf27c, 0xbb2d, 0x7cde, 0x358f },
1927 {/*7*/ 0, 0x74e1, 0x9872, 0xec93, 0xd6b4, 0xa255, 0x4ec6, 0x3a27,
1928 0x6bd8, 0x1f39, 0xf3aa, 0x874b, 0xbd6c, 0xc98d, 0x251e, 0x51ff },
1929 {/*8*/ 0, 0x15c1, 0x2a42, 0x3f83, 0xcef4, 0xdb35, 0xe4b6, 0xf177,
1930 0x4758, 0x5299, 0x6d1a, 0x78db, 0x89ac, 0x9c6d, 0xa3ee, 0xb62f },
1931 {/*9*/ 0, 0x3d01, 0x1602, 0x2b03, 0x8504, 0xb805, 0x9306, 0xae07,
1932 0xca08, 0xf709, 0xdc0a, 0xe10b, 0x4f0c, 0x720d, 0x590e, 0x640f },
1933 {/*a*/ 0, 0x9801, 0xec02, 0x7403, 0x6b04, 0xf305, 0x8706, 0x1f07,
1934 0xbd08, 0x2509, 0x510a, 0xc90b, 0xd60c, 0x4e0d, 0x3a0e, 0xa20f },
1935 {/*b*/ 0, 0xd131, 0x6212, 0xb323, 0x3884, 0xe9b5, 0x5a96, 0x8ba7,
1936 0x1cc8, 0xcdf9, 0x7eda, 0xafeb, 0x244c, 0xf57d, 0x465e, 0x976f },
1937 {/*c*/ 0, 0xe1d1, 0x7262, 0x93b3, 0xb834, 0x59e5, 0xca56, 0x2b87,
1938 0xdc18, 0x3dc9, 0xae7a, 0x4fab, 0x542c, 0x85fd, 0x164e, 0xf79f },
1939 {/*d*/ 0, 0x6051, 0xb0a2, 0xd0f3, 0x1094, 0x70c5, 0xa036, 0xc067,
1940 0x20e8, 0x40b9, 0x904a, 0x601b, 0x307c, 0x502d, 0x80de, 0xe08f },
1941 {/*e*/ 0, 0xa4c1, 0xf842, 0x5c83, 0xe6f4, 0x4235, 0x1eb6, 0xba77,
1942 0x7b58, 0xdf99, 0x831a, 0x27db, 0x9dac, 0x396d, 0x65ee, 0xc12f },
1943 {/*f*/ 0, 0x11c1, 0x2242, 0x3383, 0xc8f4, 0xd935, 0xeab6, 0xfb77,
1944 0x4c58, 0x5d99, 0x6e1a, 0x7fdb, 0x84ac, 0x956d, 0xa6ee, 0xb72f },
Doug Thompson4d376072009-04-27 16:25:05 +02001945
Doug Thompsonb1289d62009-04-27 16:37:05 +02001946 /* Channel 1 syndromes */
1947 {/*10*/ 1, 0x45d1, 0x8a62, 0xcfb3, 0x5e34, 0x1be5, 0xd456, 0x9187,
1948 0xa718, 0xe2c9, 0x2d7a, 0x68ab, 0xf92c, 0xbcfd, 0x734e, 0x369f },
1949 {/*11*/ 1, 0x63e1, 0xb172, 0xd293, 0x14b4, 0x7755, 0xa5c6, 0xc627,
1950 0x28d8, 0x4b39, 0x99aa, 0xfa4b, 0x3c6c, 0x5f8d, 0x8d1e, 0xeeff },
1951 {/*12*/ 1, 0xb741, 0xd982, 0x6ec3, 0x2254, 0x9515, 0xfbd6, 0x4c97,
1952 0x33a8, 0x84e9, 0xea2a, 0x5d6b, 0x11fc, 0xa6bd, 0xc87e, 0x7f3f },
1953 {/*13*/ 1, 0xdd41, 0x6682, 0xbbc3, 0x3554, 0xe815, 0x53d6, 0xce97,
1954 0x1aa8, 0xc7e9, 0x7c2a, 0xa1fb, 0x2ffc, 0xf2bd, 0x497e, 0x943f },
1955 {/*14*/ 1, 0x2bd1, 0x3d62, 0x16b3, 0x4f34, 0x64e5, 0x7256, 0x5987,
1956 0x8518, 0xaec9, 0xb87a, 0x93ab, 0xca2c, 0xe1fd, 0xf74e, 0xdc9f },
1957 {/*15*/ 1, 0x83c1, 0xc142, 0x4283, 0xa4f4, 0x2735, 0x65b6, 0xe677,
1958 0xf858, 0x7b99, 0x391a, 0xbadb, 0x5cac, 0xdf6d, 0x9dee, 0x1e2f },
1959 {/*16*/ 1, 0x8fd1, 0xc562, 0x4ab3, 0xa934, 0x26e5, 0x6c56, 0xe387,
1960 0xfe18, 0x71c9, 0x3b7a, 0xb4ab, 0x572c, 0xd8fd, 0x924e, 0x1d9f },
1961 {/*17*/ 1, 0x4791, 0x89e2, 0xce73, 0x5264, 0x15f5, 0xdb86, 0x9c17,
1962 0xa3b8, 0xe429, 0x2a5a, 0x6dcb, 0xf1dc, 0xb64d, 0x783e, 0x3faf },
1963 {/*18*/ 1, 0x5781, 0xa9c2, 0xfe43, 0x92a4, 0xc525, 0x3b66, 0x6ce7,
1964 0xe3f8, 0xb479, 0x4a3a, 0x1dbb, 0x715c, 0x26dd, 0xd89e, 0x8f1f },
1965 {/*19*/ 1, 0xbf41, 0xd582, 0x6ac3, 0x2954, 0x9615, 0xfcd6, 0x4397,
1966 0x3ea8, 0x81e9, 0xeb2a, 0x546b, 0x17fc, 0xa8bd, 0xc27e, 0x7d3f },
1967 {/*1a*/ 1, 0x9891, 0xe1e2, 0x7273, 0x6464, 0xf7f5, 0x8586, 0x1617,
1968 0xb8b8, 0x2b29, 0x595a, 0xcacb, 0xdcdc, 0x4f4d, 0x3d3e, 0xaeaf },
1969 {/*1b*/ 1, 0xcce1, 0x4472, 0x8893, 0xfdb4, 0x3f55, 0xb9c6, 0x7527,
1970 0x56d8, 0x9a39, 0x12aa, 0xde4b, 0xab6c, 0x678d, 0xef1e, 0x23ff },
1971 {/*1c*/ 1, 0xa761, 0xf9b2, 0x5ed3, 0xe214, 0x4575, 0x1ba6, 0xbcc7,
1972 0x7328, 0xd449, 0x8a9a, 0x2dfb, 0x913c, 0x365d, 0x688e, 0xcfef },
1973 {/*1d*/ 1, 0xff61, 0x55b2, 0xaad3, 0x7914, 0x8675, 0x2ca6, 0xd3c7,
1974 0x9e28, 0x6149, 0xcb9a, 0x34fb, 0xe73c, 0x185d, 0xb28e, 0x4def },
1975 {/*1e*/ 1, 0x5451, 0xa8a2, 0xfcf3, 0x9694, 0xc2c5, 0x3e36, 0x6a67,
1976 0xebe8, 0xbfb9, 0x434a, 0x171b, 0x7d7c, 0x292d, 0xd5de, 0x818f },
1977 {/*1f*/ 1, 0x6fc1, 0xb542, 0xda83, 0x19f4, 0x7635, 0xacb6, 0xc377,
1978 0x2e58, 0x4199, 0x9b1a, 0xf4db, 0x37ac, 0x586d, 0x82ee, 0xed2f },
1979
1980 /* ECC bits are also in the set of tokens and they too can go bad
1981 * first 2 cover channel 0, while the second 2 cover channel 1
1982 */
1983 {/*20*/ 0, 0xbe01, 0xd702, 0x6903, 0x2104, 0x9f05, 0xf606, 0x4807,
1984 0x3208, 0x8c09, 0xe50a, 0x5b0b, 0x130c, 0xad0d, 0xc40e, 0x7a0f },
1985 {/*21*/ 0, 0x4101, 0x8202, 0xc303, 0x5804, 0x1905, 0xda06, 0x9b07,
1986 0xac08, 0xed09, 0x2e0a, 0x6f0b, 0x640c, 0xb50d, 0x760e, 0x370f },
1987 {/*22*/ 1, 0xc441, 0x4882, 0x8cc3, 0xf654, 0x3215, 0xbed6, 0x7a97,
1988 0x5ba8, 0x9fe9, 0x132a, 0xd76b, 0xadfc, 0x69bd, 0xe57e, 0x213f },
1989 {/*23*/ 1, 0x7621, 0x9b32, 0xed13, 0xda44, 0xac65, 0x4176, 0x3757,
1990 0x6f88, 0x19a9, 0xf4ba, 0x829b, 0xb5cc, 0xc3ed, 0x2efe, 0x58df }
1991};
1992
1993/*
1994 * Given the syndrome argument, scan each of the channel tables for a syndrome
1995 * match. Depending on which table it is found, return the channel number.
1996 */
1997static int get_channel_from_ecc_syndrome(unsigned short syndrome)
1998{
1999 int row;
2000 int column;
2001
2002 /* Determine column to scan */
2003 column = syndrome & 0xF;
2004
2005 /* Scan all rows, looking for syndrome, or end of table */
2006 for (row = 0; row < NUMBER_ECC_ROWS; row++) {
2007 if (ecc_chipkill_syndromes[row][column] == syndrome)
2008 return ecc_chipkill_syndromes[row][0];
2009 }
2010
2011 debugf0("syndrome(%x) not found\n", syndrome);
2012 return -1;
2013}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002014
2015/*
2016 * Check for valid error in the NB Status High register. If so, proceed to read
2017 * NB Status Low, NB Address Low and NB Address High registers and store data
2018 * into error structure.
2019 *
2020 * Returns:
2021 * - 1: if hardware regs contains valid error info
2022 * - 0: if no valid error is indicated
2023 */
2024static int amd64_get_error_info_regs(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002025 struct err_regs *regs)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002026{
2027 struct amd64_pvt *pvt;
2028 struct pci_dev *misc_f3_ctl;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002029
2030 pvt = mci->pvt_info;
2031 misc_f3_ctl = pvt->misc_f3_ctl;
2032
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002033 if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSH, &regs->nbsh))
2034 return 0;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002035
2036 if (!(regs->nbsh & K8_NBSH_VALID_BIT))
2037 return 0;
2038
2039 /* valid error, read remaining error information registers */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002040 if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSL, &regs->nbsl) ||
2041 amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAL, &regs->nbeal) ||
2042 amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAH, &regs->nbeah) ||
2043 amd64_read_pci_cfg(misc_f3_ctl, K8_NBCFG, &regs->nbcfg))
2044 return 0;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002045
2046 return 1;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002047}
2048
2049/*
2050 * This function is called to retrieve the error data from hardware and store it
2051 * in the info structure.
2052 *
2053 * Returns:
2054 * - 1: if a valid error is found
2055 * - 0: if no error is found
2056 */
2057static int amd64_get_error_info(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002058 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002059{
2060 struct amd64_pvt *pvt;
Borislav Petkovef44cc42009-07-23 14:45:48 +02002061 struct err_regs regs;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002062
2063 pvt = mci->pvt_info;
2064
2065 if (!amd64_get_error_info_regs(mci, info))
2066 return 0;
2067
2068 /*
2069 * Here's the problem with the K8's EDAC reporting: There are four
2070 * registers which report pieces of error information. They are shared
2071 * between CEs and UEs. Furthermore, contrary to what is stated in the
2072 * BKDG, the overflow bit is never used! Every error always updates the
2073 * reporting registers.
2074 *
2075 * Can you see the race condition? All four error reporting registers
2076 * must be read before a new error updates them! There is no way to read
2077 * all four registers atomically. The best than can be done is to detect
2078 * that a race has occured and then report the error without any kind of
2079 * precision.
2080 *
2081 * What is still positive is that errors are still reported and thus
2082 * problems can still be detected - just not localized because the
2083 * syndrome and address are spread out across registers.
2084 *
2085 * Grrrrr!!!!! Here's hoping that AMD fixes this in some future K8 rev.
2086 * UEs and CEs should have separate register sets with proper overflow
2087 * bits that are used! At very least the problem can be fixed by
2088 * honoring the ErrValid bit in 'nbsh' and not updating registers - just
2089 * set the overflow bit - unless the current error is CE and the new
2090 * error is UE which would be the only situation for overwriting the
2091 * current values.
2092 */
2093
2094 regs = *info;
2095
2096 /* Use info from the second read - most current */
2097 if (unlikely(!amd64_get_error_info_regs(mci, info)))
2098 return 0;
2099
2100 /* clear the error bits in hardware */
2101 pci_write_bits32(pvt->misc_f3_ctl, K8_NBSH, 0, K8_NBSH_VALID_BIT);
2102
2103 /* Check for the possible race condition */
2104 if ((regs.nbsh != info->nbsh) ||
2105 (regs.nbsl != info->nbsl) ||
2106 (regs.nbeah != info->nbeah) ||
2107 (regs.nbeal != info->nbeal)) {
2108 amd64_mc_printk(mci, KERN_WARNING,
2109 "hardware STATUS read access race condition "
2110 "detected!\n");
2111 return 0;
2112 }
2113 return 1;
2114}
2115
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002116/*
2117 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
2118 * ADDRESS and process.
2119 */
2120static void amd64_handle_ce(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002121 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002122{
2123 struct amd64_pvt *pvt = mci->pvt_info;
2124 u64 SystemAddress;
2125
2126 /* Ensure that the Error Address is VALID */
2127 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
2128 amd64_mc_printk(mci, KERN_ERR,
2129 "HW has no ERROR_ADDRESS available\n");
2130 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
2131 return;
2132 }
2133
2134 SystemAddress = extract_error_address(mci, info);
2135
2136 amd64_mc_printk(mci, KERN_ERR,
2137 "CE ERROR_ADDRESS= 0x%llx\n", SystemAddress);
2138
2139 pvt->ops->map_sysaddr_to_csrow(mci, info, SystemAddress);
2140}
2141
2142/* Handle any Un-correctable Errors (UEs) */
2143static void amd64_handle_ue(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002144 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002145{
2146 int csrow;
2147 u64 SystemAddress;
2148 u32 page, offset;
2149 struct mem_ctl_info *log_mci, *src_mci = NULL;
2150
2151 log_mci = mci;
2152
2153 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
2154 amd64_mc_printk(mci, KERN_CRIT,
2155 "HW has no ERROR_ADDRESS available\n");
2156 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2157 return;
2158 }
2159
2160 SystemAddress = extract_error_address(mci, info);
2161
2162 /*
2163 * Find out which node the error address belongs to. This may be
2164 * different from the node that detected the error.
2165 */
2166 src_mci = find_mc_by_sys_addr(mci, SystemAddress);
2167 if (!src_mci) {
2168 amd64_mc_printk(mci, KERN_CRIT,
2169 "ERROR ADDRESS (0x%lx) value NOT mapped to a MC\n",
2170 (unsigned long)SystemAddress);
2171 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2172 return;
2173 }
2174
2175 log_mci = src_mci;
2176
2177 csrow = sys_addr_to_csrow(log_mci, SystemAddress);
2178 if (csrow < 0) {
2179 amd64_mc_printk(mci, KERN_CRIT,
2180 "ERROR_ADDRESS (0x%lx) value NOT mapped to 'csrow'\n",
2181 (unsigned long)SystemAddress);
2182 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2183 } else {
2184 error_address_to_page_and_offset(SystemAddress, &page, &offset);
2185 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
2186 }
2187}
2188
Borislav Petkov549d0422009-07-24 13:51:42 +02002189static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002190 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002191{
Borislav Petkovb70ef012009-06-25 19:32:38 +02002192 u32 ec = ERROR_CODE(info->nbsl);
2193 u32 xec = EXT_ERROR_CODE(info->nbsl);
Borislav Petkov17adea02009-11-04 14:04:06 +01002194 int ecc_type = (info->nbsh >> 13) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002195
Borislav Petkovb70ef012009-06-25 19:32:38 +02002196 /* Bail early out if this was an 'observed' error */
2197 if (PP(ec) == K8_NBSL_PP_OBS)
2198 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002199
Borislav Petkovecaf5602009-07-23 16:32:01 +02002200 /* Do only ECC errors */
2201 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002202 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002203
Borislav Petkovecaf5602009-07-23 16:32:01 +02002204 if (ecc_type == 2)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002205 amd64_handle_ce(mci, info);
Borislav Petkovecaf5602009-07-23 16:32:01 +02002206 else if (ecc_type == 1)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002207 amd64_handle_ue(mci, info);
2208
2209 /*
2210 * If main error is CE then overflow must be CE. If main error is UE
2211 * then overflow is unknown. We'll call the overflow a CE - if
2212 * panic_on_ue is set then we're already panic'ed and won't arrive
2213 * here. Else, then apparently someone doesn't think that UE's are
2214 * catastrophic.
2215 */
2216 if (info->nbsh & K8_NBSH_OVERFLOW)
Borislav Petkovecaf5602009-07-23 16:32:01 +02002217 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR "Error Overflow");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002218}
2219
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002220void amd64_decode_bus_error(int node_id, struct err_regs *regs)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002221{
Borislav Petkov549d0422009-07-24 13:51:42 +02002222 struct mem_ctl_info *mci = mci_lookup[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002223
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002224 __amd64_decode_bus_error(mci, regs);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002225
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002226 /*
2227 * Check the UE bit of the NB status high register, if set generate some
2228 * logs. If NOT a GART error, then process the event as a NO-INFO event.
2229 * If it was a GART error, skip that process.
Borislav Petkov549d0422009-07-24 13:51:42 +02002230 *
2231 * FIXME: this should go somewhere else, if at all.
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002232 */
Borislav Petkov5110dbd2009-06-25 19:51:04 +02002233 if (regs->nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
2234 edac_mc_handle_ue_no_info(mci, "UE bit is set");
Borislav Petkov549d0422009-07-24 13:51:42 +02002235
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002236}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002237
Doug Thompson0ec449e2009-04-27 19:41:25 +02002238/*
2239 * The main polling 'check' function, called FROM the edac core to perform the
2240 * error checking and if an error is encountered, error processing.
2241 */
2242static void amd64_check(struct mem_ctl_info *mci)
2243{
Borislav Petkovef44cc42009-07-23 14:45:48 +02002244 struct err_regs regs;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002245
Borislav Petkov549d0422009-07-24 13:51:42 +02002246 if (amd64_get_error_info(mci, &regs)) {
2247 struct amd64_pvt *pvt = mci->pvt_info;
2248 amd_decode_nb_mce(pvt->mc_node_id, &regs, 1);
2249 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002250}
2251
2252/*
2253 * Input:
2254 * 1) struct amd64_pvt which contains pvt->dram_f2_ctl pointer
2255 * 2) AMD Family index value
2256 *
2257 * Ouput:
2258 * Upon return of 0, the following filled in:
2259 *
2260 * struct pvt->addr_f1_ctl
2261 * struct pvt->misc_f3_ctl
2262 *
2263 * Filled in with related device funcitions of 'dram_f2_ctl'
2264 * These devices are "reserved" via the pci_get_device()
2265 *
2266 * Upon return of 1 (error status):
2267 *
2268 * Nothing reserved
2269 */
2270static int amd64_reserve_mc_sibling_devices(struct amd64_pvt *pvt, int mc_idx)
2271{
2272 const struct amd64_family_type *amd64_dev = &amd64_family_types[mc_idx];
2273
2274 /* Reserve the ADDRESS MAP Device */
2275 pvt->addr_f1_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2276 amd64_dev->addr_f1_ctl,
2277 pvt->dram_f2_ctl);
2278
2279 if (!pvt->addr_f1_ctl) {
2280 amd64_printk(KERN_ERR, "error address map device not found: "
2281 "vendor %x device 0x%x (broken BIOS?)\n",
2282 PCI_VENDOR_ID_AMD, amd64_dev->addr_f1_ctl);
2283 return 1;
2284 }
2285
2286 /* Reserve the MISC Device */
2287 pvt->misc_f3_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2288 amd64_dev->misc_f3_ctl,
2289 pvt->dram_f2_ctl);
2290
2291 if (!pvt->misc_f3_ctl) {
2292 pci_dev_put(pvt->addr_f1_ctl);
2293 pvt->addr_f1_ctl = NULL;
2294
2295 amd64_printk(KERN_ERR, "error miscellaneous device not found: "
2296 "vendor %x device 0x%x (broken BIOS?)\n",
2297 PCI_VENDOR_ID_AMD, amd64_dev->misc_f3_ctl);
2298 return 1;
2299 }
2300
2301 debugf1(" Addr Map device PCI Bus ID:\t%s\n",
2302 pci_name(pvt->addr_f1_ctl));
2303 debugf1(" DRAM MEM-CTL PCI Bus ID:\t%s\n",
2304 pci_name(pvt->dram_f2_ctl));
2305 debugf1(" Misc device PCI Bus ID:\t%s\n",
2306 pci_name(pvt->misc_f3_ctl));
2307
2308 return 0;
2309}
2310
2311static void amd64_free_mc_sibling_devices(struct amd64_pvt *pvt)
2312{
2313 pci_dev_put(pvt->addr_f1_ctl);
2314 pci_dev_put(pvt->misc_f3_ctl);
2315}
2316
2317/*
2318 * Retrieve the hardware registers of the memory controller (this includes the
2319 * 'Address Map' and 'Misc' device regs)
2320 */
2321static void amd64_read_mc_registers(struct amd64_pvt *pvt)
2322{
2323 u64 msr_val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002324 int dram;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002325
2326 /*
2327 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2328 * those are Read-As-Zero
2329 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002330 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
2331 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002332
2333 /* check first whether TOP_MEM2 is enabled */
2334 rdmsrl(MSR_K8_SYSCFG, msr_val);
2335 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002336 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
2337 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002338 } else
2339 debugf0(" TOP_MEM2 disabled.\n");
2340
2341 amd64_cpu_display_info(pvt);
2342
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002343 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002344
2345 if (pvt->ops->read_dram_ctl_register)
2346 pvt->ops->read_dram_ctl_register(pvt);
2347
2348 for (dram = 0; dram < DRAM_REG_COUNT; dram++) {
2349 /*
2350 * Call CPU specific READ function to get the DRAM Base and
2351 * Limit values from the DCT.
2352 */
2353 pvt->ops->read_dram_base_limit(pvt, dram);
2354
2355 /*
2356 * Only print out debug info on rows with both R and W Enabled.
2357 * Normal processing, compiler should optimize this whole 'if'
2358 * debug output block away.
2359 */
2360 if (pvt->dram_rw_en[dram] != 0) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002361 debugf1(" DRAM-BASE[%d]: 0x%016llx "
2362 "DRAM-LIMIT: 0x%016llx\n",
Doug Thompson0ec449e2009-04-27 19:41:25 +02002363 dram,
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002364 pvt->dram_base[dram],
2365 pvt->dram_limit[dram]);
2366
Doug Thompson0ec449e2009-04-27 19:41:25 +02002367 debugf1(" IntlvEn=%s %s %s "
2368 "IntlvSel=%d DstNode=%d\n",
2369 pvt->dram_IntlvEn[dram] ?
2370 "Enabled" : "Disabled",
2371 (pvt->dram_rw_en[dram] & 0x2) ? "W" : "!W",
2372 (pvt->dram_rw_en[dram] & 0x1) ? "R" : "!R",
2373 pvt->dram_IntlvSel[dram],
2374 pvt->dram_DstNode[dram]);
2375 }
2376 }
2377
2378 amd64_read_dct_base_mask(pvt);
2379
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002380 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DHAR, &pvt->dhar);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002381 amd64_read_dbam_reg(pvt);
2382
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002383 amd64_read_pci_cfg(pvt->misc_f3_ctl,
2384 F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002385
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002386 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
2387 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002388
2389 if (!dct_ganging_enabled(pvt)) {
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002390 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1);
2391 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002392 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002393 amd64_dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002394}
2395
2396/*
2397 * NOTE: CPU Revision Dependent code
2398 *
2399 * Input:
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002400 * @csrow_nr ChipSelect Row Number (0..pvt->cs_count-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002401 * k8 private pointer to -->
2402 * DRAM Bank Address mapping register
2403 * node_id
2404 * DCL register where dual_channel_active is
2405 *
2406 * The DBAM register consists of 4 sets of 4 bits each definitions:
2407 *
2408 * Bits: CSROWs
2409 * 0-3 CSROWs 0 and 1
2410 * 4-7 CSROWs 2 and 3
2411 * 8-11 CSROWs 4 and 5
2412 * 12-15 CSROWs 6 and 7
2413 *
2414 * Values range from: 0 to 15
2415 * The meaning of the values depends on CPU revision and dual-channel state,
2416 * see relevant BKDG more info.
2417 *
2418 * The memory controller provides for total of only 8 CSROWs in its current
2419 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2420 * single channel or two (2) DIMMs in dual channel mode.
2421 *
2422 * The following code logic collapses the various tables for CSROW based on CPU
2423 * revision.
2424 *
2425 * Returns:
2426 * The number of PAGE_SIZE pages on the specified CSROW number it
2427 * encompasses
2428 *
2429 */
2430static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2431{
2432 u32 dram_map, nr_pages;
2433
2434 /*
2435 * The math on this doesn't look right on the surface because x/2*4 can
2436 * be simplified to x*2 but this expression makes use of the fact that
2437 * it is integral math where 1/2=0. This intermediate value becomes the
2438 * number of bits to shift the DBAM register to extract the proper CSROW
2439 * field.
2440 */
2441 dram_map = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
2442
2443 nr_pages = pvt->ops->dbam_map_to_pages(pvt, dram_map);
2444
2445 /*
2446 * If dual channel then double the memory size of single channel.
2447 * Channel count is 1 or 2
2448 */
2449 nr_pages <<= (pvt->channel_count - 1);
2450
2451 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, dram_map);
2452 debugf0(" nr_pages= %u channel-count = %d\n",
2453 nr_pages, pvt->channel_count);
2454
2455 return nr_pages;
2456}
2457
2458/*
2459 * Initialize the array of csrow attribute instances, based on the values
2460 * from pci config hardware registers.
2461 */
2462static int amd64_init_csrows(struct mem_ctl_info *mci)
2463{
2464 struct csrow_info *csrow;
2465 struct amd64_pvt *pvt;
2466 u64 input_addr_min, input_addr_max, sys_addr;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002467 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002468
2469 pvt = mci->pvt_info;
2470
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002471 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &pvt->nbcfg);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002472
2473 debugf0("NBCFG= 0x%x CHIPKILL= %s DRAM ECC= %s\n", pvt->nbcfg,
2474 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2475 (pvt->nbcfg & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled"
2476 );
2477
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002478 for (i = 0; i < pvt->cs_count; i++) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002479 csrow = &mci->csrows[i];
2480
2481 if ((pvt->dcsb0[i] & K8_DCSB_CS_ENABLE) == 0) {
2482 debugf1("----CSROW %d EMPTY for node %d\n", i,
2483 pvt->mc_node_id);
2484 continue;
2485 }
2486
2487 debugf1("----CSROW %d VALID for MC node %d\n",
2488 i, pvt->mc_node_id);
2489
2490 empty = 0;
2491 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2492 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2493 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2494 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2495 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2496 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
2497 csrow->page_mask = ~mask_from_dct_mask(pvt, i);
2498 /* 8 bytes of resolution */
2499
2500 csrow->mtype = amd64_determine_memory_type(pvt);
2501
2502 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2503 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2504 (unsigned long)input_addr_min,
2505 (unsigned long)input_addr_max);
2506 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2507 (unsigned long)sys_addr, csrow->page_mask);
2508 debugf1(" nr_pages: %u first_page: 0x%lx "
2509 "last_page: 0x%lx\n",
2510 (unsigned)csrow->nr_pages,
2511 csrow->first_page, csrow->last_page);
2512
2513 /*
2514 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2515 */
2516 if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
2517 csrow->edac_mode =
2518 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
2519 EDAC_S4ECD4ED : EDAC_SECDED;
2520 else
2521 csrow->edac_mode = EDAC_NONE;
2522 }
2523
2524 return empty;
2525}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002526
Borislav Petkov06724532009-09-16 13:05:46 +02002527/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302528static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002529{
Borislav Petkov06724532009-09-16 13:05:46 +02002530 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002531
Borislav Petkov06724532009-09-16 13:05:46 +02002532 for_each_online_cpu(cpu)
2533 if (amd_get_nb_id(cpu) == nid)
2534 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002535}
2536
2537/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002538static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002539{
Rusty Russellba578cb2009-11-03 14:56:35 +10302540 cpumask_var_t mask;
Borislav Petkov06724532009-09-16 13:05:46 +02002541 struct msr *msrs;
2542 int cpu, nbe, idx = 0;
2543 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002544
Rusty Russellba578cb2009-11-03 14:56:35 +10302545 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
2546 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2547 __func__);
2548 return false;
2549 }
Borislav Petkov06724532009-09-16 13:05:46 +02002550
Rusty Russellba578cb2009-11-03 14:56:35 +10302551 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002552
Rusty Russellba578cb2009-11-03 14:56:35 +10302553 msrs = kzalloc(sizeof(struct msr) * cpumask_weight(mask), GFP_KERNEL);
Borislav Petkov06724532009-09-16 13:05:46 +02002554 if (!msrs) {
2555 amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
2556 __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302557 free_cpumask_var(mask);
Borislav Petkov06724532009-09-16 13:05:46 +02002558 return false;
2559 }
2560
Rusty Russellba578cb2009-11-03 14:56:35 +10302561 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002562
Rusty Russellba578cb2009-11-03 14:56:35 +10302563 for_each_cpu(cpu, mask) {
Borislav Petkov06724532009-09-16 13:05:46 +02002564 nbe = msrs[idx].l & K8_MSR_MCGCTL_NBE;
2565
2566 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2567 cpu, msrs[idx].q,
2568 (nbe ? "enabled" : "disabled"));
2569
2570 if (!nbe)
2571 goto out;
2572
2573 idx++;
2574 }
2575 ret = true;
2576
2577out:
2578 kfree(msrs);
Rusty Russellba578cb2009-11-03 14:56:35 +10302579 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002580 return ret;
2581}
2582
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002583static int amd64_toggle_ecc_err_reporting(struct amd64_pvt *pvt, bool on)
2584{
2585 cpumask_var_t cmask;
2586 struct msr *msrs = NULL;
2587 int cpu, idx = 0;
2588
2589 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
2590 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2591 __func__);
2592 return false;
2593 }
2594
2595 get_cpus_on_this_dct_cpumask(cmask, pvt->mc_node_id);
2596
2597 msrs = kzalloc(sizeof(struct msr) * cpumask_weight(cmask), GFP_KERNEL);
2598 if (!msrs) {
2599 amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
2600 __func__);
2601 return -ENOMEM;
2602 }
2603
2604 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2605
2606 for_each_cpu(cpu, cmask) {
2607
2608 if (on) {
2609 if (msrs[idx].l & K8_MSR_MCGCTL_NBE)
2610 pvt->flags.ecc_report = 1;
2611
2612 msrs[idx].l |= K8_MSR_MCGCTL_NBE;
2613 } else {
2614 /*
2615 * Turn off ECC reporting only when it was off before
2616 */
2617 if (!pvt->flags.ecc_report)
2618 msrs[idx].l &= ~K8_MSR_MCGCTL_NBE;
2619 }
2620 idx++;
2621 }
2622 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2623
2624 kfree(msrs);
2625 free_cpumask_var(cmask);
2626
2627 return 0;
2628}
2629
2630/*
2631 * Only if 'ecc_enable_override' is set AND BIOS had ECC disabled, do "we"
2632 * enable it.
2633 */
2634static void amd64_enable_ecc_error_reporting(struct mem_ctl_info *mci)
2635{
2636 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002637 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2638
2639 if (!ecc_enable_override)
2640 return;
2641
2642 amd64_printk(KERN_WARNING,
2643 "'ecc_enable_override' parameter is active, "
2644 "Enabling AMD ECC hardware now: CAUTION\n");
2645
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002646 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002647
2648 /* turn on UECCn and CECCEn bits */
2649 pvt->old_nbctl = value & mask;
2650 pvt->nbctl_mcgctl_saved = 1;
2651
2652 value |= mask;
2653 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2654
2655 if (amd64_toggle_ecc_err_reporting(pvt, ON))
2656 amd64_printk(KERN_WARNING, "Error enabling ECC reporting over "
2657 "MCGCTL!\n");
2658
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002659 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002660
2661 debugf0("NBCFG(1)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2662 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2663 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2664
2665 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2666 amd64_printk(KERN_WARNING,
2667 "This node reports that DRAM ECC is "
2668 "currently Disabled; ENABLING now\n");
2669
2670 /* Attempt to turn on DRAM ECC Enable */
2671 value |= K8_NBCFG_ECC_ENABLE;
2672 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCFG, value);
2673
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002674 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002675
2676 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2677 amd64_printk(KERN_WARNING,
2678 "Hardware rejects Enabling DRAM ECC checking\n"
2679 "Check memory DIMM configuration\n");
2680 } else {
2681 amd64_printk(KERN_DEBUG,
2682 "Hardware accepted DRAM ECC Enable\n");
2683 }
2684 }
2685 debugf0("NBCFG(2)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2686 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2687 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2688
2689 pvt->ctl_error_info.nbcfg = value;
2690}
2691
2692static void amd64_restore_ecc_error_reporting(struct amd64_pvt *pvt)
2693{
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002694 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2695
2696 if (!pvt->nbctl_mcgctl_saved)
2697 return;
2698
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002699 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002700 value &= ~mask;
2701 value |= pvt->old_nbctl;
2702
2703 /* restore the NB Enable MCGCTL bit */
2704 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2705
2706 if (amd64_toggle_ecc_err_reporting(pvt, OFF))
2707 amd64_printk(KERN_WARNING, "Error restoring ECC reporting over "
2708 "MCGCTL!\n");
2709}
2710
Doug Thompsonf9431992009-04-27 19:46:08 +02002711/*
2712 * EDAC requires that the BIOS have ECC enabled before taking over the
2713 * processing of ECC errors. This is because the BIOS can properly initialize
2714 * the memory system completely. A command line option allows to force-enable
2715 * hardware ECC later in amd64_enable_ecc_error_reporting().
2716 */
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002717static const char *ecc_warning =
2718 "WARNING: ECC is disabled by BIOS. Module will NOT be loaded.\n"
2719 " Either Enable ECC in the BIOS, or set 'ecc_enable_override'.\n"
2720 " Also, use of the override can cause unknown side effects.\n";
2721
Doug Thompsonf9431992009-04-27 19:46:08 +02002722static int amd64_check_ecc_enabled(struct amd64_pvt *pvt)
2723{
2724 u32 value;
Borislav Petkov06724532009-09-16 13:05:46 +02002725 u8 ecc_enabled = 0;
2726 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002727
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002728 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002729
2730 ecc_enabled = !!(value & K8_NBCFG_ECC_ENABLE);
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002731 if (!ecc_enabled)
2732 amd64_printk(KERN_WARNING, "This node reports that Memory ECC "
2733 "is currently disabled, set F3x%x[22] (%s).\n",
2734 K8_NBCFG, pci_name(pvt->misc_f3_ctl));
2735 else
2736 amd64_printk(KERN_INFO, "ECC is enabled by BIOS.\n");
Doug Thompsonf9431992009-04-27 19:46:08 +02002737
Borislav Petkov06724532009-09-16 13:05:46 +02002738 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(pvt->mc_node_id);
2739 if (!nb_mce_en)
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002740 amd64_printk(KERN_WARNING, "NB MCE bank disabled, set MSR "
2741 "0x%08x[4] on node %d to enable.\n",
2742 MSR_IA32_MCG_CTL, pvt->mc_node_id);
Doug Thompsonf9431992009-04-27 19:46:08 +02002743
Borislav Petkov06724532009-09-16 13:05:46 +02002744 if (!ecc_enabled || !nb_mce_en) {
Doug Thompsonf9431992009-04-27 19:46:08 +02002745 if (!ecc_enable_override) {
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002746 amd64_printk(KERN_WARNING, "%s", ecc_warning);
2747 return -ENODEV;
2748 }
2749 } else
Doug Thompsonf9431992009-04-27 19:46:08 +02002750 /* CLEAR the override, since BIOS controlled it */
2751 ecc_enable_override = 0;
Doug Thompsonf9431992009-04-27 19:46:08 +02002752
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002753 return 0;
Doug Thompsonf9431992009-04-27 19:46:08 +02002754}
2755
Doug Thompson7d6034d2009-04-27 20:01:01 +02002756struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2757 ARRAY_SIZE(amd64_inj_attrs) +
2758 1];
2759
2760struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2761
2762static void amd64_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
2763{
2764 unsigned int i = 0, j = 0;
2765
2766 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2767 sysfs_attrs[i] = amd64_dbg_attrs[i];
2768
2769 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2770 sysfs_attrs[i] = amd64_inj_attrs[j];
2771
2772 sysfs_attrs[i] = terminator;
2773
2774 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2775}
2776
2777static void amd64_setup_mci_misc_attributes(struct mem_ctl_info *mci)
2778{
2779 struct amd64_pvt *pvt = mci->pvt_info;
2780
2781 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2782 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002783
2784 if (pvt->nbcap & K8_NBCAP_SECDED)
2785 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2786
2787 if (pvt->nbcap & K8_NBCAP_CHIPKILL)
2788 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2789
2790 mci->edac_cap = amd64_determine_edac_cap(pvt);
2791 mci->mod_name = EDAC_MOD_STR;
2792 mci->mod_ver = EDAC_AMD64_VERSION;
2793 mci->ctl_name = get_amd_family_name(pvt->mc_type_index);
2794 mci->dev_name = pci_name(pvt->dram_f2_ctl);
2795 mci->ctl_page_to_phys = NULL;
2796
2797 /* IMPORTANT: Set the polling 'check' function in this module */
2798 mci->edac_check = amd64_check;
2799
2800 /* memory scrubber interface */
2801 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2802 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2803}
2804
2805/*
2806 * Init stuff for this DRAM Controller device.
2807 *
2808 * Due to a hardware feature on Fam10h CPUs, the Enable Extended Configuration
2809 * Space feature MUST be enabled on ALL Processors prior to actually reading
2810 * from the ECS registers. Since the loading of the module can occur on any
2811 * 'core', and cores don't 'see' all the other processors ECS data when the
2812 * others are NOT enabled. Our solution is to first enable ECS access in this
2813 * routine on all processors, gather some data in a amd64_pvt structure and
2814 * later come back in a finish-setup function to perform that final
2815 * initialization. See also amd64_init_2nd_stage() for that.
2816 */
2817static int amd64_probe_one_instance(struct pci_dev *dram_f2_ctl,
2818 int mc_type_index)
2819{
2820 struct amd64_pvt *pvt = NULL;
2821 int err = 0, ret;
2822
2823 ret = -ENOMEM;
2824 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2825 if (!pvt)
2826 goto err_exit;
2827
Borislav Petkov37da0452009-06-10 17:36:57 +02002828 pvt->mc_node_id = get_node_id(dram_f2_ctl);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002829
2830 pvt->dram_f2_ctl = dram_f2_ctl;
2831 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2832 pvt->mc_type_index = mc_type_index;
2833 pvt->ops = family_ops(mc_type_index);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002834
2835 /*
2836 * We have the dram_f2_ctl device as an argument, now go reserve its
2837 * sibling devices from the PCI system.
2838 */
2839 ret = -ENODEV;
2840 err = amd64_reserve_mc_sibling_devices(pvt, mc_type_index);
2841 if (err)
2842 goto err_free;
2843
2844 ret = -EINVAL;
2845 err = amd64_check_ecc_enabled(pvt);
2846 if (err)
2847 goto err_put;
2848
2849 /*
2850 * Key operation here: setup of HW prior to performing ops on it. Some
2851 * setup is required to access ECS data. After this is performed, the
2852 * 'teardown' function must be called upon error and normal exit paths.
2853 */
2854 if (boot_cpu_data.x86 >= 0x10)
2855 amd64_setup(pvt);
2856
2857 /*
2858 * Save the pointer to the private data for use in 2nd initialization
2859 * stage
2860 */
2861 pvt_lookup[pvt->mc_node_id] = pvt;
2862
2863 return 0;
2864
2865err_put:
2866 amd64_free_mc_sibling_devices(pvt);
2867
2868err_free:
2869 kfree(pvt);
2870
2871err_exit:
2872 return ret;
2873}
2874
2875/*
2876 * This is the finishing stage of the init code. Needs to be performed after all
2877 * MCs' hardware have been prepped for accessing extended config space.
2878 */
2879static int amd64_init_2nd_stage(struct amd64_pvt *pvt)
2880{
2881 int node_id = pvt->mc_node_id;
2882 struct mem_ctl_info *mci;
2883 int ret, err = 0;
2884
2885 amd64_read_mc_registers(pvt);
2886
2887 ret = -ENODEV;
2888 if (pvt->ops->probe_valid_hardware) {
2889 err = pvt->ops->probe_valid_hardware(pvt);
2890 if (err)
2891 goto err_exit;
2892 }
2893
2894 /*
2895 * We need to determine how many memory channels there are. Then use
2896 * that information for calculating the size of the dynamic instance
2897 * tables in the 'mci' structure
2898 */
2899 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2900 if (pvt->channel_count < 0)
2901 goto err_exit;
2902
2903 ret = -ENOMEM;
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002904 mci = edac_mc_alloc(0, pvt->cs_count, pvt->channel_count, node_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002905 if (!mci)
2906 goto err_exit;
2907
2908 mci->pvt_info = pvt;
2909
2910 mci->dev = &pvt->dram_f2_ctl->dev;
2911 amd64_setup_mci_misc_attributes(mci);
2912
2913 if (amd64_init_csrows(mci))
2914 mci->edac_cap = EDAC_FLAG_NONE;
2915
2916 amd64_enable_ecc_error_reporting(mci);
2917 amd64_set_mc_sysfs_attributes(mci);
2918
2919 ret = -ENODEV;
2920 if (edac_mc_add_mc(mci)) {
2921 debugf1("failed edac_mc_add_mc()\n");
2922 goto err_add_mc;
2923 }
2924
2925 mci_lookup[node_id] = mci;
2926 pvt_lookup[node_id] = NULL;
Borislav Petkov549d0422009-07-24 13:51:42 +02002927
2928 /* register stuff with EDAC MCE */
2929 if (report_gart_errors)
2930 amd_report_gart_errors(true);
2931
2932 amd_register_ecc_decoder(amd64_decode_bus_error);
2933
Doug Thompson7d6034d2009-04-27 20:01:01 +02002934 return 0;
2935
2936err_add_mc:
2937 edac_mc_free(mci);
2938
2939err_exit:
2940 debugf0("failure to init 2nd stage: ret=%d\n", ret);
2941
2942 amd64_restore_ecc_error_reporting(pvt);
2943
2944 if (boot_cpu_data.x86 > 0xf)
2945 amd64_teardown(pvt);
2946
2947 amd64_free_mc_sibling_devices(pvt);
2948
2949 kfree(pvt_lookup[pvt->mc_node_id]);
2950 pvt_lookup[node_id] = NULL;
2951
2952 return ret;
2953}
2954
2955
2956static int __devinit amd64_init_one_instance(struct pci_dev *pdev,
2957 const struct pci_device_id *mc_type)
2958{
2959 int ret = 0;
2960
Borislav Petkov37da0452009-06-10 17:36:57 +02002961 debugf0("(MC node=%d,mc_type='%s')\n", get_node_id(pdev),
Doug Thompson7d6034d2009-04-27 20:01:01 +02002962 get_amd_family_name(mc_type->driver_data));
2963
2964 ret = pci_enable_device(pdev);
2965 if (ret < 0)
2966 ret = -EIO;
2967 else
2968 ret = amd64_probe_one_instance(pdev, mc_type->driver_data);
2969
2970 if (ret < 0)
2971 debugf0("ret=%d\n", ret);
2972
2973 return ret;
2974}
2975
2976static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2977{
2978 struct mem_ctl_info *mci;
2979 struct amd64_pvt *pvt;
2980
2981 /* Remove from EDAC CORE tracking list */
2982 mci = edac_mc_del_mc(&pdev->dev);
2983 if (!mci)
2984 return;
2985
2986 pvt = mci->pvt_info;
2987
2988 amd64_restore_ecc_error_reporting(pvt);
2989
2990 if (boot_cpu_data.x86 > 0xf)
2991 amd64_teardown(pvt);
2992
2993 amd64_free_mc_sibling_devices(pvt);
2994
2995 kfree(pvt);
2996 mci->pvt_info = NULL;
2997
2998 mci_lookup[pvt->mc_node_id] = NULL;
2999
Borislav Petkov549d0422009-07-24 13:51:42 +02003000 /* unregister from EDAC MCE */
3001 amd_report_gart_errors(false);
3002 amd_unregister_ecc_decoder(amd64_decode_bus_error);
3003
Doug Thompson7d6034d2009-04-27 20:01:01 +02003004 /* Free the EDAC CORE resources */
3005 edac_mc_free(mci);
3006}
3007
3008/*
3009 * This table is part of the interface for loading drivers for PCI devices. The
3010 * PCI core identifies what devices are on a system during boot, and then
3011 * inquiry this table to see if this driver is for a given device found.
3012 */
3013static const struct pci_device_id amd64_pci_table[] __devinitdata = {
3014 {
3015 .vendor = PCI_VENDOR_ID_AMD,
3016 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
3017 .subvendor = PCI_ANY_ID,
3018 .subdevice = PCI_ANY_ID,
3019 .class = 0,
3020 .class_mask = 0,
3021 .driver_data = K8_CPUS
3022 },
3023 {
3024 .vendor = PCI_VENDOR_ID_AMD,
3025 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
3026 .subvendor = PCI_ANY_ID,
3027 .subdevice = PCI_ANY_ID,
3028 .class = 0,
3029 .class_mask = 0,
3030 .driver_data = F10_CPUS
3031 },
3032 {
3033 .vendor = PCI_VENDOR_ID_AMD,
3034 .device = PCI_DEVICE_ID_AMD_11H_NB_DRAM,
3035 .subvendor = PCI_ANY_ID,
3036 .subdevice = PCI_ANY_ID,
3037 .class = 0,
3038 .class_mask = 0,
3039 .driver_data = F11_CPUS
3040 },
3041 {0, }
3042};
3043MODULE_DEVICE_TABLE(pci, amd64_pci_table);
3044
3045static struct pci_driver amd64_pci_driver = {
3046 .name = EDAC_MOD_STR,
3047 .probe = amd64_init_one_instance,
3048 .remove = __devexit_p(amd64_remove_one_instance),
3049 .id_table = amd64_pci_table,
3050};
3051
3052static void amd64_setup_pci_device(void)
3053{
3054 struct mem_ctl_info *mci;
3055 struct amd64_pvt *pvt;
3056
3057 if (amd64_ctl_pci)
3058 return;
3059
3060 mci = mci_lookup[0];
3061 if (mci) {
3062
3063 pvt = mci->pvt_info;
3064 amd64_ctl_pci =
3065 edac_pci_create_generic_ctl(&pvt->dram_f2_ctl->dev,
3066 EDAC_MOD_STR);
3067
3068 if (!amd64_ctl_pci) {
3069 pr_warning("%s(): Unable to create PCI control\n",
3070 __func__);
3071
3072 pr_warning("%s(): PCI error report via EDAC not set\n",
3073 __func__);
3074 }
3075 }
3076}
3077
3078static int __init amd64_edac_init(void)
3079{
3080 int nb, err = -ENODEV;
3081
3082 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
3083
3084 opstate_init();
3085
3086 if (cache_k8_northbridges() < 0)
Li Honga3c4c582009-10-19 16:33:29 +08003087 return err;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003088
3089 err = pci_register_driver(&amd64_pci_driver);
3090 if (err)
3091 return err;
3092
3093 /*
3094 * At this point, the array 'pvt_lookup[]' contains pointers to alloc'd
3095 * amd64_pvt structs. These will be used in the 2nd stage init function
3096 * to finish initialization of the MC instances.
3097 */
3098 for (nb = 0; nb < num_k8_northbridges; nb++) {
3099 if (!pvt_lookup[nb])
3100 continue;
3101
3102 err = amd64_init_2nd_stage(pvt_lookup[nb]);
3103 if (err)
Borislav Petkov37da0452009-06-10 17:36:57 +02003104 goto err_2nd_stage;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003105 }
3106
3107 amd64_setup_pci_device();
3108
3109 return 0;
3110
Borislav Petkov37da0452009-06-10 17:36:57 +02003111err_2nd_stage:
3112 debugf0("2nd stage failed\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02003113 pci_unregister_driver(&amd64_pci_driver);
3114
3115 return err;
3116}
3117
3118static void __exit amd64_edac_exit(void)
3119{
3120 if (amd64_ctl_pci)
3121 edac_pci_release_generic_ctl(amd64_ctl_pci);
3122
3123 pci_unregister_driver(&amd64_pci_driver);
3124}
3125
3126module_init(amd64_edac_init);
3127module_exit(amd64_edac_exit);
3128
3129MODULE_LICENSE("GPL");
3130MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
3131 "Dave Peterson, Thayne Harbaugh");
3132MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
3133 EDAC_AMD64_VERSION);
3134
3135module_param(edac_op_state, int, 0444);
3136MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");