blob: 9c4cdc143be93579212c80019a87a482391e7fe5 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Ben Gamari20172632009-02-17 20:08:50 -050032#include "drmP.h"
33#include "drm.h"
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010034#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000035#include "intel_ringbuffer.h"
Ben Gamari20172632009-02-17 20:08:50 -050036#include "i915_drm.h"
37#include "i915_drv.h"
38
39#define DRM_I915_RING_DEBUG 1
40
41
42#if defined(CONFIG_DEBUG_FS)
43
Chris Wilsonf13d3f72010-09-20 17:36:15 +010044enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010045 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010046 FLUSHING_LIST,
47 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
49 DEFERRED_FREE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010050};
Ben Gamari433e12f2009-02-17 20:08:51 -050051
Chris Wilson70d39fe2010-08-25 16:03:34 +010052static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
64#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65 B(is_mobile);
Chris Wilson70d39fe2010-08-25 16:03:34 +010066 B(is_i85x);
67 B(is_i915g);
Chris Wilson70d39fe2010-08-25 16:03:34 +010068 B(is_i945gm);
Chris Wilson70d39fe2010-08-25 16:03:34 +010069 B(is_g33);
70 B(need_gfx_hws);
71 B(is_g4x);
72 B(is_pineview);
73 B(is_broadwater);
74 B(is_crestline);
Chris Wilson70d39fe2010-08-25 16:03:34 +010075 B(has_fbc);
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 B(has_pipe_cxsr);
77 B(has_hotplug);
78 B(cursor_needs_physical);
79 B(has_overlay);
80 B(overlay_needs_physical);
Chris Wilsona6c45cf2010-09-17 00:32:17 +010081 B(supports_tv);
Chris Wilson549f7362010-10-19 11:19:32 +010082 B(has_bsd_ring);
83 B(has_blt_ring);
Chris Wilson70d39fe2010-08-25 16:03:34 +010084#undef B
85
86 return 0;
87}
Ben Gamari433e12f2009-02-17 20:08:51 -050088
Chris Wilson05394f32010-11-08 19:18:58 +000089static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson05394f32010-11-08 19:18:58 +000091 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000092 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000093 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000094 return "p";
95 else
96 return " ";
97}
98
Chris Wilson05394f32010-11-08 19:18:58 +000099static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson05394f32010-11-08 19:18:58 +0000101 switch (obj->tiling_mode) {
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 default:
103 case I915_TILING_NONE: return " ";
104 case I915_TILING_X: return "X";
105 case I915_TILING_Y: return "Y";
106 }
107}
108
Chris Wilson37811fc2010-08-25 22:45:57 +0100109static void
110describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
111{
Chris Wilsoncaea7472010-11-12 13:53:37 +0000112 seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100113 &obj->base,
114 get_pin_flag(obj),
115 get_tiling_flag(obj),
116 obj->base.size,
117 obj->base.read_domains,
118 obj->base.write_domain,
119 obj->last_rendering_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000120 obj->last_fenced_seqno,
Chris Wilson37811fc2010-08-25 22:45:57 +0100121 obj->dirty ? " dirty" : "",
122 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
123 if (obj->base.name)
124 seq_printf(m, " (name: %d)", obj->base.name);
125 if (obj->fence_reg != I915_FENCE_REG_NONE)
126 seq_printf(m, " (fence: %d)", obj->fence_reg);
127 if (obj->gtt_space != NULL)
Chris Wilsona00b10c2010-09-24 21:15:47 +0100128 seq_printf(m, " (gtt offset: %08x, size: %08x)",
129 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
Chris Wilson6299f992010-11-24 12:23:44 +0000130 if (obj->pin_mappable || obj->fault_mappable) {
131 char s[3], *t = s;
132 if (obj->pin_mappable)
133 *t++ = 'p';
134 if (obj->fault_mappable)
135 *t++ = 'f';
136 *t = '\0';
137 seq_printf(m, " (%s mappable)", s);
138 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100139 if (obj->ring != NULL)
140 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100141}
142
Ben Gamari433e12f2009-02-17 20:08:51 -0500143static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500144{
145 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500146 uintptr_t list = (uintptr_t) node->info_ent->data;
147 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500148 struct drm_device *dev = node->minor->dev;
149 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_i915_gem_object *obj;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100151 size_t total_obj_size, total_gtt_size;
152 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500157
Ben Gamari433e12f2009-02-17 20:08:51 -0500158 switch (list) {
159 case ACTIVE_LIST:
160 seq_printf(m, "Active:\n");
Chris Wilson69dc4982010-10-19 10:36:51 +0100161 head = &dev_priv->mm.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500162 break;
163 case INACTIVE_LIST:
Ben Gamaria17458f2009-07-01 15:01:36 -0400164 seq_printf(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500165 head = &dev_priv->mm.inactive_list;
166 break;
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100167 case PINNED_LIST:
168 seq_printf(m, "Pinned:\n");
169 head = &dev_priv->mm.pinned_list;
170 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500171 case FLUSHING_LIST:
172 seq_printf(m, "Flushing:\n");
173 head = &dev_priv->mm.flushing_list;
174 break;
Chris Wilsond21d5972010-09-26 11:19:33 +0100175 case DEFERRED_FREE_LIST:
176 seq_printf(m, "Deferred free:\n");
177 head = &dev_priv->mm.deferred_free_list;
178 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500179 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100180 mutex_unlock(&dev->struct_mutex);
181 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500182 }
183
Chris Wilson8f2480f2010-09-26 11:44:19 +0100184 total_obj_size = total_gtt_size = count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000185 list_for_each_entry(obj, head, mm_list) {
Chris Wilson37811fc2010-08-25 22:45:57 +0100186 seq_printf(m, " ");
Chris Wilson05394f32010-11-08 19:18:58 +0000187 describe_obj(m, obj);
Eric Anholtf4ceda82009-02-17 23:53:41 -0800188 seq_printf(m, "\n");
Chris Wilson05394f32010-11-08 19:18:58 +0000189 total_obj_size += obj->base.size;
190 total_gtt_size += obj->gtt_space->size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500192 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700194
Chris Wilson8f2480f2010-09-26 11:44:19 +0100195 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
196 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500197 return 0;
198}
199
Chris Wilson6299f992010-11-24 12:23:44 +0000200#define count_objects(list, member) do { \
201 list_for_each_entry(obj, list, member) { \
202 size += obj->gtt_space->size; \
203 ++count; \
204 if (obj->map_and_fenceable) { \
205 mappable_size += obj->gtt_space->size; \
206 ++mappable_count; \
207 } \
208 } \
209} while(0)
210
Chris Wilson73aa8082010-09-30 11:46:12 +0100211static int i915_gem_object_info(struct seq_file *m, void* data)
212{
213 struct drm_info_node *node = (struct drm_info_node *) m->private;
214 struct drm_device *dev = node->minor->dev;
215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6299f992010-11-24 12:23:44 +0000216 u32 count, mappable_count;
217 size_t size, mappable_size;
218 struct drm_i915_gem_object *obj;
Chris Wilson73aa8082010-09-30 11:46:12 +0100219 int ret;
220
221 ret = mutex_lock_interruptible(&dev->struct_mutex);
222 if (ret)
223 return ret;
224
Chris Wilson6299f992010-11-24 12:23:44 +0000225 seq_printf(m, "%u objects, %zu bytes\n",
226 dev_priv->mm.object_count,
227 dev_priv->mm.object_memory);
228
229 size = count = mappable_size = mappable_count = 0;
230 count_objects(&dev_priv->mm.gtt_list, gtt_list);
231 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
232 count, mappable_count, size, mappable_size);
233
234 size = count = mappable_size = mappable_count = 0;
235 count_objects(&dev_priv->mm.active_list, mm_list);
236 count_objects(&dev_priv->mm.flushing_list, mm_list);
237 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
238 count, mappable_count, size, mappable_size);
239
240 size = count = mappable_size = mappable_count = 0;
241 count_objects(&dev_priv->mm.pinned_list, mm_list);
242 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
243 count, mappable_count, size, mappable_size);
244
245 size = count = mappable_size = mappable_count = 0;
246 count_objects(&dev_priv->mm.inactive_list, mm_list);
247 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
248 count, mappable_count, size, mappable_size);
249
250 size = count = mappable_size = mappable_count = 0;
251 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
252 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
253 count, mappable_count, size, mappable_size);
254
255 size = count = mappable_size = mappable_count = 0;
256 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
257 if (obj->fault_mappable) {
258 size += obj->gtt_space->size;
259 ++count;
260 }
261 if (obj->pin_mappable) {
262 mappable_size += obj->gtt_space->size;
263 ++mappable_count;
264 }
265 }
266 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
267 mappable_count, mappable_size);
268 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
269 count, size);
270
271 seq_printf(m, "%zu [%zu] gtt total\n",
272 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
Chris Wilson73aa8082010-09-30 11:46:12 +0100273
274 mutex_unlock(&dev->struct_mutex);
275
276 return 0;
277}
278
279
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100280static int i915_gem_pageflip_info(struct seq_file *m, void *data)
281{
282 struct drm_info_node *node = (struct drm_info_node *) m->private;
283 struct drm_device *dev = node->minor->dev;
284 unsigned long flags;
285 struct intel_crtc *crtc;
286
287 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
288 const char *pipe = crtc->pipe ? "B" : "A";
289 const char *plane = crtc->plane ? "B" : "A";
290 struct intel_unpin_work *work;
291
292 spin_lock_irqsave(&dev->event_lock, flags);
293 work = crtc->unpin_work;
294 if (work == NULL) {
295 seq_printf(m, "No flip due on pipe %s (plane %s)\n",
296 pipe, plane);
297 } else {
298 if (!work->pending) {
299 seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
300 pipe, plane);
301 } else {
302 seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
303 pipe, plane);
304 }
305 if (work->enable_stall_check)
306 seq_printf(m, "Stall check enabled, ");
307 else
308 seq_printf(m, "Stall check waiting for page flip ioctl, ");
309 seq_printf(m, "%d prepares\n", work->pending);
310
311 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000312 struct drm_i915_gem_object *obj = work->old_fb_obj;
313 if (obj)
314 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100315 }
316 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000317 struct drm_i915_gem_object *obj = work->pending_flip_obj;
318 if (obj)
319 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100320 }
321 }
322 spin_unlock_irqrestore(&dev->event_lock, flags);
323 }
324
325 return 0;
326}
327
Ben Gamari20172632009-02-17 20:08:50 -0500328static int i915_gem_request_info(struct seq_file *m, void *data)
329{
330 struct drm_info_node *node = (struct drm_info_node *) m->private;
331 struct drm_device *dev = node->minor->dev;
332 drm_i915_private_t *dev_priv = dev->dev_private;
333 struct drm_i915_gem_request *gem_request;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100334 int ret, count;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100335
336 ret = mutex_lock_interruptible(&dev->struct_mutex);
337 if (ret)
338 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500339
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100340 count = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000341 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100342 seq_printf(m, "Render requests:\n");
343 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000344 &dev_priv->ring[RCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100345 list) {
346 seq_printf(m, " %d @ %d\n",
347 gem_request->seqno,
348 (int) (jiffies - gem_request->emitted_jiffies));
349 }
350 count++;
351 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000352 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100353 seq_printf(m, "BSD requests:\n");
354 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000355 &dev_priv->ring[VCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100356 list) {
357 seq_printf(m, " %d @ %d\n",
358 gem_request->seqno,
359 (int) (jiffies - gem_request->emitted_jiffies));
360 }
361 count++;
362 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000363 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100364 seq_printf(m, "BLT requests:\n");
365 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000366 &dev_priv->ring[BCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100367 list) {
368 seq_printf(m, " %d @ %d\n",
369 gem_request->seqno,
370 (int) (jiffies - gem_request->emitted_jiffies));
371 }
372 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500373 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100374 mutex_unlock(&dev->struct_mutex);
375
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100376 if (count == 0)
377 seq_printf(m, "No requests\n");
378
Ben Gamari20172632009-02-17 20:08:50 -0500379 return 0;
380}
381
Chris Wilsonb2223492010-10-27 15:27:33 +0100382static void i915_ring_seqno_info(struct seq_file *m,
383 struct intel_ring_buffer *ring)
384{
385 if (ring->get_seqno) {
386 seq_printf(m, "Current sequence (%s): %d\n",
387 ring->name, ring->get_seqno(ring));
388 seq_printf(m, "Waiter sequence (%s): %d\n",
389 ring->name, ring->waiting_seqno);
390 seq_printf(m, "IRQ sequence (%s): %d\n",
391 ring->name, ring->irq_seqno);
392 }
393}
394
Ben Gamari20172632009-02-17 20:08:50 -0500395static int i915_gem_seqno_info(struct seq_file *m, void *data)
396{
397 struct drm_info_node *node = (struct drm_info_node *) m->private;
398 struct drm_device *dev = node->minor->dev;
399 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000400 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100401
402 ret = mutex_lock_interruptible(&dev->struct_mutex);
403 if (ret)
404 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500405
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000406 for (i = 0; i < I915_NUM_RINGS; i++)
407 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100408
409 mutex_unlock(&dev->struct_mutex);
410
Ben Gamari20172632009-02-17 20:08:50 -0500411 return 0;
412}
413
414
415static int i915_interrupt_info(struct seq_file *m, void *data)
416{
417 struct drm_info_node *node = (struct drm_info_node *) m->private;
418 struct drm_device *dev = node->minor->dev;
419 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000420 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100421
422 ret = mutex_lock_interruptible(&dev->struct_mutex);
423 if (ret)
424 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500425
Eric Anholtbad720f2009-10-22 16:11:14 -0700426 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800427 seq_printf(m, "Interrupt enable: %08x\n",
428 I915_READ(IER));
429 seq_printf(m, "Interrupt identity: %08x\n",
430 I915_READ(IIR));
431 seq_printf(m, "Interrupt mask: %08x\n",
432 I915_READ(IMR));
433 seq_printf(m, "Pipe A stat: %08x\n",
434 I915_READ(PIPEASTAT));
435 seq_printf(m, "Pipe B stat: %08x\n",
436 I915_READ(PIPEBSTAT));
437 } else {
438 seq_printf(m, "North Display Interrupt enable: %08x\n",
439 I915_READ(DEIER));
440 seq_printf(m, "North Display Interrupt identity: %08x\n",
441 I915_READ(DEIIR));
442 seq_printf(m, "North Display Interrupt mask: %08x\n",
443 I915_READ(DEIMR));
444 seq_printf(m, "South Display Interrupt enable: %08x\n",
445 I915_READ(SDEIER));
446 seq_printf(m, "South Display Interrupt identity: %08x\n",
447 I915_READ(SDEIIR));
448 seq_printf(m, "South Display Interrupt mask: %08x\n",
449 I915_READ(SDEIMR));
450 seq_printf(m, "Graphics Interrupt enable: %08x\n",
451 I915_READ(GTIER));
452 seq_printf(m, "Graphics Interrupt identity: %08x\n",
453 I915_READ(GTIIR));
454 seq_printf(m, "Graphics Interrupt mask: %08x\n",
455 I915_READ(GTIMR));
456 }
Ben Gamari20172632009-02-17 20:08:50 -0500457 seq_printf(m, "Interrupts received: %d\n",
458 atomic_read(&dev_priv->irq_received));
Chris Wilson9862e602011-01-04 22:22:17 +0000459 for (i = 0; i < I915_NUM_RINGS; i++) {
460 if (IS_GEN6(dev)) {
461 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
462 dev_priv->ring[i].name,
463 I915_READ_IMR(&dev_priv->ring[i]));
464 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000465 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilson9862e602011-01-04 22:22:17 +0000466 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100467 mutex_unlock(&dev->struct_mutex);
468
Ben Gamari20172632009-02-17 20:08:50 -0500469 return 0;
470}
471
Chris Wilsona6172a82009-02-11 14:26:38 +0000472static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
473{
474 struct drm_info_node *node = (struct drm_info_node *) m->private;
475 struct drm_device *dev = node->minor->dev;
476 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100477 int i, ret;
478
479 ret = mutex_lock_interruptible(&dev->struct_mutex);
480 if (ret)
481 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000482
483 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
484 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
485 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000486 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000487
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100488 seq_printf(m, "Fenced object[%2d] = ", i);
489 if (obj == NULL)
490 seq_printf(m, "unused");
491 else
Chris Wilson05394f32010-11-08 19:18:58 +0000492 describe_obj(m, obj);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100493 seq_printf(m, "\n");
Chris Wilsona6172a82009-02-11 14:26:38 +0000494 }
495
Chris Wilson05394f32010-11-08 19:18:58 +0000496 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000497 return 0;
498}
499
Ben Gamari20172632009-02-17 20:08:50 -0500500static int i915_hws_info(struct seq_file *m, void *data)
501{
502 struct drm_info_node *node = (struct drm_info_node *) m->private;
503 struct drm_device *dev = node->minor->dev;
504 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100505 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500506 volatile u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100507 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500508
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson4066c0a2010-10-29 21:00:54 +0100510 hws = (volatile u32 *)ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500511 if (hws == NULL)
512 return 0;
513
514 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
515 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
516 i * 4,
517 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
518 }
519 return 0;
520}
521
Chris Wilson5cdf5882010-09-27 15:51:07 +0100522static void i915_dump_object(struct seq_file *m,
523 struct io_mapping *mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_i915_gem_object *obj)
Ben Gamari6911a9b2009-04-02 11:24:54 -0700525{
Chris Wilson5cdf5882010-09-27 15:51:07 +0100526 int page, page_count, i;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700527
Chris Wilson05394f32010-11-08 19:18:58 +0000528 page_count = obj->base.size / PAGE_SIZE;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700529 for (page = 0; page < page_count; page++) {
Chris Wilson5cdf5882010-09-27 15:51:07 +0100530 u32 *mem = io_mapping_map_wc(mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000531 obj->gtt_offset + page * PAGE_SIZE);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700532 for (i = 0; i < PAGE_SIZE; i += 4)
533 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
Chris Wilson5cdf5882010-09-27 15:51:07 +0100534 io_mapping_unmap(mem);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700535 }
536}
537
538static int i915_batchbuffer_info(struct seq_file *m, void *data)
539{
540 struct drm_info_node *node = (struct drm_info_node *) m->private;
541 struct drm_device *dev = node->minor->dev;
542 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000543 struct drm_i915_gem_object *obj;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700544 int ret;
545
Chris Wilsonde227ef2010-07-03 07:58:38 +0100546 ret = mutex_lock_interruptible(&dev->struct_mutex);
547 if (ret)
548 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700549
Chris Wilson05394f32010-11-08 19:18:58 +0000550 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
551 if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
552 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
553 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700554 }
555 }
556
Chris Wilsonde227ef2010-07-03 07:58:38 +0100557 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700558 return 0;
559}
560
561static int i915_ringbuffer_data(struct seq_file *m, void *data)
562{
563 struct drm_info_node *node = (struct drm_info_node *) m->private;
564 struct drm_device *dev = node->minor->dev;
565 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100566 struct intel_ring_buffer *ring;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100567 int ret;
568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700572
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000573 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson05394f32010-11-08 19:18:58 +0000574 if (!ring->obj) {
Ben Gamari6911a9b2009-04-02 11:24:54 -0700575 seq_printf(m, "No ringbuffer setup\n");
Chris Wilsonde227ef2010-07-03 07:58:38 +0100576 } else {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100577 u8 *virt = ring->virtual_start;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100578 uint32_t off;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700579
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100580 for (off = 0; off < ring->size; off += 4) {
Chris Wilsonde227ef2010-07-03 07:58:38 +0100581 uint32_t *ptr = (uint32_t *)(virt + off);
582 seq_printf(m, "%08x : %08x\n", off, *ptr);
583 }
Ben Gamari6911a9b2009-04-02 11:24:54 -0700584 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100585 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700586
587 return 0;
588}
589
590static int i915_ringbuffer_info(struct seq_file *m, void *data)
591{
592 struct drm_info_node *node = (struct drm_info_node *) m->private;
593 struct drm_device *dev = node->minor->dev;
594 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100595 struct intel_ring_buffer *ring;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700596
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100598 if (ring->size == 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599 return 0;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100600
601 seq_printf(m, "Ring %s:\n", ring->name);
602 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
603 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
604 seq_printf(m, " Size : %08x\n", ring->size);
605 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000606 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
607 if (IS_GEN6(dev)) {
608 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
609 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
610 }
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100611 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
612 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
Ben Gamari6911a9b2009-04-02 11:24:54 -0700613
614 return 0;
615}
616
Chris Wilsone5c65262010-11-01 11:35:28 +0000617static const char *ring_str(int ring)
618{
619 switch (ring) {
Chris Wilson36850922010-11-23 08:49:38 +0000620 case RING_RENDER: return " render";
621 case RING_BSD: return " bsd";
622 case RING_BLT: return " blt";
Chris Wilsone5c65262010-11-01 11:35:28 +0000623 default: return "";
624 }
625}
626
Chris Wilson9df30792010-02-18 10:24:56 +0000627static const char *pin_flag(int pinned)
628{
629 if (pinned > 0)
630 return " P";
631 else if (pinned < 0)
632 return " p";
633 else
634 return "";
635}
636
637static const char *tiling_flag(int tiling)
638{
639 switch (tiling) {
640 default:
641 case I915_TILING_NONE: return "";
642 case I915_TILING_X: return " X";
643 case I915_TILING_Y: return " Y";
644 }
645}
646
647static const char *dirty_flag(int dirty)
648{
649 return dirty ? " dirty" : "";
650}
651
652static const char *purgeable_flag(int purgeable)
653{
654 return purgeable ? " purgeable" : "";
655}
656
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000657static void print_error_buffers(struct seq_file *m,
658 const char *name,
659 struct drm_i915_error_buffer *err,
660 int count)
661{
662 seq_printf(m, "%s [%d]:\n", name, count);
663
664 while (count--) {
665 seq_printf(m, " %08x %8zd %04x %04x %08x%s%s%s%s%s",
666 err->gtt_offset,
667 err->size,
668 err->read_domains,
669 err->write_domain,
670 err->seqno,
671 pin_flag(err->pinned),
672 tiling_flag(err->tiling),
673 dirty_flag(err->dirty),
674 purgeable_flag(err->purgeable),
675 ring_str(err->ring));
676
677 if (err->name)
678 seq_printf(m, " (name: %d)", err->name);
679 if (err->fence_reg != I915_FENCE_REG_NONE)
680 seq_printf(m, " (fence: %d)", err->fence_reg);
681
682 seq_printf(m, "\n");
683 err++;
684 }
685}
686
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700687static int i915_error_state(struct seq_file *m, void *unused)
688{
689 struct drm_info_node *node = (struct drm_info_node *) m->private;
690 struct drm_device *dev = node->minor->dev;
691 drm_i915_private_t *dev_priv = dev->dev_private;
692 struct drm_i915_error_state *error;
693 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000694 int i, page, offset, elt;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700695
696 spin_lock_irqsave(&dev_priv->error_lock, flags);
697 if (!dev_priv->first_error) {
698 seq_printf(m, "no error state collected\n");
699 goto out;
700 }
701
702 error = dev_priv->first_error;
703
Jesse Barnes8a905232009-07-11 16:48:03 -0400704 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
705 error->time.tv_usec);
Chris Wilson9df30792010-02-18 10:24:56 +0000706 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100707 seq_printf(m, "EIR: 0x%08x\n", error->eir);
708 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
Chris Wilsonf4068392010-10-27 20:36:41 +0100709 if (INTEL_INFO(dev)->gen >= 6) {
710 seq_printf(m, "ERROR: 0x%08x\n", error->error);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100711 seq_printf(m, "Blitter command stream:\n");
712 seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100713 seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000714 seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100715 seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
716 seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100717 seq_printf(m, "Video (BSD) command stream:\n");
718 seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100719 seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000720 seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100721 seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
722 seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
Chris Wilsonf4068392010-10-27 20:36:41 +0100723 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100724 seq_printf(m, "Render command stream:\n");
725 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700726 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
727 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
728 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100729 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700730 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100731 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700732 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100733 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
734 seq_printf(m, " seqno: 0x%08x\n", error->seqno);
Chris Wilson9df30792010-02-18 10:24:56 +0000735
Chris Wilson748ebc62010-10-24 10:28:47 +0100736 for (i = 0; i < 16; i++)
737 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
738
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000739 if (error->active_bo)
740 print_error_buffers(m, "Active",
741 error->active_bo,
742 error->active_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000743
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000744 if (error->pinned_bo)
745 print_error_buffers(m, "Pinned",
746 error->pinned_bo,
747 error->pinned_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000748
749 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
750 if (error->batchbuffer[i]) {
751 struct drm_i915_error_object *obj = error->batchbuffer[i];
752
753 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
754 offset = 0;
755 for (page = 0; page < obj->page_count; page++) {
756 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
757 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
758 offset += 4;
759 }
760 }
761 }
762 }
763
764 if (error->ringbuffer) {
765 struct drm_i915_error_object *obj = error->ringbuffer;
766
767 seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
768 offset = 0;
769 for (page = 0; page < obj->page_count; page++) {
770 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
771 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
772 offset += 4;
773 }
774 }
775 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700776
Chris Wilson6ef3d422010-08-04 20:26:07 +0100777 if (error->overlay)
778 intel_overlay_print_error_state(m, error->overlay);
779
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000780 if (error->display)
781 intel_display_print_error_state(m, dev, error->display);
782
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700783out:
784 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
785
786 return 0;
787}
Ben Gamari6911a9b2009-04-02 11:24:54 -0700788
Jesse Barnesf97108d2010-01-29 11:27:07 -0800789static int i915_rstdby_delays(struct seq_file *m, void *unused)
790{
791 struct drm_info_node *node = (struct drm_info_node *) m->private;
792 struct drm_device *dev = node->minor->dev;
793 drm_i915_private_t *dev_priv = dev->dev_private;
794 u16 crstanddelay = I915_READ16(CRSTANDVID);
795
796 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
797
798 return 0;
799}
800
801static int i915_cur_delayinfo(struct seq_file *m, void *unused)
802{
803 struct drm_info_node *node = (struct drm_info_node *) m->private;
804 struct drm_device *dev = node->minor->dev;
805 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800806
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800807 if (IS_GEN5(dev)) {
808 u16 rgvswctl = I915_READ16(MEMSWCTL);
809 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
810
811 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
812 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
813 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
814 MEMSTAT_VID_SHIFT);
815 seq_printf(m, "Current P-state: %d\n",
816 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
817 } else if (IS_GEN6(dev)) {
818 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
819 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
820 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
821 int max_freq;
822
823 /* RPSTAT1 is in the GT power well */
824 __gen6_force_wake_get(dev_priv);
825
826 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
827 seq_printf(m, "RPSTAT1: 0x%08x\n", I915_READ(GEN6_RPSTAT1));
828 seq_printf(m, "Render p-state ratio: %d\n",
829 (gt_perf_status & 0xff00) >> 8);
830 seq_printf(m, "Render p-state VID: %d\n",
831 gt_perf_status & 0xff);
832 seq_printf(m, "Render p-state limit: %d\n",
833 rp_state_limits & 0xff);
834
835 max_freq = (rp_state_cap & 0xff0000) >> 16;
836 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
837 max_freq * 100);
838
839 max_freq = (rp_state_cap & 0xff00) >> 8;
840 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
841 max_freq * 100);
842
843 max_freq = rp_state_cap & 0xff;
844 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
845 max_freq * 100);
846
847 __gen6_force_wake_put(dev_priv);
848 } else {
849 seq_printf(m, "no P-state info available\n");
850 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800851
852 return 0;
853}
854
855static int i915_delayfreq_table(struct seq_file *m, void *unused)
856{
857 struct drm_info_node *node = (struct drm_info_node *) m->private;
858 struct drm_device *dev = node->minor->dev;
859 drm_i915_private_t *dev_priv = dev->dev_private;
860 u32 delayfreq;
861 int i;
862
863 for (i = 0; i < 16; i++) {
864 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700865 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
866 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800867 }
868
869 return 0;
870}
871
872static inline int MAP_TO_MV(int map)
873{
874 return 1250 - (map * 25);
875}
876
877static int i915_inttoext_table(struct seq_file *m, void *unused)
878{
879 struct drm_info_node *node = (struct drm_info_node *) m->private;
880 struct drm_device *dev = node->minor->dev;
881 drm_i915_private_t *dev_priv = dev->dev_private;
882 u32 inttoext;
883 int i;
884
885 for (i = 1; i <= 32; i++) {
886 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
887 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
888 }
889
890 return 0;
891}
892
893static int i915_drpc_info(struct seq_file *m, void *unused)
894{
895 struct drm_info_node *node = (struct drm_info_node *) m->private;
896 struct drm_device *dev = node->minor->dev;
897 drm_i915_private_t *dev_priv = dev->dev_private;
898 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnes88271da2011-01-05 12:01:24 -0800899 u32 rstdbyctl = I915_READ(RSTDBYCTL);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700900 u16 crstandvid = I915_READ16(CRSTANDVID);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800901
902 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
903 "yes" : "no");
904 seq_printf(m, "Boost freq: %d\n",
905 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
906 MEMMODE_BOOST_FREQ_SHIFT);
907 seq_printf(m, "HW control enabled: %s\n",
908 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
909 seq_printf(m, "SW control enabled: %s\n",
910 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
911 seq_printf(m, "Gated voltage change: %s\n",
912 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
913 seq_printf(m, "Starting frequency: P%d\n",
914 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700915 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -0800916 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700917 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
918 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
919 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
920 seq_printf(m, "Render standby enabled: %s\n",
921 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Jesse Barnes88271da2011-01-05 12:01:24 -0800922 seq_printf(m, "Current RS state: ");
923 switch (rstdbyctl & RSX_STATUS_MASK) {
924 case RSX_STATUS_ON:
925 seq_printf(m, "on\n");
926 break;
927 case RSX_STATUS_RC1:
928 seq_printf(m, "RC1\n");
929 break;
930 case RSX_STATUS_RC1E:
931 seq_printf(m, "RC1E\n");
932 break;
933 case RSX_STATUS_RS1:
934 seq_printf(m, "RS1\n");
935 break;
936 case RSX_STATUS_RS2:
937 seq_printf(m, "RS2 (RC6)\n");
938 break;
939 case RSX_STATUS_RS3:
940 seq_printf(m, "RC3 (RC6+)\n");
941 break;
942 default:
943 seq_printf(m, "unknown\n");
944 break;
945 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946
947 return 0;
948}
949
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800950static int i915_fbc_status(struct seq_file *m, void *unused)
951{
952 struct drm_info_node *node = (struct drm_info_node *) m->private;
953 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800954 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800955
Adam Jacksonee5382a2010-04-23 11:17:39 -0400956 if (!I915_HAS_FBC(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800957 seq_printf(m, "FBC unsupported on this chipset\n");
958 return 0;
959 }
960
Adam Jacksonee5382a2010-04-23 11:17:39 -0400961 if (intel_fbc_enabled(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800962 seq_printf(m, "FBC enabled\n");
963 } else {
964 seq_printf(m, "FBC disabled: ");
965 switch (dev_priv->no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100966 case FBC_NO_OUTPUT:
967 seq_printf(m, "no outputs");
968 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800969 case FBC_STOLEN_TOO_SMALL:
970 seq_printf(m, "not enough stolen memory");
971 break;
972 case FBC_UNSUPPORTED_MODE:
973 seq_printf(m, "mode not supported");
974 break;
975 case FBC_MODE_TOO_LARGE:
976 seq_printf(m, "mode too large");
977 break;
978 case FBC_BAD_PLANE:
979 seq_printf(m, "FBC unsupported on plane");
980 break;
981 case FBC_NOT_TILED:
982 seq_printf(m, "scanout buffer not tiled");
983 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -0700984 case FBC_MULTIPLE_PIPES:
985 seq_printf(m, "multiple pipes are enabled");
986 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800987 default:
988 seq_printf(m, "unknown reason");
989 }
990 seq_printf(m, "\n");
991 }
992 return 0;
993}
994
Jesse Barnes4a9bef32010-02-05 12:47:35 -0800995static int i915_sr_status(struct seq_file *m, void *unused)
996{
997 struct drm_info_node *node = (struct drm_info_node *) m->private;
998 struct drm_device *dev = node->minor->dev;
999 drm_i915_private_t *dev_priv = dev->dev_private;
1000 bool sr_enabled = false;
1001
Yuanhan Liu13982612010-12-15 15:42:31 +08001002 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001003 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001004 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001005 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1006 else if (IS_I915GM(dev))
1007 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1008 else if (IS_PINEVIEW(dev))
1009 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1010
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001011 seq_printf(m, "self-refresh: %s\n",
1012 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001013
1014 return 0;
1015}
1016
Jesse Barnes7648fa92010-05-20 14:28:11 -07001017static int i915_emon_status(struct seq_file *m, void *unused)
1018{
1019 struct drm_info_node *node = (struct drm_info_node *) m->private;
1020 struct drm_device *dev = node->minor->dev;
1021 drm_i915_private_t *dev_priv = dev->dev_private;
1022 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001023 int ret;
1024
1025 ret = mutex_lock_interruptible(&dev->struct_mutex);
1026 if (ret)
1027 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001028
1029 temp = i915_mch_val(dev_priv);
1030 chipset = i915_chipset_val(dev_priv);
1031 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001032 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001033
1034 seq_printf(m, "GMCH temp: %ld\n", temp);
1035 seq_printf(m, "Chipset power: %ld\n", chipset);
1036 seq_printf(m, "GFX power: %ld\n", gfx);
1037 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1038
1039 return 0;
1040}
1041
1042static int i915_gfxec(struct seq_file *m, void *unused)
1043{
1044 struct drm_info_node *node = (struct drm_info_node *) m->private;
1045 struct drm_device *dev = node->minor->dev;
1046 drm_i915_private_t *dev_priv = dev->dev_private;
1047
1048 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1049
1050 return 0;
1051}
1052
Chris Wilson44834a62010-08-19 16:09:23 +01001053static int i915_opregion(struct seq_file *m, void *unused)
1054{
1055 struct drm_info_node *node = (struct drm_info_node *) m->private;
1056 struct drm_device *dev = node->minor->dev;
1057 drm_i915_private_t *dev_priv = dev->dev_private;
1058 struct intel_opregion *opregion = &dev_priv->opregion;
1059 int ret;
1060
1061 ret = mutex_lock_interruptible(&dev->struct_mutex);
1062 if (ret)
1063 return ret;
1064
1065 if (opregion->header)
1066 seq_write(m, opregion->header, OPREGION_SIZE);
1067
1068 mutex_unlock(&dev->struct_mutex);
1069
1070 return 0;
1071}
1072
Chris Wilson37811fc2010-08-25 22:45:57 +01001073static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1074{
1075 struct drm_info_node *node = (struct drm_info_node *) m->private;
1076 struct drm_device *dev = node->minor->dev;
1077 drm_i915_private_t *dev_priv = dev->dev_private;
1078 struct intel_fbdev *ifbdev;
1079 struct intel_framebuffer *fb;
1080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1083 if (ret)
1084 return ret;
1085
1086 ifbdev = dev_priv->fbdev;
1087 fb = to_intel_framebuffer(ifbdev->helper.fb);
1088
1089 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1090 fb->base.width,
1091 fb->base.height,
1092 fb->base.depth,
1093 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001094 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001095 seq_printf(m, "\n");
1096
1097 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1098 if (&fb->base == ifbdev->helper.fb)
1099 continue;
1100
1101 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1102 fb->base.width,
1103 fb->base.height,
1104 fb->base.depth,
1105 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001106 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001107 seq_printf(m, "\n");
1108 }
1109
1110 mutex_unlock(&dev->mode_config.mutex);
1111
1112 return 0;
1113}
1114
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001115static int
1116i915_wedged_open(struct inode *inode,
1117 struct file *filp)
1118{
1119 filp->private_data = inode->i_private;
1120 return 0;
1121}
1122
1123static ssize_t
1124i915_wedged_read(struct file *filp,
1125 char __user *ubuf,
1126 size_t max,
1127 loff_t *ppos)
1128{
1129 struct drm_device *dev = filp->private_data;
1130 drm_i915_private_t *dev_priv = dev->dev_private;
1131 char buf[80];
1132 int len;
1133
1134 len = snprintf(buf, sizeof (buf),
1135 "wedged : %d\n",
1136 atomic_read(&dev_priv->mm.wedged));
1137
Dan Carpenterf4433a82010-09-08 21:44:47 +02001138 if (len > sizeof (buf))
1139 len = sizeof (buf);
1140
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001141 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1142}
1143
1144static ssize_t
1145i915_wedged_write(struct file *filp,
1146 const char __user *ubuf,
1147 size_t cnt,
1148 loff_t *ppos)
1149{
1150 struct drm_device *dev = filp->private_data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001151 char buf[20];
1152 int val = 1;
1153
1154 if (cnt > 0) {
1155 if (cnt > sizeof (buf) - 1)
1156 return -EINVAL;
1157
1158 if (copy_from_user(buf, ubuf, cnt))
1159 return -EFAULT;
1160 buf[cnt] = 0;
1161
1162 val = simple_strtoul(buf, NULL, 0);
1163 }
1164
1165 DRM_INFO("Manually setting wedged to %d\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001166 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001167
1168 return cnt;
1169}
1170
1171static const struct file_operations i915_wedged_fops = {
1172 .owner = THIS_MODULE,
1173 .open = i915_wedged_open,
1174 .read = i915_wedged_read,
1175 .write = i915_wedged_write,
Arnd Bergmann6038f372010-08-15 18:52:59 +02001176 .llseek = default_llseek,
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001177};
1178
1179/* As the drm_debugfs_init() routines are called before dev->dev_private is
1180 * allocated we need to hook into the minor for release. */
1181static int
1182drm_add_fake_info_node(struct drm_minor *minor,
1183 struct dentry *ent,
1184 const void *key)
1185{
1186 struct drm_info_node *node;
1187
1188 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1189 if (node == NULL) {
1190 debugfs_remove(ent);
1191 return -ENOMEM;
1192 }
1193
1194 node->minor = minor;
1195 node->dent = ent;
1196 node->info_ent = (void *) key;
1197 list_add(&node->list, &minor->debugfs_nodes.list);
1198
1199 return 0;
1200}
1201
1202static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
1203{
1204 struct drm_device *dev = minor->dev;
1205 struct dentry *ent;
1206
1207 ent = debugfs_create_file("i915_wedged",
1208 S_IRUGO | S_IWUSR,
1209 root, dev,
1210 &i915_wedged_fops);
1211 if (IS_ERR(ent))
1212 return PTR_ERR(ent);
1213
1214 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
1215}
Ben Gamari9e3a6d12009-07-01 22:26:53 -04001216
Ben Gamari27c202a2009-07-01 22:26:52 -04001217static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson70d39fe2010-08-25 16:03:34 +01001218 {"i915_capabilities", i915_capabilities, 0, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01001219 {"i915_gem_objects", i915_gem_object_info, 0},
Ben Gamari433e12f2009-02-17 20:08:51 -05001220 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1221 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1222 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001223 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
Chris Wilsond21d5972010-09-26 11:19:33 +01001224 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001225 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001226 {"i915_gem_request", i915_gem_request_info, 0},
1227 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00001228 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001229 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001230 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1231 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1232 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1233 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1234 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1235 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1236 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1237 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1238 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
Ben Gamari6911a9b2009-04-02 11:24:54 -07001239 {"i915_batchbuffers", i915_batchbuffer_info, 0},
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001240 {"i915_error_state", i915_error_state, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08001241 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1242 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1243 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1244 {"i915_inttoext_table", i915_inttoext_table, 0},
1245 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001246 {"i915_emon_status", i915_emon_status, 0},
1247 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001248 {"i915_fbc_status", i915_fbc_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001249 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01001250 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01001251 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001252};
Ben Gamari27c202a2009-07-01 22:26:52 -04001253#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05001254
Ben Gamari27c202a2009-07-01 22:26:52 -04001255int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001256{
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001257 int ret;
1258
1259 ret = i915_wedged_create(minor->debugfs_root, minor);
1260 if (ret)
1261 return ret;
1262
Ben Gamari27c202a2009-07-01 22:26:52 -04001263 return drm_debugfs_create_files(i915_debugfs_list,
1264 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05001265 minor->debugfs_root, minor);
1266}
1267
Ben Gamari27c202a2009-07-01 22:26:52 -04001268void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001269{
Ben Gamari27c202a2009-07-01 22:26:52 -04001270 drm_debugfs_remove_files(i915_debugfs_list,
1271 I915_DEBUGFS_ENTRIES, minor);
Kristian Høgsberg33db6792009-11-11 12:19:16 -05001272 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1273 1, minor);
Ben Gamari20172632009-02-17 20:08:50 -05001274}
1275
1276#endif /* CONFIG_DEBUG_FS */