blob: 273f90ac2cb9b8014403123356c72e574c108a4b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*------------------------------------------------------------------------
2 . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
3 .
4 . Copyright (C) 1996 by Erik Stahlman
5 . Copyright (C) 2001 Standard Microsystems Corporation
6 . Developed by Simple Network Magic Corporation
7 . Copyright (C) 2003 Monta Vista Software, Inc.
8 . Unified SMC91x driver by Nicolas Pitre
9 .
10 . This program is free software; you can redistribute it and/or modify
11 . it under the terms of the GNU General Public License as published by
12 . the Free Software Foundation; either version 2 of the License, or
13 . (at your option) any later version.
14 .
15 . This program is distributed in the hope that it will be useful,
16 . but WITHOUT ANY WARRANTY; without even the implied warranty of
17 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 . GNU General Public License for more details.
19 .
20 . You should have received a copy of the GNU General Public License
21 . along with this program; if not, write to the Free Software
22 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 .
24 . Information contained in this file was obtained from the LAN91C111
25 . manual from SMC. To get a copy, if you really want one, you can find
26 . information under www.smsc.com.
27 .
28 . Authors
29 . Erik Stahlman <erik@vt.edu>
30 . Daris A Nevil <dnevil@snmc.com>
31 . Nicolas Pitre <nico@cam.org>
32 .
33 ---------------------------------------------------------------------------*/
34#ifndef _SMC91X_H_
35#define _SMC91X_H_
36
Magnus Damm3e947942008-02-22 19:55:15 +090037#include <linux/smc91x.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39/*
40 * Define your architecture specific bus configuration parameters here.
41 */
42
Eric Miao38fd6c32008-06-24 16:14:26 +080043#if defined(CONFIG_ARCH_LUBBOCK) ||\
Eric Miao88c36eb2008-06-24 16:47:37 +080044 defined(CONFIG_MACH_MAINSTONE) ||\
45 defined(CONFIG_MACH_ZYLONITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Eric Miao38fd6c32008-06-24 16:14:26 +080047#include <asm/mach-types.h>
48
49/* Now the bus width is specified in the platform data
50 * pretend here to support all I/O access types
51 */
52#define SMC_CAN_USE_8BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define SMC_CAN_USE_16BIT 1
Eric Miao38fd6c32008-06-24 16:14:26 +080054#define SMC_CAN_USE_32BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define SMC_NOWAIT 1
56
Eric Miao3aed74c2008-06-24 15:51:02 +080057#define SMC_IO_SHIFT (lp->io_shift)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Eric Miao38fd6c32008-06-24 16:14:26 +080059#define SMC_inb(a, r) readb((a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define SMC_inw(a, r) readw((a) + (r))
Eric Miao38fd6c32008-06-24 16:14:26 +080061#define SMC_inl(a, r) readl((a) + (r))
62#define SMC_outb(v, a, r) writeb(v, (a) + (r))
63#define SMC_outl(v, a, r) writel(v, (a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
65#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Eric Miao38fd6c32008-06-24 16:14:26 +080066#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
67#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +000068#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Eric Miao38fd6c32008-06-24 16:14:26 +080070/* We actually can't write halfwords properly if not word aligned */
71static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
72{
73 if (machine_is_mainstone() && reg & 2) {
74 unsigned int v = val << 16;
75 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
76 writel(v, ioaddr + (reg & ~2));
77 } else {
78 writew(val, ioaddr + reg);
79 }
80}
81
Mike Frysinger95af9fe2007-11-23 17:55:50 +080082#elif defined(CONFIG_BLACKFIN)
Wu, Bryan0851a282007-05-06 14:50:32 -070083
84#define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
Jean-Christian de Rivazc5760abd2007-06-11 17:44:14 +080085#define RPC_LSA_DEFAULT RPC_LED_100_10
86#define RPC_LSB_DEFAULT RPC_LED_TX_RX
Wu, Bryan0851a282007-05-06 14:50:32 -070087
88# if defined (CONFIG_BFIN561_EZKIT)
89#define SMC_CAN_USE_8BIT 0
90#define SMC_CAN_USE_16BIT 1
91#define SMC_CAN_USE_32BIT 1
92#define SMC_IO_SHIFT 0
93#define SMC_NOWAIT 1
94#define SMC_USE_BFIN_DMA 0
95
96
97#define SMC_inw(a, r) readw((a) + (r))
98#define SMC_outw(v, a, r) writew(v, (a) + (r))
99#define SMC_inl(a, r) readl((a) + (r))
100#define SMC_outl(v, a, r) writel(v, (a) + (r))
101#define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
102#define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
103# else
104#define SMC_CAN_USE_8BIT 0
105#define SMC_CAN_USE_16BIT 1
106#define SMC_CAN_USE_32BIT 0
107#define SMC_IO_SHIFT 0
108#define SMC_NOWAIT 1
109#define SMC_USE_BFIN_DMA 0
110
111
112#define SMC_inw(a, r) readw((a) + (r))
113#define SMC_outw(v, a, r) writew(v, (a) + (r))
114#define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
115#define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
116# endif
117/* check if the mac in reg is valid */
Bryan Wu7427d8b2008-06-11 12:08:39 +0800118#define SMC_GET_MAC_ADDR(lp, addr) \
Wu, Bryan0851a282007-05-06 14:50:32 -0700119 do { \
120 unsigned int __v; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800121 __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700122 addr[0] = __v; addr[1] = __v >> 8; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800123 __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700124 addr[2] = __v; addr[3] = __v >> 8; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800125 __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700126 addr[4] = __v; addr[5] = __v >> 8; \
127 if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
128 random_ether_addr(addr); \
129 } \
130 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
132
133/* We can only do 16-bit reads and writes in the static memory space. */
134#define SMC_CAN_USE_8BIT 0
135#define SMC_CAN_USE_16BIT 1
136#define SMC_CAN_USE_32BIT 0
137#define SMC_NOWAIT 1
138
139#define SMC_IO_SHIFT 0
140
141#define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
142#define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
143#define SMC_insw(a, r, p, l) \
144 do { \
145 unsigned long __port = (a) + (r); \
146 u16 *__p = (u16 *)(p); \
147 int __l = (l); \
148 insw(__port, __p, __l); \
149 while (__l > 0) { \
150 *__p = swab16(*__p); \
151 __p++; \
152 __l--; \
153 } \
154 } while (0)
155#define SMC_outsw(a, r, p, l) \
156 do { \
157 unsigned long __port = (a) + (r); \
158 u16 *__p = (u16 *)(p); \
159 int __l = (l); \
160 while (__l > 0) { \
161 /* Believe it or not, the swab isn't needed. */ \
162 outw( /* swab16 */ (*__p++), __port); \
163 __l--; \
164 } \
165 } while (0)
Russell King9ded96f2006-01-08 01:02:07 -0800166#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
168#elif defined(CONFIG_SA1100_PLEB)
169/* We can only do 16-bit reads and writes in the static memory space. */
170#define SMC_CAN_USE_8BIT 1
171#define SMC_CAN_USE_16BIT 1
172#define SMC_CAN_USE_32BIT 0
173#define SMC_IO_SHIFT 0
174#define SMC_NOWAIT 1
175
Russell King1cf99be2005-11-12 21:49:36 +0000176#define SMC_inb(a, r) readb((a) + (r))
177#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
178#define SMC_inw(a, r) readw((a) + (r))
179#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
180#define SMC_outb(v, a, r) writeb(v, (a) + (r))
181#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
182#define SMC_outw(v, a, r) writew(v, (a) + (r))
183#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Russell Kinge7b3dc72008-01-14 22:30:10 +0000185#define SMC_IRQ_FLAGS (-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187#elif defined(CONFIG_SA1100_ASSABET)
188
189#include <asm/arch/neponset.h>
190
191/* We can only do 8-bit reads and writes in the static memory space. */
192#define SMC_CAN_USE_8BIT 1
193#define SMC_CAN_USE_16BIT 0
194#define SMC_CAN_USE_32BIT 0
195#define SMC_NOWAIT 1
196
197/* The first two address lines aren't connected... */
198#define SMC_IO_SHIFT 2
199
200#define SMC_inb(a, r) readb((a) + (r))
201#define SMC_outb(v, a, r) writeb(v, (a) + (r))
202#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
203#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
Russell Kinge7b3dc72008-01-14 22:30:10 +0000204#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200206#elif defined(CONFIG_MACH_LOGICPD_PXA270)
207
208#define SMC_CAN_USE_8BIT 0
209#define SMC_CAN_USE_16BIT 1
210#define SMC_CAN_USE_32BIT 0
211#define SMC_IO_SHIFT 0
212#define SMC_NOWAIT 1
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200213
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200214#define SMC_inw(a, r) readw((a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200215#define SMC_outw(v, a, r) writew(v, (a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200216#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
217#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#elif defined(CONFIG_ARCH_INNOKOM) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 defined(CONFIG_ARCH_PXA_IDP) || \
Robert Schwebel4f15a982008-01-08 08:50:02 +0100221 defined(CONFIG_ARCH_RAMSES) || \
222 defined(CONFIG_ARCH_PCM027)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224#define SMC_CAN_USE_8BIT 1
225#define SMC_CAN_USE_16BIT 1
226#define SMC_CAN_USE_32BIT 1
227#define SMC_IO_SHIFT 0
228#define SMC_NOWAIT 1
229#define SMC_USE_PXA_DMA 1
230
231#define SMC_inb(a, r) readb((a) + (r))
232#define SMC_inw(a, r) readw((a) + (r))
233#define SMC_inl(a, r) readl((a) + (r))
234#define SMC_outb(v, a, r) writeb(v, (a) + (r))
235#define SMC_outl(v, a, r) writel(v, (a) + (r))
236#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
237#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000238#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/* We actually can't write halfwords properly if not word aligned */
241static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400242SMC_outw(u16 val, void __iomem *ioaddr, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243{
244 if (reg & 2) {
245 unsigned int v = val << 16;
246 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
247 writel(v, ioaddr + (reg & ~2));
248 } else {
249 writew(val, ioaddr + reg);
250 }
251}
252
253#elif defined(CONFIG_ARCH_OMAP)
254
255/* We can only do 16-bit reads and writes in the static memory space. */
256#define SMC_CAN_USE_8BIT 0
257#define SMC_CAN_USE_16BIT 1
258#define SMC_CAN_USE_32BIT 0
259#define SMC_IO_SHIFT 0
260#define SMC_NOWAIT 1
261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#define SMC_inw(a, r) readw((a) + (r))
263#define SMC_outw(v, a, r) writew(v, (a) + (r))
264#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
265#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000266#define SMC_IRQ_FLAGS (-1) /* from resource */
David Brownell5f13e7e2005-05-16 08:53:52 -0700267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#elif defined(CONFIG_SH_SH4202_MICRODEV)
269
270#define SMC_CAN_USE_8BIT 0
271#define SMC_CAN_USE_16BIT 1
272#define SMC_CAN_USE_32BIT 0
273
274#define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
275#define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
276#define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
277#define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
278#define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
279#define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
280#define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
281#define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
282#define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
283#define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
284
Russell King9ded96f2006-01-08 01:02:07 -0800285#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287#elif defined(CONFIG_ISA)
288
289#define SMC_CAN_USE_8BIT 1
290#define SMC_CAN_USE_16BIT 1
291#define SMC_CAN_USE_32BIT 0
292
293#define SMC_inb(a, r) inb((a) + (r))
294#define SMC_inw(a, r) inw((a) + (r))
295#define SMC_outb(v, a, r) outb(v, (a) + (r))
296#define SMC_outw(v, a, r) outw(v, (a) + (r))
297#define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
298#define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
299
300#elif defined(CONFIG_M32R)
301
302#define SMC_CAN_USE_8BIT 0
303#define SMC_CAN_USE_16BIT 1
304#define SMC_CAN_USE_32BIT 0
305
Mariusz Kozlowski59dc76a2006-12-04 15:04:56 -0800306#define SMC_inb(a, r) inb(((u32)a) + (r))
Hirokazu Takataf3ac9fb2005-10-30 15:00:06 -0800307#define SMC_inw(a, r) inw(((u32)a) + (r))
308#define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
309#define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
310#define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
311#define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Russell King9ded96f2006-01-08 01:02:07 -0800313#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315#define RPC_LSA_DEFAULT RPC_LED_TX_RX
316#define RPC_LSB_DEFAULT RPC_LED_100_10
317
Marc Singerd4adcff2006-05-16 11:41:40 +0100318#elif defined(CONFIG_MACH_LPD79520) \
319 || defined(CONFIG_MACH_LPD7A400) \
320 || defined(CONFIG_MACH_LPD7A404)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Marc Singerd4adcff2006-05-16 11:41:40 +0100322/* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
323 * way that the CPU handles chip selects and the way that the SMC chip
324 * expects the chip select to operate. Refer to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
Marc Singerd4adcff2006-05-16 11:41:40 +0100326 * IOBARRIER is a byte, in order that we read the least-common
327 * denominator. It would be wasteful to read 32 bits from an 8-bit
328 * accessible region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 *
330 * There is no explicit protection against interrupts intervening
331 * between the writew and the IOBARRIER. In SMC ISR there is a
332 * preamble that performs an IOBARRIER in the extremely unlikely event
333 * that the driver interrupts itself between a writew to the chip an
334 * the IOBARRIER that follows *and* the cache is large enough that the
335 * first off-chip access while handing the interrupt is to the SMC
336 * chip. Other devices in the same address space as the SMC chip must
337 * be aware of the potential for trouble and perform a similar
338 * IOBARRIER on entry to their ISR.
339 */
340
341#include <asm/arch/constants.h> /* IOBARRIER_VIRT */
342
343#define SMC_CAN_USE_8BIT 0
344#define SMC_CAN_USE_16BIT 1
345#define SMC_CAN_USE_32BIT 0
346#define SMC_NOWAIT 0
Marc Singerd4adcff2006-05-16 11:41:40 +0100347#define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Marc Singerd4adcff2006-05-16 11:41:40 +0100349#define SMC_inw(a,r)\
350 ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
351#define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Marc Singerd4adcff2006-05-16 11:41:40 +0100353#define SMC_insw LPD7_SMC_insw
354static inline void LPD7_SMC_insw (unsigned char* a, int r,
355 unsigned char* p, int l)
356{
357 unsigned short* ps = (unsigned short*) p;
358 while (l-- > 0) {
359 *ps++ = readw (a + r);
360 LPD7X_IOBARRIER;
361 }
362}
Nicolas Pitre09779c62006-03-20 11:54:27 -0500363
Marc Singerd4adcff2006-05-16 11:41:40 +0100364#define SMC_outsw LPD7_SMC_outsw
365static inline void LPD7_SMC_outsw (unsigned char* a, int r,
366 unsigned char* p, int l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
368 unsigned short* ps = (unsigned short*) p;
369 while (l-- > 0) {
370 writew (*ps++, a + r);
Marc Singerd4adcff2006-05-16 11:41:40 +0100371 LPD7X_IOBARRIER;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373}
374
Marc Singerd4adcff2006-05-16 11:41:40 +0100375#define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377#define RPC_LSA_DEFAULT RPC_LED_TX_RX
378#define RPC_LSB_DEFAULT RPC_LED_100_10
379
Pete Popov55793452005-11-09 22:46:05 -0500380#elif defined(CONFIG_SOC_AU1X00)
381
382#include <au1xxx.h>
383
384/* We can only do 16-bit reads and writes in the static memory space. */
385#define SMC_CAN_USE_8BIT 0
386#define SMC_CAN_USE_16BIT 1
387#define SMC_CAN_USE_32BIT 0
388#define SMC_IO_SHIFT 0
389#define SMC_NOWAIT 1
390
391#define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
392#define SMC_insw(a, r, p, l) \
393 do { \
394 unsigned long _a = (unsigned long)((a) + (r)); \
395 int _l = (l); \
396 u16 *_p = (u16 *)(p); \
397 while (_l-- > 0) \
398 *_p++ = au_readw(_a); \
399 } while(0)
400#define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
401#define SMC_outsw(a, r, p, l) \
402 do { \
403 unsigned long _a = (unsigned long)((a) + (r)); \
404 int _l = (l); \
405 const u16 *_p = (const u16 *)(p); \
406 while (_l-- > 0) \
407 au_writew(*_p++ , _a); \
408 } while(0)
409
Russell King9ded96f2006-01-08 01:02:07 -0800410#define SMC_IRQ_FLAGS (0)
Pete Popov55793452005-11-09 22:46:05 -0500411
Deepak Saxena8431adf2006-07-11 23:02:48 -0700412#elif defined(CONFIG_ARCH_VERSATILE)
413
414#define SMC_CAN_USE_8BIT 1
415#define SMC_CAN_USE_16BIT 1
416#define SMC_CAN_USE_32BIT 1
417#define SMC_NOWAIT 1
418
419#define SMC_inb(a, r) readb((a) + (r))
420#define SMC_inw(a, r) readw((a) + (r))
421#define SMC_inl(a, r) readl((a) + (r))
422#define SMC_outb(v, a, r) writeb(v, (a) + (r))
423#define SMC_outw(v, a, r) writew(v, (a) + (r))
424#define SMC_outl(v, a, r) writel(v, (a) + (r))
425#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
426#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000427#define SMC_IRQ_FLAGS (-1) /* from resource */
Deepak Saxena8431adf2006-07-11 23:02:48 -0700428
David Howellsb920de12008-02-08 04:19:31 -0800429#elif defined(CONFIG_MN10300)
430
431/*
432 * MN10300/AM33 configuration
433 */
434
435#include <asm/unit/smc91111.h>
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437#else
438
David Howellsb920de12008-02-08 04:19:31 -0800439/*
440 * Default configuration
441 */
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443#define SMC_CAN_USE_8BIT 1
444#define SMC_CAN_USE_16BIT 1
445#define SMC_CAN_USE_32BIT 1
446#define SMC_NOWAIT 1
447
448#define SMC_inb(a, r) readb((a) + (r))
449#define SMC_inw(a, r) readw((a) + (r))
450#define SMC_inl(a, r) readl((a) + (r))
451#define SMC_outb(v, a, r) writeb(v, (a) + (r))
452#define SMC_outw(v, a, r) writew(v, (a) + (r))
453#define SMC_outl(v, a, r) writel(v, (a) + (r))
Magnus Damm8a214c12008-02-22 19:55:24 +0900454#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
455#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
457#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
458
459#define RPC_LSA_DEFAULT RPC_LED_100_10
460#define RPC_LSB_DEFAULT RPC_LED_TX_RX
461
462#endif
463
Russell King073ac8f2007-09-01 21:27:18 +0100464
465/* store this information for the driver.. */
466struct smc_local {
467 /*
468 * If I have to wait until memory is available to send a
469 * packet, I will store the skbuff here, until I get the
470 * desired memory. Then, I'll send it out and free it.
471 */
472 struct sk_buff *pending_tx_skb;
473 struct tasklet_struct tx_task;
474
475 /* version/revision of the SMC91x chip */
476 int version;
477
478 /* Contains the current active transmission mode */
479 int tcr_cur_mode;
480
481 /* Contains the current active receive mode */
482 int rcr_cur_mode;
483
484 /* Contains the current active receive/phy mode */
485 int rpc_cur_mode;
486 int ctl_rfduplx;
487 int ctl_rspeed;
488
489 u32 msg_enable;
490 u32 phy_type;
491 struct mii_if_info mii;
492
493 /* work queue */
494 struct work_struct phy_configure;
495 struct net_device *dev;
496 int work_pending;
497
498 spinlock_t lock;
499
Eric Miao52256c02008-06-24 15:36:05 +0800500#ifdef CONFIG_ARCH_PXA
Russell King073ac8f2007-09-01 21:27:18 +0100501 /* DMA needs the physical address of the chip */
502 u_long physaddr;
503 struct device *device;
504#endif
505 void __iomem *base;
506 void __iomem *datacs;
Magnus Damm3e947942008-02-22 19:55:15 +0900507
Eric Miao15919882008-06-24 13:38:50 +0800508 /* the low address lines on some platforms aren't connected... */
509 int io_shift;
510
Magnus Damm3e947942008-02-22 19:55:15 +0900511 struct smc91x_platdata cfg;
Russell King073ac8f2007-09-01 21:27:18 +0100512};
513
Eric Miaofa6d3be2008-06-19 17:19:57 +0800514#define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
515#define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
516#define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
Russell King073ac8f2007-09-01 21:27:18 +0100517
Eric Miao52256c02008-06-24 15:36:05 +0800518#ifdef CONFIG_ARCH_PXA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519/*
520 * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
521 * always happening in irq context so no need to worry about races. TX is
522 * different and probably not worth it for that reason, and not as critical
523 * as RX which can overrun memory and lose packets.
524 */
525#include <linux/dma-mapping.h>
526#include <asm/dma.h>
527#include <asm/arch/pxa-regs.h>
528
529#ifdef SMC_insl
530#undef SMC_insl
531#define SMC_insl(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100532 smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100534smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 u_char *buf, int len)
536{
Russell King073ac8f2007-09-01 21:27:18 +0100537 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 dma_addr_t dmabuf;
539
540 /* fallback if no DMA available */
541 if (dma == (unsigned char)-1) {
542 readsl(ioaddr + reg, buf, len);
543 return;
544 }
545
546 /* 64 bit alignment is required for memory to memory DMA */
547 if ((long)buf & 4) {
548 *((u32 *)buf) = SMC_inl(ioaddr, reg);
549 buf += 4;
550 len--;
551 }
552
553 len *= 4;
Russell King073ac8f2007-09-01 21:27:18 +0100554 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 DCSR(dma) = DCSR_NODESC;
556 DTADR(dma) = dmabuf;
557 DSADR(dma) = physaddr + reg;
558 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
559 DCMD_WIDTH4 | (DCMD_LENGTH & len));
560 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
561 while (!(DCSR(dma) & DCSR_STOPSTATE))
562 cpu_relax();
563 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100564 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565}
566#endif
567
568#ifdef SMC_insw
569#undef SMC_insw
570#define SMC_insw(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100571 smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100573smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 u_char *buf, int len)
575{
Russell King073ac8f2007-09-01 21:27:18 +0100576 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 dma_addr_t dmabuf;
578
579 /* fallback if no DMA available */
580 if (dma == (unsigned char)-1) {
581 readsw(ioaddr + reg, buf, len);
582 return;
583 }
584
585 /* 64 bit alignment is required for memory to memory DMA */
586 while ((long)buf & 6) {
587 *((u16 *)buf) = SMC_inw(ioaddr, reg);
588 buf += 2;
589 len--;
590 }
591
592 len *= 2;
Russell King073ac8f2007-09-01 21:27:18 +0100593 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 DCSR(dma) = DCSR_NODESC;
595 DTADR(dma) = dmabuf;
596 DSADR(dma) = physaddr + reg;
597 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
598 DCMD_WIDTH2 | (DCMD_LENGTH & len));
599 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
600 while (!(DCSR(dma) & DCSR_STOPSTATE))
601 cpu_relax();
602 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100603 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604}
605#endif
606
607static void
David Howells7d12e782006-10-05 14:55:46 +0100608smc_pxa_dma_irq(int dma, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609{
610 DCSR(dma) = 0;
611}
Eric Miao52256c02008-06-24 15:36:05 +0800612#endif /* CONFIG_ARCH_PXA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614
Nicolas Pitre09779c62006-03-20 11:54:27 -0500615/*
616 * Everything a particular hardware setup needs should have been defined
617 * at this point. Add stubs for the undefined cases, mainly to avoid
618 * compilation warnings since they'll be optimized away, or to prevent buggy
619 * use of them.
620 */
621
622#if ! SMC_CAN_USE_32BIT
623#define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
624#define SMC_outl(x, ioaddr, reg) BUG()
625#define SMC_insl(a, r, p, l) BUG()
626#define SMC_outsl(a, r, p, l) BUG()
627#endif
628
629#if !defined(SMC_insl) || !defined(SMC_outsl)
630#define SMC_insl(a, r, p, l) BUG()
631#define SMC_outsl(a, r, p, l) BUG()
632#endif
633
634#if ! SMC_CAN_USE_16BIT
635
636/*
637 * Any 16-bit access is performed with two 8-bit accesses if the hardware
638 * can't do it directly. Most registers are 16-bit so those are mandatory.
639 */
640#define SMC_outw(x, ioaddr, reg) \
641 do { \
642 unsigned int __val16 = (x); \
643 SMC_outb( __val16, ioaddr, reg ); \
644 SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
645 } while (0)
646#define SMC_inw(ioaddr, reg) \
647 ({ \
648 unsigned int __val16; \
649 __val16 = SMC_inb( ioaddr, reg ); \
650 __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
651 __val16; \
652 })
653
654#define SMC_insw(a, r, p, l) BUG()
655#define SMC_outsw(a, r, p, l) BUG()
656
657#endif
658
659#if !defined(SMC_insw) || !defined(SMC_outsw)
660#define SMC_insw(a, r, p, l) BUG()
661#define SMC_outsw(a, r, p, l) BUG()
662#endif
663
664#if ! SMC_CAN_USE_8BIT
665#define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
666#define SMC_outb(x, ioaddr, reg) BUG()
667#define SMC_insb(a, r, p, l) BUG()
668#define SMC_outsb(a, r, p, l) BUG()
669#endif
670
671#if !defined(SMC_insb) || !defined(SMC_outsb)
672#define SMC_insb(a, r, p, l) BUG()
673#define SMC_outsb(a, r, p, l) BUG()
674#endif
675
676#ifndef SMC_CAN_USE_DATACS
677#define SMC_CAN_USE_DATACS 0
678#endif
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680#ifndef SMC_IO_SHIFT
681#define SMC_IO_SHIFT 0
682#endif
Nicolas Pitre09779c62006-03-20 11:54:27 -0500683
684#ifndef SMC_IRQ_FLAGS
Thomas Gleixner1fb9df52006-07-01 19:29:39 -0700685#define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
Nicolas Pitre09779c62006-03-20 11:54:27 -0500686#endif
687
688#ifndef SMC_INTERRUPT_PREAMBLE
689#define SMC_INTERRUPT_PREAMBLE
690#endif
691
692
693/* Because of bank switching, the LAN91x uses only 16 I/O ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694#define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
695#define SMC_DATA_EXTENT (4)
696
697/*
698 . Bank Select Register:
699 .
700 . yyyy yyyy 0000 00xx
701 . xx = bank number
702 . yyyy yyyy = 0x33, for identification purposes.
703*/
704#define BANK_SELECT (14 << SMC_IO_SHIFT)
705
706
707// Transmit Control Register
708/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900709#define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710#define TCR_ENABLE 0x0001 // When 1 we can transmit
711#define TCR_LOOP 0x0002 // Controls output pin LBK
712#define TCR_FORCOL 0x0004 // When 1 will force a collision
713#define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
714#define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
715#define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
716#define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
717#define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
718#define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
719#define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
720
721#define TCR_CLEAR 0 /* do NOTHING */
722/* the default settings for the TCR register : */
723#define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
724
725
726// EPH Status Register
727/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900728#define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729#define ES_TX_SUC 0x0001 // Last TX was successful
730#define ES_SNGL_COL 0x0002 // Single collision detected for last tx
731#define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
732#define ES_LTX_MULT 0x0008 // Last tx was a multicast
733#define ES_16COL 0x0010 // 16 Collisions Reached
734#define ES_SQET 0x0020 // Signal Quality Error Test
735#define ES_LTXBRD 0x0040 // Last tx was a broadcast
736#define ES_TXDEFR 0x0080 // Transmit Deferred
737#define ES_LATCOL 0x0200 // Late collision detected on last tx
738#define ES_LOSTCARR 0x0400 // Lost Carrier Sense
739#define ES_EXC_DEF 0x0800 // Excessive Deferral
740#define ES_CTR_ROL 0x1000 // Counter Roll Over indication
741#define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
742#define ES_TXUNRN 0x8000 // Tx Underrun
743
744
745// Receive Control Register
746/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900747#define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748#define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
749#define RCR_PRMS 0x0002 // Enable promiscuous mode
750#define RCR_ALMUL 0x0004 // When set accepts all multicast frames
751#define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
752#define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
753#define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
754#define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
755#define RCR_SOFTRST 0x8000 // resets the chip
756
757/* the normal settings for the RCR register : */
758#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
759#define RCR_CLEAR 0x0 // set it to a base state
760
761
762// Counter Register
763/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900764#define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766
767// Memory Information Register
768/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900769#define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771
772// Receive/Phy Control Register
773/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900774#define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775#define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
776#define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
777#define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
778#define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
779#define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
780#define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
781#define RPC_LED_RES (0x01) // LED = Reserved
782#define RPC_LED_10 (0x02) // LED = 10Mbps link detect
783#define RPC_LED_FD (0x03) // LED = Full Duplex Mode
784#define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
785#define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
786#define RPC_LED_TX (0x06) // LED = TX packet occurred
787#define RPC_LED_RX (0x07) // LED = RX packet occurred
788
789#ifndef RPC_LSA_DEFAULT
790#define RPC_LSA_DEFAULT RPC_LED_100
791#endif
792#ifndef RPC_LSB_DEFAULT
793#define RPC_LSB_DEFAULT RPC_LED_FD
794#endif
795
796#define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
797
798
799/* Bank 0 0x0C is reserved */
800
801// Bank Select Register
802/* All Banks */
803#define BSR_REG 0x000E
804
805
806// Configuration Reg
807/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900808#define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809#define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
810#define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
811#define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
812#define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
813
814// Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
815#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
816
817
818// Base Address Register
819/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900820#define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822
823// Individual Address Registers
824/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900825#define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
826#define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
827#define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829
830// General Purpose Register
831/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900832#define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834
835// Control Register
836/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900837#define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838#define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
839#define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
840#define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
841#define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
842#define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
843#define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
844#define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
845#define CTL_STORE 0x0001 // When set stores registers into EEPROM
846
847
848// MMU Command Register
849/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900850#define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851#define MC_BUSY 1 // When 1 the last release has not completed
852#define MC_NOP (0<<5) // No Op
853#define MC_ALLOC (1<<5) // OR with number of 256 byte packets
854#define MC_RESET (2<<5) // Reset MMU to initial state
855#define MC_REMOVE (3<<5) // Remove the current rx packet
856#define MC_RELEASE (4<<5) // Remove and release the current rx packet
857#define MC_FREEPKT (5<<5) // Release packet in PNR register
858#define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
859#define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
860
861
862// Packet Number Register
863/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900864#define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866
867// Allocation Result Register
868/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900869#define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870#define AR_FAILED 0x80 // Alocation Failed
871
872
873// TX FIFO Ports Register
874/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900875#define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876#define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
877
878// RX FIFO Ports Register
879/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900880#define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881#define RXFIFO_REMPTY 0x80 // RX FIFO Empty
882
Magnus Dammcfdfa862008-02-22 19:55:05 +0900883#define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
885// Pointer Register
886/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900887#define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888#define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
889#define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
890#define PTR_READ 0x2000 // When 1 the operation is a read
891
892
893// Data Register
894/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900895#define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
897
898// Interrupt Status/Acknowledge Register
899/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900900#define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902
903// Interrupt Mask Register
904/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900905#define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906#define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
907#define IM_ERCV_INT 0x40 // Early Receive Interrupt
908#define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
909#define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
910#define IM_ALLOC_INT 0x08 // Set when allocation request is completed
911#define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
912#define IM_TX_INT 0x02 // Transmit Interrupt
913#define IM_RCV_INT 0x01 // Receive Interrupt
914
915
916// Multicast Table Registers
917/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900918#define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
919#define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
920#define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
921#define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
923
924// Management Interface Register (MII)
925/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900926#define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927#define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
928#define MII_MDOE 0x0008 // MII Output Enable
929#define MII_MCLK 0x0004 // MII Clock, pin MDCLK
930#define MII_MDI 0x0002 // MII Input, pin MDI
931#define MII_MDO 0x0001 // MII Output, pin MDO
932
933
934// Revision Register
935/* BANK 3 */
936/* ( hi: chip id low: rev # ) */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900937#define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
939
940// Early RCV Register
941/* BANK 3 */
942/* this is NOT on SMC9192 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900943#define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944#define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
945#define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
946
947
948// External Register
949/* BANK 7 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900950#define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
952
953#define CHIP_9192 3
954#define CHIP_9194 4
955#define CHIP_9195 5
956#define CHIP_9196 6
957#define CHIP_91100 7
958#define CHIP_91100FD 8
959#define CHIP_91111FD 9
960
961static const char * chip_ids[ 16 ] = {
962 NULL, NULL, NULL,
963 /* 3 */ "SMC91C90/91C92",
964 /* 4 */ "SMC91C94",
965 /* 5 */ "SMC91C95",
966 /* 6 */ "SMC91C96",
967 /* 7 */ "SMC91C100",
968 /* 8 */ "SMC91C100FD",
969 /* 9 */ "SMC91C11xFD",
970 NULL, NULL, NULL,
971 NULL, NULL, NULL};
972
973
974/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 . Receive status bits
976*/
977#define RS_ALGNERR 0x8000
978#define RS_BRODCAST 0x4000
979#define RS_BADCRC 0x2000
980#define RS_ODDFRAME 0x1000
981#define RS_TOOLONG 0x0800
982#define RS_TOOSHORT 0x0400
983#define RS_MULTICAST 0x0001
984#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
985
986
987/*
988 * PHY IDs
989 * LAN83C183 == LAN91C111 Internal PHY
990 */
991#define PHY_LAN83C183 0x0016f840
992#define PHY_LAN83C180 0x02821c50
993
994/*
995 * PHY Register Addresses (LAN91C111 Internal PHY)
996 *
997 * Generic PHY registers can be found in <linux/mii.h>
998 *
999 * These phy registers are specific to our on-board phy.
1000 */
1001
1002// PHY Configuration Register 1
1003#define PHY_CFG1_REG 0x10
1004#define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
1005#define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
1006#define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
1007#define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
1008#define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
1009#define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
1010#define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
1011#define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
1012#define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
1013#define PHY_CFG1_TLVL_MASK 0x003C
1014#define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
1015
1016
1017// PHY Configuration Register 2
1018#define PHY_CFG2_REG 0x11
1019#define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
1020#define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
1021#define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
1022#define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
1023
1024// PHY Status Output (and Interrupt status) Register
1025#define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
1026#define PHY_INT_INT 0x8000 // 1=bits have changed since last read
1027#define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
1028#define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
1029#define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
1030#define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
1031#define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
1032#define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
1033#define PHY_INT_JAB 0x0100 // 1=Jabber detected
1034#define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
1035#define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
1036
1037// PHY Interrupt/Status Mask Register
1038#define PHY_MASK_REG 0x13 // Interrupt Mask
1039// Uses the same bit definitions as PHY_INT_REG
1040
1041
1042/*
1043 * SMC91C96 ethernet config and status registers.
1044 * These are in the "attribute" space.
1045 */
1046#define ECOR 0x8000
1047#define ECOR_RESET 0x80
1048#define ECOR_LEVEL_IRQ 0x40
1049#define ECOR_WR_ATTRIB 0x04
1050#define ECOR_ENABLE 0x01
1051
1052#define ECSR 0x8002
1053#define ECSR_IOIS8 0x20
1054#define ECSR_PWRDWN 0x04
1055#define ECSR_INT 0x02
1056
1057#define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
1058
1059
1060/*
1061 * Macros to abstract register access according to the data bus
1062 * capabilities. Please use those and not the in/out primitives.
1063 * Note: the following macros do *not* select the bank -- this must
1064 * be done separately as needed in the main code. The SMC_REG() macro
1065 * only uses the bank argument for debugging purposes (when enabled).
Nicolas Pitre09779c62006-03-20 11:54:27 -05001066 *
1067 * Note: despite inline functions being safer, everything leading to this
1068 * should preferably be macros to let BUG() display the line number in
1069 * the core source code since we're interested in the top call site
1070 * not in any inline function location.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 */
1072
1073#if SMC_DEBUG > 0
Magnus Dammcfdfa862008-02-22 19:55:05 +09001074#define SMC_REG(lp, reg, bank) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 ({ \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001076 int __b = SMC_CURRENT_BANK(lp); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
1078 printk( "%s: bank reg screwed (0x%04x)\n", \
1079 CARDNAME, __b ); \
1080 BUG(); \
1081 } \
1082 reg<<SMC_IO_SHIFT; \
1083 })
1084#else
Magnus Dammcfdfa862008-02-22 19:55:05 +09001085#define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086#endif
1087
Nicolas Pitre09779c62006-03-20 11:54:27 -05001088/*
1089 * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
1090 * aligned to a 32 bit boundary. I tell you that does exist!
1091 * Fortunately the affected register accesses can be easily worked around
1092 * since we can write zeroes to the preceeding 16 bits without adverse
1093 * effects and use a 32-bit access.
1094 *
1095 * Enforce it on any 32-bit capable setup for now.
1096 */
Magnus Damm3e947942008-02-22 19:55:15 +09001097#define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001098
Magnus Dammcfdfa862008-02-22 19:55:05 +09001099#define SMC_GET_PN(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001100 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001101 : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001102
Magnus Dammcfdfa862008-02-22 19:55:05 +09001103#define SMC_SET_PN(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001104 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001105 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001106 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
Magnus Damm3e947942008-02-22 19:55:15 +09001107 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001108 SMC_outb(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001109 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001110 SMC_outw(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001111 } while (0)
1112
Magnus Dammcfdfa862008-02-22 19:55:05 +09001113#define SMC_GET_AR(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001114 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001115 : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001116
Magnus Dammcfdfa862008-02-22 19:55:05 +09001117#define SMC_GET_TXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001118 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001119 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001120
Magnus Dammcfdfa862008-02-22 19:55:05 +09001121#define SMC_GET_RXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001122 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001123 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001124
Magnus Dammcfdfa862008-02-22 19:55:05 +09001125#define SMC_GET_INT(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001126 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001127 : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001128
Magnus Dammcfdfa862008-02-22 19:55:05 +09001129#define SMC_ACK_INT(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001131 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001132 SMC_outb(x, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001133 else { \
1134 unsigned long __flags; \
1135 int __mask; \
1136 local_irq_save(__flags); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001137 __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
1138 SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001139 local_irq_restore(__flags); \
1140 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Magnus Dammcfdfa862008-02-22 19:55:05 +09001143#define SMC_GET_INT_MASK(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001144 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001145 : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001146
Magnus Dammcfdfa862008-02-22 19:55:05 +09001147#define SMC_SET_INT_MASK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001148 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001149 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001150 SMC_outb(x, ioaddr, IM_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001151 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001152 SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001153 } while (0)
1154
Magnus Dammcfdfa862008-02-22 19:55:05 +09001155#define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001156
Magnus Dammcfdfa862008-02-22 19:55:05 +09001157#define SMC_SELECT_BANK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001158 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001159 if (SMC_MUST_ALIGN_WRITE(lp)) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001160 SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
1161 else \
1162 SMC_outw(x, ioaddr, BANK_SELECT); \
1163 } while (0)
1164
Magnus Dammcfdfa862008-02-22 19:55:05 +09001165#define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001166
Magnus Dammcfdfa862008-02-22 19:55:05 +09001167#define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001168
Magnus Dammcfdfa862008-02-22 19:55:05 +09001169#define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001170
Magnus Dammcfdfa862008-02-22 19:55:05 +09001171#define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001172
Magnus Dammcfdfa862008-02-22 19:55:05 +09001173#define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001174
Magnus Dammcfdfa862008-02-22 19:55:05 +09001175#define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001176
Magnus Dammcfdfa862008-02-22 19:55:05 +09001177#define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001178
Magnus Dammcfdfa862008-02-22 19:55:05 +09001179#define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001180
Magnus Dammcfdfa862008-02-22 19:55:05 +09001181#define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001182
Magnus Dammcfdfa862008-02-22 19:55:05 +09001183#define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001184
Magnus Dammcfdfa862008-02-22 19:55:05 +09001185#define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001186
Magnus Dammcfdfa862008-02-22 19:55:05 +09001187#define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001188
Magnus Dammcfdfa862008-02-22 19:55:05 +09001189#define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001190
Magnus Dammcfdfa862008-02-22 19:55:05 +09001191#define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001192
Magnus Dammcfdfa862008-02-22 19:55:05 +09001193#define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001194
Magnus Dammcfdfa862008-02-22 19:55:05 +09001195#define SMC_SET_PTR(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001196 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001197 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001198 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001199 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001200 SMC_outw(x, ioaddr, PTR_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001201 } while (0)
1202
Magnus Dammcfdfa862008-02-22 19:55:05 +09001203#define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001204
Magnus Dammcfdfa862008-02-22 19:55:05 +09001205#define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001206
Magnus Dammcfdfa862008-02-22 19:55:05 +09001207#define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001208
Magnus Dammcfdfa862008-02-22 19:55:05 +09001209#define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001210
Magnus Dammcfdfa862008-02-22 19:55:05 +09001211#define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001212
Magnus Dammcfdfa862008-02-22 19:55:05 +09001213#define SMC_SET_RPC(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001214 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001215 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001216 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001217 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001218 SMC_outw(x, ioaddr, RPC_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001219 } while (0)
1220
Magnus Dammcfdfa862008-02-22 19:55:05 +09001221#define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001222
Magnus Dammcfdfa862008-02-22 19:55:05 +09001223#define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225#ifndef SMC_GET_MAC_ADDR
Magnus Dammcfdfa862008-02-22 19:55:05 +09001226#define SMC_GET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 do { \
1228 unsigned int __v; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001229 __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 addr[0] = __v; addr[1] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001231 __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 addr[2] = __v; addr[3] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001233 __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 addr[4] = __v; addr[5] = __v >> 8; \
1235 } while (0)
1236#endif
1237
Magnus Dammcfdfa862008-02-22 19:55:05 +09001238#define SMC_SET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 do { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001240 SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
1241 SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
1242 SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 } while (0)
1244
Magnus Dammcfdfa862008-02-22 19:55:05 +09001245#define SMC_SET_MCAST(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 do { \
1247 const unsigned char *mt = (x); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001248 SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
1249 SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
1250 SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
1251 SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 } while (0)
1253
Magnus Dammcfdfa862008-02-22 19:55:05 +09001254#define SMC_PUT_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001256 if (SMC_32BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001257 SMC_outl((status) | (length)<<16, ioaddr, \
1258 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001259 else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001260 SMC_outw(status, ioaddr, DATA_REG(lp)); \
1261 SMC_outw(length, ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001262 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 } while (0)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001264
Magnus Dammcfdfa862008-02-22 19:55:05 +09001265#define SMC_GET_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001267 if (SMC_32BIT(lp)) { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001268 unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001269 (status) = __val & 0xffff; \
1270 (length) = __val >> 16; \
1271 } else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001272 (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
1273 (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 } \
1275 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Magnus Dammcfdfa862008-02-22 19:55:05 +09001277#define SMC_PUSH_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001278 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001279 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001280 void *__ptr = (p); \
1281 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001282 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001283 if (__len >= 2 && (unsigned long)__ptr & 2) { \
1284 __len -= 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001285 SMC_outw(*(u16 *)__ptr, ioaddr, \
1286 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001287 __ptr += 2; \
1288 } \
1289 if (SMC_CAN_USE_DATACS && lp->datacs) \
1290 __ioaddr = lp->datacs; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001291 SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001292 if (__len & 2) { \
1293 __ptr += (__len & ~3); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001294 SMC_outw(*((u16 *)__ptr), ioaddr, \
1295 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001296 } \
Magnus Damm3e947942008-02-22 19:55:15 +09001297 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001298 SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001299 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001300 SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001301 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Magnus Dammcfdfa862008-02-22 19:55:05 +09001303#define SMC_PULL_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001304 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001305 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001306 void *__ptr = (p); \
1307 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001308 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001309 if ((unsigned long)__ptr & 2) { \
1310 /* \
1311 * We want 32bit alignment here. \
1312 * Since some buses perform a full \
1313 * 32bit fetch even for 16bit data \
1314 * we can't use SMC_inw() here. \
1315 * Back both source (on-chip) and \
1316 * destination pointers of 2 bytes. \
1317 * This is possible since the call to \
1318 * SMC_GET_PKT_HDR() already advanced \
1319 * the source pointer of 4 bytes, and \
1320 * the skb_reserve(skb, 2) advanced \
1321 * the destination pointer of 2 bytes. \
1322 */ \
1323 __ptr -= 2; \
1324 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001325 SMC_SET_PTR(lp, \
1326 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001327 } \
1328 if (SMC_CAN_USE_DATACS && lp->datacs) \
1329 __ioaddr = lp->datacs; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001331 SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Magnus Damm3e947942008-02-22 19:55:15 +09001332 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001333 SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001334 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001335 SMC_insb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001336 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
1338#endif /* _SMC91X_H_ */