blob: 21de5bd1c9c5b22906ece158306ae5968ae79fb1 [file] [log] [blame]
Xiubo Li43550822013-12-17 11:24:38 +08001/*
2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
3 *
4 * Copyright 2012-2013 Freescale Semiconductor, Inc.
5 *
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
10 *
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
Xiubo Li78957fc2014-02-08 14:38:28 +080018#include <linux/regmap.h>
Xiubo Li43550822013-12-17 11:24:38 +080019#include <linux/slab.h>
20#include <sound/core.h>
21#include <sound/dmaengine_pcm.h>
22#include <sound/pcm_params.h>
23
24#include "fsl_sai.h"
25
Nicolin Chene2681a12014-03-27 19:06:59 +080026#define FSL_SAI_FLAGS (FSL_SAI_CSR_SEIE |\
27 FSL_SAI_CSR_FEIE)
28
29static irqreturn_t fsl_sai_isr(int irq, void *devid)
30{
31 struct fsl_sai *sai = (struct fsl_sai *)devid;
32 struct device *dev = &sai->pdev->dev;
Nicolin Chen413312a2014-03-28 19:39:25 +080033 u32 flags, xcsr, mask;
34 bool irq_none = true;
Nicolin Chene2681a12014-03-27 19:06:59 +080035
Nicolin Chen413312a2014-03-28 19:39:25 +080036 /*
37 * Both IRQ status bits and IRQ mask bits are in the xCSR but
38 * different shifts. And we here create a mask only for those
39 * IRQs that we activated.
40 */
Nicolin Chene2681a12014-03-27 19:06:59 +080041 mask = (FSL_SAI_FLAGS >> FSL_SAI_CSR_xIE_SHIFT) << FSL_SAI_CSR_xF_SHIFT;
42
43 /* Tx IRQ */
44 regmap_read(sai->regmap, FSL_SAI_TCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080045 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080046
Nicolin Chen413312a2014-03-28 19:39:25 +080047 if (flags)
48 irq_none = false;
49 else
50 goto irq_rx;
51
52 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080053 dev_dbg(dev, "isr: Start of Tx word detected\n");
54
Nicolin Chen413312a2014-03-28 19:39:25 +080055 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +080056 dev_warn(dev, "isr: Tx Frame sync error detected\n");
57
Nicolin Chen413312a2014-03-28 19:39:25 +080058 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +080059 dev_warn(dev, "isr: Transmit underrun detected\n");
60 /* FIFO reset for safety */
61 xcsr |= FSL_SAI_CSR_FR;
62 }
63
Nicolin Chen413312a2014-03-28 19:39:25 +080064 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +080065 dev_dbg(dev, "isr: Enabled transmit FIFO is empty\n");
66
Nicolin Chen413312a2014-03-28 19:39:25 +080067 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +080068 dev_dbg(dev, "isr: Transmit FIFO watermark has been reached\n");
69
Nicolin Chen413312a2014-03-28 19:39:25 +080070 flags &= FSL_SAI_CSR_xF_W_MASK;
71 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +080072
Nicolin Chen413312a2014-03-28 19:39:25 +080073 if (flags)
74 regmap_write(sai->regmap, FSL_SAI_TCSR, flags | xcsr);
75
76irq_rx:
Nicolin Chene2681a12014-03-27 19:06:59 +080077 /* Rx IRQ */
78 regmap_read(sai->regmap, FSL_SAI_RCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080079 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080080
Nicolin Chen413312a2014-03-28 19:39:25 +080081 if (flags)
82 irq_none = false;
83 else
84 goto out;
85
86 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080087 dev_dbg(dev, "isr: Start of Rx word detected\n");
88
Nicolin Chen413312a2014-03-28 19:39:25 +080089 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +080090 dev_warn(dev, "isr: Rx Frame sync error detected\n");
91
Nicolin Chen413312a2014-03-28 19:39:25 +080092 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +080093 dev_warn(dev, "isr: Receive overflow detected\n");
94 /* FIFO reset for safety */
95 xcsr |= FSL_SAI_CSR_FR;
96 }
97
Nicolin Chen413312a2014-03-28 19:39:25 +080098 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +080099 dev_dbg(dev, "isr: Enabled receive FIFO is full\n");
100
Nicolin Chen413312a2014-03-28 19:39:25 +0800101 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800102 dev_dbg(dev, "isr: Receive FIFO watermark has been reached\n");
103
Nicolin Chen413312a2014-03-28 19:39:25 +0800104 flags &= FSL_SAI_CSR_xF_W_MASK;
105 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +0800106
Nicolin Chen413312a2014-03-28 19:39:25 +0800107 if (flags)
108 regmap_write(sai->regmap, FSL_SAI_TCSR, flags | xcsr);
109
110out:
111 if (irq_none)
112 return IRQ_NONE;
113 else
114 return IRQ_HANDLED;
Nicolin Chene2681a12014-03-27 19:06:59 +0800115}
116
Xiubo Li43550822013-12-17 11:24:38 +0800117static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
118 int clk_id, unsigned int freq, int fsl_dir)
119{
Xiubo Li43550822013-12-17 11:24:38 +0800120 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800121 u32 val_cr2, reg_cr2;
Xiubo Li43550822013-12-17 11:24:38 +0800122
123 if (fsl_dir == FSL_FMT_TRANSMITTER)
124 reg_cr2 = FSL_SAI_TCR2;
125 else
126 reg_cr2 = FSL_SAI_RCR2;
127
Xiubo Li78957fc2014-02-08 14:38:28 +0800128 regmap_read(sai->regmap, reg_cr2, &val_cr2);
129
Xiubo Li633ff8f2014-01-08 16:13:05 +0800130 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
131
Xiubo Li43550822013-12-17 11:24:38 +0800132 switch (clk_id) {
133 case FSL_SAI_CLK_BUS:
Xiubo Li43550822013-12-17 11:24:38 +0800134 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
135 break;
136 case FSL_SAI_CLK_MAST1:
Xiubo Li43550822013-12-17 11:24:38 +0800137 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
138 break;
139 case FSL_SAI_CLK_MAST2:
Xiubo Li43550822013-12-17 11:24:38 +0800140 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
141 break;
142 case FSL_SAI_CLK_MAST3:
Xiubo Li43550822013-12-17 11:24:38 +0800143 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
144 break;
145 default:
146 return -EINVAL;
147 }
Xiubo Li633ff8f2014-01-08 16:13:05 +0800148
Xiubo Li78957fc2014-02-08 14:38:28 +0800149 regmap_write(sai->regmap, reg_cr2, val_cr2);
Xiubo Li43550822013-12-17 11:24:38 +0800150
151 return 0;
152}
153
154static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
155 int clk_id, unsigned int freq, int dir)
156{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800157 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800158
159 if (dir == SND_SOC_CLOCK_IN)
160 return 0;
161
Xiubo Li43550822013-12-17 11:24:38 +0800162 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
163 FSL_FMT_TRANSMITTER);
164 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800165 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800166 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800167 }
168
169 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
170 FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800171 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800172 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800173
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800174 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800175}
176
177static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
178 unsigned int fmt, int fsl_dir)
179{
Xiubo Li43550822013-12-17 11:24:38 +0800180 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800181 u32 val_cr2, val_cr4, reg_cr2, reg_cr4;
Xiubo Li43550822013-12-17 11:24:38 +0800182
183 if (fsl_dir == FSL_FMT_TRANSMITTER) {
184 reg_cr2 = FSL_SAI_TCR2;
Xiubo Li43550822013-12-17 11:24:38 +0800185 reg_cr4 = FSL_SAI_TCR4;
186 } else {
187 reg_cr2 = FSL_SAI_RCR2;
Xiubo Li43550822013-12-17 11:24:38 +0800188 reg_cr4 = FSL_SAI_RCR4;
189 }
190
Xiubo Li78957fc2014-02-08 14:38:28 +0800191 regmap_read(sai->regmap, reg_cr2, &val_cr2);
192 regmap_read(sai->regmap, reg_cr4, &val_cr4);
Xiubo Li43550822013-12-17 11:24:38 +0800193
194 if (sai->big_endian_data)
Xiubo Li43550822013-12-17 11:24:38 +0800195 val_cr4 &= ~FSL_SAI_CR4_MF;
Xiubo Li72aa62b2013-12-31 15:33:22 +0800196 else
197 val_cr4 |= FSL_SAI_CR4_MF;
Xiubo Li43550822013-12-17 11:24:38 +0800198
Xiubo Li13cde092014-02-25 17:54:51 +0800199 /* DAI mode */
Xiubo Li43550822013-12-17 11:24:38 +0800200 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
201 case SND_SOC_DAIFMT_I2S:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800202 /*
203 * Frame low, 1clk before data, one word length for frame sync,
204 * frame sync starts one serial clock cycle earlier,
205 * that is, together with the last bit of the previous
206 * data word.
207 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800208 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800209 val_cr4 |= FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800210 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800211 case SND_SOC_DAIFMT_LEFT_J:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800212 /*
213 * Frame high, one word length for frame sync,
214 * frame sync asserts with the first bit of the frame.
215 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800216 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800217 val_cr4 &= ~(FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP);
218 break;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800219 case SND_SOC_DAIFMT_DSP_A:
220 /*
221 * Frame high, 1clk before data, one bit for frame sync,
222 * frame sync starts one serial clock cycle earlier,
223 * that is, together with the last bit of the previous
224 * data word.
225 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800226 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800227 val_cr4 &= ~FSL_SAI_CR4_FSP;
228 val_cr4 |= FSL_SAI_CR4_FSE;
229 sai->is_dsp_mode = true;
230 break;
231 case SND_SOC_DAIFMT_DSP_B:
232 /*
233 * Frame high, one bit for frame sync,
234 * frame sync asserts with the first bit of the frame.
235 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800236 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800237 val_cr4 &= ~(FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP);
238 sai->is_dsp_mode = true;
239 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800240 case SND_SOC_DAIFMT_RIGHT_J:
241 /* To be done */
Xiubo Li43550822013-12-17 11:24:38 +0800242 default:
243 return -EINVAL;
244 }
245
Xiubo Li13cde092014-02-25 17:54:51 +0800246 /* DAI clock inversion */
Xiubo Li43550822013-12-17 11:24:38 +0800247 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
248 case SND_SOC_DAIFMT_IB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800249 /* Invert both clocks */
250 val_cr2 ^= FSL_SAI_CR2_BCP;
251 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800252 break;
253 case SND_SOC_DAIFMT_IB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800254 /* Invert bit clock */
255 val_cr2 ^= FSL_SAI_CR2_BCP;
Xiubo Li43550822013-12-17 11:24:38 +0800256 break;
257 case SND_SOC_DAIFMT_NB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800258 /* Invert frame clock */
259 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800260 break;
261 case SND_SOC_DAIFMT_NB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800262 /* Nothing to do for both normal cases */
Xiubo Li43550822013-12-17 11:24:38 +0800263 break;
264 default:
265 return -EINVAL;
266 }
267
Xiubo Li13cde092014-02-25 17:54:51 +0800268 /* DAI clock master masks */
Xiubo Li43550822013-12-17 11:24:38 +0800269 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
270 case SND_SOC_DAIFMT_CBS_CFS:
271 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
272 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
273 break;
274 case SND_SOC_DAIFMT_CBM_CFM:
275 val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR;
276 val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR;
277 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800278 case SND_SOC_DAIFMT_CBS_CFM:
279 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
280 val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR;
281 break;
282 case SND_SOC_DAIFMT_CBM_CFS:
283 val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR;
284 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
285 break;
Xiubo Li43550822013-12-17 11:24:38 +0800286 default:
287 return -EINVAL;
288 }
289
Xiubo Li78957fc2014-02-08 14:38:28 +0800290 regmap_write(sai->regmap, reg_cr2, val_cr2);
291 regmap_write(sai->regmap, reg_cr4, val_cr4);
Xiubo Li43550822013-12-17 11:24:38 +0800292
293 return 0;
294}
295
296static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
297{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800298 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800299
Xiubo Li43550822013-12-17 11:24:38 +0800300 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
301 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800302 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800303 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800304 }
305
306 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800307 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800308 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800309
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800310 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800311}
312
313static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
314 struct snd_pcm_hw_params *params,
315 struct snd_soc_dai *cpu_dai)
316{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800317 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen1d700302013-12-20 16:41:01 +0800318 u32 val_cr4, val_cr5, val_mr, reg_cr4, reg_cr5, reg_mr;
Xiubo Li43550822013-12-17 11:24:38 +0800319 unsigned int channels = params_channels(params);
Nicolin Chen1d700302013-12-20 16:41:01 +0800320 u32 word_width = snd_pcm_format_width(params_format(params));
Xiubo Li43550822013-12-17 11:24:38 +0800321
322 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
323 reg_cr4 = FSL_SAI_TCR4;
324 reg_cr5 = FSL_SAI_TCR5;
325 reg_mr = FSL_SAI_TMR;
326 } else {
327 reg_cr4 = FSL_SAI_RCR4;
328 reg_cr5 = FSL_SAI_RCR5;
329 reg_mr = FSL_SAI_RMR;
330 }
331
Xiubo Li78957fc2014-02-08 14:38:28 +0800332 regmap_read(sai->regmap, reg_cr4, &val_cr4);
333 regmap_read(sai->regmap, reg_cr4, &val_cr5);
334
Xiubo Li43550822013-12-17 11:24:38 +0800335 val_cr4 &= ~FSL_SAI_CR4_SYWD_MASK;
336 val_cr4 &= ~FSL_SAI_CR4_FRSZ_MASK;
337
Xiubo Li43550822013-12-17 11:24:38 +0800338 val_cr5 &= ~FSL_SAI_CR5_WNW_MASK;
339 val_cr5 &= ~FSL_SAI_CR5_W0W_MASK;
340 val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;
341
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800342 if (!sai->is_dsp_mode)
343 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
344
Xiubo Li43550822013-12-17 11:24:38 +0800345 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
346 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
347
Xiubo Li496a39d2013-12-31 15:33:21 +0800348 val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;
Xiubo Li43550822013-12-17 11:24:38 +0800349 if (sai->big_endian_data)
Xiubo Li43550822013-12-17 11:24:38 +0800350 val_cr5 |= FSL_SAI_CR5_FBT(0);
Xiubo Li72aa62b2013-12-31 15:33:22 +0800351 else
352 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800353
354 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
Nicolin Chend22e28c2013-12-20 16:41:02 +0800355 val_mr = ~0UL - ((1 << channels) - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800356
Xiubo Li78957fc2014-02-08 14:38:28 +0800357 regmap_write(sai->regmap, reg_cr4, val_cr4);
358 regmap_write(sai->regmap, reg_cr5, val_cr5);
359 regmap_write(sai->regmap, reg_mr, val_mr);
Xiubo Li43550822013-12-17 11:24:38 +0800360
361 return 0;
362}
363
364static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
365 struct snd_soc_dai *cpu_dai)
366{
367 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chene6b39842014-04-01 11:17:06 +0800368 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Xiubo Li78957fc2014-02-08 14:38:28 +0800369 u32 tcsr, rcsr;
Xiubo Li496a39d2013-12-31 15:33:21 +0800370
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800371 /*
372 * The transmitter bit clock and frame sync are to be
373 * used by both the transmitter and receiver.
374 */
Xiubo Li78957fc2014-02-08 14:38:28 +0800375 regmap_update_bits(sai->regmap, FSL_SAI_TCR2, FSL_SAI_CR2_SYNC,
376 ~FSL_SAI_CR2_SYNC);
377 regmap_update_bits(sai->regmap, FSL_SAI_RCR2, FSL_SAI_CR2_SYNC,
378 FSL_SAI_CR2_SYNC);
Xiubo Li496a39d2013-12-31 15:33:21 +0800379
Xiubo Li78957fc2014-02-08 14:38:28 +0800380 regmap_read(sai->regmap, FSL_SAI_TCSR, &tcsr);
381 regmap_read(sai->regmap, FSL_SAI_RCSR, &rcsr);
Xiubo Li43550822013-12-17 11:24:38 +0800382
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800383 /*
384 * It is recommended that the transmitter is the last enabled
385 * and the first disabled.
386 */
Xiubo Li43550822013-12-17 11:24:38 +0800387 switch (cmd) {
388 case SNDRV_PCM_TRIGGER_START:
389 case SNDRV_PCM_TRIGGER_RESUME:
390 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Nicolin Chene6b39842014-04-01 11:17:06 +0800391 if (!(tcsr & FSL_SAI_CSR_FRDE || rcsr & FSL_SAI_CSR_FRDE)) {
392 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
393 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
394 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
395 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
396 }
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800397
Nicolin Chene6b39842014-04-01 11:17:06 +0800398 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800399 FSL_SAI_CSR_xIE_MASK, FSL_SAI_FLAGS);
400 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
Nicolin Chene6b39842014-04-01 11:17:06 +0800401 FSL_SAI_CSR_FRDE, FSL_SAI_CSR_FRDE);
Xiubo Li43550822013-12-17 11:24:38 +0800402 break;
Xiubo Li43550822013-12-17 11:24:38 +0800403 case SNDRV_PCM_TRIGGER_STOP:
404 case SNDRV_PCM_TRIGGER_SUSPEND:
405 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Nicolin Chene6b39842014-04-01 11:17:06 +0800406 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
407 FSL_SAI_CSR_FRDE, 0);
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800408 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
409 FSL_SAI_CSR_xIE_MASK, 0);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800410
Nicolin Chene6b39842014-04-01 11:17:06 +0800411 if (!(tcsr & FSL_SAI_CSR_FRDE || rcsr & FSL_SAI_CSR_FRDE)) {
412 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
413 FSL_SAI_CSR_TERE, 0);
414 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
415 FSL_SAI_CSR_TERE, 0);
416 }
Xiubo Li43550822013-12-17 11:24:38 +0800417 break;
418 default:
419 return -EINVAL;
420 }
421
422 return 0;
423}
424
425static int fsl_sai_startup(struct snd_pcm_substream *substream,
426 struct snd_soc_dai *cpu_dai)
427{
Xiubo Li43550822013-12-17 11:24:38 +0800428 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Xiubo Li78957fc2014-02-08 14:38:28 +0800429 u32 reg;
Xiubo Li43550822013-12-17 11:24:38 +0800430
Xiubo Li78957fc2014-02-08 14:38:28 +0800431 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
432 reg = FSL_SAI_TCR3;
433 else
434 reg = FSL_SAI_RCR3;
435
436 regmap_update_bits(sai->regmap, reg, FSL_SAI_CR3_TRCE,
437 FSL_SAI_CR3_TRCE);
438
439 return 0;
Xiubo Li43550822013-12-17 11:24:38 +0800440}
441
442static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
443 struct snd_soc_dai *cpu_dai)
444{
445 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Xiubo Li78957fc2014-02-08 14:38:28 +0800446 u32 reg;
Xiubo Li43550822013-12-17 11:24:38 +0800447
Xiubo Li78957fc2014-02-08 14:38:28 +0800448 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
449 reg = FSL_SAI_TCR3;
450 else
451 reg = FSL_SAI_RCR3;
452
453 regmap_update_bits(sai->regmap, reg, FSL_SAI_CR3_TRCE,
454 ~FSL_SAI_CR3_TRCE);
Xiubo Li43550822013-12-17 11:24:38 +0800455}
456
457static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
458 .set_sysclk = fsl_sai_set_dai_sysclk,
459 .set_fmt = fsl_sai_set_dai_fmt,
460 .hw_params = fsl_sai_hw_params,
461 .trigger = fsl_sai_trigger,
462 .startup = fsl_sai_startup,
463 .shutdown = fsl_sai_shutdown,
464};
465
466static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
467{
468 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
Xiubo Lie6dc12d2013-12-25 11:20:14 +0800469
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800470 regmap_update_bits(sai->regmap, FSL_SAI_TCSR, 0xffffffff, 0x0);
471 regmap_update_bits(sai->regmap, FSL_SAI_RCSR, 0xffffffff, 0x0);
Xiubo Li78957fc2014-02-08 14:38:28 +0800472 regmap_update_bits(sai->regmap, FSL_SAI_TCR1, FSL_SAI_CR1_RFW_MASK,
473 FSL_SAI_MAXBURST_TX * 2);
474 regmap_update_bits(sai->regmap, FSL_SAI_RCR1, FSL_SAI_CR1_RFW_MASK,
475 FSL_SAI_MAXBURST_RX - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800476
Xiubo Lidd9f4062013-12-20 12:35:33 +0800477 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
478 &sai->dma_params_rx);
Xiubo Li43550822013-12-17 11:24:38 +0800479
480 snd_soc_dai_set_drvdata(cpu_dai, sai);
481
482 return 0;
483}
484
Xiubo Li43550822013-12-17 11:24:38 +0800485static struct snd_soc_dai_driver fsl_sai_dai = {
486 .probe = fsl_sai_dai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800487 .playback = {
488 .channels_min = 1,
489 .channels_max = 2,
490 .rates = SNDRV_PCM_RATE_8000_96000,
491 .formats = FSL_SAI_FORMATS,
492 },
493 .capture = {
494 .channels_min = 1,
495 .channels_max = 2,
496 .rates = SNDRV_PCM_RATE_8000_96000,
497 .formats = FSL_SAI_FORMATS,
498 },
499 .ops = &fsl_sai_pcm_dai_ops,
500};
501
502static const struct snd_soc_component_driver fsl_component = {
503 .name = "fsl-sai",
504};
505
Xiubo Li78957fc2014-02-08 14:38:28 +0800506static bool fsl_sai_readable_reg(struct device *dev, unsigned int reg)
507{
508 switch (reg) {
509 case FSL_SAI_TCSR:
510 case FSL_SAI_TCR1:
511 case FSL_SAI_TCR2:
512 case FSL_SAI_TCR3:
513 case FSL_SAI_TCR4:
514 case FSL_SAI_TCR5:
515 case FSL_SAI_TFR:
516 case FSL_SAI_TMR:
517 case FSL_SAI_RCSR:
518 case FSL_SAI_RCR1:
519 case FSL_SAI_RCR2:
520 case FSL_SAI_RCR3:
521 case FSL_SAI_RCR4:
522 case FSL_SAI_RCR5:
523 case FSL_SAI_RDR:
524 case FSL_SAI_RFR:
525 case FSL_SAI_RMR:
526 return true;
527 default:
528 return false;
529 }
530}
531
532static bool fsl_sai_volatile_reg(struct device *dev, unsigned int reg)
533{
534 switch (reg) {
535 case FSL_SAI_TFR:
536 case FSL_SAI_RFR:
537 case FSL_SAI_TDR:
538 case FSL_SAI_RDR:
539 return true;
540 default:
541 return false;
542 }
543
544}
545
546static bool fsl_sai_writeable_reg(struct device *dev, unsigned int reg)
547{
548 switch (reg) {
549 case FSL_SAI_TCSR:
550 case FSL_SAI_TCR1:
551 case FSL_SAI_TCR2:
552 case FSL_SAI_TCR3:
553 case FSL_SAI_TCR4:
554 case FSL_SAI_TCR5:
555 case FSL_SAI_TDR:
556 case FSL_SAI_TMR:
557 case FSL_SAI_RCSR:
558 case FSL_SAI_RCR1:
559 case FSL_SAI_RCR2:
560 case FSL_SAI_RCR3:
561 case FSL_SAI_RCR4:
562 case FSL_SAI_RCR5:
563 case FSL_SAI_RMR:
564 return true;
565 default:
566 return false;
567 }
568}
569
570static struct regmap_config fsl_sai_regmap_config = {
571 .reg_bits = 32,
572 .reg_stride = 4,
573 .val_bits = 32,
574
575 .max_register = FSL_SAI_RMR,
576 .readable_reg = fsl_sai_readable_reg,
577 .volatile_reg = fsl_sai_volatile_reg,
578 .writeable_reg = fsl_sai_writeable_reg,
579};
580
Xiubo Li43550822013-12-17 11:24:38 +0800581static int fsl_sai_probe(struct platform_device *pdev)
582{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800583 struct device_node *np = pdev->dev.of_node;
Xiubo Li43550822013-12-17 11:24:38 +0800584 struct fsl_sai *sai;
585 struct resource *res;
Xiubo Li78957fc2014-02-08 14:38:28 +0800586 void __iomem *base;
Nicolin Chene2681a12014-03-27 19:06:59 +0800587 int irq, ret;
Xiubo Li43550822013-12-17 11:24:38 +0800588
589 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
590 if (!sai)
591 return -ENOMEM;
592
Nicolin Chene2681a12014-03-27 19:06:59 +0800593 sai->pdev = pdev;
594
Xiubo Li78957fc2014-02-08 14:38:28 +0800595 sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs");
596 if (sai->big_endian_regs)
597 fsl_sai_regmap_config.val_format_endian = REGMAP_ENDIAN_BIG;
Xiubo Li43550822013-12-17 11:24:38 +0800598
Xiubo Li78957fc2014-02-08 14:38:28 +0800599 sai->big_endian_data = of_property_read_bool(np, "big-endian-data");
600
601 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
602 base = devm_ioremap_resource(&pdev->dev, res);
603 if (IS_ERR(base))
604 return PTR_ERR(base);
605
606 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
607 "sai", base, &fsl_sai_regmap_config);
608 if (IS_ERR(sai->regmap)) {
609 dev_err(&pdev->dev, "regmap init failed\n");
610 return PTR_ERR(sai->regmap);
Xiubo Li43550822013-12-17 11:24:38 +0800611 }
612
Nicolin Chene2681a12014-03-27 19:06:59 +0800613 irq = platform_get_irq(pdev, 0);
614 if (irq < 0) {
615 dev_err(&pdev->dev, "no irq for node %s\n", np->full_name);
616 return irq;
617 }
618
619 ret = devm_request_irq(&pdev->dev, irq, fsl_sai_isr, 0, np->name, sai);
620 if (ret) {
621 dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
622 return ret;
623 }
624
Xiubo Li43550822013-12-17 11:24:38 +0800625 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
626 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
627 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
628 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
629
Xiubo Li43550822013-12-17 11:24:38 +0800630 platform_set_drvdata(pdev, sai);
631
632 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
633 &fsl_sai_dai, 1);
634 if (ret)
635 return ret;
636
Xiubo Lie5180df32013-12-20 12:30:26 +0800637 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
Xiubo Li43550822013-12-17 11:24:38 +0800638 SND_DMAENGINE_PCM_FLAG_NO_RESIDUE);
Xiubo Li43550822013-12-17 11:24:38 +0800639}
640
641static const struct of_device_id fsl_sai_ids[] = {
642 { .compatible = "fsl,vf610-sai", },
643 { /* sentinel */ }
644};
645
646static struct platform_driver fsl_sai_driver = {
647 .probe = fsl_sai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800648 .driver = {
649 .name = "fsl-sai",
650 .owner = THIS_MODULE,
651 .of_match_table = fsl_sai_ids,
652 },
653};
654module_platform_driver(fsl_sai_driver);
655
656MODULE_DESCRIPTION("Freescale Soc SAI Interface");
657MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
658MODULE_ALIAS("platform:fsl-sai");
659MODULE_LICENSE("GPL");