Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Freescale Semiconductor, Inc. |
| 3 | * |
Viresh Kumar | 748c876 | 2014-08-28 11:22:24 +0530 | [diff] [blame] | 4 | * Copyright (C) 2014 Linaro. |
| 5 | * Viresh Kumar <viresh.kumar@linaro.org> |
| 6 | * |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 7 | * The OPP code in function set_target() is reused from |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 8 | * drivers/cpufreq/omap-cpufreq.c |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
| 14 | |
| 15 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 16 | |
| 17 | #include <linux/clk.h> |
Sudeep KarkadaNagesha | e1825b2 | 2013-09-10 18:59:46 +0100 | [diff] [blame] | 18 | #include <linux/cpu.h> |
Eduardo Valentin | 77cff59 | 2013-07-15 09:09:14 -0400 | [diff] [blame] | 19 | #include <linux/cpu_cooling.h> |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 20 | #include <linux/cpufreq.h> |
Thomas Petazzoni | 34e5a52 | 2014-10-19 11:30:28 +0200 | [diff] [blame] | 21 | #include <linux/cpufreq-dt.h> |
Eduardo Valentin | 77cff59 | 2013-07-15 09:09:14 -0400 | [diff] [blame] | 22 | #include <linux/cpumask.h> |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 23 | #include <linux/err.h> |
| 24 | #include <linux/module.h> |
| 25 | #include <linux/of.h> |
Nishanth Menon | e4db1c7 | 2013-09-19 16:03:52 -0500 | [diff] [blame] | 26 | #include <linux/pm_opp.h> |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 28 | #include <linux/regulator/consumer.h> |
| 29 | #include <linux/slab.h> |
Eduardo Valentin | 77cff59 | 2013-07-15 09:09:14 -0400 | [diff] [blame] | 30 | #include <linux/thermal.h> |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 31 | |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 32 | struct private_data { |
| 33 | struct device *cpu_dev; |
| 34 | struct regulator *cpu_reg; |
| 35 | struct thermal_cooling_device *cdev; |
| 36 | unsigned int voltage_tolerance; /* in percentage */ |
| 37 | }; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 38 | |
Bartlomiej Zolnierkiewicz | 21c36d3 | 2015-08-07 13:59:16 +0200 | [diff] [blame] | 39 | static struct freq_attr *cpufreq_dt_attr[] = { |
| 40 | &cpufreq_freq_attr_scaling_available_freqs, |
| 41 | NULL, /* Extra space for boost-attr if required */ |
| 42 | NULL, |
| 43 | }; |
| 44 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 45 | static int set_target(struct cpufreq_policy *policy, unsigned int index) |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 46 | { |
Nishanth Menon | 47d43ba | 2013-09-19 16:03:51 -0500 | [diff] [blame] | 47 | struct dev_pm_opp *opp; |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 48 | struct cpufreq_frequency_table *freq_table = policy->freq_table; |
| 49 | struct clk *cpu_clk = policy->clk; |
| 50 | struct private_data *priv = policy->driver_data; |
| 51 | struct device *cpu_dev = priv->cpu_dev; |
| 52 | struct regulator *cpu_reg = priv->cpu_reg; |
Andrzej Hajda | 929ca89 | 2015-12-30 12:18:42 +0100 | [diff] [blame] | 53 | unsigned long volt = 0, tol = 0; |
| 54 | int volt_old = 0; |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 55 | unsigned int old_freq, new_freq; |
Guennadi Liakhovetski | 0ca6843 | 2013-02-25 18:22:37 +0100 | [diff] [blame] | 56 | long freq_Hz, freq_exact; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 57 | int ret; |
| 58 | |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 59 | freq_Hz = clk_round_rate(cpu_clk, freq_table[index].frequency * 1000); |
Paul Walmsley | 2209b0c | 2013-11-25 18:01:18 -0800 | [diff] [blame] | 60 | if (freq_Hz <= 0) |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 61 | freq_Hz = freq_table[index].frequency * 1000; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 62 | |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 63 | freq_exact = freq_Hz; |
| 64 | new_freq = freq_Hz / 1000; |
| 65 | old_freq = clk_get_rate(cpu_clk) / 1000; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 66 | |
Mark Brown | 4a511de | 2013-08-13 14:58:24 +0200 | [diff] [blame] | 67 | if (!IS_ERR(cpu_reg)) { |
Stefan Wahren | 0a1e879 | 2014-10-17 22:09:48 +0000 | [diff] [blame] | 68 | unsigned long opp_freq; |
| 69 | |
Nishanth Menon | 78e8eb8 | 2013-01-18 19:52:33 +0000 | [diff] [blame] | 70 | rcu_read_lock(); |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 71 | opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_Hz); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 72 | if (IS_ERR(opp)) { |
Nishanth Menon | 78e8eb8 | 2013-01-18 19:52:33 +0000 | [diff] [blame] | 73 | rcu_read_unlock(); |
Viresh Kumar | fbd48ca | 2014-08-28 11:22:27 +0530 | [diff] [blame] | 74 | dev_err(cpu_dev, "failed to find OPP for %ld\n", |
| 75 | freq_Hz); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 76 | return PTR_ERR(opp); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 77 | } |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 78 | volt = dev_pm_opp_get_voltage(opp); |
Stefan Wahren | 0a1e879 | 2014-10-17 22:09:48 +0000 | [diff] [blame] | 79 | opp_freq = dev_pm_opp_get_freq(opp); |
Nishanth Menon | 78e8eb8 | 2013-01-18 19:52:33 +0000 | [diff] [blame] | 80 | rcu_read_unlock(); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 81 | tol = volt * priv->voltage_tolerance / 100; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 82 | volt_old = regulator_get_voltage(cpu_reg); |
Stefan Wahren | 0a1e879 | 2014-10-17 22:09:48 +0000 | [diff] [blame] | 83 | dev_dbg(cpu_dev, "Found OPP: %ld kHz, %ld uV\n", |
| 84 | opp_freq / 1000, volt); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 85 | } |
| 86 | |
Andrzej Hajda | 929ca89 | 2015-12-30 12:18:42 +0100 | [diff] [blame] | 87 | dev_dbg(cpu_dev, "%u MHz, %d mV --> %u MHz, %ld mV\n", |
Stefan Wahren | 8197bb1 | 2014-10-17 22:09:49 +0000 | [diff] [blame] | 88 | old_freq / 1000, (volt_old > 0) ? volt_old / 1000 : -1, |
Viresh Kumar | fbd48ca | 2014-08-28 11:22:27 +0530 | [diff] [blame] | 89 | new_freq / 1000, volt ? volt / 1000 : -1); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 90 | |
| 91 | /* scaling up? scale voltage before frequency */ |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 92 | if (!IS_ERR(cpu_reg) && new_freq > old_freq) { |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 93 | ret = regulator_set_voltage_tol(cpu_reg, volt, tol); |
| 94 | if (ret) { |
Viresh Kumar | fbd48ca | 2014-08-28 11:22:27 +0530 | [diff] [blame] | 95 | dev_err(cpu_dev, "failed to scale voltage up: %d\n", |
| 96 | ret); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 97 | return ret; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 98 | } |
| 99 | } |
| 100 | |
Guennadi Liakhovetski | 0ca6843 | 2013-02-25 18:22:37 +0100 | [diff] [blame] | 101 | ret = clk_set_rate(cpu_clk, freq_exact); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 102 | if (ret) { |
Viresh Kumar | fbd48ca | 2014-08-28 11:22:27 +0530 | [diff] [blame] | 103 | dev_err(cpu_dev, "failed to set clock rate: %d\n", ret); |
Stefan Wahren | 8197bb1 | 2014-10-17 22:09:49 +0000 | [diff] [blame] | 104 | if (!IS_ERR(cpu_reg) && volt_old > 0) |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 105 | regulator_set_voltage_tol(cpu_reg, volt_old, tol); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 106 | return ret; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 107 | } |
| 108 | |
| 109 | /* scaling down? scale voltage after frequency */ |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 110 | if (!IS_ERR(cpu_reg) && new_freq < old_freq) { |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 111 | ret = regulator_set_voltage_tol(cpu_reg, volt, tol); |
| 112 | if (ret) { |
Viresh Kumar | fbd48ca | 2014-08-28 11:22:27 +0530 | [diff] [blame] | 113 | dev_err(cpu_dev, "failed to scale voltage down: %d\n", |
| 114 | ret); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 115 | clk_set_rate(cpu_clk, old_freq * 1000); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 116 | } |
| 117 | } |
| 118 | |
Viresh Kumar | fd143b4 | 2013-04-01 12:57:44 +0000 | [diff] [blame] | 119 | return ret; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 120 | } |
| 121 | |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 122 | static int allocate_resources(int cpu, struct device **cdev, |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 123 | struct regulator **creg, struct clk **cclk) |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 124 | { |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 125 | struct device *cpu_dev; |
| 126 | struct regulator *cpu_reg; |
| 127 | struct clk *cpu_clk; |
| 128 | int ret = 0; |
Viresh Kumar | 2d2c5e0 | 2014-08-28 11:22:29 +0530 | [diff] [blame] | 129 | char *reg_cpu0 = "cpu0", *reg_cpu = "cpu", *reg; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 130 | |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 131 | cpu_dev = get_cpu_device(cpu); |
Sudeep KarkadaNagesha | e1825b2 | 2013-09-10 18:59:46 +0100 | [diff] [blame] | 132 | if (!cpu_dev) { |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 133 | pr_err("failed to get cpu%d device\n", cpu); |
Sudeep KarkadaNagesha | e1825b2 | 2013-09-10 18:59:46 +0100 | [diff] [blame] | 134 | return -ENODEV; |
| 135 | } |
Paolo Pisati | f5c3ef2 | 2013-03-28 09:24:29 +0000 | [diff] [blame] | 136 | |
Viresh Kumar | 2d2c5e0 | 2014-08-28 11:22:29 +0530 | [diff] [blame] | 137 | /* Try "cpu0" for older DTs */ |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 138 | if (!cpu) |
| 139 | reg = reg_cpu0; |
| 140 | else |
| 141 | reg = reg_cpu; |
Viresh Kumar | 2d2c5e0 | 2014-08-28 11:22:29 +0530 | [diff] [blame] | 142 | |
| 143 | try_again: |
| 144 | cpu_reg = regulator_get_optional(cpu_dev, reg); |
Arnd Bergmann | b331bc2 | 2016-01-25 16:45:48 +0100 | [diff] [blame] | 145 | ret = PTR_ERR_OR_ZERO(cpu_reg); |
| 146 | if (ret) { |
Nishanth Menon | fc31d6f | 2013-05-01 13:38:12 +0000 | [diff] [blame] | 147 | /* |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 148 | * If cpu's regulator supply node is present, but regulator is |
Nishanth Menon | fc31d6f | 2013-05-01 13:38:12 +0000 | [diff] [blame] | 149 | * not yet registered, we should try defering probe. |
| 150 | */ |
Arnd Bergmann | b331bc2 | 2016-01-25 16:45:48 +0100 | [diff] [blame] | 151 | if (ret == -EPROBE_DEFER) { |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 152 | dev_dbg(cpu_dev, "cpu%d regulator not ready, retry\n", |
| 153 | cpu); |
Arnd Bergmann | b331bc2 | 2016-01-25 16:45:48 +0100 | [diff] [blame] | 154 | return ret; |
Nishanth Menon | fc31d6f | 2013-05-01 13:38:12 +0000 | [diff] [blame] | 155 | } |
Viresh Kumar | 2d2c5e0 | 2014-08-28 11:22:29 +0530 | [diff] [blame] | 156 | |
| 157 | /* Try with "cpu-supply" */ |
| 158 | if (reg == reg_cpu0) { |
| 159 | reg = reg_cpu; |
| 160 | goto try_again; |
| 161 | } |
| 162 | |
Arnd Bergmann | b331bc2 | 2016-01-25 16:45:48 +0100 | [diff] [blame] | 163 | dev_dbg(cpu_dev, "no regulator for cpu%d: %d\n", cpu, ret); |
Nishanth Menon | fc31d6f | 2013-05-01 13:38:12 +0000 | [diff] [blame] | 164 | } |
| 165 | |
Lucas Stach | e3beb0a | 2014-05-16 12:20:42 +0200 | [diff] [blame] | 166 | cpu_clk = clk_get(cpu_dev, NULL); |
Arnd Bergmann | b331bc2 | 2016-01-25 16:45:48 +0100 | [diff] [blame] | 167 | ret = PTR_ERR_OR_ZERO(cpu_clk); |
| 168 | if (ret) { |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 169 | /* put regulator */ |
| 170 | if (!IS_ERR(cpu_reg)) |
| 171 | regulator_put(cpu_reg); |
| 172 | |
Viresh Kumar | 48a8624 | 2014-08-28 11:22:26 +0530 | [diff] [blame] | 173 | /* |
| 174 | * If cpu's clk node is present, but clock is not yet |
| 175 | * registered, we should try defering probe. |
| 176 | */ |
| 177 | if (ret == -EPROBE_DEFER) |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 178 | dev_dbg(cpu_dev, "cpu%d clock not ready, retry\n", cpu); |
Viresh Kumar | 48a8624 | 2014-08-28 11:22:26 +0530 | [diff] [blame] | 179 | else |
Abhilash Kesavan | 7179621 | 2014-10-31 18:09:33 +0530 | [diff] [blame] | 180 | dev_err(cpu_dev, "failed to get cpu%d clock: %d\n", cpu, |
| 181 | ret); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 182 | } else { |
| 183 | *cdev = cpu_dev; |
| 184 | *creg = cpu_reg; |
| 185 | *cclk = cpu_clk; |
| 186 | } |
Viresh Kumar | 48a8624 | 2014-08-28 11:22:26 +0530 | [diff] [blame] | 187 | |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 188 | return ret; |
| 189 | } |
| 190 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 191 | static int cpufreq_init(struct cpufreq_policy *policy) |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 192 | { |
| 193 | struct cpufreq_frequency_table *freq_table; |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 194 | struct device_node *np; |
| 195 | struct private_data *priv; |
| 196 | struct device *cpu_dev; |
| 197 | struct regulator *cpu_reg; |
| 198 | struct clk *cpu_clk; |
Bartlomiej Zolnierkiewicz | 953ba9f | 2015-09-08 18:41:03 +0200 | [diff] [blame] | 199 | struct dev_pm_opp *suspend_opp; |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 200 | unsigned long min_uV = ~0, max_uV = 0; |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 201 | unsigned int transition_latency; |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 202 | bool need_update = false; |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 203 | int ret; |
| 204 | |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 205 | ret = allocate_resources(policy->cpu, &cpu_dev, &cpu_reg, &cpu_clk); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 206 | if (ret) { |
Geert Uytterhoeven | edd52b1 | 2014-10-23 11:52:54 +0200 | [diff] [blame] | 207 | pr_err("%s: Failed to allocate resources: %d\n", __func__, ret); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 208 | return ret; |
| 209 | } |
| 210 | |
| 211 | np = of_node_get(cpu_dev->of_node); |
| 212 | if (!np) { |
| 213 | dev_err(cpu_dev, "failed to find cpu%d node\n", policy->cpu); |
| 214 | ret = -ENOENT; |
| 215 | goto out_put_reg_clk; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 216 | } |
| 217 | |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 218 | /* Get OPP-sharing information from "operating-points-v2" bindings */ |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 219 | ret = dev_pm_opp_of_get_sharing_cpus(cpu_dev, policy->cpus); |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 220 | if (ret) { |
| 221 | /* |
| 222 | * operating-points-v2 not supported, fallback to old method of |
| 223 | * finding shared-OPPs for backward compatibility. |
| 224 | */ |
| 225 | if (ret == -ENOENT) |
| 226 | need_update = true; |
| 227 | else |
| 228 | goto out_node_put; |
| 229 | } |
| 230 | |
| 231 | /* |
| 232 | * Initialize OPP tables for all policy->cpus. They will be shared by |
| 233 | * all CPUs which have marked their CPUs shared with OPP bindings. |
| 234 | * |
| 235 | * For platforms not using operating-points-v2 bindings, we do this |
| 236 | * before updating policy->cpus. Otherwise, we will end up creating |
| 237 | * duplicate OPPs for policy->cpus. |
| 238 | * |
| 239 | * OPPs might be populated at runtime, don't check for error here |
| 240 | */ |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 241 | dev_pm_opp_of_cpumask_add_table(policy->cpus); |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 242 | |
Viresh Kumar | 7d5d0c8 | 2015-09-02 14:36:48 +0530 | [diff] [blame] | 243 | /* |
| 244 | * But we need OPP table to function so if it is not there let's |
| 245 | * give platform code chance to provide it for us. |
| 246 | */ |
| 247 | ret = dev_pm_opp_get_opp_count(cpu_dev); |
| 248 | if (ret <= 0) { |
| 249 | pr_debug("OPP table is not ready, deferring probe\n"); |
| 250 | ret = -EPROBE_DEFER; |
| 251 | goto out_free_opp; |
| 252 | } |
| 253 | |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 254 | if (need_update) { |
| 255 | struct cpufreq_dt_platform_data *pd = cpufreq_get_driver_data(); |
| 256 | |
| 257 | if (!pd || !pd->independent_clocks) |
| 258 | cpumask_setall(policy->cpus); |
| 259 | |
| 260 | /* |
| 261 | * OPP tables are initialized only for policy->cpu, do it for |
| 262 | * others as well. |
| 263 | */ |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 264 | ret = dev_pm_opp_set_sharing_cpus(cpu_dev, policy->cpus); |
Viresh Kumar | 8bc8628 | 2015-09-02 14:36:49 +0530 | [diff] [blame] | 265 | if (ret) |
| 266 | dev_err(cpu_dev, "%s: failed to mark OPPs as shared: %d\n", |
| 267 | __func__, ret); |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 268 | |
| 269 | of_property_read_u32(np, "clock-latency", &transition_latency); |
| 270 | } else { |
| 271 | transition_latency = dev_pm_opp_get_max_clock_latency(cpu_dev); |
| 272 | } |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 273 | |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 274 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 275 | if (!priv) { |
| 276 | ret = -ENOMEM; |
Viresh Kumar | 2f0f609 | 2014-11-25 16:04:21 +0530 | [diff] [blame] | 277 | goto out_free_opp; |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | of_property_read_u32(np, "voltage-tolerance", &priv->voltage_tolerance); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 281 | |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 282 | if (!transition_latency) |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 283 | transition_latency = CPUFREQ_ETERNAL; |
| 284 | |
Philipp Zabel | 43c638e | 2013-09-26 11:19:37 +0200 | [diff] [blame] | 285 | if (!IS_ERR(cpu_reg)) { |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 286 | unsigned long opp_freq = 0; |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 287 | |
| 288 | /* |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 289 | * Disable any OPPs where the connected regulator isn't able to |
| 290 | * provide the specified voltage and record minimum and maximum |
| 291 | * voltage levels. |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 292 | */ |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 293 | while (1) { |
| 294 | struct dev_pm_opp *opp; |
| 295 | unsigned long opp_uV, tol_uV; |
| 296 | |
| 297 | rcu_read_lock(); |
| 298 | opp = dev_pm_opp_find_freq_ceil(cpu_dev, &opp_freq); |
| 299 | if (IS_ERR(opp)) { |
| 300 | rcu_read_unlock(); |
| 301 | break; |
| 302 | } |
| 303 | opp_uV = dev_pm_opp_get_voltage(opp); |
| 304 | rcu_read_unlock(); |
| 305 | |
| 306 | tol_uV = opp_uV * priv->voltage_tolerance / 100; |
Viresh Kumar | a202200 | 2015-09-02 14:36:50 +0530 | [diff] [blame] | 307 | if (regulator_is_supported_voltage(cpu_reg, |
| 308 | opp_uV - tol_uV, |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 309 | opp_uV + tol_uV)) { |
| 310 | if (opp_uV < min_uV) |
| 311 | min_uV = opp_uV; |
| 312 | if (opp_uV > max_uV) |
| 313 | max_uV = opp_uV; |
| 314 | } else { |
| 315 | dev_pm_opp_disable(cpu_dev, opp_freq); |
| 316 | } |
| 317 | |
| 318 | opp_freq++; |
| 319 | } |
| 320 | |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 321 | ret = regulator_set_voltage_time(cpu_reg, min_uV, max_uV); |
| 322 | if (ret > 0) |
| 323 | transition_latency += ret * 1000; |
| 324 | } |
| 325 | |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 326 | ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table); |
| 327 | if (ret) { |
| 328 | pr_err("failed to init cpufreq table: %d\n", ret); |
| 329 | goto out_free_priv; |
| 330 | } |
| 331 | |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 332 | priv->cpu_dev = cpu_dev; |
| 333 | priv->cpu_reg = cpu_reg; |
| 334 | policy->driver_data = priv; |
| 335 | |
| 336 | policy->clk = cpu_clk; |
Bartlomiej Zolnierkiewicz | 953ba9f | 2015-09-08 18:41:03 +0200 | [diff] [blame] | 337 | |
| 338 | rcu_read_lock(); |
| 339 | suspend_opp = dev_pm_opp_get_suspend_opp(cpu_dev); |
| 340 | if (suspend_opp) |
| 341 | policy->suspend_freq = dev_pm_opp_get_freq(suspend_opp) / 1000; |
| 342 | rcu_read_unlock(); |
| 343 | |
Thomas Petazzoni | 34e5a52 | 2014-10-19 11:30:28 +0200 | [diff] [blame] | 344 | ret = cpufreq_table_validate_and_show(policy, freq_table); |
| 345 | if (ret) { |
| 346 | dev_err(cpu_dev, "%s: invalid frequency table: %d\n", __func__, |
| 347 | ret); |
Viresh Kumar | 9a00442 | 2014-11-27 06:07:52 +0530 | [diff] [blame] | 348 | goto out_free_cpufreq_table; |
Thomas Petazzoni | 34e5a52 | 2014-10-19 11:30:28 +0200 | [diff] [blame] | 349 | } |
| 350 | |
Viresh Kumar | d15fa86 | 2015-07-29 16:23:11 +0530 | [diff] [blame] | 351 | /* Support turbo/boost mode */ |
| 352 | if (policy_has_boost_freq(policy)) { |
| 353 | /* This gets disabled by core on driver unregister */ |
| 354 | ret = cpufreq_enable_boost_support(); |
| 355 | if (ret) |
| 356 | goto out_free_cpufreq_table; |
Bartlomiej Zolnierkiewicz | 21c36d3 | 2015-08-07 13:59:16 +0200 | [diff] [blame] | 357 | cpufreq_dt_attr[1] = &cpufreq_freq_attr_scaling_boost_freqs; |
Viresh Kumar | d15fa86 | 2015-07-29 16:23:11 +0530 | [diff] [blame] | 358 | } |
| 359 | |
Thomas Petazzoni | 34e5a52 | 2014-10-19 11:30:28 +0200 | [diff] [blame] | 360 | policy->cpuinfo.transition_latency = transition_latency; |
| 361 | |
Lucas Stach | f9739d2 | 2014-09-26 15:33:46 +0200 | [diff] [blame] | 362 | of_node_put(np); |
| 363 | |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 364 | return 0; |
| 365 | |
Viresh Kumar | 9a00442 | 2014-11-27 06:07:52 +0530 | [diff] [blame] | 366 | out_free_cpufreq_table: |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 367 | dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table); |
Lucas Stach | 045ee45 | 2014-10-24 15:05:55 +0200 | [diff] [blame] | 368 | out_free_priv: |
| 369 | kfree(priv); |
Viresh Kumar | 2f0f609 | 2014-11-25 16:04:21 +0530 | [diff] [blame] | 370 | out_free_opp: |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 371 | dev_pm_opp_of_cpumask_remove_table(policy->cpus); |
Viresh Kumar | 2e02d87 | 2015-07-29 16:23:10 +0530 | [diff] [blame] | 372 | out_node_put: |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 373 | of_node_put(np); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 374 | out_put_reg_clk: |
| 375 | clk_put(cpu_clk); |
| 376 | if (!IS_ERR(cpu_reg)) |
| 377 | regulator_put(cpu_reg); |
| 378 | |
| 379 | return ret; |
| 380 | } |
| 381 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 382 | static int cpufreq_exit(struct cpufreq_policy *policy) |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 383 | { |
| 384 | struct private_data *priv = policy->driver_data; |
| 385 | |
Markus Elfring | 17ad13b | 2015-02-03 19:21:21 +0100 | [diff] [blame] | 386 | cpufreq_cooling_unregister(priv->cdev); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 387 | dev_pm_opp_free_cpufreq_table(priv->cpu_dev, &policy->freq_table); |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 388 | dev_pm_opp_of_cpumask_remove_table(policy->related_cpus); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 389 | clk_put(policy->clk); |
| 390 | if (!IS_ERR(priv->cpu_reg)) |
| 391 | regulator_put(priv->cpu_reg); |
| 392 | kfree(priv); |
| 393 | |
| 394 | return 0; |
| 395 | } |
| 396 | |
Viresh Kumar | 9a00442 | 2014-11-27 06:07:52 +0530 | [diff] [blame] | 397 | static void cpufreq_ready(struct cpufreq_policy *policy) |
| 398 | { |
| 399 | struct private_data *priv = policy->driver_data; |
| 400 | struct device_node *np = of_node_get(priv->cpu_dev->of_node); |
| 401 | |
| 402 | if (WARN_ON(!np)) |
| 403 | return; |
| 404 | |
| 405 | /* |
| 406 | * For now, just loading the cooling device; |
| 407 | * thermal DT code takes care of matching them. |
| 408 | */ |
| 409 | if (of_find_property(np, "#cooling-cells", NULL)) { |
Punit Agrawal | f8fa8ae | 2015-11-17 12:06:22 +0000 | [diff] [blame] | 410 | u32 power_coefficient = 0; |
| 411 | |
| 412 | of_property_read_u32(np, "dynamic-power-coefficient", |
| 413 | &power_coefficient); |
| 414 | |
| 415 | priv->cdev = of_cpufreq_power_cooling_register(np, |
| 416 | policy->related_cpus, power_coefficient, NULL); |
Viresh Kumar | 9a00442 | 2014-11-27 06:07:52 +0530 | [diff] [blame] | 417 | if (IS_ERR(priv->cdev)) { |
| 418 | dev_err(priv->cpu_dev, |
| 419 | "running cpufreq without cooling device: %ld\n", |
| 420 | PTR_ERR(priv->cdev)); |
| 421 | |
| 422 | priv->cdev = NULL; |
| 423 | } |
| 424 | } |
| 425 | |
| 426 | of_node_put(np); |
| 427 | } |
| 428 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 429 | static struct cpufreq_driver dt_cpufreq_driver = { |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 430 | .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK, |
| 431 | .verify = cpufreq_generic_frequency_table_verify, |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 432 | .target_index = set_target, |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 433 | .get = cpufreq_generic_get, |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 434 | .init = cpufreq_init, |
| 435 | .exit = cpufreq_exit, |
Viresh Kumar | 9a00442 | 2014-11-27 06:07:52 +0530 | [diff] [blame] | 436 | .ready = cpufreq_ready, |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 437 | .name = "cpufreq-dt", |
Bartlomiej Zolnierkiewicz | 21c36d3 | 2015-08-07 13:59:16 +0200 | [diff] [blame] | 438 | .attr = cpufreq_dt_attr, |
Bartlomiej Zolnierkiewicz | 953ba9f | 2015-09-08 18:41:03 +0200 | [diff] [blame] | 439 | .suspend = cpufreq_generic_suspend, |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 440 | }; |
| 441 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 442 | static int dt_cpufreq_probe(struct platform_device *pdev) |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 443 | { |
| 444 | struct device *cpu_dev; |
| 445 | struct regulator *cpu_reg; |
| 446 | struct clk *cpu_clk; |
| 447 | int ret; |
| 448 | |
| 449 | /* |
| 450 | * All per-cluster (CPUs sharing clock/voltages) initialization is done |
| 451 | * from ->init(). In probe(), we just need to make sure that clk and |
| 452 | * regulators are available. Else defer probe and retry. |
| 453 | * |
| 454 | * FIXME: Is checking this only for CPU0 sufficient ? |
| 455 | */ |
Viresh Kumar | 95b6105 | 2014-08-28 11:22:30 +0530 | [diff] [blame] | 456 | ret = allocate_resources(0, &cpu_dev, &cpu_reg, &cpu_clk); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 457 | if (ret) |
| 458 | return ret; |
| 459 | |
| 460 | clk_put(cpu_clk); |
| 461 | if (!IS_ERR(cpu_reg)) |
| 462 | regulator_put(cpu_reg); |
| 463 | |
Thomas Petazzoni | 34e5a52 | 2014-10-19 11:30:28 +0200 | [diff] [blame] | 464 | dt_cpufreq_driver.driver_data = dev_get_platdata(&pdev->dev); |
| 465 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 466 | ret = cpufreq_register_driver(&dt_cpufreq_driver); |
Viresh Kumar | d2f31f1 | 2014-08-28 11:22:28 +0530 | [diff] [blame] | 467 | if (ret) |
| 468 | dev_err(cpu_dev, "failed register driver: %d\n", ret); |
| 469 | |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 470 | return ret; |
| 471 | } |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 472 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 473 | static int dt_cpufreq_remove(struct platform_device *pdev) |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 474 | { |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 475 | cpufreq_unregister_driver(&dt_cpufreq_driver); |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 476 | return 0; |
| 477 | } |
| 478 | |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 479 | static struct platform_driver dt_cpufreq_platdrv = { |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 480 | .driver = { |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 481 | .name = "cpufreq-dt", |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 482 | }, |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 483 | .probe = dt_cpufreq_probe, |
| 484 | .remove = dt_cpufreq_remove, |
Shawn Guo | 5553f9e | 2013-01-30 14:27:49 +0000 | [diff] [blame] | 485 | }; |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 486 | module_platform_driver(dt_cpufreq_platdrv); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 487 | |
Felipe Balbi | 07949bf | 2015-05-08 14:57:30 -0500 | [diff] [blame] | 488 | MODULE_ALIAS("platform:cpufreq-dt"); |
Viresh Kumar | 748c876 | 2014-08-28 11:22:24 +0530 | [diff] [blame] | 489 | MODULE_AUTHOR("Viresh Kumar <viresh.kumar@linaro.org>"); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 490 | MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>"); |
Viresh Kumar | bbcf071 | 2014-09-09 19:58:03 +0530 | [diff] [blame] | 491 | MODULE_DESCRIPTION("Generic cpufreq driver"); |
Shawn Guo | 95ceafd | 2012-09-06 07:09:11 +0000 | [diff] [blame] | 492 | MODULE_LICENSE("GPL"); |