blob: cead51321b297acadff7e2cb0163e6c028cb6646 [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Jaecheol Lee88695842010-10-12 09:19:26 +090034static unsigned long xtal;
35
Thomas Abraham59cda522010-05-17 09:38:01 +090036static struct clksrc_clk clk_mout_apll = {
37 .clk = {
38 .name = "mout_apll",
Thomas Abraham59cda522010-05-17 09:38:01 +090039 },
40 .sources = &clk_src_apll,
41 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
42};
43
44static struct clksrc_clk clk_mout_epll = {
45 .clk = {
46 .name = "mout_epll",
Thomas Abraham59cda522010-05-17 09:38:01 +090047 },
48 .sources = &clk_src_epll,
49 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
50};
51
52static struct clksrc_clk clk_mout_mpll = {
53 .clk = {
54 .name = "mout_mpll",
Thomas Abraham59cda522010-05-17 09:38:01 +090055 },
56 .sources = &clk_src_mpll,
57 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
58};
59
Thomas Abraham374e0bf2010-05-17 09:38:31 +090060static struct clk *clkset_armclk_list[] = {
61 [0] = &clk_mout_apll.clk,
62 [1] = &clk_mout_mpll.clk,
63};
64
65static struct clksrc_sources clkset_armclk = {
66 .sources = clkset_armclk_list,
67 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
68};
69
70static struct clksrc_clk clk_armclk = {
71 .clk = {
72 .name = "armclk",
Thomas Abraham374e0bf2010-05-17 09:38:31 +090073 },
74 .sources = &clkset_armclk,
75 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
76 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
77};
78
Thomas Abrahamaf76a202010-05-17 09:38:34 +090079static struct clksrc_clk clk_hclk_msys = {
80 .clk = {
81 .name = "hclk_msys",
Thomas Abrahamaf76a202010-05-17 09:38:34 +090082 .parent = &clk_armclk.clk,
83 },
84 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
85};
86
Thomas Abraham6ed91a22010-05-17 09:38:42 +090087static struct clksrc_clk clk_pclk_msys = {
88 .clk = {
89 .name = "pclk_msys",
Thomas Abraham6ed91a22010-05-17 09:38:42 +090090 .parent = &clk_hclk_msys.clk,
91 },
92 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
93};
94
Thomas Abraham0fe967a2010-05-17 09:38:37 +090095static struct clksrc_clk clk_sclk_a2m = {
96 .clk = {
97 .name = "sclk_a2m",
Thomas Abraham0fe967a2010-05-17 09:38:37 +090098 .parent = &clk_mout_apll.clk,
99 },
100 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
101};
102
103static struct clk *clkset_hclk_sys_list[] = {
104 [0] = &clk_mout_mpll.clk,
105 [1] = &clk_sclk_a2m.clk,
106};
107
108static struct clksrc_sources clkset_hclk_sys = {
109 .sources = clkset_hclk_sys_list,
110 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
111};
112
113static struct clksrc_clk clk_hclk_dsys = {
114 .clk = {
115 .name = "hclk_dsys",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900116 },
117 .sources = &clkset_hclk_sys,
118 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
119 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
120};
121
Thomas Abraham58772cd2010-05-17 09:38:48 +0900122static struct clksrc_clk clk_pclk_dsys = {
123 .clk = {
124 .name = "pclk_dsys",
Thomas Abraham58772cd2010-05-17 09:38:48 +0900125 .parent = &clk_hclk_dsys.clk,
126 },
127 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
128};
129
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900130static struct clksrc_clk clk_hclk_psys = {
131 .clk = {
132 .name = "hclk_psys",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900133 },
134 .sources = &clkset_hclk_sys,
135 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
136 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
137};
138
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900139static struct clksrc_clk clk_pclk_psys = {
140 .clk = {
141 .name = "pclk_psys",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900142 .parent = &clk_hclk_psys.clk,
143 },
144 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
145};
146
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900147static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
148{
149 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
150}
151
152static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
153{
154 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
155}
156
157static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
158{
159 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
160}
161
162static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
163{
164 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
165}
166
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900167static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
168{
169 return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
170}
171
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900172static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
173{
174 return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
175}
176
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900177static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
178{
179 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
180}
181
182static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
183{
184 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
185}
186
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900187static struct clk clk_sclk_hdmi27m = {
188 .name = "sclk_hdmi27m",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900189 .rate = 27000000,
190};
191
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900192static struct clk clk_sclk_hdmiphy = {
193 .name = "sclk_hdmiphy",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900194};
195
196static struct clk clk_sclk_usbphy0 = {
197 .name = "sclk_usbphy0",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900198};
199
200static struct clk clk_sclk_usbphy1 = {
201 .name = "sclk_usbphy1",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900202};
203
Thomas Abraham45834872010-05-17 09:39:00 +0900204static struct clk clk_pcmcdclk0 = {
205 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900206};
207
208static struct clk clk_pcmcdclk1 = {
209 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900210};
211
212static struct clk clk_pcmcdclk2 = {
213 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900214};
215
Boojin Kimdafc9542011-09-02 09:44:37 +0900216static struct clk dummy_apb_pclk = {
217 .name = "apb_pclk",
218 .id = -1,
219};
220
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900221static struct clk *clkset_vpllsrc_list[] = {
222 [0] = &clk_fin_vpll,
223 [1] = &clk_sclk_hdmi27m,
224};
225
226static struct clksrc_sources clkset_vpllsrc = {
227 .sources = clkset_vpllsrc_list,
228 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
229};
230
231static struct clksrc_clk clk_vpllsrc = {
232 .clk = {
233 .name = "vpll_src",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900234 .enable = s5pv210_clk_mask0_ctrl,
235 .ctrlbit = (1 << 7),
236 },
237 .sources = &clkset_vpllsrc,
238 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
239};
240
241static struct clk *clkset_sclk_vpll_list[] = {
242 [0] = &clk_vpllsrc.clk,
243 [1] = &clk_fout_vpll,
244};
245
246static struct clksrc_sources clkset_sclk_vpll = {
247 .sources = clkset_sclk_vpll_list,
248 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
249};
250
251static struct clksrc_clk clk_sclk_vpll = {
252 .clk = {
253 .name = "sclk_vpll",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900254 },
255 .sources = &clkset_sclk_vpll,
256 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
257};
258
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900259static struct clk *clkset_moutdmc0src_list[] = {
260 [0] = &clk_sclk_a2m.clk,
261 [1] = &clk_mout_mpll.clk,
262 [2] = NULL,
263 [3] = NULL,
264};
265
266static struct clksrc_sources clkset_moutdmc0src = {
267 .sources = clkset_moutdmc0src_list,
268 .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
269};
270
271static struct clksrc_clk clk_mout_dmc0 = {
272 .clk = {
273 .name = "mout_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900274 },
275 .sources = &clkset_moutdmc0src,
276 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
277};
278
279static struct clksrc_clk clk_sclk_dmc0 = {
280 .clk = {
281 .name = "sclk_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900282 .parent = &clk_mout_dmc0.clk,
283 },
284 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
285};
286
Thomas Abraham664f5b22010-05-17 09:38:44 +0900287static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
288{
289 return clk_get_rate(clk->parent) / 2;
290}
291
292static struct clk_ops clk_hclk_imem_ops = {
293 .get_rate = s5pv210_clk_imem_get_rate,
294};
295
Jaecheol Lee88695842010-10-12 09:19:26 +0900296static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
297{
298 return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
299}
300
301static struct clk_ops clk_fout_apll_ops = {
302 .get_rate = s5pv210_clk_fout_apll_get_rate,
303};
304
Kukjin Kim3c0fa642011-01-04 17:51:30 +0900305static struct clk init_clocks_off[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900306 {
Boojin Kimdafc9542011-09-02 09:44:37 +0900307 .name = "dma",
Vladimir Zapolskiy1ce3ea62011-08-18 19:24:55 +0900308 .devname = "dma-pl330.0",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900309 .parent = &clk_hclk_psys.clk,
310 .enable = s5pv210_clk_ip0_ctrl,
311 .ctrlbit = (1 << 3),
312 }, {
Boojin Kimdafc9542011-09-02 09:44:37 +0900313 .name = "dma",
Vladimir Zapolskiy1ce3ea62011-08-18 19:24:55 +0900314 .devname = "dma-pl330.1",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900315 .parent = &clk_hclk_psys.clk,
316 .enable = s5pv210_clk_ip0_ctrl,
317 .ctrlbit = (1 << 4),
318 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900319 .name = "rot",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900320 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900321 .enable = s5pv210_clk_ip0_ctrl,
322 .ctrlbit = (1<<29),
323 }, {
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900324 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900325 .devname = "s5pv210-fimc.0",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900326 .parent = &clk_hclk_dsys.clk,
327 .enable = s5pv210_clk_ip0_ctrl,
328 .ctrlbit = (1 << 24),
329 }, {
330 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900331 .devname = "s5pv210-fimc.1",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900332 .parent = &clk_hclk_dsys.clk,
333 .enable = s5pv210_clk_ip0_ctrl,
334 .ctrlbit = (1 << 25),
335 }, {
336 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900337 .devname = "s5pv210-fimc.2",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900338 .parent = &clk_hclk_dsys.clk,
339 .enable = s5pv210_clk_ip0_ctrl,
340 .ctrlbit = (1 << 26),
341 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900342 .name = "mfc",
343 .devname = "s5p-mfc",
344 .parent = &clk_pclk_psys.clk,
345 .enable = s5pv210_clk_ip0_ctrl,
346 .ctrlbit = (1 << 16),
347 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900348 .name = "dac",
349 .devname = "s5p-sdo",
350 .parent = &clk_hclk_dsys.clk,
351 .enable = s5pv210_clk_ip1_ctrl,
352 .ctrlbit = (1 << 10),
353 }, {
354 .name = "mixer",
355 .devname = "s5p-mixer",
356 .parent = &clk_hclk_dsys.clk,
357 .enable = s5pv210_clk_ip1_ctrl,
358 .ctrlbit = (1 << 9),
359 }, {
360 .name = "vp",
361 .devname = "s5p-mixer",
362 .parent = &clk_hclk_dsys.clk,
363 .enable = s5pv210_clk_ip1_ctrl,
364 .ctrlbit = (1 << 8),
365 }, {
366 .name = "hdmi",
367 .devname = "s5pv210-hdmi",
368 .parent = &clk_hclk_dsys.clk,
369 .enable = s5pv210_clk_ip1_ctrl,
370 .ctrlbit = (1 << 11),
371 }, {
372 .name = "hdmiphy",
373 .devname = "s5pv210-hdmi",
374 .enable = exynos4_clk_hdmiphy_ctrl,
375 .ctrlbit = (1 << 0),
376 }, {
377 .name = "dacphy",
378 .devname = "s5p-sdo",
379 .enable = exynos4_clk_dac_ctrl,
380 .ctrlbit = (1 << 0),
381 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900382 .name = "otg",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900383 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900384 .enable = s5pv210_clk_ip1_ctrl,
385 .ctrlbit = (1<<16),
386 }, {
387 .name = "usb-host",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900388 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900389 .enable = s5pv210_clk_ip1_ctrl,
390 .ctrlbit = (1<<17),
391 }, {
392 .name = "lcd",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900393 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900394 .enable = s5pv210_clk_ip1_ctrl,
395 .ctrlbit = (1<<0),
396 }, {
397 .name = "cfcon",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900398 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900399 .enable = s5pv210_clk_ip1_ctrl,
400 .ctrlbit = (1<<25),
401 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900402 .name = "systimer",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900403 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900404 .enable = s5pv210_clk_ip3_ctrl,
405 .ctrlbit = (1<<16),
406 }, {
407 .name = "watchdog",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900408 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900409 .enable = s5pv210_clk_ip3_ctrl,
410 .ctrlbit = (1<<22),
411 }, {
412 .name = "rtc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900413 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900414 .enable = s5pv210_clk_ip3_ctrl,
415 .ctrlbit = (1<<15),
416 }, {
417 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900418 .devname = "s3c2440-i2c.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900419 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900420 .enable = s5pv210_clk_ip3_ctrl,
421 .ctrlbit = (1<<7),
422 }, {
423 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900424 .devname = "s3c2440-i2c.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900425 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900426 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Hamf1c894d2010-08-21 09:18:19 +0900427 .ctrlbit = (1 << 10),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900428 }, {
429 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900430 .devname = "s3c2440-i2c.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900431 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900432 .enable = s5pv210_clk_ip3_ctrl,
433 .ctrlbit = (1<<9),
434 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900435 .name = "i2c",
436 .devname = "s3c2440-hdmiphy-i2c",
437 .parent = &clk_pclk_psys.clk,
438 .enable = s5pv210_clk_ip3_ctrl,
439 .ctrlbit = (1 << 11),
440 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900441 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900442 .devname = "s3c64xx-spi.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900443 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900444 .enable = s5pv210_clk_ip3_ctrl,
445 .ctrlbit = (1<<12),
446 }, {
447 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900448 .devname = "s3c64xx-spi.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900449 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900450 .enable = s5pv210_clk_ip3_ctrl,
451 .ctrlbit = (1<<13),
452 }, {
453 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900454 .devname = "s3c64xx-spi.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900455 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900456 .enable = s5pv210_clk_ip3_ctrl,
457 .ctrlbit = (1<<14),
458 }, {
459 .name = "timers",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900460 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900461 .enable = s5pv210_clk_ip3_ctrl,
462 .ctrlbit = (1<<23),
463 }, {
464 .name = "adc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900465 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900466 .enable = s5pv210_clk_ip3_ctrl,
467 .ctrlbit = (1<<24),
468 }, {
469 .name = "keypad",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900470 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900471 .enable = s5pv210_clk_ip3_ctrl,
472 .ctrlbit = (1<<21),
473 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900474 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900475 .devname = "samsung-i2s.0",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900476 .parent = &clk_p,
477 .enable = s5pv210_clk_ip3_ctrl,
478 .ctrlbit = (1<<4),
479 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900480 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900481 .devname = "samsung-i2s.1",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900482 .parent = &clk_p,
483 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900484 .ctrlbit = (1 << 5),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900485 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900486 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900487 .devname = "samsung-i2s.2",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900488 .parent = &clk_p,
489 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900490 .ctrlbit = (1 << 6),
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900491 }, {
492 .name = "spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900493 .parent = &clk_p,
494 .enable = s5pv210_clk_ip3_ctrl,
495 .ctrlbit = (1 << 0),
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900496 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900497};
498
499static struct clk init_clocks[] = {
500 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900501 .name = "hclk_imem",
Thomas Abraham664f5b22010-05-17 09:38:44 +0900502 .parent = &clk_hclk_msys.clk,
503 .ctrlbit = (1 << 5),
504 .enable = s5pv210_clk_ip0_ctrl,
505 .ops = &clk_hclk_imem_ops,
506 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900507 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900508 .devname = "s5pv210-uart.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900509 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900510 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900511 .ctrlbit = (1 << 17),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900512 }, {
513 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900514 .devname = "s5pv210-uart.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900515 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900516 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900517 .ctrlbit = (1 << 18),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900518 }, {
519 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900520 .devname = "s5pv210-uart.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900521 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900522 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900523 .ctrlbit = (1 << 19),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900524 }, {
525 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900526 .devname = "s5pv210-uart.3",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900527 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900528 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900529 .ctrlbit = (1 << 20),
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530530 }, {
531 .name = "sromc",
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530532 .parent = &clk_hclk_psys.clk,
533 .enable = s5pv210_clk_ip1_ctrl,
534 .ctrlbit = (1 << 26),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900535 },
536};
537
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200538static struct clk clk_hsmmc0 = {
539 .name = "hsmmc",
540 .devname = "s3c-sdhci.0",
541 .parent = &clk_hclk_psys.clk,
542 .enable = s5pv210_clk_ip2_ctrl,
543 .ctrlbit = (1<<16),
544};
545
546static struct clk clk_hsmmc1 = {
547 .name = "hsmmc",
548 .devname = "s3c-sdhci.1",
549 .parent = &clk_hclk_psys.clk,
550 .enable = s5pv210_clk_ip2_ctrl,
551 .ctrlbit = (1<<17),
552};
553
554static struct clk clk_hsmmc2 = {
555 .name = "hsmmc",
556 .devname = "s3c-sdhci.2",
557 .parent = &clk_hclk_psys.clk,
558 .enable = s5pv210_clk_ip2_ctrl,
559 .ctrlbit = (1<<18),
560};
561
562static struct clk clk_hsmmc3 = {
563 .name = "hsmmc",
564 .devname = "s3c-sdhci.3",
565 .parent = &clk_hclk_psys.clk,
566 .enable = s5pv210_clk_ip2_ctrl,
567 .ctrlbit = (1<<19),
568};
569
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900570static struct clk *clkset_uart_list[] = {
571 [6] = &clk_mout_mpll.clk,
572 [7] = &clk_mout_epll.clk,
573};
574
575static struct clksrc_sources clkset_uart = {
576 .sources = clkset_uart_list,
577 .nr_sources = ARRAY_SIZE(clkset_uart_list),
578};
579
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900580static struct clk *clkset_group1_list[] = {
581 [0] = &clk_sclk_a2m.clk,
582 [1] = &clk_mout_mpll.clk,
583 [2] = &clk_mout_epll.clk,
584 [3] = &clk_sclk_vpll.clk,
585};
586
587static struct clksrc_sources clkset_group1 = {
588 .sources = clkset_group1_list,
589 .nr_sources = ARRAY_SIZE(clkset_group1_list),
590};
591
592static struct clk *clkset_sclk_onenand_list[] = {
593 [0] = &clk_hclk_psys.clk,
594 [1] = &clk_hclk_dsys.clk,
595};
596
597static struct clksrc_sources clkset_sclk_onenand = {
598 .sources = clkset_sclk_onenand_list,
599 .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
600};
601
Thomas Abraham9e206142010-05-17 09:38:57 +0900602static struct clk *clkset_sclk_dac_list[] = {
603 [0] = &clk_sclk_vpll.clk,
604 [1] = &clk_sclk_hdmiphy,
605};
606
607static struct clksrc_sources clkset_sclk_dac = {
608 .sources = clkset_sclk_dac_list,
609 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
610};
611
612static struct clksrc_clk clk_sclk_dac = {
613 .clk = {
614 .name = "sclk_dac",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900615 .enable = s5pv210_clk_mask0_ctrl,
616 .ctrlbit = (1 << 2),
Thomas Abraham9e206142010-05-17 09:38:57 +0900617 },
618 .sources = &clkset_sclk_dac,
619 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
620};
621
622static struct clksrc_clk clk_sclk_pixel = {
623 .clk = {
624 .name = "sclk_pixel",
Thomas Abraham9e206142010-05-17 09:38:57 +0900625 .parent = &clk_sclk_vpll.clk,
626 },
627 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
628};
629
630static struct clk *clkset_sclk_hdmi_list[] = {
631 [0] = &clk_sclk_pixel.clk,
632 [1] = &clk_sclk_hdmiphy,
633};
634
635static struct clksrc_sources clkset_sclk_hdmi = {
636 .sources = clkset_sclk_hdmi_list,
637 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
638};
639
640static struct clksrc_clk clk_sclk_hdmi = {
641 .clk = {
642 .name = "sclk_hdmi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900643 .enable = s5pv210_clk_mask0_ctrl,
644 .ctrlbit = (1 << 0),
Thomas Abraham9e206142010-05-17 09:38:57 +0900645 },
646 .sources = &clkset_sclk_hdmi,
647 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
648};
649
650static struct clk *clkset_sclk_mixer_list[] = {
651 [0] = &clk_sclk_dac.clk,
652 [1] = &clk_sclk_hdmi.clk,
653};
654
655static struct clksrc_sources clkset_sclk_mixer = {
656 .sources = clkset_sclk_mixer_list,
657 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
658};
659
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900660static struct clksrc_clk clk_sclk_mixer = {
661 .clk = {
662 .name = "sclk_mixer",
663 .enable = s5pv210_clk_mask0_ctrl,
664 .ctrlbit = (1 << 1),
665 },
666 .sources = &clkset_sclk_mixer,
667 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
668};
669
670static struct clksrc_clk *sclk_tv[] = {
671 &clk_sclk_dac,
672 &clk_sclk_pixel,
673 &clk_sclk_hdmi,
674 &clk_sclk_mixer,
675};
676
Thomas Abraham45834872010-05-17 09:39:00 +0900677static struct clk *clkset_sclk_audio0_list[] = {
678 [0] = &clk_ext_xtal_mux,
679 [1] = &clk_pcmcdclk0,
680 [2] = &clk_sclk_hdmi27m,
681 [3] = &clk_sclk_usbphy0,
682 [4] = &clk_sclk_usbphy1,
683 [5] = &clk_sclk_hdmiphy,
684 [6] = &clk_mout_mpll.clk,
685 [7] = &clk_mout_epll.clk,
686 [8] = &clk_sclk_vpll.clk,
687};
688
689static struct clksrc_sources clkset_sclk_audio0 = {
690 .sources = clkset_sclk_audio0_list,
691 .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
692};
693
694static struct clksrc_clk clk_sclk_audio0 = {
695 .clk = {
696 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900697 .devname = "soc-audio.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900698 .enable = s5pv210_clk_mask0_ctrl,
699 .ctrlbit = (1 << 24),
Thomas Abraham45834872010-05-17 09:39:00 +0900700 },
701 .sources = &clkset_sclk_audio0,
702 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
703 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
704};
705
706static struct clk *clkset_sclk_audio1_list[] = {
707 [0] = &clk_ext_xtal_mux,
708 [1] = &clk_pcmcdclk1,
709 [2] = &clk_sclk_hdmi27m,
710 [3] = &clk_sclk_usbphy0,
711 [4] = &clk_sclk_usbphy1,
712 [5] = &clk_sclk_hdmiphy,
713 [6] = &clk_mout_mpll.clk,
714 [7] = &clk_mout_epll.clk,
715 [8] = &clk_sclk_vpll.clk,
716};
717
718static struct clksrc_sources clkset_sclk_audio1 = {
719 .sources = clkset_sclk_audio1_list,
720 .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
721};
722
723static struct clksrc_clk clk_sclk_audio1 = {
724 .clk = {
725 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900726 .devname = "soc-audio.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900727 .enable = s5pv210_clk_mask0_ctrl,
728 .ctrlbit = (1 << 25),
Thomas Abraham45834872010-05-17 09:39:00 +0900729 },
730 .sources = &clkset_sclk_audio1,
731 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
732 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
733};
734
735static struct clk *clkset_sclk_audio2_list[] = {
736 [0] = &clk_ext_xtal_mux,
737 [1] = &clk_pcmcdclk0,
738 [2] = &clk_sclk_hdmi27m,
739 [3] = &clk_sclk_usbphy0,
740 [4] = &clk_sclk_usbphy1,
741 [5] = &clk_sclk_hdmiphy,
742 [6] = &clk_mout_mpll.clk,
743 [7] = &clk_mout_epll.clk,
744 [8] = &clk_sclk_vpll.clk,
745};
746
747static struct clksrc_sources clkset_sclk_audio2 = {
748 .sources = clkset_sclk_audio2_list,
749 .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
750};
751
752static struct clksrc_clk clk_sclk_audio2 = {
753 .clk = {
754 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900755 .devname = "soc-audio.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900756 .enable = s5pv210_clk_mask0_ctrl,
757 .ctrlbit = (1 << 26),
Thomas Abraham45834872010-05-17 09:39:00 +0900758 },
759 .sources = &clkset_sclk_audio2,
760 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
761 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
762};
763
764static struct clk *clkset_sclk_spdif_list[] = {
765 [0] = &clk_sclk_audio0.clk,
766 [1] = &clk_sclk_audio1.clk,
767 [2] = &clk_sclk_audio2.clk,
768};
769
770static struct clksrc_sources clkset_sclk_spdif = {
771 .sources = clkset_sclk_spdif_list,
772 .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
773};
774
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900775static struct clksrc_clk clk_sclk_spdif = {
776 .clk = {
777 .name = "sclk_spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900778 .enable = s5pv210_clk_mask0_ctrl,
779 .ctrlbit = (1 << 27),
Naveen Krishna Chatradhi65f5eaa2011-07-18 14:44:19 +0900780 .ops = &s5p_sclk_spdif_ops,
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900781 },
782 .sources = &clkset_sclk_spdif,
783 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
784};
785
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900786static struct clk *clkset_group2_list[] = {
787 [0] = &clk_ext_xtal_mux,
788 [1] = &clk_xusbxti,
789 [2] = &clk_sclk_hdmi27m,
790 [3] = &clk_sclk_usbphy0,
791 [4] = &clk_sclk_usbphy1,
792 [5] = &clk_sclk_hdmiphy,
793 [6] = &clk_mout_mpll.clk,
794 [7] = &clk_mout_epll.clk,
795 [8] = &clk_sclk_vpll.clk,
796};
797
798static struct clksrc_sources clkset_group2 = {
799 .sources = clkset_group2_list,
800 .nr_sources = ARRAY_SIZE(clkset_group2_list),
801};
802
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900803static struct clksrc_clk clksrcs[] = {
804 {
805 .clk = {
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900806 .name = "sclk_dmc",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900807 },
808 .sources = &clkset_group1,
809 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
810 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
811 }, {
812 .clk = {
813 .name = "sclk_onenand",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900814 },
815 .sources = &clkset_sclk_onenand,
816 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
817 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
818 }, {
819 .clk = {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900820 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900821 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900822 .enable = s5pv210_clk_mask1_ctrl,
823 .ctrlbit = (1 << 2),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900824 },
825 .sources = &clkset_group2,
826 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
827 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
828 }, {
829 .clk = {
830 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900831 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900832 .enable = s5pv210_clk_mask1_ctrl,
833 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900834 },
835 .sources = &clkset_group2,
836 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
837 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
838 }, {
839 .clk = {
840 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900841 .devname = "s5pv210-fimc.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900842 .enable = s5pv210_clk_mask1_ctrl,
843 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900844 },
845 .sources = &clkset_group2,
846 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
847 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
848 }, {
849 .clk = {
Sylwester Nawrocki83427c22011-09-27 07:00:53 +0900850 .name = "sclk_cam0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900851 .enable = s5pv210_clk_mask0_ctrl,
852 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900853 },
854 .sources = &clkset_group2,
855 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
856 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
857 }, {
858 .clk = {
Sylwester Nawrocki83427c22011-09-27 07:00:53 +0900859 .name = "sclk_cam1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900860 .enable = s5pv210_clk_mask0_ctrl,
861 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900862 },
863 .sources = &clkset_group2,
864 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
865 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
866 }, {
867 .clk = {
868 .name = "sclk_fimd",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900869 .enable = s5pv210_clk_mask0_ctrl,
870 .ctrlbit = (1 << 5),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900871 },
872 .sources = &clkset_group2,
873 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
874 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
875 }, {
876 .clk = {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900877 .name = "sclk_mfc",
Kamil Debski0f75a962011-07-21 16:42:30 +0900878 .devname = "s5p-mfc",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900879 .enable = s5pv210_clk_ip0_ctrl,
880 .ctrlbit = (1 << 16),
881 },
882 .sources = &clkset_group1,
883 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
884 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
885 }, {
886 .clk = {
887 .name = "sclk_g2d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900888 .enable = s5pv210_clk_ip0_ctrl,
889 .ctrlbit = (1 << 12),
890 },
891 .sources = &clkset_group1,
892 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
893 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
894 }, {
895 .clk = {
896 .name = "sclk_g3d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900897 .enable = s5pv210_clk_ip0_ctrl,
898 .ctrlbit = (1 << 8),
899 },
900 .sources = &clkset_group1,
901 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
902 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
903 }, {
904 .clk = {
905 .name = "sclk_csis",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900906 .enable = s5pv210_clk_mask0_ctrl,
907 .ctrlbit = (1 << 6),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900908 },
909 .sources = &clkset_group2,
910 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
911 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
912 }, {
913 .clk = {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900914 .name = "sclk_pwi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900915 .enable = s5pv210_clk_mask0_ctrl,
916 .ctrlbit = (1 << 29),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900917 },
918 .sources = &clkset_group2,
919 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
920 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
921 }, {
922 .clk = {
923 .name = "sclk_pwm",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900924 .enable = s5pv210_clk_mask0_ctrl,
925 .ctrlbit = (1 << 19),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900926 },
927 .sources = &clkset_group2,
928 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
929 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900930 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900931};
932
Thomas Abraham0cfb26e2011-10-24 12:08:42 +0200933static struct clksrc_clk clk_sclk_uart0 = {
934 .clk = {
935 .name = "uclk1",
936 .devname = "s5pv210-uart.0",
937 .enable = s5pv210_clk_mask0_ctrl,
938 .ctrlbit = (1 << 12),
939 },
940 .sources = &clkset_uart,
941 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
942 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
943};
944
945static struct clksrc_clk clk_sclk_uart1 = {
946 .clk = {
947 .name = "uclk1",
948 .devname = "s5pv210-uart.1",
949 .enable = s5pv210_clk_mask0_ctrl,
950 .ctrlbit = (1 << 13),
951 },
952 .sources = &clkset_uart,
953 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
954 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
955};
956
957static struct clksrc_clk clk_sclk_uart2 = {
958 .clk = {
959 .name = "uclk1",
960 .devname = "s5pv210-uart.2",
961 .enable = s5pv210_clk_mask0_ctrl,
962 .ctrlbit = (1 << 14),
963 },
964 .sources = &clkset_uart,
965 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
966 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
967};
968
969static struct clksrc_clk clk_sclk_uart3 = {
970 .clk = {
971 .name = "uclk1",
972 .devname = "s5pv210-uart.3",
973 .enable = s5pv210_clk_mask0_ctrl,
974 .ctrlbit = (1 << 15),
975 },
976 .sources = &clkset_uart,
977 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
978 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
979};
980
Rajeshwari Shindea361d102011-10-24 17:05:58 +0200981static struct clksrc_clk clk_sclk_mmc0 = {
982 .clk = {
983 .name = "sclk_mmc",
984 .devname = "s3c-sdhci.0",
985 .enable = s5pv210_clk_mask0_ctrl,
986 .ctrlbit = (1 << 8),
987 },
988 .sources = &clkset_group2,
989 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
990 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
991};
992
993static struct clksrc_clk clk_sclk_mmc1 = {
994 .clk = {
995 .name = "sclk_mmc",
996 .devname = "s3c-sdhci.1",
997 .enable = s5pv210_clk_mask0_ctrl,
998 .ctrlbit = (1 << 9),
999 },
1000 .sources = &clkset_group2,
1001 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
1002 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
1003};
1004
1005static struct clksrc_clk clk_sclk_mmc2 = {
1006 .clk = {
1007 .name = "sclk_mmc",
1008 .devname = "s3c-sdhci.2",
1009 .enable = s5pv210_clk_mask0_ctrl,
1010 .ctrlbit = (1 << 10),
1011 },
1012 .sources = &clkset_group2,
1013 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
1014 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
1015};
1016
1017static struct clksrc_clk clk_sclk_mmc3 = {
1018 .clk = {
1019 .name = "sclk_mmc",
1020 .devname = "s3c-sdhci.3",
1021 .enable = s5pv210_clk_mask0_ctrl,
1022 .ctrlbit = (1 << 11),
1023 },
1024 .sources = &clkset_group2,
1025 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
1026 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
1027};
1028
Padmavathi Venna8c4b8e72011-11-02 20:04:08 +09001029static struct clksrc_clk clk_sclk_spi0 = {
1030 .clk = {
1031 .name = "sclk_spi",
1032 .devname = "s3c64xx-spi.0",
1033 .enable = s5pv210_clk_mask0_ctrl,
1034 .ctrlbit = (1 << 16),
1035 },
1036 .sources = &clkset_group2,
1037 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
1038 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
1039 };
1040
1041static struct clksrc_clk clk_sclk_spi1 = {
1042 .clk = {
1043 .name = "sclk_spi",
1044 .devname = "s3c64xx-spi.1",
1045 .enable = s5pv210_clk_mask0_ctrl,
1046 .ctrlbit = (1 << 17),
1047 },
1048 .sources = &clkset_group2,
1049 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
1050 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
1051 };
1052
1053
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001054static struct clksrc_clk *clksrc_cdev[] = {
1055 &clk_sclk_uart0,
1056 &clk_sclk_uart1,
1057 &clk_sclk_uart2,
1058 &clk_sclk_uart3,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001059 &clk_sclk_mmc0,
1060 &clk_sclk_mmc1,
1061 &clk_sclk_mmc2,
1062 &clk_sclk_mmc3,
Padmavathi Venna8c4b8e72011-11-02 20:04:08 +09001063 &clk_sclk_spi0,
1064 &clk_sclk_spi1,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001065};
1066
1067static struct clk *clk_cdev[] = {
1068 &clk_hsmmc0,
1069 &clk_hsmmc1,
1070 &clk_hsmmc2,
1071 &clk_hsmmc3,
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001072};
1073
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001074/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001075static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001076 &clk_mout_apll,
1077 &clk_mout_epll,
1078 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001079 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001080 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001081 &clk_sclk_a2m,
1082 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001083 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001084 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +09001085 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001086 &clk_pclk_psys,
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001087 &clk_vpllsrc,
1088 &clk_sclk_vpll,
Jaecheol Lee08f49d12010-10-12 09:19:30 +09001089 &clk_mout_dmc0,
1090 &clk_sclk_dmc0,
Seungwhan Youn900fa012010-10-14 10:35:24 +09001091 &clk_sclk_audio0,
1092 &clk_sclk_audio1,
1093 &clk_sclk_audio2,
1094 &clk_sclk_spdif,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001095};
1096
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001097static u32 epll_div[][6] = {
1098 { 48000000, 0, 48, 3, 3, 0 },
1099 { 96000000, 0, 48, 3, 2, 0 },
1100 { 144000000, 1, 72, 3, 2, 0 },
1101 { 192000000, 0, 48, 3, 1, 0 },
1102 { 288000000, 1, 72, 3, 1, 0 },
1103 { 32750000, 1, 65, 3, 4, 35127 },
1104 { 32768000, 1, 65, 3, 4, 35127 },
1105 { 45158400, 0, 45, 3, 3, 10355 },
1106 { 45000000, 0, 45, 3, 3, 10355 },
1107 { 45158000, 0, 45, 3, 3, 10355 },
1108 { 49125000, 0, 49, 3, 3, 9961 },
1109 { 49152000, 0, 49, 3, 3, 9961 },
1110 { 67737600, 1, 67, 3, 3, 48366 },
1111 { 67738000, 1, 67, 3, 3, 48366 },
1112 { 73800000, 1, 73, 3, 3, 47710 },
1113 { 73728000, 1, 73, 3, 3, 47710 },
1114 { 36000000, 1, 32, 3, 4, 0 },
1115 { 60000000, 1, 60, 3, 3, 0 },
1116 { 72000000, 1, 72, 3, 3, 0 },
1117 { 80000000, 1, 80, 3, 3, 0 },
1118 { 84000000, 0, 42, 3, 2, 0 },
1119 { 50000000, 0, 50, 3, 3, 0 },
1120};
1121
1122static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
1123{
1124 unsigned int epll_con, epll_con_k;
1125 unsigned int i;
1126
1127 /* Return if nothing changed */
1128 if (clk->rate == rate)
1129 return 0;
1130
1131 epll_con = __raw_readl(S5P_EPLL_CON);
1132 epll_con_k = __raw_readl(S5P_EPLL_CON1);
1133
1134 epll_con_k &= ~PLL46XX_KDIV_MASK;
1135 epll_con &= ~(1 << 27 |
1136 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
1137 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
1138 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1139
1140 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1141 if (epll_div[i][0] == rate) {
1142 epll_con_k |= epll_div[i][5] << 0;
1143 epll_con |= (epll_div[i][1] << 27 |
1144 epll_div[i][2] << PLL46XX_MDIV_SHIFT |
1145 epll_div[i][3] << PLL46XX_PDIV_SHIFT |
1146 epll_div[i][4] << PLL46XX_SDIV_SHIFT);
1147 break;
1148 }
1149 }
1150
1151 if (i == ARRAY_SIZE(epll_div)) {
1152 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1153 __func__);
1154 return -EINVAL;
1155 }
1156
1157 __raw_writel(epll_con, S5P_EPLL_CON);
1158 __raw_writel(epll_con_k, S5P_EPLL_CON1);
1159
Seungwhan Youn96166742010-10-14 10:39:33 +09001160 printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
1161 clk->rate, rate);
1162
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001163 clk->rate = rate;
1164
1165 return 0;
1166}
1167
1168static struct clk_ops s5pv210_epll_ops = {
1169 .set_rate = s5pv210_epll_set_rate,
1170 .get_rate = s5p_epll_get_rate,
1171};
1172
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001173static u32 vpll_div[][5] = {
1174 { 54000000, 3, 53, 3, 0 },
1175 { 108000000, 3, 53, 2, 0 },
1176};
1177
1178static unsigned long s5pv210_vpll_get_rate(struct clk *clk)
1179{
1180 return clk->rate;
1181}
1182
1183static int s5pv210_vpll_set_rate(struct clk *clk, unsigned long rate)
1184{
1185 unsigned int vpll_con;
1186 unsigned int i;
1187
1188 /* Return if nothing changed */
1189 if (clk->rate == rate)
1190 return 0;
1191
1192 vpll_con = __raw_readl(S5P_VPLL_CON);
1193 vpll_con &= ~(0x1 << 27 | \
1194 PLL90XX_MDIV_MASK << PLL90XX_MDIV_SHIFT | \
1195 PLL90XX_PDIV_MASK << PLL90XX_PDIV_SHIFT | \
1196 PLL90XX_SDIV_MASK << PLL90XX_SDIV_SHIFT);
1197
1198 for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
1199 if (vpll_div[i][0] == rate) {
1200 vpll_con |= vpll_div[i][1] << PLL90XX_PDIV_SHIFT;
1201 vpll_con |= vpll_div[i][2] << PLL90XX_MDIV_SHIFT;
1202 vpll_con |= vpll_div[i][3] << PLL90XX_SDIV_SHIFT;
1203 vpll_con |= vpll_div[i][4] << 27;
1204 break;
1205 }
1206 }
1207
1208 if (i == ARRAY_SIZE(vpll_div)) {
1209 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1210 __func__);
1211 return -EINVAL;
1212 }
1213
1214 __raw_writel(vpll_con, S5P_VPLL_CON);
1215
1216 /* Wait for VPLL lock */
1217 while (!(__raw_readl(S5P_VPLL_CON) & (1 << PLL90XX_LOCKED_SHIFT)))
1218 continue;
1219
1220 clk->rate = rate;
1221 return 0;
1222}
1223static struct clk_ops s5pv210_vpll_ops = {
1224 .get_rate = s5pv210_vpll_get_rate,
1225 .set_rate = s5pv210_vpll_set_rate,
1226};
1227
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001228void __init_or_cpufreq s5pv210_setup_clocks(void)
1229{
1230 struct clk *xtal_clk;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001231 unsigned long vpllsrc;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001232 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001233 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001234 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001235 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001236 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +09001237 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001238 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001239 unsigned long apll;
1240 unsigned long mpll;
1241 unsigned long epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001242 unsigned long vpll;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001243 unsigned int ptr;
1244 u32 clkdiv0, clkdiv1;
1245
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001246 /* Set functions for clk_fout_epll */
1247 clk_fout_epll.enable = s5p_epll_enable;
1248 clk_fout_epll.ops = &s5pv210_epll_ops;
1249
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001250 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1251
1252 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
1253 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
1254
1255 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1256 __func__, clkdiv0, clkdiv1);
1257
1258 xtal_clk = clk_get(NULL, "xtal");
1259 BUG_ON(IS_ERR(xtal_clk));
1260
1261 xtal = clk_get_rate(xtal_clk);
1262 clk_put(xtal_clk);
1263
1264 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1265
1266 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
1267 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
Seungwhan Youn42a6e202010-10-14 10:39:15 +09001268 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
1269 __raw_readl(S5P_EPLL_CON1), pll_4600);
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001270 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1271 vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001272
Jaecheol Lee88695842010-10-12 09:19:26 +09001273 clk_fout_apll.ops = &clk_fout_apll_ops;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001274 clk_fout_mpll.rate = mpll;
1275 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001276 clk_fout_vpll.ops = &s5pv210_vpll_ops;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001277 clk_fout_vpll.rate = vpll;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001278
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001279 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1280 apll, mpll, epll, vpll);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001281
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001282 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001283 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001284 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001285 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001286 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +09001287 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001288 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001289
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001290 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1291 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1292 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001293 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001294
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001295 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001296 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001297 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001298
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001299 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1300 s3c_set_clksrc(&clksrcs[ptr], true);
1301}
1302
1303static struct clk *clks[] __initdata = {
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001304 &clk_sclk_hdmi27m,
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +09001305 &clk_sclk_hdmiphy,
1306 &clk_sclk_usbphy0,
1307 &clk_sclk_usbphy1,
Thomas Abraham45834872010-05-17 09:39:00 +09001308 &clk_pcmcdclk0,
1309 &clk_pcmcdclk1,
1310 &clk_pcmcdclk2,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001311};
1312
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001313static struct clk_lookup s5pv210_clk_lookup[] = {
1314 CLKDEV_INIT(NULL, "clk_uart_baud0", &clk_p),
1315 CLKDEV_INIT("s5pv210-uart.0", "clk_uart_baud1", &clk_sclk_uart0.clk),
1316 CLKDEV_INIT("s5pv210-uart.1", "clk_uart_baud1", &clk_sclk_uart1.clk),
1317 CLKDEV_INIT("s5pv210-uart.2", "clk_uart_baud1", &clk_sclk_uart2.clk),
1318 CLKDEV_INIT("s5pv210-uart.3", "clk_uart_baud1", &clk_sclk_uart3.clk),
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001319 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
1320 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
1321 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
1322 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.0", &clk_hsmmc3),
1323 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
1324 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
1325 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
1326 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &clk_sclk_mmc3.clk),
Padmavathi Venna8c4b8e72011-11-02 20:04:08 +09001327 CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
1328 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
1329 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001330};
1331
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001332void __init s5pv210_register_clocks(void)
1333{
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001334 int ptr;
1335
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001336 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001337
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001338 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1339 s3c_register_clksrc(sysclks[ptr], 1);
1340
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001341 for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
1342 s3c_register_clksrc(sclk_tv[ptr], 1);
1343
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001344 for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
1345 s3c_register_clksrc(clksrc_cdev[ptr], 1);
1346
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001347 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1348 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1349
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001350 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1351 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001352 clkdev_add_table(s5pv210_clk_lookup, ARRAY_SIZE(s5pv210_clk_lookup));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001353
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001354 s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
1355 for (ptr = 0; ptr < ARRAY_SIZE(clk_cdev); ptr++)
1356 s3c_disable_clocks(clk_cdev[ptr], 1);
1357
Boojin Kimdafc9542011-09-02 09:44:37 +09001358 s3c24xx_register_clock(&dummy_apb_pclk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001359 s3c_pwmclk_init();
1360}