Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 16 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in the |
| 19 | * file called COPYING. |
| 20 | */ |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 21 | #ifndef LINUX_DMAENGINE_H |
| 22 | #define LINUX_DMAENGINE_H |
David Woodhouse | 1c0f16e | 2006-06-27 02:53:56 -0700 | [diff] [blame] | 23 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 24 | #include <linux/device.h> |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 25 | #include <linux/err.h> |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 26 | #include <linux/uio.h> |
Paul Gortmaker | 187f188 | 2011-11-23 20:12:59 -0500 | [diff] [blame] | 27 | #include <linux/bug.h> |
Vinod Koul | 90b44f8 | 2011-07-25 19:57:52 +0530 | [diff] [blame] | 28 | #include <linux/scatterlist.h> |
Paul Gortmaker | a8efa9d | 2011-07-29 16:55:11 +1000 | [diff] [blame] | 29 | #include <linux/bitmap.h> |
Viresh Kumar | dcc043d | 2012-02-01 16:12:18 +0530 | [diff] [blame] | 30 | #include <linux/types.h> |
Paul Gortmaker | a8efa9d | 2011-07-29 16:55:11 +1000 | [diff] [blame] | 31 | #include <asm/page.h> |
Alexey Dobriyan | b7f080c | 2011-06-16 11:01:34 +0000 | [diff] [blame] | 32 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 33 | /** |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 34 | * typedef dma_cookie_t - an opaque DMA cookie |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 35 | * |
| 36 | * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code |
| 37 | */ |
| 38 | typedef s32 dma_cookie_t; |
Steven J. Magnani | 76bd061 | 2010-02-28 22:18:16 -0700 | [diff] [blame] | 39 | #define DMA_MIN_COOKIE 1 |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 40 | |
Dan Carpenter | 71ea148 | 2013-08-10 10:46:50 +0300 | [diff] [blame] | 41 | static inline int dma_submit_error(dma_cookie_t cookie) |
| 42 | { |
| 43 | return cookie < 0 ? cookie : 0; |
| 44 | } |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 45 | |
| 46 | /** |
| 47 | * enum dma_status - DMA transaction status |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 48 | * @DMA_COMPLETE: transaction completed |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 49 | * @DMA_IN_PROGRESS: transaction not yet processed |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 50 | * @DMA_PAUSED: transaction is paused |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 51 | * @DMA_ERROR: transaction failed |
| 52 | */ |
| 53 | enum dma_status { |
Vinod Koul | 7db5f72 | 2013-10-17 07:29:57 +0530 | [diff] [blame] | 54 | DMA_COMPLETE, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 55 | DMA_IN_PROGRESS, |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 56 | DMA_PAUSED, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 57 | DMA_ERROR, |
| 58 | }; |
| 59 | |
| 60 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 61 | * enum dma_transaction_type - DMA transaction types/indexes |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 62 | * |
| 63 | * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is |
| 64 | * automatically set as dma devices are registered. |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 65 | */ |
| 66 | enum dma_transaction_type { |
| 67 | DMA_MEMCPY, |
| 68 | DMA_XOR, |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 69 | DMA_PQ, |
Dan Williams | 099f53c | 2009-04-08 14:28:37 -0700 | [diff] [blame] | 70 | DMA_XOR_VAL, |
| 71 | DMA_PQ_VAL, |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 72 | DMA_INTERRUPT, |
Ira Snyder | a86ee03 | 2010-09-30 11:46:44 +0000 | [diff] [blame] | 73 | DMA_SG, |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 74 | DMA_PRIVATE, |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 75 | DMA_ASYNC_TX, |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 76 | DMA_SLAVE, |
Sascha Hauer | 782bc95 | 2010-09-30 13:56:32 +0000 | [diff] [blame] | 77 | DMA_CYCLIC, |
Jassi Brar | b14dab7 | 2011-10-13 12:33:30 +0530 | [diff] [blame] | 78 | DMA_INTERLEAVE, |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 79 | /* last transaction type for creation of the capabilities mask */ |
Jassi Brar | b14dab7 | 2011-10-13 12:33:30 +0530 | [diff] [blame] | 80 | DMA_TX_TYPE_END, |
| 81 | }; |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 82 | |
Vinod Koul | 49920bc | 2011-10-13 15:15:27 +0530 | [diff] [blame] | 83 | /** |
| 84 | * enum dma_transfer_direction - dma transfer mode and direction indicator |
| 85 | * @DMA_MEM_TO_MEM: Async/Memcpy mode |
| 86 | * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device |
| 87 | * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory |
| 88 | * @DMA_DEV_TO_DEV: Slave mode & From Device to Device |
| 89 | */ |
| 90 | enum dma_transfer_direction { |
| 91 | DMA_MEM_TO_MEM, |
| 92 | DMA_MEM_TO_DEV, |
| 93 | DMA_DEV_TO_MEM, |
| 94 | DMA_DEV_TO_DEV, |
Shawn Guo | 62268ce | 2011-12-13 23:48:03 +0800 | [diff] [blame] | 95 | DMA_TRANS_NONE, |
Vinod Koul | 49920bc | 2011-10-13 15:15:27 +0530 | [diff] [blame] | 96 | }; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 97 | |
| 98 | /** |
Jassi Brar | b14dab7 | 2011-10-13 12:33:30 +0530 | [diff] [blame] | 99 | * Interleaved Transfer Request |
| 100 | * ---------------------------- |
| 101 | * A chunk is collection of contiguous bytes to be transfered. |
| 102 | * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG). |
| 103 | * ICGs may or maynot change between chunks. |
| 104 | * A FRAME is the smallest series of contiguous {chunk,icg} pairs, |
| 105 | * that when repeated an integral number of times, specifies the transfer. |
| 106 | * A transfer template is specification of a Frame, the number of times |
| 107 | * it is to be repeated and other per-transfer attributes. |
| 108 | * |
| 109 | * Practically, a client driver would have ready a template for each |
| 110 | * type of transfer it is going to need during its lifetime and |
| 111 | * set only 'src_start' and 'dst_start' before submitting the requests. |
| 112 | * |
| 113 | * |
| 114 | * | Frame-1 | Frame-2 | ~ | Frame-'numf' | |
| 115 | * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...| |
| 116 | * |
| 117 | * == Chunk size |
| 118 | * ... ICG |
| 119 | */ |
| 120 | |
| 121 | /** |
| 122 | * struct data_chunk - Element of scatter-gather list that makes a frame. |
| 123 | * @size: Number of bytes to read from source. |
| 124 | * size_dst := fn(op, size_src), so doesn't mean much for destination. |
| 125 | * @icg: Number of bytes to jump after last src/dst address of this |
| 126 | * chunk and before first src/dst address for next chunk. |
| 127 | * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false. |
| 128 | * Ignored for src(assumed 0), if src_inc is true and src_sgl is false. |
| 129 | */ |
| 130 | struct data_chunk { |
| 131 | size_t size; |
| 132 | size_t icg; |
| 133 | }; |
| 134 | |
| 135 | /** |
| 136 | * struct dma_interleaved_template - Template to convey DMAC the transfer pattern |
| 137 | * and attributes. |
| 138 | * @src_start: Bus address of source for the first chunk. |
| 139 | * @dst_start: Bus address of destination for the first chunk. |
| 140 | * @dir: Specifies the type of Source and Destination. |
| 141 | * @src_inc: If the source address increments after reading from it. |
| 142 | * @dst_inc: If the destination address increments after writing to it. |
| 143 | * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read). |
| 144 | * Otherwise, source is read contiguously (icg ignored). |
| 145 | * Ignored if src_inc is false. |
| 146 | * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write). |
| 147 | * Otherwise, destination is filled contiguously (icg ignored). |
| 148 | * Ignored if dst_inc is false. |
| 149 | * @numf: Number of frames in this template. |
| 150 | * @frame_size: Number of chunks in a frame i.e, size of sgl[]. |
| 151 | * @sgl: Array of {chunk,icg} pairs that make up a frame. |
| 152 | */ |
| 153 | struct dma_interleaved_template { |
| 154 | dma_addr_t src_start; |
| 155 | dma_addr_t dst_start; |
| 156 | enum dma_transfer_direction dir; |
| 157 | bool src_inc; |
| 158 | bool dst_inc; |
| 159 | bool src_sgl; |
| 160 | bool dst_sgl; |
| 161 | size_t numf; |
| 162 | size_t frame_size; |
| 163 | struct data_chunk sgl[0]; |
| 164 | }; |
| 165 | |
| 166 | /** |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 167 | * enum dma_ctrl_flags - DMA flags to augment operation preparation, |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 168 | * control completion, and communicate status. |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 169 | * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 170 | * this transaction |
Guennadi Liakhovetski | a88f666 | 2009-12-10 18:35:15 +0100 | [diff] [blame] | 171 | * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 172 | * acknowledges receipt, i.e. has has a chance to establish any dependency |
| 173 | * chains |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 174 | * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q |
| 175 | * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P |
| 176 | * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as |
| 177 | * sources that were the result of a previous operation, in the case of a PQ |
| 178 | * operation it continues the calculation with new sources |
Dan Williams | 0403e38 | 2009-09-08 17:42:50 -0700 | [diff] [blame] | 179 | * @DMA_PREP_FENCE - tell the driver that subsequent operations depend |
| 180 | * on the result of this operation |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 181 | */ |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 182 | enum dma_ctrl_flags { |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 183 | DMA_PREP_INTERRUPT = (1 << 0), |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 184 | DMA_CTRL_ACK = (1 << 1), |
Bartlomiej Zolnierkiewicz | 0776ae7 | 2013-10-18 19:35:33 +0200 | [diff] [blame] | 185 | DMA_PREP_PQ_DISABLE_P = (1 << 2), |
| 186 | DMA_PREP_PQ_DISABLE_Q = (1 << 3), |
| 187 | DMA_PREP_CONTINUE = (1 << 4), |
| 188 | DMA_PREP_FENCE = (1 << 5), |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 189 | }; |
| 190 | |
| 191 | /** |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 192 | * enum dma_ctrl_cmd - DMA operations that can optionally be exercised |
| 193 | * on a running channel. |
| 194 | * @DMA_TERMINATE_ALL: terminate all ongoing transfers |
| 195 | * @DMA_PAUSE: pause ongoing transfers |
| 196 | * @DMA_RESUME: resume paused transfer |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 197 | * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers |
| 198 | * that need to runtime reconfigure the slave channels (as opposed to passing |
| 199 | * configuration data in statically from the platform). An additional |
| 200 | * argument of struct dma_slave_config must be passed in with this |
| 201 | * command. |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 202 | * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller |
| 203 | * into external start mode. |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 204 | */ |
| 205 | enum dma_ctrl_cmd { |
| 206 | DMA_TERMINATE_ALL, |
| 207 | DMA_PAUSE, |
| 208 | DMA_RESUME, |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 209 | DMA_SLAVE_CONFIG, |
Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 210 | FSLDMA_EXTERNAL_START, |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 211 | }; |
| 212 | |
| 213 | /** |
Dan Williams | ad283ea | 2009-08-29 19:09:26 -0700 | [diff] [blame] | 214 | * enum sum_check_bits - bit position of pq_check_flags |
| 215 | */ |
| 216 | enum sum_check_bits { |
| 217 | SUM_CHECK_P = 0, |
| 218 | SUM_CHECK_Q = 1, |
| 219 | }; |
| 220 | |
| 221 | /** |
| 222 | * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations |
| 223 | * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise |
| 224 | * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise |
| 225 | */ |
| 226 | enum sum_check_flags { |
| 227 | SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P), |
| 228 | SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q), |
| 229 | }; |
| 230 | |
| 231 | |
| 232 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 233 | * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t. |
| 234 | * See linux/cpumask.h |
| 235 | */ |
| 236 | typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t; |
| 237 | |
| 238 | /** |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 239 | * struct dma_chan_percpu - the per-CPU part of struct dma_chan |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 240 | * @memcpy_count: transaction counter |
| 241 | * @bytes_transferred: byte counter |
| 242 | */ |
| 243 | |
| 244 | struct dma_chan_percpu { |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 245 | /* stats */ |
| 246 | unsigned long memcpy_count; |
| 247 | unsigned long bytes_transferred; |
| 248 | }; |
| 249 | |
| 250 | /** |
| 251 | * struct dma_chan - devices supply DMA channels, clients use them |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 252 | * @device: ptr to the dma device who supplies this channel, always !%NULL |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 253 | * @cookie: last cookie value returned to client |
Russell King - ARM Linux | 4d4e58d | 2012-03-06 22:34:06 +0000 | [diff] [blame] | 254 | * @completed_cookie: last completed cookie for this channel |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 255 | * @chan_id: channel ID for sysfs |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 256 | * @dev: class device for sysfs |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 257 | * @device_node: used to add this to the device chan list |
| 258 | * @local: per-cpu pointer to a struct dma_chan_percpu |
Vinod Koul | 868d2ee | 2013-12-18 21:39:39 +0530 | [diff] [blame] | 259 | * @client_count: how many clients are using this channel |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 260 | * @table_count: number of appearances in the mem-to-mem allocation table |
Dan Williams | 287d859 | 2009-02-18 14:48:26 -0800 | [diff] [blame] | 261 | * @private: private data for certain client-channel associations |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 262 | */ |
| 263 | struct dma_chan { |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 264 | struct dma_device *device; |
| 265 | dma_cookie_t cookie; |
Russell King - ARM Linux | 4d4e58d | 2012-03-06 22:34:06 +0000 | [diff] [blame] | 266 | dma_cookie_t completed_cookie; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 267 | |
| 268 | /* sysfs */ |
| 269 | int chan_id; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 270 | struct dma_chan_dev *dev; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 271 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 272 | struct list_head device_node; |
Tejun Heo | a29d8b8 | 2010-02-02 14:39:15 +0900 | [diff] [blame] | 273 | struct dma_chan_percpu __percpu *local; |
Dan Williams | 7cc5bf9 | 2008-07-08 11:58:21 -0700 | [diff] [blame] | 274 | int client_count; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 275 | int table_count; |
Dan Williams | 287d859 | 2009-02-18 14:48:26 -0800 | [diff] [blame] | 276 | void *private; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 277 | }; |
| 278 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 279 | /** |
| 280 | * struct dma_chan_dev - relate sysfs device node to backing channel device |
Vinod Koul | 868d2ee | 2013-12-18 21:39:39 +0530 | [diff] [blame] | 281 | * @chan: driver channel device |
| 282 | * @device: sysfs device |
| 283 | * @dev_id: parent dma_device dev_id |
| 284 | * @idr_ref: reference count to gate release of dma_device dev_id |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 285 | */ |
| 286 | struct dma_chan_dev { |
| 287 | struct dma_chan *chan; |
| 288 | struct device device; |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 289 | int dev_id; |
| 290 | atomic_t *idr_ref; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 291 | }; |
| 292 | |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 293 | /** |
Alexander Popov | ba73034 | 2014-05-15 18:15:31 +0400 | [diff] [blame] | 294 | * enum dma_slave_buswidth - defines bus width of the DMA slave |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 295 | * device, source or target buses |
| 296 | */ |
| 297 | enum dma_slave_buswidth { |
| 298 | DMA_SLAVE_BUSWIDTH_UNDEFINED = 0, |
| 299 | DMA_SLAVE_BUSWIDTH_1_BYTE = 1, |
| 300 | DMA_SLAVE_BUSWIDTH_2_BYTES = 2, |
Peter Ujfalusi | 93c6ee9 | 2014-07-03 07:51:52 +0300 | [diff] [blame] | 301 | DMA_SLAVE_BUSWIDTH_3_BYTES = 3, |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 302 | DMA_SLAVE_BUSWIDTH_4_BYTES = 4, |
| 303 | DMA_SLAVE_BUSWIDTH_8_BYTES = 8, |
| 304 | }; |
| 305 | |
| 306 | /** |
| 307 | * struct dma_slave_config - dma slave channel runtime config |
| 308 | * @direction: whether the data shall go in or out on this slave |
Alexander Popov | 397321f | 2013-12-16 12:12:17 +0400 | [diff] [blame] | 309 | * channel, right now. DMA_MEM_TO_DEV and DMA_DEV_TO_MEM are |
| 310 | * legal values. |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 311 | * @src_addr: this is the physical address where DMA slave data |
| 312 | * should be read (RX), if the source is memory this argument is |
| 313 | * ignored. |
| 314 | * @dst_addr: this is the physical address where DMA slave data |
| 315 | * should be written (TX), if the source is memory this argument |
| 316 | * is ignored. |
| 317 | * @src_addr_width: this is the width in bytes of the source (RX) |
| 318 | * register where DMA data shall be read. If the source |
| 319 | * is memory this may be ignored depending on architecture. |
| 320 | * Legal values: 1, 2, 4, 8. |
| 321 | * @dst_addr_width: same as src_addr_width but for destination |
| 322 | * target (TX) mutatis mutandis. |
| 323 | * @src_maxburst: the maximum number of words (note: words, as in |
| 324 | * units of the src_addr_width member, not bytes) that can be sent |
| 325 | * in one burst to the device. Typically something like half the |
| 326 | * FIFO depth on I/O peripherals so you don't overflow it. This |
| 327 | * may or may not be applicable on memory sources. |
| 328 | * @dst_maxburst: same as src_maxburst but for destination target |
| 329 | * mutatis mutandis. |
Viresh Kumar | dcc043d | 2012-02-01 16:12:18 +0530 | [diff] [blame] | 330 | * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill |
| 331 | * with 'true' if peripheral should be flow controller. Direction will be |
| 332 | * selected at Runtime. |
Laxman Dewangan | 4fd1e32 | 2012-06-06 10:55:26 +0530 | [diff] [blame] | 333 | * @slave_id: Slave requester id. Only valid for slave channels. The dma |
| 334 | * slave peripheral will have unique id as dma requester which need to be |
| 335 | * pass as slave config. |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 336 | * |
| 337 | * This struct is passed in as configuration data to a DMA engine |
| 338 | * in order to set up a certain channel for DMA transport at runtime. |
| 339 | * The DMA device/engine has to provide support for an additional |
| 340 | * command in the channel config interface, DMA_SLAVE_CONFIG |
| 341 | * and this struct will then be passed in as an argument to the |
| 342 | * DMA engine device_control() function. |
| 343 | * |
Lars-Peter Clausen | 7cbccb5 | 2014-02-16 14:21:22 +0100 | [diff] [blame] | 344 | * The rationale for adding configuration information to this struct is as |
| 345 | * follows: if it is likely that more than one DMA slave controllers in |
| 346 | * the world will support the configuration option, then make it generic. |
| 347 | * If not: if it is fixed so that it be sent in static from the platform |
| 348 | * data, then prefer to do that. |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 349 | */ |
| 350 | struct dma_slave_config { |
Vinod Koul | 49920bc | 2011-10-13 15:15:27 +0530 | [diff] [blame] | 351 | enum dma_transfer_direction direction; |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 352 | dma_addr_t src_addr; |
| 353 | dma_addr_t dst_addr; |
| 354 | enum dma_slave_buswidth src_addr_width; |
| 355 | enum dma_slave_buswidth dst_addr_width; |
| 356 | u32 src_maxburst; |
| 357 | u32 dst_maxburst; |
Viresh Kumar | dcc043d | 2012-02-01 16:12:18 +0530 | [diff] [blame] | 358 | bool device_fc; |
Laxman Dewangan | 4fd1e32 | 2012-06-06 10:55:26 +0530 | [diff] [blame] | 359 | unsigned int slave_id; |
Linus Walleij | c156d0a | 2010-08-04 13:37:33 +0200 | [diff] [blame] | 360 | }; |
| 361 | |
Lars-Peter Clausen | 5072056 | 2014-01-11 14:02:16 +0100 | [diff] [blame] | 362 | /** |
| 363 | * enum dma_residue_granularity - Granularity of the reported transfer residue |
| 364 | * @DMA_RESIDUE_GRANULARITY_DESCRIPTOR: Residue reporting is not support. The |
| 365 | * DMA channel is only able to tell whether a descriptor has been completed or |
| 366 | * not, which means residue reporting is not supported by this channel. The |
| 367 | * residue field of the dma_tx_state field will always be 0. |
| 368 | * @DMA_RESIDUE_GRANULARITY_SEGMENT: Residue is updated after each successfully |
| 369 | * completed segment of the transfer (For cyclic transfers this is after each |
| 370 | * period). This is typically implemented by having the hardware generate an |
| 371 | * interrupt after each transferred segment and then the drivers updates the |
| 372 | * outstanding residue by the size of the segment. Another possibility is if |
| 373 | * the hardware supports scatter-gather and the segment descriptor has a field |
| 374 | * which gets set after the segment has been completed. The driver then counts |
| 375 | * the number of segments without the flag set to compute the residue. |
| 376 | * @DMA_RESIDUE_GRANULARITY_BURST: Residue is updated after each transferred |
| 377 | * burst. This is typically only supported if the hardware has a progress |
| 378 | * register of some sort (E.g. a register with the current read/write address |
| 379 | * or a register with the amount of bursts/beats/bytes that have been |
| 380 | * transferred or still need to be transferred). |
| 381 | */ |
| 382 | enum dma_residue_granularity { |
| 383 | DMA_RESIDUE_GRANULARITY_DESCRIPTOR = 0, |
| 384 | DMA_RESIDUE_GRANULARITY_SEGMENT = 1, |
| 385 | DMA_RESIDUE_GRANULARITY_BURST = 2, |
| 386 | }; |
| 387 | |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 388 | /* struct dma_slave_caps - expose capabilities of a slave channel only |
| 389 | * |
| 390 | * @src_addr_widths: bit mask of src addr widths the channel supports |
| 391 | * @dstn_addr_widths: bit mask of dstn addr widths the channel supports |
| 392 | * @directions: bit mask of slave direction the channel supported |
| 393 | * since the enum dma_transfer_direction is not defined as bits for each |
| 394 | * type of direction, the dma controller should fill (1 << <TYPE>) and same |
| 395 | * should be checked by controller as well |
| 396 | * @cmd_pause: true, if pause and thereby resume is supported |
| 397 | * @cmd_terminate: true, if terminate cmd is supported |
Lars-Peter Clausen | 5072056 | 2014-01-11 14:02:16 +0100 | [diff] [blame] | 398 | * @residue_granularity: granularity of the reported transfer residue |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 399 | */ |
| 400 | struct dma_slave_caps { |
| 401 | u32 src_addr_widths; |
| 402 | u32 dstn_addr_widths; |
| 403 | u32 directions; |
| 404 | bool cmd_pause; |
| 405 | bool cmd_terminate; |
Lars-Peter Clausen | 5072056 | 2014-01-11 14:02:16 +0100 | [diff] [blame] | 406 | enum dma_residue_granularity residue_granularity; |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 407 | }; |
| 408 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 409 | static inline const char *dma_chan_name(struct dma_chan *chan) |
| 410 | { |
| 411 | return dev_name(&chan->dev->device); |
| 412 | } |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 413 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 414 | void dma_chan_cleanup(struct kref *kref); |
| 415 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 416 | /** |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 417 | * typedef dma_filter_fn - callback filter for dma_request_channel |
| 418 | * @chan: channel to be reviewed |
| 419 | * @filter_param: opaque parameter passed through dma_request_channel |
| 420 | * |
| 421 | * When this optional parameter is specified in a call to dma_request_channel a |
| 422 | * suitable channel is passed to this routine for further dispositioning before |
| 423 | * being returned. Where 'suitable' indicates a non-busy channel that |
Dan Williams | 7dd6025 | 2009-01-06 11:38:19 -0700 | [diff] [blame] | 424 | * satisfies the given capability mask. It returns 'true' to indicate that the |
| 425 | * channel is suitable. |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 426 | */ |
Dan Williams | 7dd6025 | 2009-01-06 11:38:19 -0700 | [diff] [blame] | 427 | typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 428 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 429 | typedef void (*dma_async_tx_callback)(void *dma_async_param); |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 430 | |
| 431 | struct dmaengine_unmap_data { |
Xuelin Shi | c1f43dd | 2014-05-21 14:02:37 -0700 | [diff] [blame] | 432 | u8 map_cnt; |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 433 | u8 to_cnt; |
| 434 | u8 from_cnt; |
| 435 | u8 bidi_cnt; |
| 436 | struct device *dev; |
| 437 | struct kref kref; |
| 438 | size_t len; |
| 439 | dma_addr_t addr[0]; |
| 440 | }; |
| 441 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 442 | /** |
| 443 | * struct dma_async_tx_descriptor - async transaction descriptor |
| 444 | * ---dma generic offload fields--- |
| 445 | * @cookie: tracking cookie for this transaction, set to -EBUSY if |
| 446 | * this tx is sitting on a dependency list |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 447 | * @flags: flags to augment operation preparation, control completion, and |
| 448 | * communicate status |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 449 | * @phys: physical address of the descriptor |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 450 | * @chan: target channel for this operation |
| 451 | * @tx_submit: set the prepared descriptor(s) to be executed by the engine |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 452 | * @callback: routine to call after this operation is complete |
| 453 | * @callback_param: general parameter to pass to the callback routine |
| 454 | * ---async_tx api specific fields--- |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 455 | * @next: at completion submit this descriptor |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 456 | * @parent: pointer to the next level up in the dependency chain |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 457 | * @lock: protect the parent and next pointers |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 458 | */ |
| 459 | struct dma_async_tx_descriptor { |
| 460 | dma_cookie_t cookie; |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 461 | enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 462 | dma_addr_t phys; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 463 | struct dma_chan *chan; |
| 464 | dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 465 | dma_async_tx_callback callback; |
| 466 | void *callback_param; |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 467 | struct dmaengine_unmap_data *unmap; |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 468 | #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH |
Dan Williams | 19242d7 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 469 | struct dma_async_tx_descriptor *next; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 470 | struct dma_async_tx_descriptor *parent; |
| 471 | spinlock_t lock; |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 472 | #endif |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 473 | }; |
| 474 | |
Dan Williams | 8971646 | 2013-10-18 19:35:25 +0200 | [diff] [blame] | 475 | #ifdef CONFIG_DMA_ENGINE |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 476 | static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx, |
| 477 | struct dmaengine_unmap_data *unmap) |
| 478 | { |
| 479 | kref_get(&unmap->kref); |
| 480 | tx->unmap = unmap; |
| 481 | } |
| 482 | |
Dan Williams | 8971646 | 2013-10-18 19:35:25 +0200 | [diff] [blame] | 483 | struct dmaengine_unmap_data * |
| 484 | dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags); |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 485 | void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap); |
Dan Williams | 8971646 | 2013-10-18 19:35:25 +0200 | [diff] [blame] | 486 | #else |
| 487 | static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx, |
| 488 | struct dmaengine_unmap_data *unmap) |
| 489 | { |
| 490 | } |
| 491 | static inline struct dmaengine_unmap_data * |
| 492 | dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags) |
| 493 | { |
| 494 | return NULL; |
| 495 | } |
| 496 | static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap) |
| 497 | { |
| 498 | } |
| 499 | #endif |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 500 | |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 501 | static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx) |
| 502 | { |
| 503 | if (tx->unmap) { |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 504 | dmaengine_unmap_put(tx->unmap); |
Dan Williams | d38a8c6 | 2013-10-18 19:35:23 +0200 | [diff] [blame] | 505 | tx->unmap = NULL; |
| 506 | } |
| 507 | } |
| 508 | |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 509 | #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 510 | static inline void txd_lock(struct dma_async_tx_descriptor *txd) |
| 511 | { |
| 512 | } |
| 513 | static inline void txd_unlock(struct dma_async_tx_descriptor *txd) |
| 514 | { |
| 515 | } |
| 516 | static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next) |
| 517 | { |
| 518 | BUG(); |
| 519 | } |
| 520 | static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd) |
| 521 | { |
| 522 | } |
| 523 | static inline void txd_clear_next(struct dma_async_tx_descriptor *txd) |
| 524 | { |
| 525 | } |
| 526 | static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd) |
| 527 | { |
| 528 | return NULL; |
| 529 | } |
| 530 | static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd) |
| 531 | { |
| 532 | return NULL; |
| 533 | } |
| 534 | |
| 535 | #else |
| 536 | static inline void txd_lock(struct dma_async_tx_descriptor *txd) |
| 537 | { |
| 538 | spin_lock_bh(&txd->lock); |
| 539 | } |
| 540 | static inline void txd_unlock(struct dma_async_tx_descriptor *txd) |
| 541 | { |
| 542 | spin_unlock_bh(&txd->lock); |
| 543 | } |
| 544 | static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next) |
| 545 | { |
| 546 | txd->next = next; |
| 547 | next->parent = txd; |
| 548 | } |
| 549 | static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd) |
| 550 | { |
| 551 | txd->parent = NULL; |
| 552 | } |
| 553 | static inline void txd_clear_next(struct dma_async_tx_descriptor *txd) |
| 554 | { |
| 555 | txd->next = NULL; |
| 556 | } |
| 557 | static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd) |
| 558 | { |
| 559 | return txd->parent; |
| 560 | } |
| 561 | static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd) |
| 562 | { |
| 563 | return txd->next; |
| 564 | } |
| 565 | #endif |
| 566 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 567 | /** |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 568 | * struct dma_tx_state - filled in to report the status of |
| 569 | * a transfer. |
| 570 | * @last: last completed DMA cookie |
| 571 | * @used: last issued DMA cookie (i.e. the one in progress) |
| 572 | * @residue: the remaining number of bytes left to transmit |
| 573 | * on the selected transfer for states DMA_IN_PROGRESS and |
| 574 | * DMA_PAUSED if this is implemented in the driver, else 0 |
| 575 | */ |
| 576 | struct dma_tx_state { |
| 577 | dma_cookie_t last; |
| 578 | dma_cookie_t used; |
| 579 | u32 residue; |
| 580 | }; |
| 581 | |
| 582 | /** |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 583 | * struct dma_device - info on the entity supplying DMA services |
| 584 | * @chancnt: how many DMA channels are supported |
Atsushi Nemoto | 0f57151 | 2009-03-06 20:07:14 +0900 | [diff] [blame] | 585 | * @privatecnt: how many DMA channels are requested by dma_request_channel |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 586 | * @channels: the list of struct dma_chan |
| 587 | * @global_node: list_head for global dma_device_list |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 588 | * @cap_mask: one or more dma_capability flags |
| 589 | * @max_xor: maximum number of xor sources, 0 if no capability |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 590 | * @max_pq: maximum number of PQ sources and PQ-continue capability |
Dan Williams | 83544ae | 2009-09-08 17:42:53 -0700 | [diff] [blame] | 591 | * @copy_align: alignment shift for memcpy operations |
| 592 | * @xor_align: alignment shift for xor operations |
| 593 | * @pq_align: alignment shift for pq operations |
| 594 | * @fill_align: alignment shift for memset operations |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 595 | * @dev_id: unique device ID |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 596 | * @dev: struct device reference for dma mapping api |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 597 | * @device_alloc_chan_resources: allocate resources and return the |
| 598 | * number of allocated descriptors |
| 599 | * @device_free_chan_resources: release DMA channel's resources |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 600 | * @device_prep_dma_memcpy: prepares a memcpy operation |
| 601 | * @device_prep_dma_xor: prepares a xor operation |
Dan Williams | 099f53c | 2009-04-08 14:28:37 -0700 | [diff] [blame] | 602 | * @device_prep_dma_xor_val: prepares a xor validation operation |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 603 | * @device_prep_dma_pq: prepares a pq operation |
| 604 | * @device_prep_dma_pq_val: prepares a pqzero_sum operation |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 605 | * @device_prep_dma_interrupt: prepares an end of chain interrupt operation |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 606 | * @device_prep_slave_sg: prepares a slave dma operation |
Sascha Hauer | 782bc95 | 2010-09-30 13:56:32 +0000 | [diff] [blame] | 607 | * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio. |
| 608 | * The function takes a buffer of size buf_len. The callback function will |
| 609 | * be called after period_len bytes have been transferred. |
Jassi Brar | b14dab7 | 2011-10-13 12:33:30 +0530 | [diff] [blame] | 610 | * @device_prep_interleaved_dma: Transfer expression in a generic way. |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 611 | * @device_control: manipulate all pending operations on a channel, returns |
| 612 | * zero or error code |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 613 | * @device_tx_status: poll for transaction completion, the optional |
| 614 | * txstate parameter can be supplied with a pointer to get a |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 615 | * struct with auxiliary transfer status information, otherwise the call |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 616 | * will just return a simple status code |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 617 | * @device_issue_pending: push pending transactions to hardware |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 618 | * @device_slave_caps: return the slave channel capabilities |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 619 | */ |
| 620 | struct dma_device { |
| 621 | |
| 622 | unsigned int chancnt; |
Atsushi Nemoto | 0f57151 | 2009-03-06 20:07:14 +0900 | [diff] [blame] | 623 | unsigned int privatecnt; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 624 | struct list_head channels; |
| 625 | struct list_head global_node; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 626 | dma_cap_mask_t cap_mask; |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 627 | unsigned short max_xor; |
| 628 | unsigned short max_pq; |
Dan Williams | 83544ae | 2009-09-08 17:42:53 -0700 | [diff] [blame] | 629 | u8 copy_align; |
| 630 | u8 xor_align; |
| 631 | u8 pq_align; |
| 632 | u8 fill_align; |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 633 | #define DMA_HAS_PQ_CONTINUE (1 << 15) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 634 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 635 | int dev_id; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 636 | struct device *dev; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 637 | |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 638 | int (*device_alloc_chan_resources)(struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 639 | void (*device_free_chan_resources)(struct dma_chan *chan); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 640 | |
| 641 | struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 642 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 643 | size_t len, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 644 | struct dma_async_tx_descriptor *(*device_prep_dma_xor)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 645 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, |
Dan Williams | d4c56f9 | 2008-02-02 19:49:58 -0700 | [diff] [blame] | 646 | unsigned int src_cnt, size_t len, unsigned long flags); |
Dan Williams | 099f53c | 2009-04-08 14:28:37 -0700 | [diff] [blame] | 647 | struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)( |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 648 | struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt, |
Dan Williams | ad283ea | 2009-08-29 19:09:26 -0700 | [diff] [blame] | 649 | size_t len, enum sum_check_flags *result, unsigned long flags); |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 650 | struct dma_async_tx_descriptor *(*device_prep_dma_pq)( |
| 651 | struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src, |
| 652 | unsigned int src_cnt, const unsigned char *scf, |
| 653 | size_t len, unsigned long flags); |
| 654 | struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)( |
| 655 | struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src, |
| 656 | unsigned int src_cnt, const unsigned char *scf, size_t len, |
| 657 | enum sum_check_flags *pqres, unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 658 | struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)( |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 659 | struct dma_chan *chan, unsigned long flags); |
Ira Snyder | a86ee03 | 2010-09-30 11:46:44 +0000 | [diff] [blame] | 660 | struct dma_async_tx_descriptor *(*device_prep_dma_sg)( |
| 661 | struct dma_chan *chan, |
| 662 | struct scatterlist *dst_sg, unsigned int dst_nents, |
| 663 | struct scatterlist *src_sg, unsigned int src_nents, |
| 664 | unsigned long flags); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 665 | |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 666 | struct dma_async_tx_descriptor *(*device_prep_slave_sg)( |
| 667 | struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | 49920bc | 2011-10-13 15:15:27 +0530 | [diff] [blame] | 668 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 669 | unsigned long flags, void *context); |
Sascha Hauer | 782bc95 | 2010-09-30 13:56:32 +0000 | [diff] [blame] | 670 | struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)( |
| 671 | struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 672 | size_t period_len, enum dma_transfer_direction direction, |
Laurent Pinchart | 31c1e5a | 2014-08-01 12:20:10 +0200 | [diff] [blame] | 673 | unsigned long flags); |
Jassi Brar | b14dab7 | 2011-10-13 12:33:30 +0530 | [diff] [blame] | 674 | struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)( |
| 675 | struct dma_chan *chan, struct dma_interleaved_template *xt, |
| 676 | unsigned long flags); |
Linus Walleij | 0582763 | 2010-05-17 16:30:42 -0700 | [diff] [blame] | 677 | int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 678 | unsigned long arg); |
Haavard Skinnemoen | dc0ee643 | 2008-07-08 11:59:35 -0700 | [diff] [blame] | 679 | |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 680 | enum dma_status (*device_tx_status)(struct dma_chan *chan, |
| 681 | dma_cookie_t cookie, |
| 682 | struct dma_tx_state *txstate); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 683 | void (*device_issue_pending)(struct dma_chan *chan); |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 684 | int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 685 | }; |
| 686 | |
Sascha Hauer | 6e3ecaf | 2010-09-30 13:56:33 +0000 | [diff] [blame] | 687 | static inline int dmaengine_device_control(struct dma_chan *chan, |
| 688 | enum dma_ctrl_cmd cmd, |
| 689 | unsigned long arg) |
| 690 | { |
Jon Mason | 944ea4d | 2012-11-11 23:03:20 +0000 | [diff] [blame] | 691 | if (chan->device->device_control) |
| 692 | return chan->device->device_control(chan, cmd, arg); |
Andy Shevchenko | 978c417 | 2013-02-14 11:00:16 +0200 | [diff] [blame] | 693 | |
| 694 | return -ENOSYS; |
Sascha Hauer | 6e3ecaf | 2010-09-30 13:56:33 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| 697 | static inline int dmaengine_slave_config(struct dma_chan *chan, |
| 698 | struct dma_slave_config *config) |
| 699 | { |
| 700 | return dmaengine_device_control(chan, DMA_SLAVE_CONFIG, |
| 701 | (unsigned long)config); |
| 702 | } |
| 703 | |
Andy Shevchenko | 61cc13a | 2013-01-10 10:52:56 +0200 | [diff] [blame] | 704 | static inline bool is_slave_direction(enum dma_transfer_direction direction) |
| 705 | { |
| 706 | return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM); |
| 707 | } |
| 708 | |
Vinod Koul | 90b44f8 | 2011-07-25 19:57:52 +0530 | [diff] [blame] | 709 | static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single( |
Kuninori Morimoto | 922ee08 | 2012-04-25 20:50:53 +0200 | [diff] [blame] | 710 | struct dma_chan *chan, dma_addr_t buf, size_t len, |
Vinod Koul | 49920bc | 2011-10-13 15:15:27 +0530 | [diff] [blame] | 711 | enum dma_transfer_direction dir, unsigned long flags) |
Vinod Koul | 90b44f8 | 2011-07-25 19:57:52 +0530 | [diff] [blame] | 712 | { |
| 713 | struct scatterlist sg; |
Kuninori Morimoto | 922ee08 | 2012-04-25 20:50:53 +0200 | [diff] [blame] | 714 | sg_init_table(&sg, 1); |
| 715 | sg_dma_address(&sg) = buf; |
| 716 | sg_dma_len(&sg) = len; |
Vinod Koul | 90b44f8 | 2011-07-25 19:57:52 +0530 | [diff] [blame] | 717 | |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 718 | return chan->device->device_prep_slave_sg(chan, &sg, 1, |
| 719 | dir, flags, NULL); |
Vinod Koul | 90b44f8 | 2011-07-25 19:57:52 +0530 | [diff] [blame] | 720 | } |
| 721 | |
Alexandre Bounine | 1605282 | 2012-03-08 16:11:18 -0500 | [diff] [blame] | 722 | static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg( |
| 723 | struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len, |
| 724 | enum dma_transfer_direction dir, unsigned long flags) |
| 725 | { |
| 726 | return chan->device->device_prep_slave_sg(chan, sgl, sg_len, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 727 | dir, flags, NULL); |
Alexandre Bounine | 1605282 | 2012-03-08 16:11:18 -0500 | [diff] [blame] | 728 | } |
| 729 | |
Alexandre Bounine | e42d98e | 2012-05-31 16:26:38 -0700 | [diff] [blame] | 730 | #ifdef CONFIG_RAPIDIO_DMA_ENGINE |
| 731 | struct rio_dma_ext; |
| 732 | static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg( |
| 733 | struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len, |
| 734 | enum dma_transfer_direction dir, unsigned long flags, |
| 735 | struct rio_dma_ext *rio_ext) |
| 736 | { |
| 737 | return chan->device->device_prep_slave_sg(chan, sgl, sg_len, |
| 738 | dir, flags, rio_ext); |
| 739 | } |
| 740 | #endif |
| 741 | |
Alexandre Bounine | 1605282 | 2012-03-08 16:11:18 -0500 | [diff] [blame] | 742 | static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic( |
| 743 | struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len, |
Peter Ujfalusi | e7736cd | 2012-09-24 10:58:04 +0300 | [diff] [blame] | 744 | size_t period_len, enum dma_transfer_direction dir, |
| 745 | unsigned long flags) |
Alexandre Bounine | 1605282 | 2012-03-08 16:11:18 -0500 | [diff] [blame] | 746 | { |
| 747 | return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len, |
Laurent Pinchart | 31c1e5a | 2014-08-01 12:20:10 +0200 | [diff] [blame] | 748 | period_len, dir, flags); |
Sascha Hauer | 6e3ecaf | 2010-09-30 13:56:33 +0000 | [diff] [blame] | 749 | } |
| 750 | |
Barry Song | a14acb4 | 2012-11-06 21:32:39 +0800 | [diff] [blame] | 751 | static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma( |
| 752 | struct dma_chan *chan, struct dma_interleaved_template *xt, |
| 753 | unsigned long flags) |
| 754 | { |
| 755 | return chan->device->device_prep_interleaved_dma(chan, xt, flags); |
| 756 | } |
| 757 | |
Vinod Koul | 221a27c7 | 2013-07-08 14:15:25 +0530 | [diff] [blame] | 758 | static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps) |
| 759 | { |
| 760 | if (!chan || !caps) |
| 761 | return -EINVAL; |
| 762 | |
| 763 | /* check if the channel supports slave transactions */ |
| 764 | if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits)) |
| 765 | return -ENXIO; |
| 766 | |
| 767 | if (chan->device->device_slave_caps) |
| 768 | return chan->device->device_slave_caps(chan, caps); |
| 769 | |
| 770 | return -ENXIO; |
| 771 | } |
| 772 | |
Sascha Hauer | 6e3ecaf | 2010-09-30 13:56:33 +0000 | [diff] [blame] | 773 | static inline int dmaengine_terminate_all(struct dma_chan *chan) |
| 774 | { |
| 775 | return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0); |
| 776 | } |
| 777 | |
| 778 | static inline int dmaengine_pause(struct dma_chan *chan) |
| 779 | { |
| 780 | return dmaengine_device_control(chan, DMA_PAUSE, 0); |
| 781 | } |
| 782 | |
| 783 | static inline int dmaengine_resume(struct dma_chan *chan) |
| 784 | { |
| 785 | return dmaengine_device_control(chan, DMA_RESUME, 0); |
| 786 | } |
| 787 | |
Lars-Peter Clausen | 3052cc2 | 2012-06-11 20:11:40 +0200 | [diff] [blame] | 788 | static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan, |
| 789 | dma_cookie_t cookie, struct dma_tx_state *state) |
| 790 | { |
| 791 | return chan->device->device_tx_status(chan, cookie, state); |
| 792 | } |
| 793 | |
Russell King - ARM Linux | 98d530f | 2011-01-01 23:00:23 +0000 | [diff] [blame] | 794 | static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc) |
Sascha Hauer | 6e3ecaf | 2010-09-30 13:56:33 +0000 | [diff] [blame] | 795 | { |
| 796 | return desc->tx_submit(desc); |
| 797 | } |
| 798 | |
Dan Williams | 83544ae | 2009-09-08 17:42:53 -0700 | [diff] [blame] | 799 | static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len) |
| 800 | { |
| 801 | size_t mask; |
| 802 | |
| 803 | if (!align) |
| 804 | return true; |
| 805 | mask = (1 << align) - 1; |
| 806 | if (mask & (off1 | off2 | len)) |
| 807 | return false; |
| 808 | return true; |
| 809 | } |
| 810 | |
| 811 | static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1, |
| 812 | size_t off2, size_t len) |
| 813 | { |
| 814 | return dmaengine_check_align(dev->copy_align, off1, off2, len); |
| 815 | } |
| 816 | |
| 817 | static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1, |
| 818 | size_t off2, size_t len) |
| 819 | { |
| 820 | return dmaengine_check_align(dev->xor_align, off1, off2, len); |
| 821 | } |
| 822 | |
| 823 | static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1, |
| 824 | size_t off2, size_t len) |
| 825 | { |
| 826 | return dmaengine_check_align(dev->pq_align, off1, off2, len); |
| 827 | } |
| 828 | |
| 829 | static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1, |
| 830 | size_t off2, size_t len) |
| 831 | { |
| 832 | return dmaengine_check_align(dev->fill_align, off1, off2, len); |
| 833 | } |
| 834 | |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 835 | static inline void |
| 836 | dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue) |
| 837 | { |
| 838 | dma->max_pq = maxpq; |
| 839 | if (has_pq_continue) |
| 840 | dma->max_pq |= DMA_HAS_PQ_CONTINUE; |
| 841 | } |
| 842 | |
| 843 | static inline bool dmaf_continue(enum dma_ctrl_flags flags) |
| 844 | { |
| 845 | return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE; |
| 846 | } |
| 847 | |
| 848 | static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags) |
| 849 | { |
| 850 | enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P; |
| 851 | |
| 852 | return (flags & mask) == mask; |
| 853 | } |
| 854 | |
| 855 | static inline bool dma_dev_has_pq_continue(struct dma_device *dma) |
| 856 | { |
| 857 | return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE; |
| 858 | } |
| 859 | |
Mathieu Lacage | d3f3cf8 | 2010-08-14 15:02:44 +0200 | [diff] [blame] | 860 | static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma) |
Dan Williams | b2f46fd | 2009-07-14 12:20:36 -0700 | [diff] [blame] | 861 | { |
| 862 | return dma->max_pq & ~DMA_HAS_PQ_CONTINUE; |
| 863 | } |
| 864 | |
| 865 | /* dma_maxpq - reduce maxpq in the face of continued operations |
| 866 | * @dma - dma device with PQ capability |
| 867 | * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set |
| 868 | * |
| 869 | * When an engine does not support native continuation we need 3 extra |
| 870 | * source slots to reuse P and Q with the following coefficients: |
| 871 | * 1/ {00} * P : remove P from Q', but use it as a source for P' |
| 872 | * 2/ {01} * Q : use Q to continue Q' calculation |
| 873 | * 3/ {00} * Q : subtract Q from P' to cancel (2) |
| 874 | * |
| 875 | * In the case where P is disabled we only need 1 extra source: |
| 876 | * 1/ {01} * Q : use Q to continue Q' calculation |
| 877 | */ |
| 878 | static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags) |
| 879 | { |
| 880 | if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags)) |
| 881 | return dma_dev_to_maxpq(dma); |
| 882 | else if (dmaf_p_disabled_continue(flags)) |
| 883 | return dma_dev_to_maxpq(dma) - 1; |
| 884 | else if (dmaf_continue(flags)) |
| 885 | return dma_dev_to_maxpq(dma) - 3; |
| 886 | BUG(); |
| 887 | } |
| 888 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 889 | /* --- public DMA engine API --- */ |
| 890 | |
Dan Williams | 649274d | 2009-01-11 00:20:39 -0800 | [diff] [blame] | 891 | #ifdef CONFIG_DMA_ENGINE |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 892 | void dmaengine_get(void); |
| 893 | void dmaengine_put(void); |
Dan Williams | 649274d | 2009-01-11 00:20:39 -0800 | [diff] [blame] | 894 | #else |
| 895 | static inline void dmaengine_get(void) |
| 896 | { |
| 897 | } |
| 898 | static inline void dmaengine_put(void) |
| 899 | { |
| 900 | } |
| 901 | #endif |
| 902 | |
David S. Miller | b4bd07c | 2009-02-06 22:06:43 -0800 | [diff] [blame] | 903 | #ifdef CONFIG_NET_DMA |
| 904 | #define net_dmaengine_get() dmaengine_get() |
| 905 | #define net_dmaengine_put() dmaengine_put() |
| 906 | #else |
| 907 | static inline void net_dmaengine_get(void) |
| 908 | { |
| 909 | } |
| 910 | static inline void net_dmaengine_put(void) |
| 911 | { |
| 912 | } |
| 913 | #endif |
| 914 | |
Dan Williams | 729b5d1 | 2009-03-25 09:13:25 -0700 | [diff] [blame] | 915 | #ifdef CONFIG_ASYNC_TX_DMA |
| 916 | #define async_dmaengine_get() dmaengine_get() |
| 917 | #define async_dmaengine_put() dmaengine_put() |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 918 | #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 919 | #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX) |
| 920 | #else |
Dan Williams | 729b5d1 | 2009-03-25 09:13:25 -0700 | [diff] [blame] | 921 | #define async_dma_find_channel(type) dma_find_channel(type) |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 922 | #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */ |
Dan Williams | 729b5d1 | 2009-03-25 09:13:25 -0700 | [diff] [blame] | 923 | #else |
| 924 | static inline void async_dmaengine_get(void) |
| 925 | { |
| 926 | } |
| 927 | static inline void async_dmaengine_put(void) |
| 928 | { |
| 929 | } |
| 930 | static inline struct dma_chan * |
| 931 | async_dma_find_channel(enum dma_transaction_type type) |
| 932 | { |
| 933 | return NULL; |
| 934 | } |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 935 | #endif /* CONFIG_ASYNC_TX_DMA */ |
Dan Williams | 729b5d1 | 2009-03-25 09:13:25 -0700 | [diff] [blame] | 936 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 937 | dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan, |
| 938 | void *dest, void *src, size_t len); |
| 939 | dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan, |
| 940 | struct page *page, unsigned int offset, void *kdata, size_t len); |
| 941 | dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 942 | struct page *dest_pg, unsigned int dest_off, struct page *src_pg, |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 943 | unsigned int src_off, size_t len); |
| 944 | void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx, |
| 945 | struct dma_chan *chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 946 | |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 947 | static inline void async_tx_ack(struct dma_async_tx_descriptor *tx) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 948 | { |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 949 | tx->flags |= DMA_CTRL_ACK; |
| 950 | } |
| 951 | |
Guennadi Liakhovetski | ef56068 | 2009-01-19 15:36:21 -0700 | [diff] [blame] | 952 | static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx) |
| 953 | { |
| 954 | tx->flags &= ~DMA_CTRL_ACK; |
| 955 | } |
| 956 | |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 957 | static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx) |
Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 958 | { |
Dan Williams | 0839875 | 2008-07-17 17:59:56 -0700 | [diff] [blame] | 959 | return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 960 | } |
| 961 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 962 | #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask)) |
| 963 | static inline void |
| 964 | __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp) |
| 965 | { |
| 966 | set_bit(tx_type, dstp->bits); |
| 967 | } |
| 968 | |
Atsushi Nemoto | 0f57151 | 2009-03-06 20:07:14 +0900 | [diff] [blame] | 969 | #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask)) |
| 970 | static inline void |
| 971 | __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp) |
| 972 | { |
| 973 | clear_bit(tx_type, dstp->bits); |
| 974 | } |
| 975 | |
Dan Williams | 33df8ca | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 976 | #define dma_cap_zero(mask) __dma_cap_zero(&(mask)) |
| 977 | static inline void __dma_cap_zero(dma_cap_mask_t *dstp) |
| 978 | { |
| 979 | bitmap_zero(dstp->bits, DMA_TX_TYPE_END); |
| 980 | } |
| 981 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 982 | #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask)) |
| 983 | static inline int |
| 984 | __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp) |
| 985 | { |
| 986 | return test_bit(tx_type, srcp->bits); |
| 987 | } |
| 988 | |
| 989 | #define for_each_dma_cap_mask(cap, mask) \ |
Akinobu Mita | e5a087f | 2012-10-26 23:35:15 +0900 | [diff] [blame] | 990 | for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 991 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 992 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 993 | * dma_async_issue_pending - flush pending transactions to HW |
Randy Dunlap | fe4ada2 | 2006-07-03 19:44:51 -0700 | [diff] [blame] | 994 | * @chan: target DMA channel |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 995 | * |
| 996 | * This allows drivers to push copies to HW in batches, |
| 997 | * reducing MMIO writes where possible. |
| 998 | */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 999 | static inline void dma_async_issue_pending(struct dma_chan *chan) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1000 | { |
Dan Williams | ec8670f | 2008-03-01 07:51:29 -0700 | [diff] [blame] | 1001 | chan->device->device_issue_pending(chan); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1002 | } |
| 1003 | |
| 1004 | /** |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1005 | * dma_async_is_tx_complete - poll for transaction completion |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1006 | * @chan: DMA channel |
| 1007 | * @cookie: transaction identifier to check status of |
| 1008 | * @last: returns last completed cookie, can be NULL |
| 1009 | * @used: returns last issued cookie, can be NULL |
| 1010 | * |
| 1011 | * If @last and @used are passed in, upon return they reflect the driver |
| 1012 | * internal state and can be used with dma_async_is_complete() to check |
| 1013 | * the status of multiple cookies without re-checking hardware state. |
| 1014 | */ |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1015 | static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1016 | dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used) |
| 1017 | { |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1018 | struct dma_tx_state state; |
| 1019 | enum dma_status status; |
| 1020 | |
| 1021 | status = chan->device->device_tx_status(chan, cookie, &state); |
| 1022 | if (last) |
| 1023 | *last = state.last; |
| 1024 | if (used) |
| 1025 | *used = state.used; |
| 1026 | return status; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1027 | } |
| 1028 | |
| 1029 | /** |
| 1030 | * dma_async_is_complete - test a cookie against chan state |
| 1031 | * @cookie: transaction identifier to test status of |
| 1032 | * @last_complete: last know completed transaction |
| 1033 | * @last_used: last cookie value handed out |
| 1034 | * |
Bartlomiej Zolnierkiewicz | e239345f | 2012-11-08 10:01:01 +0000 | [diff] [blame] | 1035 | * dma_async_is_complete() is used in dma_async_is_tx_complete() |
Sebastian Siewior | 8a5703f | 2008-04-21 22:38:45 +0000 | [diff] [blame] | 1036 | * the test logic is separated for lightweight testing of multiple cookies |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1037 | */ |
| 1038 | static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie, |
| 1039 | dma_cookie_t last_complete, dma_cookie_t last_used) |
| 1040 | { |
| 1041 | if (last_complete <= last_used) { |
| 1042 | if ((cookie <= last_complete) || (cookie > last_used)) |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 1043 | return DMA_COMPLETE; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1044 | } else { |
| 1045 | if ((cookie <= last_complete) && (cookie > last_used)) |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 1046 | return DMA_COMPLETE; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1047 | } |
| 1048 | return DMA_IN_PROGRESS; |
| 1049 | } |
| 1050 | |
Dan Williams | bca3469 | 2010-03-26 16:52:10 -0700 | [diff] [blame] | 1051 | static inline void |
| 1052 | dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue) |
| 1053 | { |
| 1054 | if (st) { |
| 1055 | st->last = last; |
| 1056 | st->used = used; |
| 1057 | st->residue = residue; |
| 1058 | } |
| 1059 | } |
| 1060 | |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1061 | #ifdef CONFIG_DMA_ENGINE |
Jon Mason | 4a43f39 | 2013-09-09 16:51:59 -0700 | [diff] [blame] | 1062 | struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type); |
| 1063 | enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1064 | enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx); |
Dan Williams | c50331e | 2009-01-19 15:33:14 -0700 | [diff] [blame] | 1065 | void dma_issue_pending_all(void); |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 1066 | struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask, |
| 1067 | dma_filter_fn fn, void *fn_param); |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 1068 | struct dma_chan *dma_request_slave_channel_reason(struct device *dev, |
| 1069 | const char *name); |
Markus Pargmann | bef29ec | 2013-02-24 16:36:09 +0100 | [diff] [blame] | 1070 | struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name); |
Guennadi Liakhovetski | 8f33d52 | 2010-12-22 14:46:46 +0100 | [diff] [blame] | 1071 | void dma_release_channel(struct dma_chan *chan); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1072 | #else |
Jon Mason | 4a43f39 | 2013-09-09 16:51:59 -0700 | [diff] [blame] | 1073 | static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type) |
| 1074 | { |
| 1075 | return NULL; |
| 1076 | } |
| 1077 | static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie) |
| 1078 | { |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 1079 | return DMA_COMPLETE; |
Jon Mason | 4a43f39 | 2013-09-09 16:51:59 -0700 | [diff] [blame] | 1080 | } |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1081 | static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx) |
| 1082 | { |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 1083 | return DMA_COMPLETE; |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1084 | } |
Dan Williams | c50331e | 2009-01-19 15:33:14 -0700 | [diff] [blame] | 1085 | static inline void dma_issue_pending_all(void) |
| 1086 | { |
Guennadi Liakhovetski | 8f33d52 | 2010-12-22 14:46:46 +0100 | [diff] [blame] | 1087 | } |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 1088 | static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask, |
Guennadi Liakhovetski | 8f33d52 | 2010-12-22 14:46:46 +0100 | [diff] [blame] | 1089 | dma_filter_fn fn, void *fn_param) |
| 1090 | { |
| 1091 | return NULL; |
| 1092 | } |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 1093 | static inline struct dma_chan *dma_request_slave_channel_reason( |
| 1094 | struct device *dev, const char *name) |
| 1095 | { |
| 1096 | return ERR_PTR(-ENODEV); |
| 1097 | } |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 1098 | static inline struct dma_chan *dma_request_slave_channel(struct device *dev, |
Markus Pargmann | bef29ec | 2013-02-24 16:36:09 +0100 | [diff] [blame] | 1099 | const char *name) |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 1100 | { |
Vinod Koul | d18d5f5 | 2012-09-25 16:18:55 +0530 | [diff] [blame] | 1101 | return NULL; |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 1102 | } |
Guennadi Liakhovetski | 8f33d52 | 2010-12-22 14:46:46 +0100 | [diff] [blame] | 1103 | static inline void dma_release_channel(struct dma_chan *chan) |
| 1104 | { |
Dan Williams | c50331e | 2009-01-19 15:33:14 -0700 | [diff] [blame] | 1105 | } |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1106 | #endif |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1107 | |
| 1108 | /* --- DMA device --- */ |
| 1109 | |
| 1110 | int dma_async_device_register(struct dma_device *device); |
| 1111 | void dma_async_device_unregister(struct dma_device *device); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1112 | void dma_run_dependencies(struct dma_async_tx_descriptor *tx); |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 1113 | struct dma_chan *dma_get_slave_channel(struct dma_chan *chan); |
Stephen Warren | 8010dad | 2013-11-26 12:40:51 -0700 | [diff] [blame] | 1114 | struct dma_chan *dma_get_any_slave_channel(struct dma_device *device); |
Dave Jiang | a2bd114 | 2012-04-04 16:10:46 -0700 | [diff] [blame] | 1115 | struct dma_chan *net_dma_find_channel(void); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 1116 | #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y) |
Matt Porter | 864ef69 | 2013-02-01 18:22:52 +0000 | [diff] [blame] | 1117 | #define dma_request_slave_channel_compat(mask, x, y, dev, name) \ |
| 1118 | __dma_request_slave_channel_compat(&(mask), x, y, dev, name) |
| 1119 | |
| 1120 | static inline struct dma_chan |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 1121 | *__dma_request_slave_channel_compat(const dma_cap_mask_t *mask, |
| 1122 | dma_filter_fn fn, void *fn_param, |
| 1123 | struct device *dev, char *name) |
Matt Porter | 864ef69 | 2013-02-01 18:22:52 +0000 | [diff] [blame] | 1124 | { |
| 1125 | struct dma_chan *chan; |
| 1126 | |
| 1127 | chan = dma_request_slave_channel(dev, name); |
| 1128 | if (chan) |
| 1129 | return chan; |
| 1130 | |
| 1131 | return __dma_request_channel(mask, fn, fn_param); |
| 1132 | } |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1133 | |
Chris Leech | de5506e | 2006-05-23 17:50:37 -0700 | [diff] [blame] | 1134 | /* --- Helper iov-locking functions --- */ |
| 1135 | |
| 1136 | struct dma_page_list { |
Al Viro | b2ddb90 | 2008-03-29 03:09:38 +0000 | [diff] [blame] | 1137 | char __user *base_address; |
Chris Leech | de5506e | 2006-05-23 17:50:37 -0700 | [diff] [blame] | 1138 | int nr_pages; |
| 1139 | struct page **pages; |
| 1140 | }; |
| 1141 | |
| 1142 | struct dma_pinned_list { |
| 1143 | int nr_iovecs; |
| 1144 | struct dma_page_list page_list[0]; |
| 1145 | }; |
| 1146 | |
| 1147 | struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len); |
| 1148 | void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list); |
| 1149 | |
| 1150 | dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov, |
| 1151 | struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len); |
| 1152 | dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov, |
| 1153 | struct dma_pinned_list *pinned_list, struct page *page, |
| 1154 | unsigned int offset, size_t len); |
| 1155 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1156 | #endif /* DMAENGINE_H */ |