blob: e6e25e2364ebf87d6012a977d3e5b0d66382820b [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004#ifndef _ASM_POWERPC_SYSTEM_H
5#define _ASM_POWERPC_SYSTEM_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10007#include <linux/kernel.h>
Paul Mackerras14b3ca42008-04-20 17:57:10 +10008#include <linux/irqflags.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +10009
10#include <asm/hw_irq.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011
12/*
13 * Memory barrier.
14 * The sync instruction guarantees that all memory accesses initiated
15 * by this processor have been performed (with respect to all other
16 * mechanisms that access memory). The eieio instruction is a barrier
17 * providing an ordering (separately) for (a) cacheable stores and (b)
18 * loads and stores to non-cacheable memory (e.g. I/O devices).
19 *
20 * mb() prevents loads and stores being reordered across this point.
21 * rmb() prevents loads being reordered across this point.
22 * wmb() prevents stores being reordered across this point.
23 * read_barrier_depends() prevents data-dependent loads being reordered
24 * across this point (nop on PPC).
25 *
26 * We have to use the sync instructions for mb(), since lwsync doesn't
27 * order loads with respect to previous stores. Lwsync is fine for
Andy Fleminge0da0da2006-10-27 14:31:07 -050028 * rmb(), though. Note that rmb() actually uses a sync on 32-bit
29 * architectures.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030 *
31 * For wmb(), we use sync since wmb is used in drivers to order
32 * stores to system memory with respect to writes to the device.
Nick Piggin74f06092008-05-22 00:12:31 +100033 * However, smp_wmb() can be a lighter-weight lwsync or eieio barrier
34 * on SMP since it is only used to order updates to system memory.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100035 */
36#define mb() __asm__ __volatile__ ("sync" : : : "memory")
Nick Piggin598056d2008-05-22 00:10:56 +100037#define rmb() __asm__ __volatile__ ("sync" : : : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +100038#define wmb() __asm__ __volatile__ ("sync" : : : "memory")
39#define read_barrier_depends() do { } while(0)
40
41#define set_mb(var, value) do { var = value; mb(); } while (0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042
Arnd Bergmann88ced032005-12-16 22:43:46 +010043#ifdef __KERNEL__
Olaf Hering4f9a58d2007-10-16 23:30:12 -070044#define AT_VECTOR_SIZE_ARCH 6 /* entries in ARCH_DLINFO */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef CONFIG_SMP
Nick Piggin74f06092008-05-22 00:12:31 +100046
47#ifdef __SUBARCH_HAS_LWSYNC
48# define SMPWMB lwsync
49#else
50# define SMPWMB eieio
51#endif
52
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053#define smp_mb() mb()
54#define smp_rmb() rmb()
Nick Piggin74f06092008-05-22 00:12:31 +100055#define smp_wmb() __asm__ __volatile__ (__stringify(SMPWMB) : : :"memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +100056#define smp_read_barrier_depends() read_barrier_depends()
57#else
58#define smp_mb() barrier()
59#define smp_rmb() barrier()
60#define smp_wmb() barrier()
61#define smp_read_barrier_depends() do { } while(0)
62#endif /* CONFIG_SMP */
63
Nathan Lynch5db9fa92006-08-22 20:36:05 -050064/*
65 * This is a barrier which prevents following instructions from being
66 * started until the value of the argument x is known. For example, if
67 * x is a variable loaded from memory, this prevents following
68 * instructions from being executed until the load has been performed.
69 */
70#define data_barrier(x) \
71 asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
72
Paul Mackerras14cf11a2005-09-26 16:04:21 +100073struct task_struct;
74struct pt_regs;
75
Olof Johansson7dbb9222008-01-31 14:34:47 +110076#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077
78extern int (*__debugger)(struct pt_regs *regs);
79extern int (*__debugger_ipi)(struct pt_regs *regs);
80extern int (*__debugger_bpt)(struct pt_regs *regs);
81extern int (*__debugger_sstep)(struct pt_regs *regs);
82extern int (*__debugger_iabr_match)(struct pt_regs *regs);
83extern int (*__debugger_dabr_match)(struct pt_regs *regs);
84extern int (*__debugger_fault_handler)(struct pt_regs *regs);
85
86#define DEBUGGER_BOILERPLATE(__NAME) \
87static inline int __NAME(struct pt_regs *regs) \
88{ \
89 if (unlikely(__ ## __NAME)) \
90 return __ ## __NAME(regs); \
91 return 0; \
92}
93
94DEBUGGER_BOILERPLATE(debugger)
95DEBUGGER_BOILERPLATE(debugger_ipi)
96DEBUGGER_BOILERPLATE(debugger_bpt)
97DEBUGGER_BOILERPLATE(debugger_sstep)
98DEBUGGER_BOILERPLATE(debugger_iabr_match)
99DEBUGGER_BOILERPLATE(debugger_dabr_match)
100DEBUGGER_BOILERPLATE(debugger_fault_handler)
101
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000102#else
103static inline int debugger(struct pt_regs *regs) { return 0; }
104static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
105static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
106static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
107static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
108static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
109static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
110#endif
111
112extern int set_dabr(unsigned long dabr);
113extern void print_backtrace(unsigned long *);
114extern void show_regs(struct pt_regs * regs);
115extern void flush_instruction_cache(void);
116extern void hard_reset_now(void);
117extern void poweroff_now(void);
118
119#ifdef CONFIG_6xx
120extern long _get_L2CR(void);
121extern long _get_L3CR(void);
122extern void _set_L2CR(unsigned long);
123extern void _set_L3CR(unsigned long);
124#else
125#define _get_L2CR() 0L
126#define _get_L3CR() 0L
127#define _set_L2CR(val) do { } while(0)
128#define _set_L3CR(val) do { } while(0)
129#endif
130
131extern void via_cuda_init(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000132extern void read_rtc_time(void);
133extern void pmac_find_display(void);
134extern void giveup_fpu(struct task_struct *);
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000135extern void disable_kernel_fp(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000136extern void enable_kernel_fp(void);
137extern void flush_fp_to_thread(struct task_struct *);
138extern void enable_kernel_altivec(void);
139extern void giveup_altivec(struct task_struct *);
140extern void load_up_altivec(struct task_struct *);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000141extern int emulate_altivec(struct pt_regs *);
Michael Neuling7c292172008-07-11 16:29:12 +1000142extern void __giveup_vsx(struct task_struct *);
Michael Neulingce48b212008-06-25 14:07:18 +1000143extern void giveup_vsx(struct task_struct *);
Johannes Bergd169d142007-04-28 08:00:03 +1000144extern void enable_kernel_spe(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000145extern void giveup_spe(struct task_struct *);
146extern void load_up_spe(struct task_struct *);
147extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +1000148extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
149extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150
Paul Mackerras5388fb12006-01-11 22:11:39 +1100151#ifndef CONFIG_SMP
152extern void discard_lazy_cpu_state(void);
153#else
154static inline void discard_lazy_cpu_state(void)
155{
156}
157#endif
158
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000159#ifdef CONFIG_ALTIVEC
160extern void flush_altivec_to_thread(struct task_struct *);
161#else
162static inline void flush_altivec_to_thread(struct task_struct *t)
163{
164}
165#endif
166
Michael Neulingce48b212008-06-25 14:07:18 +1000167#ifdef CONFIG_VSX
168extern void flush_vsx_to_thread(struct task_struct *);
169#else
170static inline void flush_vsx_to_thread(struct task_struct *t)
171{
172}
173#endif
174
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175#ifdef CONFIG_SPE
176extern void flush_spe_to_thread(struct task_struct *);
177#else
178static inline void flush_spe_to_thread(struct task_struct *t)
179{
180}
181#endif
182
183extern int call_rtas(const char *, int, int, unsigned long *, ...);
184extern void cacheable_memzero(void *p, unsigned int nb);
185extern void *cacheable_memcpy(void *, const void *, unsigned int);
186extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
187extern void bad_page_fault(struct pt_regs *, unsigned long, int);
188extern int die(const char *, struct pt_regs *, long);
189extern void _exception(int, struct pt_regs *, int, unsigned long);
Jon Loeliger1d594832008-01-23 12:42:07 -0600190extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
191
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000192#ifdef CONFIG_BOOKE_WDT
193extern u32 booke_wdt_enabled;
194extern u32 booke_wdt_period;
195#endif /* CONFIG_BOOKE_WDT */
196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197struct device_node;
198extern void note_scsi_host(struct device_node *, void *);
199
200extern struct task_struct *__switch_to(struct task_struct *,
201 struct task_struct *);
202#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
203
204struct thread_struct;
205extern struct task_struct *_switch(struct thread_struct *prev,
206 struct thread_struct *next);
207
208extern unsigned int rtas_data;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000209extern int mem_init_done; /* set on boot once kmalloc can be called */
Michael Ellerman5f25f0652008-05-08 14:27:07 +1000210extern int init_bootmem_done; /* set on !NUMA once bootmem is available */
Paul Mackerrascf00a8d2005-10-31 13:07:02 +1100211extern unsigned long memory_limit;
Paul Mackerras49b09852005-11-10 15:53:40 +1100212extern unsigned long klimit;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000214extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell5669c3c2007-10-02 13:37:53 +1000215extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
Stephen Rothwell7b2c3c52007-09-17 14:08:06 +1000216
Paul Mackerras17a63922005-10-20 21:10:09 +1000217extern int powersave_nap; /* set if nap mode can be used in idle loop */
218
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219/*
220 * Atomic exchange
221 *
222 * Changes the memory location '*ptr' to be val and returns
223 * the previous value stored there.
224 */
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000225static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226__xchg_u32(volatile void *p, unsigned long val)
227{
228 unsigned long prev;
229
230 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100231 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232"1: lwarx %0,0,%2 \n"
233 PPC405_ERR77(0,%2)
234" stwcx. %3,0,%2 \n\
235 bne- 1b"
236 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700237 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
238 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000239 : "cc", "memory");
240
241 return prev;
242}
243
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700244/*
245 * Atomic exchange
246 *
247 * Changes the memory location '*ptr' to be val and returns
248 * the previous value stored there.
249 */
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000250static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700251__xchg_u32_local(volatile void *p, unsigned long val)
252{
253 unsigned long prev;
254
255 __asm__ __volatile__(
256"1: lwarx %0,0,%2 \n"
257 PPC405_ERR77(0,%2)
258" stwcx. %3,0,%2 \n\
259 bne- 1b"
260 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
261 : "r" (p), "r" (val)
262 : "cc", "memory");
263
264 return prev;
265}
266
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267#ifdef CONFIG_PPC64
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000268static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269__xchg_u64(volatile void *p, unsigned long val)
270{
271 unsigned long prev;
272
273 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100274 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275"1: ldarx %0,0,%2 \n"
276 PPC405_ERR77(0,%2)
277" stdcx. %3,0,%2 \n\
278 bne- 1b"
279 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700280 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
281 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000282 : "cc", "memory");
283
284 return prev;
285}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700286
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000287static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700288__xchg_u64_local(volatile void *p, unsigned long val)
289{
290 unsigned long prev;
291
292 __asm__ __volatile__(
293"1: ldarx %0,0,%2 \n"
294 PPC405_ERR77(0,%2)
295" stdcx. %3,0,%2 \n\
296 bne- 1b"
297 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
298 : "r" (p), "r" (val)
299 : "cc", "memory");
300
301 return prev;
302}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000303#endif
304
305/*
306 * This function doesn't exist, so you'll get a linker error
307 * if something tries to do an invalid xchg().
308 */
309extern void __xchg_called_with_bad_pointer(void);
310
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000311static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000312__xchg(volatile void *ptr, unsigned long x, unsigned int size)
313{
314 switch (size) {
315 case 4:
316 return __xchg_u32(ptr, x);
317#ifdef CONFIG_PPC64
318 case 8:
319 return __xchg_u64(ptr, x);
320#endif
321 }
322 __xchg_called_with_bad_pointer();
323 return x;
324}
325
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000326static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700327__xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
328{
329 switch (size) {
330 case 4:
331 return __xchg_u32_local(ptr, x);
332#ifdef CONFIG_PPC64
333 case 8:
334 return __xchg_u64_local(ptr, x);
335#endif
336 }
337 __xchg_called_with_bad_pointer();
338 return x;
339}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000340#define xchg(ptr,x) \
341 ({ \
342 __typeof__(*(ptr)) _x_ = (x); \
343 (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
344 })
345
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700346#define xchg_local(ptr,x) \
347 ({ \
348 __typeof__(*(ptr)) _x_ = (x); \
349 (__typeof__(*(ptr))) __xchg_local((ptr), \
350 (unsigned long)_x_, sizeof(*(ptr))); \
351 })
352
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353/*
354 * Compare and exchange - if *p == old, set it to new,
355 * and return the old value of *p.
356 */
357#define __HAVE_ARCH_CMPXCHG 1
358
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000359static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
361{
362 unsigned int prev;
363
364 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100365 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000366"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
367 cmpw 0,%0,%3\n\
368 bne- 2f\n"
369 PPC405_ERR77(0,%2)
370" stwcx. %4,0,%2\n\
371 bne- 1b"
372 ISYNC_ON_SMP
373 "\n\
3742:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700375 : "=&r" (prev), "+m" (*p)
376 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000377 : "cc", "memory");
378
379 return prev;
380}
381
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000382static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700383__cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
384 unsigned long new)
385{
386 unsigned int prev;
387
388 __asm__ __volatile__ (
389"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
390 cmpw 0,%0,%3\n\
391 bne- 2f\n"
392 PPC405_ERR77(0,%2)
393" stwcx. %4,0,%2\n\
394 bne- 1b"
395 "\n\
3962:"
397 : "=&r" (prev), "+m" (*p)
398 : "r" (p), "r" (old), "r" (new)
399 : "cc", "memory");
400
401 return prev;
402}
403
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404#ifdef CONFIG_PPC64
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000405static __always_inline unsigned long
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100406__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000407{
408 unsigned long prev;
409
410 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100411 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000412"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
413 cmpd 0,%0,%3\n\
414 bne- 2f\n\
415 stdcx. %4,0,%2\n\
416 bne- 1b"
417 ISYNC_ON_SMP
418 "\n\
4192:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700420 : "=&r" (prev), "+m" (*p)
421 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422 : "cc", "memory");
423
424 return prev;
425}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700426
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000427static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700428__cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
429 unsigned long new)
430{
431 unsigned long prev;
432
433 __asm__ __volatile__ (
434"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
435 cmpd 0,%0,%3\n\
436 bne- 2f\n\
437 stdcx. %4,0,%2\n\
438 bne- 1b"
439 "\n\
4402:"
441 : "=&r" (prev), "+m" (*p)
442 : "r" (p), "r" (old), "r" (new)
443 : "cc", "memory");
444
445 return prev;
446}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000447#endif
448
449/* This function doesn't exist, so you'll get a linker error
450 if something tries to do an invalid cmpxchg(). */
451extern void __cmpxchg_called_with_bad_pointer(void);
452
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000453static __always_inline unsigned long
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000454__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
455 unsigned int size)
456{
457 switch (size) {
458 case 4:
459 return __cmpxchg_u32(ptr, old, new);
460#ifdef CONFIG_PPC64
461 case 8:
462 return __cmpxchg_u64(ptr, old, new);
463#endif
464 }
465 __cmpxchg_called_with_bad_pointer();
466 return old;
467}
468
Paul Mackerrasdd18434f2008-04-28 14:44:08 +1000469static __always_inline unsigned long
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700470__cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
471 unsigned int size)
472{
473 switch (size) {
474 case 4:
475 return __cmpxchg_u32_local(ptr, old, new);
476#ifdef CONFIG_PPC64
477 case 8:
478 return __cmpxchg_u64_local(ptr, old, new);
479#endif
480 }
481 __cmpxchg_called_with_bad_pointer();
482 return old;
483}
484
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800485#define cmpxchg(ptr, o, n) \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000486 ({ \
487 __typeof__(*(ptr)) _o_ = (o); \
488 __typeof__(*(ptr)) _n_ = (n); \
489 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
490 (unsigned long)_n_, sizeof(*(ptr))); \
491 })
492
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700493
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800494#define cmpxchg_local(ptr, o, n) \
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700495 ({ \
496 __typeof__(*(ptr)) _o_ = (o); \
497 __typeof__(*(ptr)) _n_ = (n); \
498 (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
499 (unsigned long)_n_, sizeof(*(ptr))); \
500 })
501
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000502#ifdef CONFIG_PPC64
503/*
504 * We handle most unaligned accesses in hardware. On the other hand
505 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
506 * powers of 2 writes until it reaches sufficient alignment).
507 *
508 * Based on this we disable the IP header alignment in network drivers.
Anton Blanchard025be812006-03-31 02:27:06 -0800509 * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
510 * cacheline alignment of buffers.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511 */
Anton Blanchard025be812006-03-31 02:27:06 -0800512#define NET_IP_ALIGN 0
513#define NET_SKB_PAD L1_CACHE_BYTES
Mathieu Desnoyersf9c46502008-02-07 00:16:10 -0800514
515#define cmpxchg64(ptr, o, n) \
516 ({ \
517 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
518 cmpxchg((ptr), (o), (n)); \
519 })
520#define cmpxchg64_local(ptr, o, n) \
521 ({ \
522 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
523 cmpxchg_local((ptr), (o), (n)); \
524 })
525#else
526#include <asm-generic/cmpxchg-local.h>
527#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000528#endif
529
530#define arch_align_stack(x) (x)
531
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000532/* Used in very early kernel initialization. */
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000533extern unsigned long reloc_offset(void);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000534extern unsigned long add_reloc_offset(unsigned long);
535extern void reloc_got2(unsigned long);
536
537#define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000538
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100539#ifdef CONFIG_VIRT_CPU_ACCOUNTING
540extern void account_system_vtime(struct task_struct *);
541#endif
542
Michael Ellerman94a38072007-06-20 10:54:19 +1000543extern struct dentry *powerpc_debugfs_root;
544
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000546#endif /* _ASM_POWERPC_SYSTEM_H */