blob: 35058f9296d86e0fb8b475aad0984ee9809333ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzik8676ce02006-06-26 20:41:33 -040051#define DRV_VERSION "2.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
56 AHCI_MAX_SG = 168, /* hardware max is 64K */
57 AHCI_DMA_BOUNDARY = 0xffffffff,
58 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090059 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090060 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090061 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040063 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090064 AHCI_CMD_TBL_HDR_SZ = 0x80,
65 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
66 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
67 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ,
69 AHCI_IRQ_ON_SG = (1 << 31),
70 AHCI_CMD_ATAPI = (1 << 5),
71 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090072 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090073 AHCI_CMD_RESET = (1 << 8),
74 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +020080 board_ahci_vt8251 = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 /* global controller registers */
83 HOST_CAP = 0x00, /* host capabilities */
84 HOST_CTL = 0x04, /* global host control */
85 HOST_IRQ_STAT = 0x08, /* interrupt status */
86 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
87 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
88
89 /* HOST_CTL bits */
90 HOST_RESET = (1 << 0), /* reset controller; self-clear */
91 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
92 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
93
94 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090095 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090096 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +090097 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +090098 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +090099 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101 /* registers for each SATA port */
102 PORT_LST_ADDR = 0x00, /* command list DMA addr */
103 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
104 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
105 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
106 PORT_IRQ_STAT = 0x10, /* interrupt status */
107 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
108 PORT_CMD = 0x18, /* port command */
109 PORT_TFDATA = 0x20, /* taskfile data */
110 PORT_SIG = 0x24, /* device TF signature */
111 PORT_CMD_ISSUE = 0x38, /* command issue */
112 PORT_SCR = 0x28, /* SATA phy register block */
113 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
114 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
115 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
116 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
117
118 /* PORT_IRQ_{STAT,MASK} bits */
119 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
120 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
121 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
122 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
123 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
124 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
125 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
126 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
127
128 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
129 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
130 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
131 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
132 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
133 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
134 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
135 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
136 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
137
Tejun Heo78cd52d2006-05-15 20:58:29 +0900138 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
139 PORT_IRQ_IF_ERR |
140 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900141 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900142 PORT_IRQ_UNK_FIS,
143 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
144 PORT_IRQ_TF_ERR |
145 PORT_IRQ_HBUS_DATA_ERR,
146 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
147 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
148 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500151 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
153 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
154 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900155 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
157 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
158 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
159
Tejun Heo0be0aa92006-07-26 15:59:26 +0900160 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
162 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
163 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400164
165 /* hpriv->flags bits */
166 AHCI_FLAG_MSI = (1 << 0),
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200167
168 /* ap->flags bits */
169 AHCI_FLAG_RESET_NEEDS_CLO = (1 << 24),
Tejun Heo71f07372006-06-21 23:12:48 +0900170 AHCI_FLAG_NO_NCQ = (1 << 25),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171};
172
173struct ahci_cmd_hdr {
174 u32 opts;
175 u32 status;
176 u32 tbl_addr;
177 u32 tbl_addr_hi;
178 u32 reserved[4];
179};
180
181struct ahci_sg {
182 u32 addr;
183 u32 addr_hi;
184 u32 reserved;
185 u32 flags_size;
186};
187
188struct ahci_host_priv {
189 unsigned long flags;
190 u32 cap; /* cache of HOST_CAP register */
191 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
192};
193
194struct ahci_port_priv {
195 struct ahci_cmd_hdr *cmd_slot;
196 dma_addr_t cmd_slot_dma;
197 void *cmd_tbl;
198 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 void *rx_fis;
200 dma_addr_t rx_fis_dma;
201};
202
203static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
204static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
205static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900206static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209static int ahci_port_start(struct ata_port *ap);
210static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
212static void ahci_qc_prep(struct ata_queued_cmd *qc);
213static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900214static void ahci_freeze(struct ata_port *ap);
215static void ahci_thaw(struct ata_port *ap);
216static void ahci_error_handler(struct ata_port *ap);
217static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoc1332872006-07-26 15:59:26 +0900218static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
219static int ahci_port_resume(struct ata_port *ap);
220static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
221static int ahci_pci_device_resume(struct pci_dev *pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -0400222static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Jeff Garzik193515d2005-11-07 00:59:37 -0500224static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 .module = THIS_MODULE,
226 .name = DRV_NAME,
227 .ioctl = ata_scsi_ioctl,
228 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900229 .change_queue_depth = ata_scsi_change_queue_depth,
230 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 .this_id = ATA_SHT_THIS_ID,
232 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
234 .emulated = ATA_SHT_EMULATED,
235 .use_clustering = AHCI_USE_CLUSTERING,
236 .proc_name = DRV_NAME,
237 .dma_boundary = AHCI_DMA_BOUNDARY,
238 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900239 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 .bios_param = ata_std_bios_param,
Tejun Heoc1332872006-07-26 15:59:26 +0900241 .suspend = ata_scsi_device_suspend,
242 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243};
244
Jeff Garzik057ace52005-10-22 14:27:05 -0400245static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .port_disable = ata_port_disable,
247
248 .check_status = ahci_check_status,
249 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 .dev_select = ata_noop_dev_select,
251
252 .tf_read = ahci_tf_read,
253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .qc_prep = ahci_qc_prep,
255 .qc_issue = ahci_qc_issue,
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .irq_handler = ahci_interrupt,
258 .irq_clear = ahci_irq_clear,
259
260 .scr_read = ahci_scr_read,
261 .scr_write = ahci_scr_write,
262
Tejun Heo78cd52d2006-05-15 20:58:29 +0900263 .freeze = ahci_freeze,
264 .thaw = ahci_thaw,
265
266 .error_handler = ahci_error_handler,
267 .post_internal_cmd = ahci_post_internal_cmd,
268
Tejun Heoc1332872006-07-26 15:59:26 +0900269 .port_suspend = ahci_port_suspend,
270 .port_resume = ahci_port_resume,
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .port_start = ahci_port_start,
273 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100276static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 /* board_ahci */
278 {
279 .sht = &ahci_sht,
280 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900281 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
282 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400283 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
285 .port_ops = &ahci_ops,
286 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200287 /* board_ahci_vt8251 */
288 {
289 .sht = &ahci_sht,
290 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
291 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo42969712006-05-31 18:28:18 +0900292 ATA_FLAG_SKIP_D2H_BSY |
Tejun Heo71f07372006-06-21 23:12:48 +0900293 AHCI_FLAG_RESET_NEEDS_CLO | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200294 .pio_mask = 0x1f, /* pio0-4 */
295 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
296 .port_ops = &ahci_ops,
297 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298};
299
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500300static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400301 /* Intel */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
303 board_ahci }, /* ICH6 */
304 { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
305 board_ahci }, /* ICH6M */
306 { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
307 board_ahci }, /* ICH7 */
308 { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
309 board_ahci }, /* ICH7M */
310 { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
311 board_ahci }, /* ICH7R */
312 { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
313 board_ahci }, /* ULi M5288 */
Jason Gaston680d3232005-04-16 15:24:45 -0700314 { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
315 board_ahci }, /* ESB2 */
316 { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
317 board_ahci }, /* ESB2 */
318 { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
319 board_ahci }, /* ESB2 */
Jason Gaston3db368f2005-08-10 06:18:43 -0700320 { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
321 board_ahci }, /* ICH7-M DH */
Jason Gastonf2857572006-01-09 11:09:13 -0800322 { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
323 board_ahci }, /* ICH8 */
324 { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
325 board_ahci }, /* ICH8 */
326 { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
327 board_ahci }, /* ICH8 */
328 { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
329 board_ahci }, /* ICH8M */
330 { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
331 board_ahci }, /* ICH8M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332
333 /* JMicron */
Jeff Garzikbd120972006-01-29 02:47:03 -0500334 { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
335 board_ahci }, /* JMicron JMB360 */
Jeff Garzik8fa29b22006-06-22 23:19:15 -0400336 { 0x197b, 0x2361, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
337 board_ahci }, /* JMicron JMB361 */
Jeff Garzik9220a2d2006-01-29 12:40:57 -0500338 { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
339 board_ahci }, /* JMicron JMB363 */
Jeff Garzik8fa29b22006-06-22 23:19:15 -0400340 { 0x197b, 0x2365, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
341 board_ahci }, /* JMicron JMB365 */
342 { 0x197b, 0x2366, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
343 board_ahci }, /* JMicron JMB366 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400344
345 /* ATI */
Jeff Garzik8b316a32006-03-30 17:07:32 -0500346 { PCI_VENDOR_ID_ATI, 0x4380, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
347 board_ahci }, /* ATI SB600 non-raid */
348 { PCI_VENDOR_ID_ATI, 0x4381, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
349 board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400350
351 /* VIA */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200352 { PCI_VENDOR_ID_VIA, 0x3349, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
353 board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400354
355 /* NVIDIA */
356 { PCI_VENDOR_ID_NVIDIA, 0x044c, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
357 board_ahci }, /* MCP65 */
358 { PCI_VENDOR_ID_NVIDIA, 0x044d, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
359 board_ahci }, /* MCP65 */
360 { PCI_VENDOR_ID_NVIDIA, 0x044e, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
361 board_ahci }, /* MCP65 */
362 { PCI_VENDOR_ID_NVIDIA, 0x044f, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
363 board_ahci }, /* MCP65 */
364
Jeff Garzik95916ed2006-07-29 04:10:14 -0400365 /* SiS */
366 { PCI_VENDOR_ID_SI, 0x1184, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
367 board_ahci }, /* SiS 966 */
368 { PCI_VENDOR_ID_SI, 0x1185, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
369 board_ahci }, /* SiS 966 */
370 { PCI_VENDOR_ID_SI, 0x0186, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
371 board_ahci }, /* SiS 968 */
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 { } /* terminate list */
374};
375
376
377static struct pci_driver ahci_pci_driver = {
378 .name = DRV_NAME,
379 .id_table = ahci_pci_tbl,
380 .probe = ahci_init_one,
Tejun Heoc1332872006-07-26 15:59:26 +0900381 .suspend = ahci_pci_device_suspend,
382 .resume = ahci_pci_device_resume,
Jeff Garzik907f4672005-05-12 15:03:42 -0400383 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
386
387static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
388{
389 return base + 0x100 + (port * 0x80);
390}
391
Jeff Garzikea6ba102005-08-30 05:18:18 -0400392static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400394 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
398{
399 unsigned int sc_reg;
400
401 switch (sc_reg_in) {
402 case SCR_STATUS: sc_reg = 0; break;
403 case SCR_CONTROL: sc_reg = 1; break;
404 case SCR_ERROR: sc_reg = 2; break;
405 case SCR_ACTIVE: sc_reg = 3; break;
406 default:
407 return 0xffffffffU;
408 }
409
Al Viro1e4f2a92005-10-21 06:46:02 +0100410 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
412
413
414static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
415 u32 val)
416{
417 unsigned int sc_reg;
418
419 switch (sc_reg_in) {
420 case SCR_STATUS: sc_reg = 0; break;
421 case SCR_CONTROL: sc_reg = 1; break;
422 case SCR_ERROR: sc_reg = 2; break;
423 case SCR_ACTIVE: sc_reg = 3; break;
424 default:
425 return;
426 }
427
Al Viro1e4f2a92005-10-21 06:46:02 +0100428 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
Tejun Heo9f592052006-07-26 15:59:26 +0900431static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900432{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900433 u32 tmp;
434
Tejun Heod8fcd112006-07-26 15:59:25 +0900435 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900436 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900437 tmp |= PORT_CMD_START;
438 writel(tmp, port_mmio + PORT_CMD);
439 readl(port_mmio + PORT_CMD); /* flush */
440}
441
Tejun Heo254950c2006-07-26 15:59:25 +0900442static int ahci_stop_engine(void __iomem *port_mmio)
443{
444 u32 tmp;
445
446 tmp = readl(port_mmio + PORT_CMD);
447
Tejun Heod8fcd112006-07-26 15:59:25 +0900448 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900449 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
450 return 0;
451
Tejun Heod8fcd112006-07-26 15:59:25 +0900452 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900453 tmp &= ~PORT_CMD_START;
454 writel(tmp, port_mmio + PORT_CMD);
455
Tejun Heod8fcd112006-07-26 15:59:25 +0900456 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900457 tmp = ata_wait_register(port_mmio + PORT_CMD,
458 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900459 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900460 return -EIO;
461
462 return 0;
463}
464
Tejun Heo0be0aa92006-07-26 15:59:26 +0900465static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
466 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
467{
468 u32 tmp;
469
470 /* set FIS registers */
471 if (cap & HOST_CAP_64)
472 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
473 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
474
475 if (cap & HOST_CAP_64)
476 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
477 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
478
479 /* enable FIS reception */
480 tmp = readl(port_mmio + PORT_CMD);
481 tmp |= PORT_CMD_FIS_RX;
482 writel(tmp, port_mmio + PORT_CMD);
483
484 /* flush */
485 readl(port_mmio + PORT_CMD);
486}
487
488static int ahci_stop_fis_rx(void __iomem *port_mmio)
489{
490 u32 tmp;
491
492 /* disable FIS reception */
493 tmp = readl(port_mmio + PORT_CMD);
494 tmp &= ~PORT_CMD_FIS_RX;
495 writel(tmp, port_mmio + PORT_CMD);
496
497 /* wait for completion, spec says 500ms, give it 1000 */
498 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
499 PORT_CMD_FIS_ON, 10, 1000);
500 if (tmp & PORT_CMD_FIS_ON)
501 return -EBUSY;
502
503 return 0;
504}
505
506static void ahci_power_up(void __iomem *port_mmio, u32 cap)
507{
508 u32 cmd;
509
510 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
511
512 /* spin up device */
513 if (cap & HOST_CAP_SSS) {
514 cmd |= PORT_CMD_SPIN_UP;
515 writel(cmd, port_mmio + PORT_CMD);
516 }
517
518 /* wake up link */
519 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
520}
521
522static void ahci_power_down(void __iomem *port_mmio, u32 cap)
523{
524 u32 cmd, scontrol;
525
526 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
527
528 if (cap & HOST_CAP_SSC) {
529 /* enable transitions to slumber mode */
530 scontrol = readl(port_mmio + PORT_SCR_CTL);
531 if ((scontrol & 0x0f00) > 0x100) {
532 scontrol &= ~0xf00;
533 writel(scontrol, port_mmio + PORT_SCR_CTL);
534 }
535
536 /* put device into slumber mode */
537 writel(cmd | PORT_CMD_ICC_SLUMBER, port_mmio + PORT_CMD);
538
539 /* wait for the transition to complete */
540 ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_ICC_SLUMBER,
541 PORT_CMD_ICC_SLUMBER, 1, 50);
542 }
543
544 /* put device into listen mode */
545 if (cap & HOST_CAP_SSS) {
546 /* first set PxSCTL.DET to 0 */
547 scontrol = readl(port_mmio + PORT_SCR_CTL);
548 scontrol &= ~0xf;
549 writel(scontrol, port_mmio + PORT_SCR_CTL);
550
551 /* then set PxCMD.SUD to 0 */
552 cmd &= ~PORT_CMD_SPIN_UP;
553 writel(cmd, port_mmio + PORT_CMD);
554 }
555}
556
557static void ahci_init_port(void __iomem *port_mmio, u32 cap,
558 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
559{
560 /* power up */
561 ahci_power_up(port_mmio, cap);
562
563 /* enable FIS reception */
564 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
565
566 /* enable DMA */
567 ahci_start_engine(port_mmio);
568}
569
570static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
571{
572 int rc;
573
574 /* disable DMA */
575 rc = ahci_stop_engine(port_mmio);
576 if (rc) {
577 *emsg = "failed to stop engine";
578 return rc;
579 }
580
581 /* disable FIS reception */
582 rc = ahci_stop_fis_rx(port_mmio);
583 if (rc) {
584 *emsg = "failed stop FIS RX";
585 return rc;
586 }
587
588 /* put device into slumber mode */
589 ahci_power_down(port_mmio, cap);
590
591 return 0;
592}
593
Tejun Heod91542c2006-07-26 15:59:26 +0900594static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
595{
596 u32 cap_save, tmp;
597
598 cap_save = readl(mmio + HOST_CAP);
599 cap_save &= ( (1<<28) | (1<<17) );
600 cap_save |= (1 << 27);
601
602 /* global controller reset */
603 tmp = readl(mmio + HOST_CTL);
604 if ((tmp & HOST_RESET) == 0) {
605 writel(tmp | HOST_RESET, mmio + HOST_CTL);
606 readl(mmio + HOST_CTL); /* flush */
607 }
608
609 /* reset must complete within 1 second, or
610 * the hardware should be considered fried.
611 */
612 ssleep(1);
613
614 tmp = readl(mmio + HOST_CTL);
615 if (tmp & HOST_RESET) {
616 dev_printk(KERN_ERR, &pdev->dev,
617 "controller reset failed (0x%x)\n", tmp);
618 return -EIO;
619 }
620
621 writel(HOST_AHCI_EN, mmio + HOST_CTL);
622 (void) readl(mmio + HOST_CTL); /* flush */
623 writel(cap_save, mmio + HOST_CAP);
624 writel(0xf, mmio + HOST_PORTS_IMPL);
625 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
626
627 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
628 u16 tmp16;
629
630 /* configure PCS */
631 pci_read_config_word(pdev, 0x92, &tmp16);
632 tmp16 |= 0xf;
633 pci_write_config_word(pdev, 0x92, tmp16);
634 }
635
636 return 0;
637}
638
639static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
640 int n_ports, u32 cap)
641{
642 int i, rc;
643 u32 tmp;
644
645 for (i = 0; i < n_ports; i++) {
646 void __iomem *port_mmio = ahci_port_base(mmio, i);
647 const char *emsg = NULL;
648
649#if 0 /* BIOSen initialize this incorrectly */
650 if (!(hpriv->port_map & (1 << i)))
651 continue;
652#endif
653
654 /* make sure port is not active */
655 rc = ahci_deinit_port(port_mmio, cap, &emsg);
656 if (rc)
657 dev_printk(KERN_WARNING, &pdev->dev,
658 "%s (%d)\n", emsg, rc);
659
660 /* clear SError */
661 tmp = readl(port_mmio + PORT_SCR_ERR);
662 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
663 writel(tmp, port_mmio + PORT_SCR_ERR);
664
665 /* clear & turn off port IRQ */
666 tmp = readl(port_mmio + PORT_IRQ_STAT);
667 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
668 if (tmp)
669 writel(tmp, port_mmio + PORT_IRQ_STAT);
670
671 writel(1 << i, mmio + HOST_IRQ_STAT);
672 writel(0, port_mmio + PORT_IRQ_MASK);
673 }
674
675 tmp = readl(mmio + HOST_CTL);
676 VPRINTK("HOST_CTL 0x%x\n", tmp);
677 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
678 tmp = readl(mmio + HOST_CTL);
679 VPRINTK("HOST_CTL 0x%x\n", tmp);
680}
681
Tejun Heo422b7592005-12-19 22:37:17 +0900682static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
684 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
685 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900686 u32 tmp;
687
688 tmp = readl(port_mmio + PORT_SIG);
689 tf.lbah = (tmp >> 24) & 0xff;
690 tf.lbam = (tmp >> 16) & 0xff;
691 tf.lbal = (tmp >> 8) & 0xff;
692 tf.nsect = (tmp) & 0xff;
693
694 return ata_dev_classify(&tf);
695}
696
Tejun Heo12fad3f2006-05-15 21:03:55 +0900697static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
698 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900699{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900700 dma_addr_t cmd_tbl_dma;
701
702 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
703
704 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
705 pp->cmd_slot[tag].status = 0;
706 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
707 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900708}
709
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200710static int ahci_clo(struct ata_port *ap)
711{
712 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
713 struct ahci_host_priv *hpriv = ap->host_set->private_data;
714 u32 tmp;
715
716 if (!(hpriv->cap & HOST_CAP_CLO))
717 return -EOPNOTSUPP;
718
719 tmp = readl(port_mmio + PORT_CMD);
720 tmp |= PORT_CMD_CLO;
721 writel(tmp, port_mmio + PORT_CMD);
722
723 tmp = ata_wait_register(port_mmio + PORT_CMD,
724 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
725 if (tmp & PORT_CMD_CLO)
726 return -EIO;
727
728 return 0;
729}
730
Tejun Heo42969712006-05-31 18:28:18 +0900731static int ahci_prereset(struct ata_port *ap)
732{
733 if ((ap->flags & AHCI_FLAG_RESET_NEEDS_CLO) &&
734 (ata_busy_wait(ap, ATA_BUSY, 1000) & ATA_BUSY)) {
735 /* ATA_BUSY hasn't cleared, so send a CLO */
736 ahci_clo(ap);
737 }
738
739 return ata_std_prereset(ap);
740}
741
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900742static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900743{
Tejun Heo4658f792006-03-22 21:07:03 +0900744 struct ahci_port_priv *pp = ap->private_data;
745 void __iomem *mmio = ap->host_set->mmio_base;
746 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
747 const u32 cmd_fis_len = 5; /* five dwords */
748 const char *reason = NULL;
749 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900750 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900751 u8 *fis;
752 int rc;
753
754 DPRINTK("ENTER\n");
755
Tejun Heo81952c52006-05-15 20:57:47 +0900756 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900757 DPRINTK("PHY reports no device\n");
758 *class = ATA_DEV_NONE;
759 return 0;
760 }
761
Tejun Heo4658f792006-03-22 21:07:03 +0900762 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800763 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900764 if (rc) {
765 reason = "failed to stop engine";
766 goto fail_restart;
767 }
768
769 /* check BUSY/DRQ, perform Command List Override if necessary */
770 ahci_tf_read(ap, &tf);
771 if (tf.command & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200772 rc = ahci_clo(ap);
773
774 if (rc == -EOPNOTSUPP) {
775 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900776 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200777 } else if (rc) {
778 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900779 goto fail_restart;
780 }
781 }
782
783 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800784 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900785
Tejun Heo3373efd2006-05-15 20:57:53 +0900786 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900787 fis = pp->cmd_tbl;
788
789 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900790 ahci_fill_cmd_slot(pp, 0,
791 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900792
793 tf.ctl |= ATA_SRST;
794 ata_tf_to_fis(&tf, fis, 0);
795 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
796
797 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900798
Tejun Heo75fe1802006-04-11 22:22:29 +0900799 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
800 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900801 rc = -EIO;
802 reason = "1st FIS failed";
803 goto fail;
804 }
805
806 /* spec says at least 5us, but be generous and sleep for 1ms */
807 msleep(1);
808
809 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900810 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900811
812 tf.ctl &= ~ATA_SRST;
813 ata_tf_to_fis(&tf, fis, 0);
814 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
815
816 writel(1, port_mmio + PORT_CMD_ISSUE);
817 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
818
819 /* spec mandates ">= 2ms" before checking status.
820 * We wait 150ms, because that was the magic delay used for
821 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
822 * between when the ATA command register is written, and then
823 * status is checked. Because waiting for "a while" before
824 * checking status is fine, post SRST, we perform this magic
825 * delay here as well.
826 */
827 msleep(150);
828
829 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900830 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900831 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
832 rc = -EIO;
833 reason = "device not ready";
834 goto fail;
835 }
836 *class = ahci_dev_classify(ap);
837 }
838
839 DPRINTK("EXIT, class=%u\n", *class);
840 return 0;
841
842 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800843 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900844 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900845 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900846 return rc;
847}
848
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900849static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900850{
Tejun Heo42969712006-05-31 18:28:18 +0900851 struct ahci_port_priv *pp = ap->private_data;
852 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
853 struct ata_taskfile tf;
zhao, forrest5457f2192006-07-13 13:38:32 +0800854 void __iomem *mmio = ap->host_set->mmio_base;
855 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900856 int rc;
857
858 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
zhao, forrest5457f2192006-07-13 13:38:32 +0800860 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900861
862 /* clear D2H reception area to properly wait for D2H FIS */
863 ata_tf_init(ap->device, &tf);
864 tf.command = 0xff;
865 ata_tf_to_fis(&tf, d2h_fis, 0);
866
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900867 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900868
zhao, forrest5457f2192006-07-13 13:38:32 +0800869 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Tejun Heo81952c52006-05-15 20:57:47 +0900871 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900872 *class = ahci_dev_classify(ap);
873 if (*class == ATA_DEV_UNKNOWN)
874 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Tejun Heo4bd00f62006-02-11 16:26:02 +0900876 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
877 return rc;
878}
879
880static void ahci_postreset(struct ata_port *ap, unsigned int *class)
881{
882 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
883 u32 new_tmp, tmp;
884
885 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500886
887 /* Make sure port's ATAPI bit is set appropriately */
888 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900889 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500890 new_tmp |= PORT_CMD_ATAPI;
891 else
892 new_tmp &= ~PORT_CMD_ATAPI;
893 if (new_tmp != tmp) {
894 writel(new_tmp, port_mmio + PORT_CMD);
895 readl(port_mmio + PORT_CMD); /* flush */
896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897}
898
899static u8 ahci_check_status(struct ata_port *ap)
900{
Al Viro1e4f2a92005-10-21 06:46:02 +0100901 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
903 return readl(mmio + PORT_TFDATA) & 0xFF;
904}
905
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
907{
908 struct ahci_port_priv *pp = ap->private_data;
909 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
910
911 ata_tf_from_fis(d2h_fis, tf);
912}
913
Tejun Heo12fad3f2006-05-15 21:03:55 +0900914static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400916 struct scatterlist *sg;
917 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500918 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
920 VPRINTK("ENTER\n");
921
922 /*
923 * Next, the S/G list.
924 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900925 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400926 ata_for_each_sg(sg, qc) {
927 dma_addr_t addr = sg_dma_address(sg);
928 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400930 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
931 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
932 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500933
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400934 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500935 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500937
938 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939}
940
941static void ahci_qc_prep(struct ata_queued_cmd *qc)
942{
Jeff Garzika0ea7322005-06-04 01:13:15 -0400943 struct ata_port *ap = qc->ap;
944 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +0900945 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +0900946 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 u32 opts;
948 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -0500949 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
951 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 * Fill in command table information. First, the header,
953 * a SATA Register - Host to Device command FIS.
954 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900955 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
956
957 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +0900958 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +0900959 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
960 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -0400961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Tejun Heocc9278e2006-02-10 17:25:47 +0900963 n_elem = 0;
964 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +0900965 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Tejun Heocc9278e2006-02-10 17:25:47 +0900967 /*
968 * Fill in command slot information.
969 */
970 opts = cmd_fis_len | n_elem << 16;
971 if (qc->tf.flags & ATA_TFLAG_WRITE)
972 opts |= AHCI_CMD_WRITE;
973 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +0900974 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500975
Tejun Heo12fad3f2006-05-15 21:03:55 +0900976 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
978
Tejun Heo78cd52d2006-05-15 20:58:29 +0900979static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
Tejun Heo78cd52d2006-05-15 20:58:29 +0900981 struct ahci_port_priv *pp = ap->private_data;
982 struct ata_eh_info *ehi = &ap->eh_info;
983 unsigned int err_mask = 0, action = 0;
984 struct ata_queued_cmd *qc;
985 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Tejun Heo78cd52d2006-05-15 20:58:29 +0900987 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -0500988
Tejun Heo78cd52d2006-05-15 20:58:29 +0900989 /* AHCI needs SError cleared; otherwise, it might lock up */
990 serror = ahci_scr_read(ap, SCR_ERROR);
991 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Tejun Heo78cd52d2006-05-15 20:58:29 +0900993 /* analyze @irq_stat */
994 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Tejun Heo78cd52d2006-05-15 20:58:29 +0900996 if (irq_stat & PORT_IRQ_TF_ERR)
997 err_mask |= AC_ERR_DEV;
998
999 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1000 err_mask |= AC_ERR_HOST_BUS;
1001 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 }
1003
Tejun Heo78cd52d2006-05-15 20:58:29 +09001004 if (irq_stat & PORT_IRQ_IF_ERR) {
1005 err_mask |= AC_ERR_ATA_BUS;
1006 action |= ATA_EH_SOFTRESET;
1007 ata_ehi_push_desc(ehi, ", interface fatal error");
1008 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Tejun Heo78cd52d2006-05-15 20:58:29 +09001010 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001011 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001012 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1013 "connection status changed" : "PHY RDY changed");
1014 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Tejun Heo78cd52d2006-05-15 20:58:29 +09001016 if (irq_stat & PORT_IRQ_UNK_FIS) {
1017 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Tejun Heo78cd52d2006-05-15 20:58:29 +09001019 err_mask |= AC_ERR_HSM;
1020 action |= ATA_EH_SOFTRESET;
1021 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1022 unk[0], unk[1], unk[2], unk[3]);
1023 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001024
Tejun Heo78cd52d2006-05-15 20:58:29 +09001025 /* okay, let's hand over to EH */
1026 ehi->serror |= serror;
1027 ehi->action |= action;
1028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001030 if (qc)
1031 qc->err_mask |= err_mask;
1032 else
1033 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Tejun Heo78cd52d2006-05-15 20:58:29 +09001035 if (irq_stat & PORT_IRQ_FREEZE)
1036 ata_port_freeze(ap);
1037 else
1038 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039}
1040
Tejun Heo78cd52d2006-05-15 20:58:29 +09001041static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001043 void __iomem *mmio = ap->host_set->mmio_base;
1044 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001045 struct ata_eh_info *ehi = &ap->eh_info;
1046 u32 status, qc_active;
1047 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
1049 status = readl(port_mmio + PORT_IRQ_STAT);
1050 writel(status, port_mmio + PORT_IRQ_STAT);
1051
Tejun Heo78cd52d2006-05-15 20:58:29 +09001052 if (unlikely(status & PORT_IRQ_ERROR)) {
1053 ahci_error_intr(ap, status);
1054 return;
1055 }
1056
Tejun Heo12fad3f2006-05-15 21:03:55 +09001057 if (ap->sactive)
1058 qc_active = readl(port_mmio + PORT_SCR_ACT);
1059 else
1060 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1061
1062 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1063 if (rc > 0)
1064 return;
1065 if (rc < 0) {
1066 ehi->err_mask |= AC_ERR_HSM;
1067 ehi->action |= ATA_EH_SOFTRESET;
1068 ata_port_freeze(ap);
1069 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
1071
Tejun Heo2a3917a2006-05-15 20:58:30 +09001072 /* hmmm... a spurious interupt */
1073
Tejun Heo12fad3f2006-05-15 21:03:55 +09001074 /* some devices send D2H reg with I bit set during NCQ command phase */
1075 if (ap->sactive && status & PORT_IRQ_D2H_REG_FIS)
1076 return;
1077
Tejun Heo2a3917a2006-05-15 20:58:30 +09001078 /* ignore interim PIO setup fis interrupts */
1079 if (ata_tag_valid(ap->active_tag)) {
1080 struct ata_queued_cmd *qc =
1081 ata_qc_from_tag(ap, ap->active_tag);
1082
1083 if (qc && qc->tf.protocol == ATA_PROT_PIO &&
1084 (status & PORT_IRQ_PIOS_FIS))
1085 return;
1086 }
1087
Tejun Heo78cd52d2006-05-15 20:58:29 +09001088 if (ata_ratelimit())
1089 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo12fad3f2006-05-15 21:03:55 +09001090 "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
1091 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092}
1093
1094static void ahci_irq_clear(struct ata_port *ap)
1095{
1096 /* TODO */
1097}
1098
Tejun Heo12fad3f2006-05-15 21:03:55 +09001099static irqreturn_t ahci_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 struct ata_host_set *host_set = dev_instance;
1102 struct ahci_host_priv *hpriv;
1103 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001104 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 u32 irq_stat, irq_ack = 0;
1106
1107 VPRINTK("ENTER\n");
1108
1109 hpriv = host_set->private_data;
1110 mmio = host_set->mmio_base;
1111
1112 /* sigh. 0xffffffff is a valid return from h/w */
1113 irq_stat = readl(mmio + HOST_IRQ_STAT);
1114 irq_stat &= hpriv->port_map;
1115 if (!irq_stat)
1116 return IRQ_NONE;
1117
1118 spin_lock(&host_set->lock);
1119
1120 for (i = 0; i < host_set->n_ports; i++) {
1121 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Jeff Garzik67846b32005-10-05 02:58:32 -04001123 if (!(irq_stat & (1 << i)))
1124 continue;
1125
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 ap = host_set->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001127 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001128 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001129 VPRINTK("port %u\n", i);
1130 } else {
1131 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001132 if (ata_ratelimit())
1133 dev_printk(KERN_WARNING, host_set->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001134 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001136
1137 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 }
1139
1140 if (irq_ack) {
1141 writel(irq_ack, mmio + HOST_IRQ_STAT);
1142 handled = 1;
1143 }
1144
Tejun Heo78cd52d2006-05-15 20:58:29 +09001145 spin_unlock(&host_set->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 VPRINTK("EXIT\n");
1148
1149 return IRQ_RETVAL(handled);
1150}
1151
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001152static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
1154 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001155 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
Tejun Heo12fad3f2006-05-15 21:03:55 +09001157 if (qc->tf.protocol == ATA_PROT_NCQ)
1158 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1159 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1161
1162 return 0;
1163}
1164
Tejun Heo78cd52d2006-05-15 20:58:29 +09001165static void ahci_freeze(struct ata_port *ap)
1166{
1167 void __iomem *mmio = ap->host_set->mmio_base;
1168 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1169
1170 /* turn IRQ off */
1171 writel(0, port_mmio + PORT_IRQ_MASK);
1172}
1173
1174static void ahci_thaw(struct ata_port *ap)
1175{
1176 void __iomem *mmio = ap->host_set->mmio_base;
1177 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1178 u32 tmp;
1179
1180 /* clear IRQ */
1181 tmp = readl(port_mmio + PORT_IRQ_STAT);
1182 writel(tmp, port_mmio + PORT_IRQ_STAT);
1183 writel(1 << ap->id, mmio + HOST_IRQ_STAT);
1184
1185 /* turn IRQ back on */
1186 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1187}
1188
1189static void ahci_error_handler(struct ata_port *ap)
1190{
zhao, forrest5457f2192006-07-13 13:38:32 +08001191 void __iomem *mmio = ap->host_set->mmio_base;
1192 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1193
Tejun Heob51e9e52006-06-29 01:29:30 +09001194 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001195 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001196 ahci_stop_engine(port_mmio);
1197 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001198 }
1199
1200 /* perform recovery */
Tejun Heo42969712006-05-31 18:28:18 +09001201 ata_do_eh(ap, ahci_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001202 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001203}
1204
1205static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1206{
1207 struct ata_port *ap = qc->ap;
zhao, forrest5457f2192006-07-13 13:38:32 +08001208 void __iomem *mmio = ap->host_set->mmio_base;
1209 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001210
1211 if (qc->flags & ATA_QCFLAG_FAILED)
1212 qc->err_mask |= AC_ERR_OTHER;
1213
1214 if (qc->err_mask) {
1215 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001216 ahci_stop_engine(port_mmio);
1217 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001218 }
1219}
1220
Tejun Heoc1332872006-07-26 15:59:26 +09001221static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1222{
1223 struct ahci_host_priv *hpriv = ap->host_set->private_data;
1224 struct ahci_port_priv *pp = ap->private_data;
1225 void __iomem *mmio = ap->host_set->mmio_base;
1226 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1227 const char *emsg = NULL;
1228 int rc;
1229
1230 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1231 if (rc) {
1232 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1233 ahci_init_port(port_mmio, hpriv->cap,
1234 pp->cmd_slot_dma, pp->rx_fis_dma);
1235 }
1236
1237 return rc;
1238}
1239
1240static int ahci_port_resume(struct ata_port *ap)
1241{
1242 struct ahci_port_priv *pp = ap->private_data;
1243 struct ahci_host_priv *hpriv = ap->host_set->private_data;
1244 void __iomem *mmio = ap->host_set->mmio_base;
1245 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1246
1247 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1248
1249 return 0;
1250}
1251
1252static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1253{
1254 struct ata_host_set *host_set = dev_get_drvdata(&pdev->dev);
1255 void __iomem *mmio = host_set->mmio_base;
1256 u32 ctl;
1257
1258 if (mesg.event == PM_EVENT_SUSPEND) {
1259 /* AHCI spec rev1.1 section 8.3.3:
1260 * Software must disable interrupts prior to requesting a
1261 * transition of the HBA to D3 state.
1262 */
1263 ctl = readl(mmio + HOST_CTL);
1264 ctl &= ~HOST_IRQ_EN;
1265 writel(ctl, mmio + HOST_CTL);
1266 readl(mmio + HOST_CTL); /* flush */
1267 }
1268
1269 return ata_pci_device_suspend(pdev, mesg);
1270}
1271
1272static int ahci_pci_device_resume(struct pci_dev *pdev)
1273{
1274 struct ata_host_set *host_set = dev_get_drvdata(&pdev->dev);
1275 struct ahci_host_priv *hpriv = host_set->private_data;
1276 void __iomem *mmio = host_set->mmio_base;
1277 int rc;
1278
1279 ata_pci_device_do_resume(pdev);
1280
1281 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1282 rc = ahci_reset_controller(mmio, pdev);
1283 if (rc)
1284 return rc;
1285
1286 ahci_init_controller(mmio, pdev, host_set->n_ports, hpriv->cap);
1287 }
1288
1289 ata_host_set_resume(host_set);
1290
1291 return 0;
1292}
1293
Tejun Heo254950c2006-07-26 15:59:25 +09001294static int ahci_port_start(struct ata_port *ap)
1295{
1296 struct device *dev = ap->host_set->dev;
1297 struct ahci_host_priv *hpriv = ap->host_set->private_data;
1298 struct ahci_port_priv *pp;
1299 void __iomem *mmio = ap->host_set->mmio_base;
1300 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1301 void *mem;
1302 dma_addr_t mem_dma;
1303 int rc;
1304
1305 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
1306 if (!pp)
1307 return -ENOMEM;
1308 memset(pp, 0, sizeof(*pp));
1309
1310 rc = ata_pad_alloc(ap, dev);
1311 if (rc) {
1312 kfree(pp);
1313 return rc;
1314 }
1315
1316 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
1317 if (!mem) {
1318 ata_pad_free(ap, dev);
1319 kfree(pp);
1320 return -ENOMEM;
1321 }
1322 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1323
1324 /*
1325 * First item in chunk of DMA memory: 32-slot command table,
1326 * 32 bytes each in size
1327 */
1328 pp->cmd_slot = mem;
1329 pp->cmd_slot_dma = mem_dma;
1330
1331 mem += AHCI_CMD_SLOT_SZ;
1332 mem_dma += AHCI_CMD_SLOT_SZ;
1333
1334 /*
1335 * Second item: Received-FIS area
1336 */
1337 pp->rx_fis = mem;
1338 pp->rx_fis_dma = mem_dma;
1339
1340 mem += AHCI_RX_FIS_SZ;
1341 mem_dma += AHCI_RX_FIS_SZ;
1342
1343 /*
1344 * Third item: data area for storing a single command
1345 * and its scatter-gather table
1346 */
1347 pp->cmd_tbl = mem;
1348 pp->cmd_tbl_dma = mem_dma;
1349
1350 ap->private_data = pp;
1351
Tejun Heo0be0aa92006-07-26 15:59:26 +09001352 /* initialize port */
1353 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001354
1355 return 0;
1356}
1357
1358static void ahci_port_stop(struct ata_port *ap)
1359{
1360 struct device *dev = ap->host_set->dev;
Tejun Heo0be0aa92006-07-26 15:59:26 +09001361 struct ahci_host_priv *hpriv = ap->host_set->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001362 struct ahci_port_priv *pp = ap->private_data;
1363 void __iomem *mmio = ap->host_set->mmio_base;
1364 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001365 const char *emsg = NULL;
1366 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001367
Tejun Heo0be0aa92006-07-26 15:59:26 +09001368 /* de-initialize port */
1369 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1370 if (rc)
1371 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001372
1373 ap->private_data = NULL;
1374 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
1375 pp->cmd_slot, pp->cmd_slot_dma);
1376 ata_pad_free(ap, dev);
1377 kfree(pp);
1378}
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
1381 unsigned int port_idx)
1382{
1383 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
1384 base = ahci_port_base_ul(base, port_idx);
1385 VPRINTK("base now==0x%lx\n", base);
1386
1387 port->cmd_addr = base;
1388 port->scr_addr = base + PORT_SCR;
1389
1390 VPRINTK("EXIT\n");
1391}
1392
1393static int ahci_host_init(struct ata_probe_ent *probe_ent)
1394{
1395 struct ahci_host_priv *hpriv = probe_ent->private_data;
1396 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1397 void __iomem *mmio = probe_ent->mmio_base;
Tejun Heo0be0aa92006-07-26 15:59:26 +09001398 unsigned int i, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Tejun Heod91542c2006-07-26 15:59:26 +09001401 rc = ahci_reset_controller(mmio, pdev);
1402 if (rc)
1403 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 hpriv->cap = readl(mmio + HOST_CAP);
1406 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
1407 probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
1408
1409 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
1410 hpriv->cap, hpriv->port_map, probe_ent->n_ports);
1411
1412 using_dac = hpriv->cap & HOST_CAP_64;
1413 if (using_dac &&
1414 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1415 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1416 if (rc) {
1417 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1418 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001419 dev_printk(KERN_ERR, &pdev->dev,
1420 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 return rc;
1422 }
1423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 } else {
1425 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1426 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001427 dev_printk(KERN_ERR, &pdev->dev,
1428 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 return rc;
1430 }
1431 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1432 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001433 dev_printk(KERN_ERR, &pdev->dev,
1434 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 return rc;
1436 }
1437 }
1438
Tejun Heod91542c2006-07-26 15:59:26 +09001439 for (i = 0; i < probe_ent->n_ports; i++)
1440 ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001441
Tejun Heod91542c2006-07-26 15:59:26 +09001442 ahci_init_controller(mmio, pdev, probe_ent->n_ports, hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
1444 pci_set_master(pdev);
1445
1446 return 0;
1447}
1448
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449static void ahci_print_info(struct ata_probe_ent *probe_ent)
1450{
1451 struct ahci_host_priv *hpriv = probe_ent->private_data;
1452 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -04001453 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 u32 vers, cap, impl, speed;
1455 const char *speed_s;
1456 u16 cc;
1457 const char *scc_s;
1458
1459 vers = readl(mmio + HOST_VERSION);
1460 cap = hpriv->cap;
1461 impl = hpriv->port_map;
1462
1463 speed = (cap >> 20) & 0xf;
1464 if (speed == 1)
1465 speed_s = "1.5";
1466 else if (speed == 2)
1467 speed_s = "3";
1468 else
1469 speed_s = "?";
1470
1471 pci_read_config_word(pdev, 0x0a, &cc);
1472 if (cc == 0x0101)
1473 scc_s = "IDE";
1474 else if (cc == 0x0106)
1475 scc_s = "SATA";
1476 else if (cc == 0x0104)
1477 scc_s = "RAID";
1478 else
1479 scc_s = "unknown";
1480
Jeff Garzika9524a72005-10-30 14:39:11 -05001481 dev_printk(KERN_INFO, &pdev->dev,
1482 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1484 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485
1486 (vers >> 24) & 0xff,
1487 (vers >> 16) & 0xff,
1488 (vers >> 8) & 0xff,
1489 vers & 0xff,
1490
1491 ((cap >> 8) & 0x1f) + 1,
1492 (cap & 0x1f) + 1,
1493 speed_s,
1494 impl,
1495 scc_s);
1496
Jeff Garzika9524a72005-10-30 14:39:11 -05001497 dev_printk(KERN_INFO, &pdev->dev,
1498 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 "%s%s%s%s%s%s"
1500 "%s%s%s%s%s%s%s\n"
1501 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
1503 cap & (1 << 31) ? "64bit " : "",
1504 cap & (1 << 30) ? "ncq " : "",
1505 cap & (1 << 28) ? "ilck " : "",
1506 cap & (1 << 27) ? "stag " : "",
1507 cap & (1 << 26) ? "pm " : "",
1508 cap & (1 << 25) ? "led " : "",
1509
1510 cap & (1 << 24) ? "clo " : "",
1511 cap & (1 << 19) ? "nz " : "",
1512 cap & (1 << 18) ? "only " : "",
1513 cap & (1 << 17) ? "pmp " : "",
1514 cap & (1 << 15) ? "pio " : "",
1515 cap & (1 << 14) ? "slum " : "",
1516 cap & (1 << 13) ? "part " : ""
1517 );
1518}
1519
1520static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1521{
1522 static int printed_version;
1523 struct ata_probe_ent *probe_ent = NULL;
1524 struct ahci_host_priv *hpriv;
1525 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001526 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001528 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 int rc;
1530
1531 VPRINTK("ENTER\n");
1532
Tejun Heo12fad3f2006-05-15 21:03:55 +09001533 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1534
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001536 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
root9545b572006-07-05 22:58:20 -04001538 /* JMicron-specific fixup: make sure we're in AHCI mode */
1539 /* This is protected from races with ata_jmicron by the pci probe
1540 locking */
1541 if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
1542 /* AHCI enable, AHCI on function 0 */
1543 pci_write_config_byte(pdev, 0x41, 0xa1);
1544 /* Function 1 is the PATA controller */
1545 if (PCI_FUNC(pdev->devfn))
1546 return -ENODEV;
1547 }
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 rc = pci_enable_device(pdev);
1550 if (rc)
1551 return rc;
1552
1553 rc = pci_request_regions(pdev, DRV_NAME);
1554 if (rc) {
1555 pci_dev_busy = 1;
1556 goto err_out;
1557 }
1558
Jeff Garzik907f4672005-05-12 15:03:42 -04001559 if (pci_enable_msi(pdev) == 0)
1560 have_msi = 1;
1561 else {
1562 pci_intx(pdev, 1);
1563 have_msi = 0;
1564 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1567 if (probe_ent == NULL) {
1568 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001569 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 }
1571
1572 memset(probe_ent, 0, sizeof(*probe_ent));
1573 probe_ent->dev = pci_dev_to_dev(pdev);
1574 INIT_LIST_HEAD(&probe_ent->node);
1575
Jeff Garzik374b1872005-08-30 05:42:52 -04001576 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 if (mmio_base == NULL) {
1578 rc = -ENOMEM;
1579 goto err_out_free_ent;
1580 }
1581 base = (unsigned long) mmio_base;
1582
1583 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1584 if (!hpriv) {
1585 rc = -ENOMEM;
1586 goto err_out_iounmap;
1587 }
1588 memset(hpriv, 0, sizeof(*hpriv));
1589
1590 probe_ent->sht = ahci_port_info[board_idx].sht;
1591 probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
1592 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1593 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1594 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1595
1596 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001597 probe_ent->irq_flags = IRQF_SHARED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 probe_ent->mmio_base = mmio_base;
1599 probe_ent->private_data = hpriv;
1600
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001601 if (have_msi)
1602 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001603
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 /* initialize adapter */
1605 rc = ahci_host_init(probe_ent);
1606 if (rc)
1607 goto err_out_hpriv;
1608
Tejun Heo71f07372006-06-21 23:12:48 +09001609 if (!(probe_ent->host_flags & AHCI_FLAG_NO_NCQ) &&
1610 (hpriv->cap & HOST_CAP_NCQ))
Tejun Heo12fad3f2006-05-15 21:03:55 +09001611 probe_ent->host_flags |= ATA_FLAG_NCQ;
1612
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 ahci_print_info(probe_ent);
1614
1615 /* FIXME: check ata_device_add return value */
1616 ata_device_add(probe_ent);
1617 kfree(probe_ent);
1618
1619 return 0;
1620
1621err_out_hpriv:
1622 kfree(hpriv);
1623err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001624 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625err_out_free_ent:
1626 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001627err_out_msi:
1628 if (have_msi)
1629 pci_disable_msi(pdev);
1630 else
1631 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 pci_release_regions(pdev);
1633err_out:
1634 if (!pci_dev_busy)
1635 pci_disable_device(pdev);
1636 return rc;
1637}
1638
Jeff Garzik907f4672005-05-12 15:03:42 -04001639static void ahci_remove_one (struct pci_dev *pdev)
1640{
1641 struct device *dev = pci_dev_to_dev(pdev);
1642 struct ata_host_set *host_set = dev_get_drvdata(dev);
1643 struct ahci_host_priv *hpriv = host_set->private_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001644 unsigned int i;
1645 int have_msi;
1646
Tejun Heo720ba122006-05-31 18:28:13 +09001647 for (i = 0; i < host_set->n_ports; i++)
1648 ata_port_detach(host_set->ports[i]);
Jeff Garzik907f4672005-05-12 15:03:42 -04001649
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001650 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001651 free_irq(host_set->irq, host_set);
Jeff Garzik907f4672005-05-12 15:03:42 -04001652
1653 for (i = 0; i < host_set->n_ports; i++) {
Tejun Heo720ba122006-05-31 18:28:13 +09001654 struct ata_port *ap = host_set->ports[i];
Jeff Garzik907f4672005-05-12 15:03:42 -04001655
1656 ata_scsi_release(ap->host);
1657 scsi_host_put(ap->host);
1658 }
1659
Jeff Garzike005f012005-08-30 04:18:28 -04001660 kfree(hpriv);
Jeff Garzik374b1872005-08-30 05:42:52 -04001661 pci_iounmap(pdev, host_set->mmio_base);
Jeff Garzikead5de92005-05-31 11:53:57 -04001662 kfree(host_set);
1663
Jeff Garzik907f4672005-05-12 15:03:42 -04001664 if (have_msi)
1665 pci_disable_msi(pdev);
1666 else
1667 pci_intx(pdev, 0);
1668 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001669 pci_disable_device(pdev);
1670 dev_set_drvdata(dev, NULL);
1671}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672
1673static int __init ahci_init(void)
1674{
1675 return pci_module_init(&ahci_pci_driver);
1676}
1677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678static void __exit ahci_exit(void)
1679{
1680 pci_unregister_driver(&ahci_pci_driver);
1681}
1682
1683
1684MODULE_AUTHOR("Jeff Garzik");
1685MODULE_DESCRIPTION("AHCI SATA low-level driver");
1686MODULE_LICENSE("GPL");
1687MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001688MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
1690module_init(ahci_init);
1691module_exit(ahci_exit);