blob: 03f9fa15e157ae0a90cfd0c8d577910b25b9c742 [file] [log] [blame]
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001/*
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002 Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
5 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
6 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
7 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
8 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
9 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
10 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010011 <http://rt2x00.serialmonkey.com>
12
13 This program is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2 of the License, or
16 (at your option) any later version.
17
18 This program is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; if not, write to the
25 Free Software Foundation, Inc.,
26 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
27 */
28
29/*
30 Module: rt2800
31 Abstract: Data structures and registers for the rt2800 modules.
32 Supported chipsets: RT2800E, RT2800ED & RT2800U.
33 */
34
35#ifndef RT2800_H
36#define RT2800_H
37
38/*
39 * RF chip defines.
40 *
41 * RF2820 2.4G 2T3R
42 * RF2850 2.4G/5G 2T3R
43 * RF2720 2.4G 1T2R
44 * RF2750 2.4G/5G 1T2R
45 * RF3020 2.4G 1T1R
46 * RF2020 2.4G B/G
47 * RF3021 2.4G 1T2R
48 * RF3022 2.4G 2T2R
49 * RF3052 2.4G 2T2R
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +010050 * RF3320 2.4G 1T1R
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010051 */
52#define RF2820 0x0001
53#define RF2850 0x0002
54#define RF2720 0x0003
55#define RF2750 0x0004
56#define RF3020 0x0005
57#define RF2020 0x0006
58#define RF3021 0x0007
59#define RF3022 0x0008
60#define RF3052 0x0009
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020061#define RF3320 0x000b
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010062
63/*
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020064 * Chipset revisions.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010065 */
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020066#define REV_RT2860C 0x0100
67#define REV_RT2860D 0x0101
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +020068#define REV_RT2872E 0x0200
69#define REV_RT3070E 0x0200
70#define REV_RT3070F 0x0201
71#define REV_RT3071E 0x0211
72#define REV_RT3090E 0x0211
73#define REV_RT3390E 0x0211
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010074
75/*
76 * Signal information.
77 * Default offset is required for RSSI <-> dBm conversion.
78 */
Ivo van Doorn74861922010-07-11 12:23:50 +020079#define DEFAULT_RSSI_OFFSET 120
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010080
81/*
82 * Register layout information.
83 */
84#define CSR_REG_BASE 0x1000
85#define CSR_REG_SIZE 0x0800
86#define EEPROM_BASE 0x0000
87#define EEPROM_SIZE 0x0110
88#define BBP_BASE 0x0000
89#define BBP_SIZE 0x0080
90#define RF_BASE 0x0004
91#define RF_SIZE 0x0010
92
93/*
94 * Number of TX queues.
95 */
96#define NUM_TX_QUEUES 4
97
98/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +020099 * Registers.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100100 */
101
102/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200103 * E2PROM_CSR: PCI EEPROM control register.
104 * RELOAD: Write 1 to reload eeprom content.
105 * TYPE: 0: 93c46, 1:93c66.
106 * LOAD_STATUS: 1:loading, 0:done.
107 */
108#define E2PROM_CSR 0x0004
109#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
110#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
111#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
112#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
113#define E2PROM_CSR_TYPE FIELD32(0x00000030)
114#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
115#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
116
117/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200118 * OPT_14: Unknown register used by rt3xxx devices.
119 */
120#define OPT_14_CSR 0x0114
121#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
122
123/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100124 * INT_SOURCE_CSR: Interrupt source register.
125 * Write one to clear corresponding bit.
Helmut Schaa0bdab172010-04-26 10:18:08 +0200126 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100127 */
128#define INT_SOURCE_CSR 0x0200
129#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
130#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
131#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
132#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
133#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
134#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
135#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
136#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
137#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
138#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
139#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
140#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
141#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
142#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
143#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
144#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
145#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
146#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
147
148/*
149 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
150 */
151#define INT_MASK_CSR 0x0204
152#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
153#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
154#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
155#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
156#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
157#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
158#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
159#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
160#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
161#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
162#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
163#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
164#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
165#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
166#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
167#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
168#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
169#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
170
171/*
172 * WPDMA_GLO_CFG
173 */
174#define WPDMA_GLO_CFG 0x0208
175#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
176#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
177#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
178#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
179#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
180#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
181#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
182#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
183#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
184
185/*
186 * WPDMA_RST_IDX
187 */
188#define WPDMA_RST_IDX 0x020c
189#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
190#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
191#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
192#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
193#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
194#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
195#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
196
197/*
198 * DELAY_INT_CFG
199 */
200#define DELAY_INT_CFG 0x0210
201#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
202#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
203#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
204#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
205#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
206#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
207
208/*
209 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
210 * AIFSN0: AC_BE
211 * AIFSN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100212 * AIFSN2: AC_VI
213 * AIFSN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100214 */
215#define WMM_AIFSN_CFG 0x0214
216#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
217#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
218#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
219#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
220
221/*
222 * WMM_CWMIN_CSR: CWmin for each EDCA AC
223 * CWMIN0: AC_BE
224 * CWMIN1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100225 * CWMIN2: AC_VI
226 * CWMIN3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100227 */
228#define WMM_CWMIN_CFG 0x0218
229#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
230#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
231#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
232#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
233
234/*
235 * WMM_CWMAX_CSR: CWmax for each EDCA AC
236 * CWMAX0: AC_BE
237 * CWMAX1: AC_BK
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +0100238 * CWMAX2: AC_VI
239 * CWMAX3: AC_VO
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100240 */
241#define WMM_CWMAX_CFG 0x021c
242#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
243#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
244#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
245#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
246
247/*
248 * AC_TXOP0: AC_BK/AC_BE TXOP register
249 * AC0TXOP: AC_BK in unit of 32us
250 * AC1TXOP: AC_BE in unit of 32us
251 */
252#define WMM_TXOP0_CFG 0x0220
253#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
254#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
255
256/*
257 * AC_TXOP1: AC_VO/AC_VI TXOP register
258 * AC2TXOP: AC_VI in unit of 32us
259 * AC3TXOP: AC_VO in unit of 32us
260 */
261#define WMM_TXOP1_CFG 0x0224
262#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
263#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
264
265/*
266 * GPIO_CTRL_CFG:
267 */
268#define GPIO_CTRL_CFG 0x0228
269#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
270#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
271#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
272#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
273#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
274#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
275#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
276#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
277#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
278
279/*
280 * MCU_CMD_CFG
281 */
282#define MCU_CMD_CFG 0x022c
283
284/*
285 * AC_BK register offsets
286 */
287#define TX_BASE_PTR0 0x0230
288#define TX_MAX_CNT0 0x0234
289#define TX_CTX_IDX0 0x0238
290#define TX_DTX_IDX0 0x023c
291
292/*
293 * AC_BE register offsets
294 */
295#define TX_BASE_PTR1 0x0240
296#define TX_MAX_CNT1 0x0244
297#define TX_CTX_IDX1 0x0248
298#define TX_DTX_IDX1 0x024c
299
300/*
301 * AC_VI register offsets
302 */
303#define TX_BASE_PTR2 0x0250
304#define TX_MAX_CNT2 0x0254
305#define TX_CTX_IDX2 0x0258
306#define TX_DTX_IDX2 0x025c
307
308/*
309 * AC_VO register offsets
310 */
311#define TX_BASE_PTR3 0x0260
312#define TX_MAX_CNT3 0x0264
313#define TX_CTX_IDX3 0x0268
314#define TX_DTX_IDX3 0x026c
315
316/*
317 * HCCA register offsets
318 */
319#define TX_BASE_PTR4 0x0270
320#define TX_MAX_CNT4 0x0274
321#define TX_CTX_IDX4 0x0278
322#define TX_DTX_IDX4 0x027c
323
324/*
325 * MGMT register offsets
326 */
327#define TX_BASE_PTR5 0x0280
328#define TX_MAX_CNT5 0x0284
329#define TX_CTX_IDX5 0x0288
330#define TX_DTX_IDX5 0x028c
331
332/*
333 * RX register offsets
334 */
335#define RX_BASE_PTR 0x0290
336#define RX_MAX_CNT 0x0294
337#define RX_CRX_IDX 0x0298
338#define RX_DRX_IDX 0x029c
339
340/*
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +0200341 * USB_DMA_CFG
342 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
343 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
344 * PHY_CLEAR: phy watch dog enable.
345 * TX_CLEAR: Clear USB DMA TX path.
346 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
347 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
348 * RX_BULK_EN: Enable USB DMA Rx.
349 * TX_BULK_EN: Enable USB DMA Tx.
350 * EP_OUT_VALID: OUT endpoint data valid.
351 * RX_BUSY: USB DMA RX FSM busy.
352 * TX_BUSY: USB DMA TX FSM busy.
353 */
354#define USB_DMA_CFG 0x02a0
355#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
356#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
357#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
358#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
359#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
360#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
361#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
362#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
363#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
364#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
365#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
366
367/*
368 * US_CYC_CNT
369 */
370#define US_CYC_CNT 0x02a4
371#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
372
373/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100374 * PBF_SYS_CTRL
375 * HOST_RAM_WRITE: enable Host program ram write selection
376 */
377#define PBF_SYS_CTRL 0x0400
378#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
379#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
380
381/*
382 * HOST-MCU shared memory
383 */
384#define HOST_CMD_CSR 0x0404
385#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
386
387/*
388 * PBF registers
389 * Most are for debug. Driver doesn't touch PBF register.
390 */
391#define PBF_CFG 0x0408
392#define PBF_MAX_PCNT 0x040c
393#define PBF_CTRL 0x0410
394#define PBF_INT_STA 0x0414
395#define PBF_INT_ENA 0x0418
396
397/*
398 * BCN_OFFSET0:
399 */
400#define BCN_OFFSET0 0x042c
401#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
402#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
403#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
404#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
405
406/*
407 * BCN_OFFSET1:
408 */
409#define BCN_OFFSET1 0x0430
410#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
411#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
412#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
413#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
414
415/*
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100416 * TXRXQ_PCNT: PBF register
417 * PCNT_TX0Q: Page count for TX hardware queue 0
418 * PCNT_TX1Q: Page count for TX hardware queue 1
419 * PCNT_TX2Q: Page count for TX hardware queue 2
420 * PCNT_RX0Q: Page count for RX hardware queue
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100421 */
422#define TXRXQ_PCNT 0x0438
Ivo van Doorn8c5765f2010-11-06 15:49:01 +0100423#define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
424#define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
425#define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
426#define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
427
428/*
429 * PBF register
430 * Debug. Driver doesn't touch PBF register.
431 */
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100432#define PBF_DBG 0x043c
433
434/*
435 * RF registers
436 */
437#define RF_CSR_CFG 0x0500
438#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
439#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
440#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
441#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
442
443/*
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100444 * EFUSE_CSR: RT30x0 EEPROM
445 */
446#define EFUSE_CTRL 0x0580
447#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
448#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
449#define EFUSE_CTRL_KICK FIELD32(0x40000000)
450#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
451
452/*
453 * EFUSE_DATA0
454 */
455#define EFUSE_DATA0 0x0590
456
457/*
458 * EFUSE_DATA1
459 */
460#define EFUSE_DATA1 0x0594
461
462/*
463 * EFUSE_DATA2
464 */
465#define EFUSE_DATA2 0x0598
466
467/*
468 * EFUSE_DATA3
469 */
470#define EFUSE_DATA3 0x059c
471
472/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200473 * LDO_CFG0
474 */
475#define LDO_CFG0 0x05d4
476#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
477#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
478#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
479#define LDO_CFG0_BGSEL FIELD32(0x03000000)
480#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
481#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
482#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
483
484/*
485 * GPIO_SWITCH
486 */
487#define GPIO_SWITCH 0x05dc
488#define GPIO_SWITCH_0 FIELD32(0x00000001)
489#define GPIO_SWITCH_1 FIELD32(0x00000002)
490#define GPIO_SWITCH_2 FIELD32(0x00000004)
491#define GPIO_SWITCH_3 FIELD32(0x00000008)
492#define GPIO_SWITCH_4 FIELD32(0x00000010)
493#define GPIO_SWITCH_5 FIELD32(0x00000020)
494#define GPIO_SWITCH_6 FIELD32(0x00000040)
495#define GPIO_SWITCH_7 FIELD32(0x00000080)
496
497/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100498 * MAC Control/Status Registers(CSR).
499 * Some values are set in TU, whereas 1 TU == 1024 us.
500 */
501
502/*
503 * MAC_CSR0: ASIC revision number.
504 * ASIC_REV: 0
505 * ASIC_VER: 2860 or 2870
506 */
507#define MAC_CSR0 0x1000
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +0100508#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
509#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100510
511/*
512 * MAC_SYS_CTRL:
513 */
514#define MAC_SYS_CTRL 0x1004
515#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
516#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
517#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
518#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
519#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
520#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
521#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
522#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
523
524/*
525 * MAC_ADDR_DW0: STA MAC register 0
526 */
527#define MAC_ADDR_DW0 0x1008
528#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
529#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
530#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
531#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
532
533/*
534 * MAC_ADDR_DW1: STA MAC register 1
535 * UNICAST_TO_ME_MASK:
536 * Used to mask off bits from byte 5 of the MAC address
537 * to determine the UNICAST_TO_ME bit for RX frames.
538 * The full mask is complemented by BSS_ID_MASK:
539 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
540 */
541#define MAC_ADDR_DW1 0x100c
542#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
543#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
544#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
545
546/*
547 * MAC_BSSID_DW0: BSSID register 0
548 */
549#define MAC_BSSID_DW0 0x1010
550#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
551#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
552#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
553#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
554
555/*
556 * MAC_BSSID_DW1: BSSID register 1
557 * BSS_ID_MASK:
558 * 0: 1-BSSID mode (BSS index = 0)
559 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
560 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
561 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
562 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
563 * BSSID. This will make sure that those bits will be ignored
564 * when determining the MY_BSS of RX frames.
565 */
566#define MAC_BSSID_DW1 0x1014
567#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
568#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
569#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
570#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
571
572/*
573 * MAX_LEN_CFG: Maximum frame length register.
574 * MAX_MPDU: rt2860b max 16k bytes
575 * MAX_PSDU: Maximum PSDU length
576 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
577 */
578#define MAX_LEN_CFG 0x1018
579#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
580#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
581#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
582#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
583
584/*
585 * BBP_CSR_CFG: BBP serial control register
586 * VALUE: Register value to program into BBP
587 * REG_NUM: Selected BBP register
588 * READ_CONTROL: 0 write BBP, 1 read BBP
589 * BUSY: ASIC is busy executing BBP commands
590 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
591 * BBP_RW_MODE: 0 serial, 1 paralell
592 */
593#define BBP_CSR_CFG 0x101c
594#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
595#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
596#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
597#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
598#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
599#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
600
601/*
602 * RF_CSR_CFG0: RF control register
603 * REGID_AND_VALUE: Register value to program into RF
604 * BITWIDTH: Selected RF register
605 * STANDBYMODE: 0 high when standby, 1 low when standby
606 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
607 * BUSY: ASIC is busy executing RF commands
608 */
609#define RF_CSR_CFG0 0x1020
610#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
611#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
612#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
613#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
614#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
615#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
616
617/*
618 * RF_CSR_CFG1: RF control register
619 * REGID_AND_VALUE: Register value to program into RF
620 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
621 * 0: 3 system clock cycle (37.5usec)
622 * 1: 5 system clock cycle (62.5usec)
623 */
624#define RF_CSR_CFG1 0x1024
625#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
626#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
627
628/*
629 * RF_CSR_CFG2: RF control register
630 * VALUE: Register value to program into RF
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100631 */
632#define RF_CSR_CFG2 0x1028
633#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
634
635/*
636 * LED_CFG: LED control
637 * color LED's:
638 * 0: off
639 * 1: blinking upon TX2
640 * 2: periodic slow blinking
641 * 3: always on
642 * LED polarity:
643 * 0: active low
644 * 1: active high
645 */
646#define LED_CFG 0x102c
647#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
648#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
649#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
650#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
651#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
652#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
653#define LED_CFG_LED_POLAR FIELD32(0x40000000)
654
655/*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +0200656 * AMPDU_BA_WINSIZE: Force BlockAck window size
657 * FORCE_WINSIZE_ENABLE:
658 * 0: Disable forcing of BlockAck window size
659 * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
660 * window size values in the TXWI
661 * FORCE_WINSIZE: BlockAck window size
662 */
663#define AMPDU_BA_WINSIZE 0x1040
664#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
665#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
666
667/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100668 * XIFS_TIME_CFG: MAC timing
669 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
670 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
671 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
672 * when MAC doesn't reference BBP signal BBRXEND
673 * EIFS: unit 1us
674 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
675 *
676 */
677#define XIFS_TIME_CFG 0x1100
678#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
679#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
680#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
681#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
682#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
683
684/*
685 * BKOFF_SLOT_CFG:
686 */
687#define BKOFF_SLOT_CFG 0x1104
688#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
689#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
690
691/*
692 * NAV_TIME_CFG:
693 */
694#define NAV_TIME_CFG 0x1108
695#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
696#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
697#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
698#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
699
700/*
701 * CH_TIME_CFG: count as channel busy
Helmut Schaa977206d2010-12-13 12:31:58 +0100702 * EIFS_BUSY: Count EIFS as channel busy
703 * NAV_BUSY: Count NAS as channel busy
704 * RX_BUSY: Count RX as channel busy
705 * TX_BUSY: Count TX as channel busy
706 * TMR_EN: Enable channel statistics timer
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100707 */
708#define CH_TIME_CFG 0x110c
Helmut Schaa977206d2010-12-13 12:31:58 +0100709#define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
710#define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
711#define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
712#define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
713#define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100714
715/*
716 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
717 */
718#define PBF_LIFE_TIMER 0x1110
719
720/*
721 * BCN_TIME_CFG:
722 * BEACON_INTERVAL: in unit of 1/16 TU
723 * TSF_TICKING: Enable TSF auto counting
724 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
725 * BEACON_GEN: Enable beacon generator
726 */
727#define BCN_TIME_CFG 0x1114
728#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
729#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
730#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
731#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
732#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
733#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
734
735/*
736 * TBTT_SYNC_CFG:
Helmut Schaac4c18a92010-10-02 11:31:05 +0200737 * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
738 * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100739 */
740#define TBTT_SYNC_CFG 0x1118
Helmut Schaac4c18a92010-10-02 11:31:05 +0200741#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
742#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
743#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
744#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100745
746/*
747 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
748 */
749#define TSF_TIMER_DW0 0x111c
750#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
751
752/*
753 * TSF_TIMER_DW1: Local msb TSF timer, read-only
754 */
755#define TSF_TIMER_DW1 0x1120
756#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
757
758/*
759 * TBTT_TIMER: TImer remains till next TBTT, read-only
760 */
761#define TBTT_TIMER 0x1124
762
763/*
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200764 * INT_TIMER_CFG: timer configuration
765 * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
766 * GP_TIMER: period of general purpose timer in units of 1/16 TU
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100767 */
768#define INT_TIMER_CFG 0x1128
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200769#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
770#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100771
772/*
773 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
774 */
775#define INT_TIMER_EN 0x112c
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200776#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
777#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100778
779/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200780 * CH_IDLE_STA: channel idle time (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100781 */
782#define CH_IDLE_STA 0x1130
783
784/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200785 * CH_BUSY_STA: channel busy time on primary channel (in us)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100786 */
787#define CH_BUSY_STA 0x1134
788
789/*
Helmut Schaad4ce3a52010-10-02 11:30:42 +0200790 * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
791 */
792#define CH_BUSY_STA_SEC 0x1138
793
794/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100795 * MAC_STATUS_CFG:
796 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
797 * if 1 or higher one of the 2 registers is busy.
798 */
799#define MAC_STATUS_CFG 0x1200
800#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
801
802/*
803 * PWR_PIN_CFG:
804 */
805#define PWR_PIN_CFG 0x1204
806
807/*
808 * AUTOWAKEUP_CFG: Manual power control / status register
809 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
810 * AUTOWAKE: 0:sleep, 1:awake
811 */
812#define AUTOWAKEUP_CFG 0x1208
813#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
814#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
815#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
816
817/*
818 * EDCA_AC0_CFG:
819 */
820#define EDCA_AC0_CFG 0x1300
821#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
822#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
823#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
824#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
825
826/*
827 * EDCA_AC1_CFG:
828 */
829#define EDCA_AC1_CFG 0x1304
830#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
831#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
832#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
833#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
834
835/*
836 * EDCA_AC2_CFG:
837 */
838#define EDCA_AC2_CFG 0x1308
839#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
840#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
841#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
842#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
843
844/*
845 * EDCA_AC3_CFG:
846 */
847#define EDCA_AC3_CFG 0x130c
848#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
849#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
850#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
851#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
852
853/*
854 * EDCA_TID_AC_MAP:
855 */
856#define EDCA_TID_AC_MAP 0x1310
857
858/*
Helmut Schaa5e846002010-07-11 12:23:09 +0200859 * TX_PWR_CFG:
860 */
861#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
862#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
863#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
864#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
865#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
866#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
867#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
868#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
869
870/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100871 * TX_PWR_CFG_0:
872 */
873#define TX_PWR_CFG_0 0x1314
874#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
875#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
876#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
877#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
878#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
879#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
880#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
881#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
882
883/*
884 * TX_PWR_CFG_1:
885 */
886#define TX_PWR_CFG_1 0x1318
887#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
888#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
889#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
890#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
891#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
892#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
893#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
894#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
895
896/*
897 * TX_PWR_CFG_2:
898 */
899#define TX_PWR_CFG_2 0x131c
900#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
901#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
902#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
903#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
904#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
905#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
906#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
907#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
908
909/*
910 * TX_PWR_CFG_3:
911 */
912#define TX_PWR_CFG_3 0x1320
913#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
914#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
915#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
916#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
917#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
918#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
919#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
920#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
921
922/*
923 * TX_PWR_CFG_4:
924 */
925#define TX_PWR_CFG_4 0x1324
926#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
927#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
928#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
929#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
930
931/*
932 * TX_PIN_CFG:
933 */
934#define TX_PIN_CFG 0x1328
935#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
936#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
937#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
938#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
939#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
940#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
941#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
942#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
943#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
944#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
945#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
946#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
947#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
948#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
949#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
950#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
951#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
952#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
953#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
954#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
955
956/*
957 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
958 */
959#define TX_BAND_CFG 0x132c
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200960#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100961#define TX_BAND_CFG_A FIELD32(0x00000002)
962#define TX_BAND_CFG_BG FIELD32(0x00000004)
963
964/*
965 * TX_SW_CFG0:
966 */
967#define TX_SW_CFG0 0x1330
968
969/*
970 * TX_SW_CFG1:
971 */
972#define TX_SW_CFG1 0x1334
973
974/*
975 * TX_SW_CFG2:
976 */
977#define TX_SW_CFG2 0x1338
978
979/*
980 * TXOP_THRES_CFG:
981 */
982#define TXOP_THRES_CFG 0x133c
983
984/*
985 * TXOP_CTRL_CFG:
Helmut Schaa961621a2010-11-04 20:36:59 +0100986 * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
987 * AC_TRUN_EN: Enable/Disable truncation for AC change
988 * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
989 * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
990 * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
991 * RESERVED_TRUN_EN: Reserved
992 * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
993 * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
994 * transmissions if extension CCA is clear).
995 * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
996 * EXT_CWMIN: CwMin for extension channel backoff
997 * 0: Disabled
998 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +0100999 */
1000#define TXOP_CTRL_CFG 0x1340
Helmut Schaa961621a2010-11-04 20:36:59 +01001001#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
1002#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
1003#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
1004#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
1005#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
1006#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
1007#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
1008#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
1009#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
1010#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001011
1012/*
1013 * TX_RTS_CFG:
1014 * RTS_THRES: unit:byte
1015 * RTS_FBK_EN: enable rts rate fallback
1016 */
1017#define TX_RTS_CFG 0x1344
1018#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
1019#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
1020#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
1021
1022/*
1023 * TX_TIMEOUT_CFG:
1024 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
1025 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
1026 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
1027 * it is recommended that:
1028 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
1029 */
1030#define TX_TIMEOUT_CFG 0x1348
1031#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
1032#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
1033#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
1034
1035/*
1036 * TX_RTY_CFG:
1037 * SHORT_RTY_LIMIT: short retry limit
1038 * LONG_RTY_LIMIT: long retry limit
1039 * LONG_RTY_THRE: Long retry threshoold
1040 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
1041 * 0:expired by retry limit, 1: expired by mpdu life timer
1042 * AGG_RTY_MODE: Aggregate MPDU retry mode
1043 * 0:expired by retry limit, 1: expired by mpdu life timer
1044 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
1045 */
1046#define TX_RTY_CFG 0x134c
1047#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
1048#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
1049#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
1050#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
1051#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
1052#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
1053
1054/*
1055 * TX_LINK_CFG:
1056 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
1057 * MFB_ENABLE: TX apply remote MFB 1:enable
1058 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
1059 * 0: not apply remote remote unsolicit (MFS=7)
1060 * TX_MRQ_EN: MCS request TX enable
1061 * TX_RDG_EN: RDG TX enable
1062 * TX_CF_ACK_EN: Piggyback CF-ACK enable
1063 * REMOTE_MFB: remote MCS feedback
1064 * REMOTE_MFS: remote MCS feedback sequence number
1065 */
1066#define TX_LINK_CFG 0x1350
1067#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1068#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1069#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1070#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1071#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1072#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1073#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1074#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1075
1076/*
1077 * HT_FBK_CFG0:
1078 */
1079#define HT_FBK_CFG0 0x1354
1080#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1081#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1082#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1083#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1084#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1085#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1086#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1087#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1088
1089/*
1090 * HT_FBK_CFG1:
1091 */
1092#define HT_FBK_CFG1 0x1358
1093#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1094#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1095#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1096#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1097#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1098#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1099#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1100#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1101
1102/*
1103 * LG_FBK_CFG0:
1104 */
1105#define LG_FBK_CFG0 0x135c
1106#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1107#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1108#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1109#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1110#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1111#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1112#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1113#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1114
1115/*
1116 * LG_FBK_CFG1:
1117 */
1118#define LG_FBK_CFG1 0x1360
1119#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1120#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1121#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1122#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1123
1124/*
1125 * CCK_PROT_CFG: CCK Protection
1126 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1127 * PROTECT_CTRL: Protection control frame type for CCK TX
1128 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1129 * PROTECT_NAV: TXOP protection type for CCK TX
1130 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1131 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1132 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1133 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1134 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1135 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1136 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1137 * RTS_TH_EN: RTS threshold enable on CCK TX
1138 */
1139#define CCK_PROT_CFG 0x1364
1140#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1141#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1142#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1143#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1144#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1145#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1146#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1147#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1148#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1149#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1150
1151/*
1152 * OFDM_PROT_CFG: OFDM Protection
1153 */
1154#define OFDM_PROT_CFG 0x1368
1155#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1156#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1157#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1158#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1159#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1160#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1161#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1162#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1163#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1164#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1165
1166/*
1167 * MM20_PROT_CFG: MM20 Protection
1168 */
1169#define MM20_PROT_CFG 0x136c
1170#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1171#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1172#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1173#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1174#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1175#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1176#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1177#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1178#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1179#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1180
1181/*
1182 * MM40_PROT_CFG: MM40 Protection
1183 */
1184#define MM40_PROT_CFG 0x1370
1185#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1186#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1187#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1188#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1189#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1190#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1191#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1192#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1193#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1194#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1195
1196/*
1197 * GF20_PROT_CFG: GF20 Protection
1198 */
1199#define GF20_PROT_CFG 0x1374
1200#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1201#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1202#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1203#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1204#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1205#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1206#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1207#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1208#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1209#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1210
1211/*
1212 * GF40_PROT_CFG: GF40 Protection
1213 */
1214#define GF40_PROT_CFG 0x1378
1215#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1216#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1217#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1218#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1219#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1220#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1221#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1222#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1223#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1224#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1225
1226/*
1227 * EXP_CTS_TIME:
1228 */
1229#define EXP_CTS_TIME 0x137c
1230
1231/*
1232 * EXP_ACK_TIME:
1233 */
1234#define EXP_ACK_TIME 0x1380
1235
1236/*
1237 * RX_FILTER_CFG: RX configuration register.
1238 */
1239#define RX_FILTER_CFG 0x1400
1240#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1241#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1242#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1243#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1244#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1245#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1246#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1247#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1248#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1249#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1250#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1251#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1252#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1253#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1254#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1255#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1256#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1257
1258/*
1259 * AUTO_RSP_CFG:
1260 * AUTORESPONDER: 0: disable, 1: enable
1261 * BAC_ACK_POLICY: 0:long, 1:short preamble
1262 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1263 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1264 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1265 * DUAL_CTS_EN: Power bit value in control frame
1266 * ACK_CTS_PSM_BIT:Power bit value in control frame
1267 */
1268#define AUTO_RSP_CFG 0x1404
1269#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1270#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1271#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1272#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1273#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1274#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1275#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1276
1277/*
1278 * LEGACY_BASIC_RATE:
1279 */
1280#define LEGACY_BASIC_RATE 0x1408
1281
1282/*
1283 * HT_BASIC_RATE:
1284 */
1285#define HT_BASIC_RATE 0x140c
1286
1287/*
1288 * HT_CTRL_CFG:
1289 */
1290#define HT_CTRL_CFG 0x1410
1291
1292/*
1293 * SIFS_COST_CFG:
1294 */
1295#define SIFS_COST_CFG 0x1414
1296
1297/*
1298 * RX_PARSER_CFG:
1299 * Set NAV for all received frames
1300 */
1301#define RX_PARSER_CFG 0x1418
1302
1303/*
1304 * TX_SEC_CNT0:
1305 */
1306#define TX_SEC_CNT0 0x1500
1307
1308/*
1309 * RX_SEC_CNT0:
1310 */
1311#define RX_SEC_CNT0 0x1504
1312
1313/*
1314 * CCMP_FC_MUTE:
1315 */
1316#define CCMP_FC_MUTE 0x1508
1317
1318/*
1319 * TXOP_HLDR_ADDR0:
1320 */
1321#define TXOP_HLDR_ADDR0 0x1600
1322
1323/*
1324 * TXOP_HLDR_ADDR1:
1325 */
1326#define TXOP_HLDR_ADDR1 0x1604
1327
1328/*
1329 * TXOP_HLDR_ET:
1330 */
1331#define TXOP_HLDR_ET 0x1608
1332
1333/*
1334 * QOS_CFPOLL_RA_DW0:
1335 */
1336#define QOS_CFPOLL_RA_DW0 0x160c
1337
1338/*
1339 * QOS_CFPOLL_RA_DW1:
1340 */
1341#define QOS_CFPOLL_RA_DW1 0x1610
1342
1343/*
1344 * QOS_CFPOLL_QC:
1345 */
1346#define QOS_CFPOLL_QC 0x1614
1347
1348/*
1349 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1350 */
1351#define RX_STA_CNT0 0x1700
1352#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1353#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1354
1355/*
1356 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1357 */
1358#define RX_STA_CNT1 0x1704
1359#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1360#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1361
1362/*
1363 * RX_STA_CNT2:
1364 */
1365#define RX_STA_CNT2 0x1708
1366#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1367#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1368
1369/*
1370 * TX_STA_CNT0: TX Beacon count
1371 */
1372#define TX_STA_CNT0 0x170c
1373#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1374#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1375
1376/*
1377 * TX_STA_CNT1: TX tx count
1378 */
1379#define TX_STA_CNT1 0x1710
1380#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1381#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1382
1383/*
1384 * TX_STA_CNT2: TX tx count
1385 */
1386#define TX_STA_CNT2 0x1714
1387#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1388#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1389
1390/*
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001391 * TX_STA_FIFO: TX Result for specific PID status fifo register.
1392 *
1393 * This register is implemented as FIFO with 16 entries in the HW. Each
1394 * register read fetches the next tx result. If the FIFO is full because
1395 * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
1396 * triggered, the hw seems to simply drop further tx results.
1397 *
1398 * VALID: 1: this tx result is valid
1399 * 0: no valid tx result -> driver should stop reading
1400 * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
1401 * to match a frame with its tx result (even though the PID is
1402 * only 4 bits wide).
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001403 * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
1404 * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
1405 * This identification number is calculated by ((idx % 3) + 1).
Helmut Schaa0856d9c2010-08-06 20:48:27 +02001406 * TX_SUCCESS: Indicates tx success (1) or failure (0)
1407 * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
1408 * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
1409 * WCID: The wireless client ID.
1410 * MCS: The tx rate used during the last transmission of this frame, be it
1411 * successful or not.
1412 * PHYMODE: The phymode used for the transmission.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001413 */
1414#define TX_STA_FIFO 0x1718
1415#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1416#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02001417#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
1418#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001419#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1420#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1421#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1422#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1423#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1424#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1425#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1426
1427/*
1428 * TX_AGG_CNT: Debug counter
1429 */
1430#define TX_AGG_CNT 0x171c
1431#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1432#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1433
1434/*
1435 * TX_AGG_CNT0:
1436 */
1437#define TX_AGG_CNT0 0x1720
1438#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1439#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1440
1441/*
1442 * TX_AGG_CNT1:
1443 */
1444#define TX_AGG_CNT1 0x1724
1445#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1446#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1447
1448/*
1449 * TX_AGG_CNT2:
1450 */
1451#define TX_AGG_CNT2 0x1728
1452#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1453#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1454
1455/*
1456 * TX_AGG_CNT3:
1457 */
1458#define TX_AGG_CNT3 0x172c
1459#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1460#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1461
1462/*
1463 * TX_AGG_CNT4:
1464 */
1465#define TX_AGG_CNT4 0x1730
1466#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1467#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1468
1469/*
1470 * TX_AGG_CNT5:
1471 */
1472#define TX_AGG_CNT5 0x1734
1473#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1474#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1475
1476/*
1477 * TX_AGG_CNT6:
1478 */
1479#define TX_AGG_CNT6 0x1738
1480#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1481#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1482
1483/*
1484 * TX_AGG_CNT7:
1485 */
1486#define TX_AGG_CNT7 0x173c
1487#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1488#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1489
1490/*
1491 * MPDU_DENSITY_CNT:
1492 * TX_ZERO_DEL: TX zero length delimiter count
1493 * RX_ZERO_DEL: RX zero length delimiter count
1494 */
1495#define MPDU_DENSITY_CNT 0x1740
1496#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1497#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1498
1499/*
1500 * Security key table memory.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001501 *
1502 * The pairwise key table shares some memory with the beacon frame
1503 * buffers 6 and 7. That basically means that when beacon 6 & 7
1504 * are used we should only use the reduced pairwise key table which
1505 * has a maximum of 222 entries.
1506 *
1507 * ---------------------------------------------
1508 * |0x4000 | Pairwise Key | Reduced Pairwise |
1509 * | | Table | Key Table |
1510 * | | Size: 256 * 32 | Size: 222 * 32 |
1511 * |0x5BC0 | |-------------------
1512 * | | | Beacon 6 |
1513 * |0x5DC0 | |-------------------
1514 * | | | Beacon 7 |
1515 * |0x5FC0 | |-------------------
1516 * |0x5FFF | |
1517 * --------------------------
1518 *
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001519 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1520 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1521 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1522 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001523 * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
1524 * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001525 */
1526#define MAC_WCID_BASE 0x1800
1527#define PAIRWISE_KEY_TABLE_BASE 0x4000
1528#define MAC_IVEIV_TABLE_BASE 0x6000
1529#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1530#define SHARED_KEY_TABLE_BASE 0x6c00
1531#define SHARED_KEY_MODE_BASE 0x7000
1532
1533#define MAC_WCID_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001534 (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001535#define PAIRWISE_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001536 (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001537#define MAC_IVEIV_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001538 (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001539#define MAC_WCID_ATTR_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001540 (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001541#define SHARED_KEY_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001542 (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001543#define SHARED_KEY_MODE_ENTRY(__idx) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001544 (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001545
1546struct mac_wcid_entry {
1547 u8 mac[6];
1548 u8 reserved[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001549} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001550
1551struct hw_key_entry {
1552 u8 key[16];
1553 u8 tx_mic[8];
1554 u8 rx_mic[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001555} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001556
1557struct mac_iveiv_entry {
1558 u8 iv[8];
Eric Dumazetba2d3582010-06-02 18:10:09 +00001559} __packed;
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001560
1561/*
1562 * MAC_WCID_ATTRIBUTE:
1563 */
1564#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1565#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1566#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1567#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001568#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
1569#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
1570#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
1571#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001572
1573/*
1574 * SHARED_KEY_MODE:
1575 */
1576#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1577#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1578#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1579#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1580#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1581#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1582#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1583#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1584
1585/*
1586 * HOST-MCU communication
1587 */
1588
1589/*
1590 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1591 */
1592#define H2M_MAILBOX_CSR 0x7010
1593#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1594#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1595#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1596#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1597
1598/*
1599 * H2M_MAILBOX_CID:
1600 */
1601#define H2M_MAILBOX_CID 0x7014
1602#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1603#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1604#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1605#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1606
1607/*
1608 * H2M_MAILBOX_STATUS:
1609 */
1610#define H2M_MAILBOX_STATUS 0x701c
1611
1612/*
1613 * H2M_INT_SRC:
1614 */
1615#define H2M_INT_SRC 0x7024
1616
1617/*
1618 * H2M_BBP_AGENT:
1619 */
1620#define H2M_BBP_AGENT 0x7028
1621
1622/*
1623 * MCU_LEDCS: LED control for MCU Mailbox.
1624 */
1625#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1626#define MCU_LEDCS_POLARITY FIELD8(0x01)
1627
1628/*
1629 * HW_CS_CTS_BASE:
1630 * Carrier-sense CTS frame base address.
1631 * It's where mac stores carrier-sense frame for carrier-sense function.
1632 */
1633#define HW_CS_CTS_BASE 0x7700
1634
1635/*
1636 * HW_DFS_CTS_BASE:
Bartlomiej Zolnierkiewicza4385212009-11-04 18:36:02 +01001637 * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001638 */
1639#define HW_DFS_CTS_BASE 0x7780
1640
1641/*
1642 * TXRX control registers - base address 0x3000
1643 */
1644
1645/*
1646 * TXRX_CSR1:
1647 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1648 */
1649#define TXRX_CSR1 0x77d0
1650
1651/*
1652 * HW_DEBUG_SETTING_BASE:
1653 * since NULL frame won't be that long (256 byte)
1654 * We steal 16 tail bytes to save debugging settings
1655 */
1656#define HW_DEBUG_SETTING_BASE 0x77f0
1657#define HW_DEBUG_SETTING_BASE2 0x7770
1658
1659/*
1660 * HW_BEACON_BASE
1661 * In order to support maximum 8 MBSS and its maximum length
1662 * is 512 bytes for each beacon
1663 * Three section discontinue memory segments will be used.
1664 * 1. The original region for BCN 0~3
1665 * 2. Extract memory from FCE table for BCN 4~5
1666 * 3. Extract memory from Pair-wise key table for BCN 6~7
1667 * It occupied those memory of wcid 238~253 for BCN 6
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001668 * and wcid 222~237 for BCN 7 (see Security key table memory
1669 * for more info).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001670 *
1671 * IMPORTANT NOTE: Not sure why legacy driver does this,
1672 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1673 */
1674#define HW_BEACON_BASE0 0x7800
1675#define HW_BEACON_BASE1 0x7a00
1676#define HW_BEACON_BASE2 0x7c00
1677#define HW_BEACON_BASE3 0x7e00
1678#define HW_BEACON_BASE4 0x7200
1679#define HW_BEACON_BASE5 0x7400
1680#define HW_BEACON_BASE6 0x5dc0
1681#define HW_BEACON_BASE7 0x5bc0
1682
1683#define HW_BEACON_OFFSET(__index) \
Mark Einonfd8dab92010-11-06 15:44:52 +01001684 (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
1685 (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
1686 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001687
1688/*
1689 * BBP registers.
1690 * The wordsize of the BBP is 8 bits.
1691 */
1692
1693/*
Helmut Schaa52b58fa2010-06-14 22:10:42 +02001694 * BBP 1: TX Antenna & Power
1695 * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
1696 * 3 - increase tx power by 6dBm
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001697 */
1698#define BBP1_TX_POWER FIELD8(0x07)
1699#define BBP1_TX_ANTENNA FIELD8(0x18)
1700
1701/*
1702 * BBP 3: RX Antenna
1703 */
1704#define BBP3_RX_ANTENNA FIELD8(0x18)
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001705#define BBP3_HT40_MINUS FIELD8(0x20)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001706
1707/*
1708 * BBP 4: Bandwidth
1709 */
1710#define BBP4_TX_BF FIELD8(0x01)
1711#define BBP4_BANDWIDTH FIELD8(0x18)
1712
1713/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001714 * BBP 138: Unknown
1715 */
1716#define BBP138_RX_ADC1 FIELD8(0x02)
1717#define BBP138_RX_ADC2 FIELD8(0x04)
1718#define BBP138_TX_DAC1 FIELD8(0x20)
1719#define BBP138_TX_DAC2 FIELD8(0x40)
1720
1721/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001722 * RFCSR registers
1723 * The wordsize of the RFCSR is 8 bits.
1724 */
1725
1726/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001727 * RFCSR 1:
1728 */
1729#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
1730#define RFCSR1_RX0_PD FIELD8(0x04)
1731#define RFCSR1_TX0_PD FIELD8(0x08)
1732#define RFCSR1_RX1_PD FIELD8(0x10)
1733#define RFCSR1_TX1_PD FIELD8(0x20)
1734
1735/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001736 * RFCSR 6:
1737 */
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001738#define RFCSR6_R1 FIELD8(0x03)
1739#define RFCSR6_R2 FIELD8(0x40)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001740
1741/*
1742 * RFCSR 7:
1743 */
1744#define RFCSR7_RF_TUNING FIELD8(0x01)
1745
1746/*
1747 * RFCSR 12:
1748 */
1749#define RFCSR12_TX_POWER FIELD8(0x1f)
1750
1751/*
Helmut Schaa5a673962010-04-23 15:54:43 +02001752 * RFCSR 13:
1753 */
1754#define RFCSR13_TX_POWER FIELD8(0x1f)
1755
1756/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001757 * RFCSR 15:
1758 */
1759#define RFCSR15_TX_LO2_EN FIELD8(0x08)
1760
1761/*
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001762 * RFCSR 17:
1763 */
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001764#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
1765#define RFCSR17_TX_LO1_EN FIELD8(0x08)
1766#define RFCSR17_R FIELD8(0x20)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001767
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001768/*
1769 * RFCSR 20:
1770 */
1771#define RFCSR20_RX_LO1_EN FIELD8(0x08)
1772
1773/*
1774 * RFCSR 21:
1775 */
1776#define RFCSR21_RX_LO2_EN FIELD8(0x08)
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001777
1778/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001779 * RFCSR 22:
1780 */
1781#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1782
1783/*
1784 * RFCSR 23:
1785 */
1786#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1787
1788/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001789 * RFCSR 27:
1790 */
1791#define RFCSR27_R1 FIELD8(0x03)
1792#define RFCSR27_R2 FIELD8(0x04)
1793#define RFCSR27_R3 FIELD8(0x30)
1794#define RFCSR27_R4 FIELD8(0x40)
1795
1796/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001797 * RFCSR 30:
1798 */
1799#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1800
1801/*
1802 * RF registers
1803 */
1804
1805/*
1806 * RF 2
1807 */
1808#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1809#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1810#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1811
1812/*
1813 * RF 3
1814 */
1815#define RF3_TXPOWER_G FIELD32(0x00003e00)
1816#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1817#define RF3_TXPOWER_A FIELD32(0x00003c00)
1818
1819/*
1820 * RF 4
1821 */
1822#define RF4_TXPOWER_G FIELD32(0x000007c0)
1823#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1824#define RF4_TXPOWER_A FIELD32(0x00000780)
1825#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1826#define RF4_HT40 FIELD32(0x00200000)
1827
1828/*
1829 * EEPROM content.
1830 * The wordsize of the EEPROM is 16 bits.
1831 */
1832
1833/*
1834 * EEPROM Version
1835 */
1836#define EEPROM_VERSION 0x0001
1837#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1838#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1839
1840/*
1841 * HW MAC address.
1842 */
1843#define EEPROM_MAC_ADDR_0 0x0002
1844#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1845#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1846#define EEPROM_MAC_ADDR_1 0x0003
1847#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1848#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1849#define EEPROM_MAC_ADDR_2 0x0004
1850#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1851#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1852
1853/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001854 * EEPROM NIC Configuration 0
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001855 * RXPATH: 1: 1R, 2: 2R, 3: 3R
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001856 * TXPATH: 1: 1T, 2: 2T, 3: 3T
1857 * RF_TYPE: RFIC type
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001858 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001859#define EEPROM_NIC_CONF0 0x001a
1860#define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
1861#define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
1862#define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001863
1864/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001865 * EEPROM NIC Configuration 1
1866 * HW_RADIO: 0: disable, 1: enable
1867 * EXTERNAL_TX_ALC: 0: disable, 1: enable
1868 * EXTERNAL_LNA_2G: 0: disable, 1: enable
1869 * EXTERNAL_LNA_5G: 0: disable, 1: enable
1870 * CARDBUS_ACCEL: 0: enable, 1: disable
1871 * BW40M_SB_2G: 0: disable, 1: enable
1872 * BW40M_SB_5G: 0: disable, 1: enable
1873 * WPS_PBC: 0: disable, 1: enable
1874 * BW40M_2G: 0: enable, 1: disable
1875 * BW40M_5G: 0: enable, 1: disable
1876 * BROADBAND_EXT_LNA: 0: disable, 1: enable
1877 * ANT_DIVERSITY: 00: Disable, 01: Diversity,
1878 * 10: Main antenna, 11: Aux antenna
1879 * INTERNAL_TX_ALC: 0: disable, 1: enable
1880 * BT_COEXIST: 0: disable, 1: enable
1881 * DAC_TEST: 0: disable, 1: enable
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001882 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001883#define EEPROM_NIC_CONF1 0x001b
1884#define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
1885#define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
1886#define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
1887#define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
1888#define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
1889#define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
1890#define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
1891#define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
1892#define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
1893#define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
1894#define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
1895#define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
1896#define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
1897#define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
1898#define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001899
1900/*
1901 * EEPROM frequency
1902 */
1903#define EEPROM_FREQ 0x001d
1904#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1905#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1906#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1907
1908/*
1909 * EEPROM LED
1910 * POLARITY_RDY_G: Polarity RDY_G setting.
1911 * POLARITY_RDY_A: Polarity RDY_A setting.
1912 * POLARITY_ACT: Polarity ACT setting.
1913 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1914 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1915 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1916 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1917 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1918 * LED_MODE: Led mode.
1919 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001920#define EEPROM_LED_AG_CONF 0x001e
1921#define EEPROM_LED_ACT_CONF 0x001f
1922#define EEPROM_LED_POLARITY 0x0020
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001923#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1924#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1925#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1926#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1927#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1928#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1929#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1930#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1931#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1932
1933/*
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001934 * EEPROM NIC Configuration 2
1935 * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
1936 * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
1937 * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
1938 */
1939#define EEPROM_NIC_CONF2 0x0021
1940#define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
1941#define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
1942#define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
1943
1944/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001945 * EEPROM LNA
1946 */
1947#define EEPROM_LNA 0x0022
1948#define EEPROM_LNA_BG FIELD16(0x00ff)
1949#define EEPROM_LNA_A0 FIELD16(0xff00)
1950
1951/*
1952 * EEPROM RSSI BG offset
1953 */
1954#define EEPROM_RSSI_BG 0x0023
1955#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1956#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1957
1958/*
1959 * EEPROM RSSI BG2 offset
1960 */
1961#define EEPROM_RSSI_BG2 0x0024
1962#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1963#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1964
1965/*
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001966 * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
1967 */
1968#define EEPROM_TXMIXER_GAIN_BG 0x0024
1969#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
1970
1971/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001972 * EEPROM RSSI A offset
1973 */
1974#define EEPROM_RSSI_A 0x0025
1975#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1976#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1977
1978/*
1979 * EEPROM RSSI A2 offset
1980 */
1981#define EEPROM_RSSI_A2 0x0026
1982#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1983#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1984
1985/*
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001986 * EEPROM Maximum TX power values
1987 */
1988#define EEPROM_MAX_TX_POWER 0x0027
1989#define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
1990#define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
1991
1992/*
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001993 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001994 * This is delta in 40MHZ.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01001995 * VALUE: Tx Power dalta value (MAX=4)
1996 * TYPE: 1: Plus the delta value, 0: minus the delta value
1997 * TXPOWER: Enable:
1998 */
1999#define EEPROM_TXPOWER_DELTA 0x0028
2000#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
2001#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
2002#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
2003
2004/*
2005 * EEPROM TXPOWER 802.11BG
2006 */
2007#define EEPROM_TXPOWER_BG1 0x0029
2008#define EEPROM_TXPOWER_BG2 0x0030
2009#define EEPROM_TXPOWER_BG_SIZE 7
2010#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
2011#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
2012
2013/*
2014 * EEPROM TXPOWER 802.11A
2015 */
2016#define EEPROM_TXPOWER_A1 0x003c
2017#define EEPROM_TXPOWER_A2 0x0053
2018#define EEPROM_TXPOWER_A_SIZE 6
2019#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
2020#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
2021
2022/*
Helmut Schaa5e846002010-07-11 12:23:09 +02002023 * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002024 */
2025#define EEPROM_TXPOWER_BYRATE 0x006f
Helmut Schaa5e846002010-07-11 12:23:09 +02002026#define EEPROM_TXPOWER_BYRATE_SIZE 9
2027
2028#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
2029#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
2030#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
2031#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002032
2033/*
2034 * EEPROM BBP.
2035 */
2036#define EEPROM_BBP_START 0x0078
2037#define EEPROM_BBP_SIZE 16
2038#define EEPROM_BBP_VALUE FIELD16(0x00ff)
2039#define EEPROM_BBP_REG_ID FIELD16(0xff00)
2040
2041/*
2042 * MCU mailbox commands.
2043 */
2044#define MCU_SLEEP 0x30
2045#define MCU_WAKEUP 0x31
2046#define MCU_RADIO_OFF 0x35
2047#define MCU_CURRENT 0x36
2048#define MCU_LED 0x50
2049#define MCU_LED_STRENGTH 0x51
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002050#define MCU_LED_AG_CONF 0x52
2051#define MCU_LED_ACT_CONF 0x53
2052#define MCU_LED_LED_POLARITY 0x54
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002053#define MCU_RADAR 0x60
2054#define MCU_BOOT_SIGNAL 0x72
2055#define MCU_BBP_SIGNAL 0x80
2056#define MCU_POWER_SAVE 0x83
2057
2058/*
2059 * MCU mailbox tokens
2060 */
2061#define TOKEN_WAKUP 3
2062
2063/*
2064 * DMA descriptor defines.
2065 */
Mark Einonfd8dab92010-11-06 15:44:52 +01002066#define TXWI_DESC_SIZE (4 * sizeof(__le32))
2067#define RXWI_DESC_SIZE (4 * sizeof(__le32))
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002068
2069/*
2070 * TX WI structure
2071 */
2072
2073/*
2074 * Word0
2075 * FRAG: 1 To inform TKIP engine this is a fragment.
2076 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
2077 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
Helmut Schaacb753b72010-10-02 11:29:59 +02002078 * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
2079 * duplicate the frame to both channels).
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002080 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002081 * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
Helmut Schaa74ee3802010-10-02 11:33:42 +02002082 * aggregate consecutive frames with the same RA and QoS TID. If
2083 * a frame A with the same RA and QoS TID but AMPDU=0 is queued
2084 * directly after a frame B with AMPDU=1, frame A might still
2085 * get aggregated into the AMPDU started by frame B. So, setting
2086 * AMPDU to 0 does _not_ necessarily mean the frame is sent as
2087 * MPDU, it can still end up in an AMPDU if the previous frame
2088 * was tagged as AMPDU.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002089 */
2090#define TXWI_W0_FRAG FIELD32(0x00000001)
2091#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
2092#define TXWI_W0_CF_ACK FIELD32(0x00000004)
2093#define TXWI_W0_TS FIELD32(0x00000008)
2094#define TXWI_W0_AMPDU FIELD32(0x00000010)
2095#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
2096#define TXWI_W0_TX_OP FIELD32(0x00000300)
2097#define TXWI_W0_MCS FIELD32(0x007f0000)
2098#define TXWI_W0_BW FIELD32(0x00800000)
2099#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
2100#define TXWI_W0_STBC FIELD32(0x06000000)
2101#define TXWI_W0_IFS FIELD32(0x08000000)
2102#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
2103
2104/*
2105 * Word1
Helmut Schaa0856d9c2010-08-06 20:48:27 +02002106 * ACK: 0: No Ack needed, 1: Ack needed
2107 * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
2108 * BW_WIN_SIZE: BA windows size of the recipient
2109 * WIRELESS_CLI_ID: Client ID for WCID table access
2110 * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
2111 * PACKETID: Will be latched into the TX_STA_FIFO register once the according
Helmut Schaa2035c0c2010-08-30 21:12:47 +02002112 * frame was processed. If multiple frames are aggregated together
2113 * (AMPDU==1) the reported tx status will always contain the packet
2114 * id of the first frame. 0: Don't report tx status for this frame.
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002115 * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
2116 * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
2117 * This identification number is calculated by ((idx % 3) + 1).
2118 * The (+1) is required to prevent PACKETID to become 0.
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002119 */
2120#define TXWI_W1_ACK FIELD32(0x00000001)
2121#define TXWI_W1_NSEQ FIELD32(0x00000002)
2122#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
2123#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
2124#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2125#define TXWI_W1_PACKETID FIELD32(0xf0000000)
Ivo van Doornbc8a9792010-10-02 11:32:43 +02002126#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
2127#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +01002128
2129/*
2130 * Word2
2131 */
2132#define TXWI_W2_IV FIELD32(0xffffffff)
2133
2134/*
2135 * Word3
2136 */
2137#define TXWI_W3_EIV FIELD32(0xffffffff)
2138
2139/*
2140 * RX WI structure
2141 */
2142
2143/*
2144 * Word0
2145 */
2146#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
2147#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
2148#define RXWI_W0_BSSID FIELD32(0x00001c00)
2149#define RXWI_W0_UDF FIELD32(0x0000e000)
2150#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
2151#define RXWI_W0_TID FIELD32(0xf0000000)
2152
2153/*
2154 * Word1
2155 */
2156#define RXWI_W1_FRAG FIELD32(0x0000000f)
2157#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
2158#define RXWI_W1_MCS FIELD32(0x007f0000)
2159#define RXWI_W1_BW FIELD32(0x00800000)
2160#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
2161#define RXWI_W1_STBC FIELD32(0x06000000)
2162#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
2163
2164/*
2165 * Word2
2166 */
2167#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
2168#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
2169#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
2170
2171/*
2172 * Word3
2173 */
2174#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2175#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2176
2177/*
2178 * Macros for converting txpower from EEPROM to mac80211 value
2179 * and from mac80211 value to register value.
2180 */
2181#define MIN_G_TXPOWER 0
2182#define MIN_A_TXPOWER -7
2183#define MAX_G_TXPOWER 31
2184#define MAX_A_TXPOWER 15
2185#define DEFAULT_TXPOWER 5
2186
2187#define TXPOWER_G_FROM_DEV(__txpower) \
2188 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2189
2190#define TXPOWER_G_TO_DEV(__txpower) \
2191 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2192
2193#define TXPOWER_A_FROM_DEV(__txpower) \
2194 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2195
2196#define TXPOWER_A_TO_DEV(__txpower) \
2197 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2198
2199#endif /* RT2800_H */