blob: 99b64f27bb22e93298b5a047ce36090241127c11 [file] [log] [blame]
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2010-2011 Atheros Communications Inc.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Paul Gortmakeree40fa02011-05-27 16:14:23 -040017#include <linux/export.h>
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040018#include "hw.h"
Felix Fietkauda6f1d72010-04-15 17:38:31 -040019#include "ar9003_phy.h"
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040020
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040021static const int firstep_table[] =
22/* level: 0 1 2 3 4 5 6 7 8 */
23 { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
24
25static const int cycpwrThr1_table[] =
26/* level: 0 1 2 3 4 5 6 7 8 */
27 { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
28
29/*
30 * register values to turn OFDM weak signal detection OFF
31 */
32static const int m1ThreshLow_off = 127;
33static const int m2ThreshLow_off = 127;
34static const int m1Thresh_off = 127;
35static const int m2Thresh_off = 127;
36static const int m2CountThr_off = 31;
37static const int m2CountThrLow_off = 63;
38static const int m1ThreshLowExt_off = 127;
39static const int m2ThreshLowExt_off = 127;
40static const int m1ThreshExt_off = 127;
41static const int m2ThreshExt_off = 127;
42
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040043/**
44 * ar9003_hw_set_channel - set channel on single-chip device
45 * @ah: atheros hardware structure
46 * @chan:
47 *
48 * This is the function to change channel on single-chip devices, that is
Mohammed Shafi Shajakhane4922f22012-01-07 21:06:02 +053049 * for AR9300 family of chipsets.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040050 *
51 * This function takes the channel value in MHz and sets
52 * hardware channel value. Assumes writes have been enabled to analog bus.
53 *
54 * Actual Expression,
55 *
56 * For 2GHz channel,
57 * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
58 * (freq_ref = 40MHz)
59 *
60 * For 5GHz channel,
61 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
62 * (freq_ref = 40MHz/(24>>amodeRefSel))
63 *
64 * For 5GHz channels which are 5MHz spaced,
65 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
66 * (freq_ref = 40MHz)
67 */
68static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
69{
Felix Fietkauf7abf0c2010-04-15 17:38:33 -040070 u16 bMode, fracMode = 0, aModeRefSel = 0;
71 u32 freq, channelSel = 0, reg32 = 0;
72 struct chan_centers centers;
73 int loadSynthChannel;
74
75 ath9k_hw_get_channel_centers(ah, chan, &centers);
76 freq = centers.synth_center;
77
78 if (freq < 4800) { /* 2 GHz, fractional mode */
Gabor Juhos5acb4b92011-06-21 11:23:34 +020079 if (AR_SREV_9330(ah)) {
80 u32 chan_frac;
81 u32 div;
82
83 if (ah->is_clk_25mhz)
84 div = 75;
85 else
86 div = 120;
87
88 channelSel = (freq * 4) / div;
89 chan_frac = (((freq * 4) % div) * 0x20000) / div;
90 channelSel = (channelSel << 17) | chan_frac;
91 } else if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +053092 u32 chan_frac;
93
94 /*
95 * freq_ref = 40 / (refdiva >> amoderefsel); where refdiva=1 and amoderefsel=0
96 * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
97 * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
98 */
99 channelSel = (freq * 4) / 120;
100 chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
101 channelSel = (channelSel << 17) | chan_frac;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530102 } else if (AR_SREV_9340(ah)) {
103 if (ah->is_clk_25mhz) {
104 u32 chan_frac;
105
106 channelSel = (freq * 2) / 75;
107 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
108 channelSel = (channelSel << 17) | chan_frac;
109 } else
110 channelSel = CHANSEL_2G(freq) >> 1;
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530111 } else
Vasanthakumar Thiagarajan85dd0922010-12-06 04:27:45 -0800112 channelSel = CHANSEL_2G(freq);
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400113 /* Set to 2G mode */
114 bMode = 1;
115 } else {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530116 if (AR_SREV_9340(ah) && ah->is_clk_25mhz) {
117 u32 chan_frac;
118
119 channelSel = (freq * 2) / 75;
Gabor Juhosdbb204e2011-06-21 11:23:33 +0200120 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530121 channelSel = (channelSel << 17) | chan_frac;
122 } else {
123 channelSel = CHANSEL_5G(freq);
124 /* Doubler is ON, so, divide channelSel by 2. */
125 channelSel >>= 1;
126 }
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400127 /* Set to 5G mode */
128 bMode = 0;
129 }
130
131 /* Enable fractional mode for all channels */
132 fracMode = 1;
133 aModeRefSel = 0;
134 loadSynthChannel = 0;
135
136 reg32 = (bMode << 29);
137 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
138
139 /* Enable Long shift Select for Synthesizer */
140 REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
141 AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
142
143 /* Program Synth. setting */
144 reg32 = (channelSel << 2) | (fracMode << 30) |
145 (aModeRefSel << 28) | (loadSynthChannel << 31);
146 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
147
148 /* Toggle Load Synth channel bit */
149 loadSynthChannel = 1;
150 reg32 = (channelSel << 2) | (fracMode << 30) |
151 (aModeRefSel << 28) | (loadSynthChannel << 31);
152 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
153
154 ah->curchan = chan;
155 ah->curchan_rad_index = -1;
156
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400157 return 0;
158}
159
160/**
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400161 * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400162 * @ah: atheros hardware structure
163 * @chan:
164 *
165 * For single-chip solutions. Converts to baseband spur frequency given the
166 * input channel frequency and compute register settings below.
167 *
168 * Spur mitigation for MRC CCK
169 */
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400170static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
171 struct ath9k_channel *chan)
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400172{
Joe Perches07b2fa52010-11-20 18:38:53 -0800173 static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
Felix Fietkauca375552010-04-15 17:38:35 -0400174 int cur_bb_spur, negative = 0, cck_spur_freq;
175 int i;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800176 int range, max_spur_cnts, synth_freq;
177 u8 *spur_fbin_ptr = NULL;
Felix Fietkauca375552010-04-15 17:38:35 -0400178
179 /*
180 * Need to verify range +/- 10 MHz in control channel, otherwise spur
181 * is out-of-band and can be ignored.
182 */
183
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200184 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah)) {
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800185 spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah,
186 IS_CHAN_2GHZ(chan));
187 if (spur_fbin_ptr[0] == 0) /* No spur */
188 return;
189 max_spur_cnts = 5;
190 if (IS_CHAN_HT40(chan)) {
191 range = 19;
192 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
193 AR_PHY_GC_DYN2040_PRI_CH) == 0)
194 synth_freq = chan->channel + 10;
195 else
196 synth_freq = chan->channel - 10;
197 } else {
198 range = 10;
199 synth_freq = chan->channel;
200 }
201 } else {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530202 range = AR_SREV_9462(ah) ? 5 : 10;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800203 max_spur_cnts = 4;
204 synth_freq = chan->channel;
205 }
206
207 for (i = 0; i < max_spur_cnts; i++) {
Rajkumar Manoharan38df2f02011-10-24 18:14:39 +0530208 if (AR_SREV_9462(ah) && (i == 0 || i == 3))
209 continue;
Felix Fietkauca375552010-04-15 17:38:35 -0400210 negative = 0;
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200211 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800212 cur_bb_spur = FBIN2FREQ(spur_fbin_ptr[i],
213 IS_CHAN_2GHZ(chan)) - synth_freq;
214 else
215 cur_bb_spur = spur_freq[i] - synth_freq;
Felix Fietkauca375552010-04-15 17:38:35 -0400216
217 if (cur_bb_spur < 0) {
218 negative = 1;
219 cur_bb_spur = -cur_bb_spur;
220 }
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800221 if (cur_bb_spur < range) {
Felix Fietkauca375552010-04-15 17:38:35 -0400222 cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
223
224 if (negative == 1)
225 cck_spur_freq = -cck_spur_freq;
226
227 cck_spur_freq = cck_spur_freq & 0xfffff;
228
229 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
230 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
231 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
232 AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
233 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
234 AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
235 0x2);
236 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
237 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
238 0x1);
239 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
240 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
241 cck_spur_freq);
242
243 return;
244 }
245 }
246
247 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
248 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
249 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
250 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
251 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
252 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400253}
254
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400255/* Clean all spur register fields */
256static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
257{
258 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
259 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
260 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
261 AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
262 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
263 AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
264 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
265 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
266 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
267 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
268 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
269 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
270 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
271 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
272 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
273 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
274 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
275 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
276
277 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
278 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
279 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
280 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
281 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
282 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
283 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
284 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
285 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
286 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
287 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
288 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
289 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
290 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
291 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
292 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
293 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
294 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
295 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
296 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
297}
298
299static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
300 int freq_offset,
301 int spur_freq_sd,
302 int spur_delta_phase,
303 int spur_subchannel_sd)
304{
305 int mask_index = 0;
306
307 /* OFDM Spur mitigation */
308 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
309 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
310 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
311 AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
312 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
313 AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
314 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
315 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
316 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
317 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
318 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
319 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
320 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
321 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
322 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
323 AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
324 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
325 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
326
327 if (REG_READ_FIELD(ah, AR_PHY_MODE,
328 AR_PHY_MODE_DYNAMIC) == 0x1)
329 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
330 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
331
332 mask_index = (freq_offset << 4) / 5;
333 if (mask_index < 0)
334 mask_index = mask_index - 1;
335
336 mask_index = mask_index & 0x7f;
337
338 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
339 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
340 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
341 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
342 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
343 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
344 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
345 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
346 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
347 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
348 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
349 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
350 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
351 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
352 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
353 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
354 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
355 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
356 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
357 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
358}
359
360static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
361 struct ath9k_channel *chan,
362 int freq_offset)
363{
364 int spur_freq_sd = 0;
365 int spur_subchannel_sd = 0;
366 int spur_delta_phase = 0;
367
368 if (IS_CHAN_HT40(chan)) {
369 if (freq_offset < 0) {
370 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
371 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
372 spur_subchannel_sd = 1;
373 else
374 spur_subchannel_sd = 0;
375
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530376 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400377
378 } else {
379 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
380 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
381 spur_subchannel_sd = 0;
382 else
383 spur_subchannel_sd = 1;
384
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530385 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400386
387 }
388
389 spur_delta_phase = (freq_offset << 17) / 5;
390
391 } else {
392 spur_subchannel_sd = 0;
393 spur_freq_sd = (freq_offset << 9) /11;
394 spur_delta_phase = (freq_offset << 18) / 5;
395 }
396
397 spur_freq_sd = spur_freq_sd & 0x3ff;
398 spur_delta_phase = spur_delta_phase & 0xfffff;
399
400 ar9003_hw_spur_ofdm(ah,
401 freq_offset,
402 spur_freq_sd,
403 spur_delta_phase,
404 spur_subchannel_sd);
405}
406
407/* Spur mitigation for OFDM */
408static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
409 struct ath9k_channel *chan)
410{
411 int synth_freq;
412 int range = 10;
413 int freq_offset = 0;
414 int mode;
415 u8* spurChansPtr;
416 unsigned int i;
417 struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
418
419 if (IS_CHAN_5GHZ(chan)) {
420 spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
421 mode = 0;
422 }
423 else {
424 spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
425 mode = 1;
426 }
427
428 if (spurChansPtr[0] == 0)
429 return; /* No spur in the mode */
430
431 if (IS_CHAN_HT40(chan)) {
432 range = 19;
433 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
434 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
435 synth_freq = chan->channel - 10;
436 else
437 synth_freq = chan->channel + 10;
438 } else {
439 range = 10;
440 synth_freq = chan->channel;
441 }
442
443 ar9003_hw_spur_ofdm_clear(ah);
444
roel0f8e94d2011-04-10 21:09:50 +0200445 for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400446 freq_offset = FBIN2FREQ(spurChansPtr[i], mode) - synth_freq;
447 if (abs(freq_offset) < range) {
448 ar9003_hw_spur_ofdm_work(ah, chan, freq_offset);
449 break;
450 }
451 }
452}
453
454static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
455 struct ath9k_channel *chan)
456{
457 ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
458 ar9003_hw_spur_mitigate_ofdm(ah, chan);
459}
460
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400461static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
462 struct ath9k_channel *chan)
463{
Felix Fietkau317d3322010-04-15 17:38:34 -0400464 u32 pll;
465
466 pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
467
468 if (chan && IS_CHAN_HALF_RATE(chan))
469 pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
470 else if (chan && IS_CHAN_QUARTER_RATE(chan))
471 pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
472
Felix Fietkau14bc1102010-04-26 15:04:30 -0400473 pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
Felix Fietkau317d3322010-04-15 17:38:34 -0400474
475 return pll;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400476}
477
478static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
479 struct ath9k_channel *chan)
480{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400481 u32 phymode;
482 u32 enableDacFifo = 0;
483
484 enableDacFifo =
485 (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
486
487 /* Enable 11n HT, 20 MHz */
Rajkumar Manoharan8ad38d22011-08-20 17:34:19 +0530488 phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400489 AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
490
491 /* Configure baseband for dynamic 20/40 operation */
492 if (IS_CHAN_HT40(chan)) {
493 phymode |= AR_PHY_GC_DYN2040_EN;
494 /* Configure control (primary) channel at +-10MHz */
495 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
496 (chan->chanmode == CHANNEL_G_HT40PLUS))
497 phymode |= AR_PHY_GC_DYN2040_PRI_CH;
498
499 }
500
501 /* make sure we preserve INI settings */
502 phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
503 /* turn off Green Field detection for STA for now */
504 phymode &= ~AR_PHY_GC_GF_DETECT_EN;
505
506 REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
507
508 /* Configure MAC for 20/40 operation */
509 ath9k_hw_set11nmac2040(ah);
510
511 /* global transmit timeout (25 TUs default)*/
512 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
513 /* carrier sense timeout */
514 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400515}
516
517static void ar9003_hw_init_bb(struct ath_hw *ah,
518 struct ath9k_channel *chan)
519{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400520 u32 synthDelay;
521
522 /*
523 * Wait for the frequency synth to settle (synth goes on
524 * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
525 * Value is in 100ns increments.
526 */
527 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
528 if (IS_CHAN_B(chan))
529 synthDelay = (4 * synthDelay) / 22;
530 else
531 synthDelay /= 10;
532
533 /* Activate the PHY (includes baseband activate + synthesizer on) */
534 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
535
536 /*
537 * There is an issue if the AP starts the calibration before
538 * the base band timeout completes. This could result in the
539 * rx_clear false triggering. As a workaround we add delay an
540 * extra BASE_ACTIVATE_DELAY usecs to ensure this condition
541 * does not happen.
542 */
543 udelay(synthDelay + BASE_ACTIVATE_DELAY);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400544}
545
Rajkumar Manoharan56266bf2011-08-13 10:28:13 +0530546static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400547{
548 switch (rx) {
549 case 0x5:
550 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
551 AR_PHY_SWAP_ALT_CHAIN);
552 case 0x3:
553 case 0x1:
554 case 0x2:
555 case 0x7:
556 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
557 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
558 break;
559 default:
560 break;
561 }
562
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530563 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
564 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530565 else if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530566 /* xxx only when MCI support is enabled */
567 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530568 else
569 REG_WRITE(ah, AR_SELFGEN_MASK, tx);
570
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400571 if (tx == 0x5) {
572 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
573 AR_PHY_SWAP_ALT_CHAIN);
574 }
575}
576
577/*
578 * Override INI values with chip specific configuration.
579 */
580static void ar9003_hw_override_ini(struct ath_hw *ah)
581{
582 u32 val;
583
584 /*
585 * Set the RX_ABORT and RX_DIS and clear it only after
586 * RXE is set for MAC. This prevents frames with
587 * corrupted descriptor status.
588 */
589 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
590
591 /*
592 * For AR9280 and above, there is a new feature that allows
593 * Multicast search based on both MAC Address and Key ID. By default,
594 * this feature is enabled. But since the driver is not using this
595 * feature, we switch it off; otherwise multicast search based on
596 * MAC addr only will fail.
597 */
598 val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
599 REG_WRITE(ah, AR_PCU_MISC_MODE2,
600 val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
Felix Fietkaubf3f2042011-09-15 14:25:37 +0200601
602 REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
603 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400604}
605
606static void ar9003_hw_prog_ini(struct ath_hw *ah,
607 struct ar5416IniArray *iniArr,
608 int column)
609{
610 unsigned int i, regWrites = 0;
611
612 /* New INI format: Array may be undefined (pre, core, post arrays) */
613 if (!iniArr->ia_array)
614 return;
615
616 /*
617 * New INI format: Pre, core, and post arrays for a given subsystem
618 * may be modal (> 2 columns) or non-modal (2 columns). Determine if
619 * the array is non-modal and force the column to 1.
620 */
621 if (column >= iniArr->ia_columns)
622 column = 1;
623
624 for (i = 0; i < iniArr->ia_rows; i++) {
625 u32 reg = INI_RA(iniArr, i, 0);
626 u32 val = INI_RA(iniArr, i, column);
627
Vasanthakumar Thiagarajan7e68b742010-12-15 07:30:47 -0800628 REG_WRITE(ah, reg, val);
Felix Fietkaub2ccc502010-07-30 21:02:12 +0200629
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400630 DO_DELAY(regWrites);
631 }
632}
633
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400634static int ar9003_hw_process_ini(struct ath_hw *ah,
635 struct ath9k_channel *chan)
636{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400637 unsigned int regWrites = 0, i;
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +0530638 u32 modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400639
640 switch (chan->chanmode) {
641 case CHANNEL_A:
642 case CHANNEL_A_HT20:
643 modesIndex = 1;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400644 break;
645 case CHANNEL_A_HT40PLUS:
646 case CHANNEL_A_HT40MINUS:
647 modesIndex = 2;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400648 break;
649 case CHANNEL_G:
650 case CHANNEL_G_HT20:
651 case CHANNEL_B:
652 modesIndex = 4;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400653 break;
654 case CHANNEL_G_HT40PLUS:
655 case CHANNEL_G_HT40MINUS:
656 modesIndex = 3;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400657 break;
658
659 default:
660 return -EINVAL;
661 }
662
663 for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
664 ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
665 ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
666 ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
667 ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530668 if (i == ATH_INI_POST && AR_SREV_9462_20(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530669 ar9003_hw_prog_ini(ah,
670 &ah->ini_radio_post_sys2ant,
671 modesIndex);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400672 }
673
674 REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
675 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
676
677 /*
678 * For 5GHz channels requiring Fast Clock, apply
679 * different modal values.
680 */
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400681 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400682 REG_WRITE_ARRAY(&ah->iniModesAdditional,
683 modesIndex, regWrites);
684
Rajkumar Manoharan1c1bdd32011-08-26 12:42:11 +0530685 if (AR_SREV_9330(ah))
Gabor Juhos172805a2011-06-21 11:23:26 +0200686 REG_WRITE_ARRAY(&ah->iniModesAdditional, 1, regWrites);
687
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530688 if (AR_SREV_9340(ah) && !ah->is_clk_25mhz)
689 REG_WRITE_ARRAY(&ah->iniModesAdditional_40M, 1, regWrites);
690
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530691 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530692 ar9003_hw_prog_ini(ah, &ah->ini_BTCOEX_MAX_TXPWR, 1);
693
Felix Fietkau9951c4d2012-03-14 16:40:30 +0100694 if (chan->channel == 2484)
695 ar9003_hw_prog_ini(ah, &ah->ini_japan2484, 1);
696
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530697 ah->modes_index = modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400698 ar9003_hw_override_ini(ah);
699 ar9003_hw_set_channel_regs(ah, chan);
700 ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
Felix Fietkauca2c68c2011-10-08 20:06:20 +0200701 ath9k_hw_apply_txpower(ah, chan);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400702
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530703 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530704 if (REG_READ_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_0,
705 AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL))
706 ah->enabled_cals |= TX_IQ_CAL;
707 else
708 ah->enabled_cals &= ~TX_IQ_CAL;
709
710 if (REG_READ(ah, AR_PHY_CL_CAL_CTL) & AR_PHY_CL_CAL_ENABLE)
711 ah->enabled_cals |= TX_CL_CAL;
712 else
713 ah->enabled_cals &= ~TX_CL_CAL;
714 }
715
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400716 return 0;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400717}
718
719static void ar9003_hw_set_rfmode(struct ath_hw *ah,
720 struct ath9k_channel *chan)
721{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400722 u32 rfMode = 0;
723
724 if (chan == NULL)
725 return;
726
727 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
728 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
729
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400730 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400731 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
732
733 REG_WRITE(ah, AR_PHY_MODE, rfMode);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400734}
735
736static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
737{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400738 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400739}
740
741static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
742 struct ath9k_channel *chan)
743{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400744 u32 coef_scaled, ds_coef_exp, ds_coef_man;
745 u32 clockMhzScaled = 0x64000000;
746 struct chan_centers centers;
747
748 /*
749 * half and quarter rate can divide the scaled clock by 2 or 4
750 * scale for selected channel bandwidth
751 */
752 if (IS_CHAN_HALF_RATE(chan))
753 clockMhzScaled = clockMhzScaled >> 1;
754 else if (IS_CHAN_QUARTER_RATE(chan))
755 clockMhzScaled = clockMhzScaled >> 2;
756
757 /*
758 * ALGO -> coef = 1e8/fcarrier*fclock/40;
759 * scaled coef to provide precision for this floating calculation
760 */
761 ath9k_hw_get_channel_centers(ah, chan, &centers);
762 coef_scaled = clockMhzScaled / centers.synth_center;
763
764 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
765 &ds_coef_exp);
766
767 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
768 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
769 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
770 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
771
772 /*
773 * For Short GI,
774 * scaled coeff is 9/10 that of normal coeff
775 */
776 coef_scaled = (9 * coef_scaled) / 10;
777
778 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
779 &ds_coef_exp);
780
781 /* for short gi */
782 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
783 AR_PHY_SGI_DSC_MAN, ds_coef_man);
784 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
785 AR_PHY_SGI_DSC_EXP, ds_coef_exp);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400786}
787
788static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
789{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400790 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
791 return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
792 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400793}
794
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400795/*
796 * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
797 * Read the phy active delay register. Value is in 100ns increments.
798 */
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400799static void ar9003_hw_rfbus_done(struct ath_hw *ah)
800{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400801 u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
802 if (IS_CHAN_B(ah->curchan))
803 synthDelay = (4 * synthDelay) / 22;
804 else
805 synthDelay /= 10;
806
807 udelay(synthDelay + BASE_ACTIVATE_DELAY);
808
809 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400810}
811
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400812static bool ar9003_hw_ani_control(struct ath_hw *ah,
813 enum ath9k_ani_cmd cmd, int param)
814{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400815 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400816 struct ath9k_channel *chan = ah->curchan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200817 struct ar5416AniState *aniState = &chan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400818 s32 value, value2;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400819
820 switch (cmd & ah->ani_function) {
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400821 case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400822 /*
823 * on == 1 means ofdm weak signal detection is ON
824 * on == 1 is the default, for less noise immunity
825 *
826 * on == 0 means ofdm weak signal detection is OFF
827 * on == 0 means more noise imm
828 */
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400829 u32 on = param ? 1 : 0;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400830 /*
831 * make register setting for default
832 * (weak sig detect ON) come from INI file
833 */
834 int m1ThreshLow = on ?
835 aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
836 int m2ThreshLow = on ?
837 aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
838 int m1Thresh = on ?
839 aniState->iniDef.m1Thresh : m1Thresh_off;
840 int m2Thresh = on ?
841 aniState->iniDef.m2Thresh : m2Thresh_off;
842 int m2CountThr = on ?
843 aniState->iniDef.m2CountThr : m2CountThr_off;
844 int m2CountThrLow = on ?
845 aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
846 int m1ThreshLowExt = on ?
847 aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
848 int m2ThreshLowExt = on ?
849 aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
850 int m1ThreshExt = on ?
851 aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
852 int m2ThreshExt = on ?
853 aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400854
855 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
856 AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400857 m1ThreshLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400858 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
859 AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400860 m2ThreshLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400861 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400862 AR_PHY_SFCORR_M1_THRESH, m1Thresh);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400863 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400864 AR_PHY_SFCORR_M2_THRESH, m2Thresh);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400865 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400866 AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400867 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
868 AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400869 m2CountThrLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400870
871 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400872 AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400873 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400874 AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400875 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400876 AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400877 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400878 AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400879
880 if (on)
881 REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
882 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
883 else
884 REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
885 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
886
887 if (!on != aniState->ofdmWeakSigDetectOff) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800888 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800889 "** ch %d: ofdm weak signal: %s=>%s\n",
890 chan->channel,
891 !aniState->ofdmWeakSigDetectOff ?
892 "on" : "off",
893 on ? "on" : "off");
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400894 if (on)
895 ah->stats.ast_ani_ofdmon++;
896 else
897 ah->stats.ast_ani_ofdmoff++;
898 aniState->ofdmWeakSigDetectOff = !on;
899 }
900 break;
901 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400902 case ATH9K_ANI_FIRSTEP_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400903 u32 level = param;
904
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400905 if (level >= ARRAY_SIZE(firstep_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800906 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800907 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
908 level, ARRAY_SIZE(firstep_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400909 return false;
910 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400911
912 /*
913 * make register setting relative to default
914 * from INI file & cap value
915 */
916 value = firstep_table[level] -
917 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
918 aniState->iniDef.firstep;
919 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
920 value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
921 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
922 value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400923 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
924 AR_PHY_FIND_SIG_FIRSTEP,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400925 value);
926 /*
927 * we need to set first step low register too
928 * make register setting relative to default
929 * from INI file & cap value
930 */
931 value2 = firstep_table[level] -
932 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
933 aniState->iniDef.firstepLow;
934 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
935 value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
936 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
937 value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
938
939 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
940 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
941
942 if (level != aniState->firstepLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800943 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800944 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
945 chan->channel,
946 aniState->firstepLevel,
947 level,
948 ATH9K_ANI_FIRSTEP_LVL_NEW,
949 value,
950 aniState->iniDef.firstep);
Joe Perchesd2182b62011-12-15 14:55:53 -0800951 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800952 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
953 chan->channel,
954 aniState->firstepLevel,
955 level,
956 ATH9K_ANI_FIRSTEP_LVL_NEW,
957 value2,
958 aniState->iniDef.firstepLow);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400959 if (level > aniState->firstepLevel)
960 ah->stats.ast_ani_stepup++;
961 else if (level < aniState->firstepLevel)
962 ah->stats.ast_ani_stepdown++;
963 aniState->firstepLevel = level;
964 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400965 break;
966 }
967 case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400968 u32 level = param;
969
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400970 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800971 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -0800972 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
973 level, ARRAY_SIZE(cycpwrThr1_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400974 return false;
975 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400976 /*
977 * make register setting relative to default
978 * from INI file & cap value
979 */
980 value = cycpwrThr1_table[level] -
981 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
982 aniState->iniDef.cycpwrThr1;
983 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
984 value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
985 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
986 value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400987 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
988 AR_PHY_TIMING5_CYCPWR_THR1,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400989 value);
990
991 /*
992 * set AR_PHY_EXT_CCA for extension channel
993 * make register setting relative to default
994 * from INI file & cap value
995 */
996 value2 = cycpwrThr1_table[level] -
997 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
998 aniState->iniDef.cycpwrThr1Ext;
999 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1000 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1001 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1002 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1003 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
1004 AR_PHY_EXT_CYCPWR_THR1, value2);
1005
1006 if (level != aniState->spurImmunityLevel) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001007 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001008 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
1009 chan->channel,
1010 aniState->spurImmunityLevel,
1011 level,
1012 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
1013 value,
1014 aniState->iniDef.cycpwrThr1);
Joe Perchesd2182b62011-12-15 14:55:53 -08001015 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001016 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
1017 chan->channel,
1018 aniState->spurImmunityLevel,
1019 level,
1020 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
1021 value2,
1022 aniState->iniDef.cycpwrThr1Ext);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001023 if (level > aniState->spurImmunityLevel)
1024 ah->stats.ast_ani_spurup++;
1025 else if (level < aniState->spurImmunityLevel)
1026 ah->stats.ast_ani_spurdown++;
1027 aniState->spurImmunityLevel = level;
1028 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001029 break;
1030 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001031 case ATH9K_ANI_MRC_CCK:{
1032 /*
1033 * is_on == 1 means MRC CCK ON (default, less noise imm)
1034 * is_on == 0 means MRC CCK is OFF (more noise imm)
1035 */
1036 bool is_on = param ? 1 : 0;
1037 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1038 AR_PHY_MRC_CCK_ENABLE, is_on);
1039 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1040 AR_PHY_MRC_CCK_MUX_REG, is_on);
1041 if (!is_on != aniState->mrcCCKOff) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001042 ath_dbg(common, ANI, "** ch %d: MRC CCK: %s=>%s\n",
Joe Perches226afe62010-12-02 19:12:37 -08001043 chan->channel,
1044 !aniState->mrcCCKOff ? "on" : "off",
1045 is_on ? "on" : "off");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001046 if (is_on)
1047 ah->stats.ast_ani_ccklow++;
1048 else
1049 ah->stats.ast_ani_cckhigh++;
1050 aniState->mrcCCKOff = !is_on;
1051 }
1052 break;
1053 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001054 case ATH9K_ANI_PRESENT:
1055 break;
1056 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08001057 ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001058 return false;
1059 }
1060
Joe Perchesd2182b62011-12-15 14:55:53 -08001061 ath_dbg(common, ANI,
Joe Perches226afe62010-12-02 19:12:37 -08001062 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1063 aniState->spurImmunityLevel,
1064 !aniState->ofdmWeakSigDetectOff ? "on" : "off",
1065 aniState->firstepLevel,
1066 !aniState->mrcCCKOff ? "on" : "off",
1067 aniState->listenTime,
1068 aniState->ofdmPhyErrCount,
1069 aniState->cckPhyErrCount);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001070 return true;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001071}
1072
Felix Fietkau641d9922010-04-15 17:38:49 -04001073static void ar9003_hw_do_getnf(struct ath_hw *ah,
1074 int16_t nfarray[NUM_NF_READINGS])
1075{
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001076#define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1077#define AR_PHY_CH_MINCCA_PWR_S 20
1078#define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1079#define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1080
Felix Fietkau641d9922010-04-15 17:38:49 -04001081 int16_t nf;
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001082 int i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001083
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001084 for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1085 if (ah->rxchainmask & BIT(i)) {
1086 nf = MS(REG_READ(ah, ah->nf_regs[i]),
1087 AR_PHY_CH_MINCCA_PWR);
1088 nfarray[i] = sign_extend32(nf, 8);
Felix Fietkau641d9922010-04-15 17:38:49 -04001089
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001090 if (IS_CHAN_HT40(ah->curchan)) {
1091 u8 ext_idx = AR9300_MAX_CHAINS + i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001092
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001093 nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1094 AR_PHY_CH_EXT_MINCCA_PWR);
1095 nfarray[ext_idx] = sign_extend32(nf, 8);
1096 }
1097 }
1098 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001099}
1100
Felix Fietkauf2552e22010-07-02 00:09:50 +02001101static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
Felix Fietkau641d9922010-04-15 17:38:49 -04001102{
Felix Fietkauf2552e22010-07-02 00:09:50 +02001103 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1104 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301105 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001106 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1107 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1108 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
Sujith Manoharanae245cd2012-02-16 11:52:44 +05301109
1110 if (AR_SREV_9330(ah))
1111 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1112
1113 if (AR_SREV_9462(ah)) {
1114 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_2GHZ;
1115 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9462_2GHZ;
1116 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9462_5GHZ;
1117 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9462_5GHZ;
1118 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001119}
1120
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -04001121/*
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001122 * Initialize the ANI register values with default (ini) values.
1123 * This routine is called during a (full) hardware reset after
1124 * all the registers are initialised from the INI.
1125 */
1126static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1127{
1128 struct ar5416AniState *aniState;
1129 struct ath_common *common = ath9k_hw_common(ah);
1130 struct ath9k_channel *chan = ah->curchan;
1131 struct ath9k_ani_default *iniDef;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001132 u32 val;
1133
Felix Fietkau093115b2010-10-04 20:09:47 +02001134 aniState = &ah->curchan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001135 iniDef = &aniState->iniDef;
1136
Joe Perchesd2182b62011-12-15 14:55:53 -08001137 ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001138 ah->hw_version.macVersion,
1139 ah->hw_version.macRev,
1140 ah->opmode,
1141 chan->channel,
1142 chan->channelFlags);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001143
1144 val = REG_READ(ah, AR_PHY_SFCORR);
1145 iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1146 iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1147 iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1148
1149 val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1150 iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1151 iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1152 iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1153
1154 val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1155 iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1156 iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1157 iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1158 iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1159 iniDef->firstep = REG_READ_FIELD(ah,
1160 AR_PHY_FIND_SIG,
1161 AR_PHY_FIND_SIG_FIRSTEP);
1162 iniDef->firstepLow = REG_READ_FIELD(ah,
1163 AR_PHY_FIND_SIG_LOW,
1164 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1165 iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1166 AR_PHY_TIMING5,
1167 AR_PHY_TIMING5_CYCPWR_THR1);
1168 iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1169 AR_PHY_EXT_CCA,
1170 AR_PHY_EXT_CYCPWR_THR1);
1171
1172 /* these levels just got reset to defaults by the INI */
1173 aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
1174 aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
1175 aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
1176 aniState->mrcCCKOff = !ATH9K_ANI_ENABLE_MRC_CCK;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001177}
1178
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001179static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1180 struct ath_hw_radar_conf *conf)
1181{
1182 u32 radar_0 = 0, radar_1 = 0;
1183
1184 if (!conf) {
1185 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1186 return;
1187 }
1188
1189 radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1190 radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1191 radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1192 radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1193 radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1194 radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1195
1196 radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1197 radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1198 radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1199 radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1200 radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1201
1202 REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1203 REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1204 if (conf->ext_channel)
1205 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1206 else
1207 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1208}
1209
Felix Fietkauc5d08552010-11-13 20:22:41 +01001210static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1211{
1212 struct ath_hw_radar_conf *conf = &ah->radar_conf;
1213
1214 conf->fir_power = -28;
1215 conf->radar_rssi = 0;
1216 conf->pulse_height = 10;
1217 conf->pulse_rssi = 24;
1218 conf->pulse_inband = 8;
1219 conf->pulse_maxlen = 255;
1220 conf->pulse_inband_step = 12;
1221 conf->radar_inband = 8;
1222}
1223
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301224static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
1225 struct ath_hw_antcomb_conf *antconf)
1226{
1227 u32 regval;
1228
1229 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1230 antconf->main_lna_conf = (regval & AR_PHY_9485_ANT_DIV_MAIN_LNACONF) >>
1231 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S;
1232 antconf->alt_lna_conf = (regval & AR_PHY_9485_ANT_DIV_ALT_LNACONF) >>
1233 AR_PHY_9485_ANT_DIV_ALT_LNACONF_S;
1234 antconf->fast_div_bias = (regval & AR_PHY_9485_ANT_FAST_DIV_BIAS) >>
1235 AR_PHY_9485_ANT_FAST_DIV_BIAS_S;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001236
Gabor Juhosc4cf2c52011-06-21 11:23:47 +02001237 if (AR_SREV_9330_11(ah)) {
1238 antconf->lna1_lna2_delta = -9;
1239 antconf->div_group = 1;
1240 } else if (AR_SREV_9485(ah)) {
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001241 antconf->lna1_lna2_delta = -9;
1242 antconf->div_group = 2;
1243 } else {
1244 antconf->lna1_lna2_delta = -3;
1245 antconf->div_group = 0;
1246 }
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301247}
1248
1249static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1250 struct ath_hw_antcomb_conf *antconf)
1251{
1252 u32 regval;
1253
1254 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1255 regval &= ~(AR_PHY_9485_ANT_DIV_MAIN_LNACONF |
1256 AR_PHY_9485_ANT_DIV_ALT_LNACONF |
1257 AR_PHY_9485_ANT_FAST_DIV_BIAS |
1258 AR_PHY_9485_ANT_DIV_MAIN_GAINTB |
1259 AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1260 regval |= ((antconf->main_lna_conf <<
1261 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S)
1262 & AR_PHY_9485_ANT_DIV_MAIN_LNACONF);
1263 regval |= ((antconf->alt_lna_conf << AR_PHY_9485_ANT_DIV_ALT_LNACONF_S)
1264 & AR_PHY_9485_ANT_DIV_ALT_LNACONF);
1265 regval |= ((antconf->fast_div_bias << AR_PHY_9485_ANT_FAST_DIV_BIAS_S)
1266 & AR_PHY_9485_ANT_FAST_DIV_BIAS);
1267 regval |= ((antconf->main_gaintb << AR_PHY_9485_ANT_DIV_MAIN_GAINTB_S)
1268 & AR_PHY_9485_ANT_DIV_MAIN_GAINTB);
1269 regval |= ((antconf->alt_gaintb << AR_PHY_9485_ANT_DIV_ALT_GAINTB_S)
1270 & AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1271
1272 REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1273}
1274
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301275static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1276 struct ath9k_channel *chan,
1277 u8 *ini_reloaded)
1278{
1279 unsigned int regWrites = 0;
1280 u32 modesIndex;
1281
1282 switch (chan->chanmode) {
1283 case CHANNEL_A:
1284 case CHANNEL_A_HT20:
1285 modesIndex = 1;
1286 break;
1287 case CHANNEL_A_HT40PLUS:
1288 case CHANNEL_A_HT40MINUS:
1289 modesIndex = 2;
1290 break;
1291 case CHANNEL_G:
1292 case CHANNEL_G_HT20:
1293 case CHANNEL_B:
1294 modesIndex = 4;
1295 break;
1296 case CHANNEL_G_HT40PLUS:
1297 case CHANNEL_G_HT40MINUS:
1298 modesIndex = 3;
1299 break;
1300
1301 default:
1302 return -EINVAL;
1303 }
1304
1305 if (modesIndex == ah->modes_index) {
1306 *ini_reloaded = false;
1307 goto set_rfmode;
1308 }
1309
1310 ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1311 ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1312 ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1313 ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301314 if (AR_SREV_9462_20(ah))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301315 ar9003_hw_prog_ini(ah,
1316 &ah->ini_radio_post_sys2ant,
1317 modesIndex);
1318
1319 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1320
1321 /*
1322 * For 5GHz channels requiring Fast Clock, apply
1323 * different modal values.
1324 */
1325 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1326 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex, regWrites);
1327
1328 if (AR_SREV_9330(ah))
1329 REG_WRITE_ARRAY(&ah->iniModesAdditional, 1, regWrites);
1330
1331 if (AR_SREV_9340(ah) && !ah->is_clk_25mhz)
1332 REG_WRITE_ARRAY(&ah->iniModesAdditional_40M, 1, regWrites);
1333
1334 ah->modes_index = modesIndex;
1335 *ini_reloaded = true;
1336
1337set_rfmode:
1338 ar9003_hw_set_rfmode(ah, chan);
1339 return 0;
1340}
1341
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001342void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1343{
1344 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301345 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Joe Perches07b2fa52010-11-20 18:38:53 -08001346 static const u32 ar9300_cca_regs[6] = {
Felix Fietkaubbacee12010-07-11 15:44:42 +02001347 AR_PHY_CCA_0,
1348 AR_PHY_CCA_1,
1349 AR_PHY_CCA_2,
1350 AR_PHY_EXT_CCA,
1351 AR_PHY_EXT_CCA_1,
1352 AR_PHY_EXT_CCA_2,
1353 };
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001354
1355 priv_ops->rf_set_freq = ar9003_hw_set_channel;
1356 priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1357 priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1358 priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1359 priv_ops->init_bb = ar9003_hw_init_bb;
1360 priv_ops->process_ini = ar9003_hw_process_ini;
1361 priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1362 priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1363 priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1364 priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1365 priv_ops->rfbus_done = ar9003_hw_rfbus_done;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001366 priv_ops->ani_control = ar9003_hw_ani_control;
Felix Fietkau641d9922010-04-15 17:38:49 -04001367 priv_ops->do_getnf = ar9003_hw_do_getnf;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001368 priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001369 priv_ops->set_radar_params = ar9003_hw_set_radar_params;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301370 priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001371
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301372 ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1373 ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1374
Felix Fietkauf2552e22010-07-02 00:09:50 +02001375 ar9003_hw_set_nf_limits(ah);
Felix Fietkauc5d08552010-11-13 20:22:41 +01001376 ar9003_hw_set_radar_conf(ah);
Felix Fietkaubbacee12010-07-11 15:44:42 +02001377 memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001378}
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001379
1380void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
1381{
1382 struct ath_common *common = ath9k_hw_common(ah);
1383 u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
1384 u32 val, idle_count;
1385
1386 if (!idle_tmo_ms) {
1387 /* disable IRQ, disable chip-reset for BB panic */
1388 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1389 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
1390 ~(AR_PHY_WATCHDOG_RST_ENABLE |
1391 AR_PHY_WATCHDOG_IRQ_ENABLE));
1392
1393 /* disable watchdog in non-IDLE mode, disable in IDLE mode */
1394 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1395 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
1396 ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1397 AR_PHY_WATCHDOG_IDLE_ENABLE));
1398
Joe Perchesd2182b62011-12-15 14:55:53 -08001399 ath_dbg(common, RESET, "Disabled BB Watchdog\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001400 return;
1401 }
1402
1403 /* enable IRQ, disable chip-reset for BB watchdog */
1404 val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
1405 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1406 (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
1407 ~AR_PHY_WATCHDOG_RST_ENABLE);
1408
1409 /* bound limit to 10 secs */
1410 if (idle_tmo_ms > 10000)
1411 idle_tmo_ms = 10000;
1412
1413 /*
1414 * The time unit for watchdog event is 2^15 44/88MHz cycles.
1415 *
1416 * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
1417 * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
1418 *
1419 * Given we use fast clock now in 5 GHz, these time units should
1420 * be common for both 2 GHz and 5 GHz.
1421 */
1422 idle_count = (100 * idle_tmo_ms) / 74;
1423 if (ah->curchan && IS_CHAN_HT40(ah->curchan))
1424 idle_count = (100 * idle_tmo_ms) / 37;
1425
1426 /*
1427 * enable watchdog in non-IDLE mode, disable in IDLE mode,
1428 * set idle time-out.
1429 */
1430 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1431 AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1432 AR_PHY_WATCHDOG_IDLE_MASK |
1433 (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
1434
Joe Perchesd2182b62011-12-15 14:55:53 -08001435 ath_dbg(common, RESET, "Enabled BB Watchdog timeout (%u ms)\n",
Joe Perches226afe62010-12-02 19:12:37 -08001436 idle_tmo_ms);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001437}
1438
1439void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
1440{
1441 /*
1442 * we want to avoid printing in ISR context so we save the
1443 * watchdog status to be printed later in bottom half context.
1444 */
1445 ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
1446
1447 /*
1448 * the watchdog timer should reset on status read but to be sure
1449 * sure we write 0 to the watchdog status bit.
1450 */
1451 REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
1452 ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
1453}
1454
1455void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
1456{
1457 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau9dbebc72010-10-03 19:07:17 +02001458 u32 status;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001459
1460 if (likely(!(common->debug_mask & ATH_DBG_RESET)))
1461 return;
1462
1463 status = ah->bb_watchdog_last_status;
Joe Perchesd2182b62011-12-15 14:55:53 -08001464 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001465 "\n==== BB update: BB status=0x%08x ====\n", status);
Joe Perchesd2182b62011-12-15 14:55:53 -08001466 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001467 "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
1468 MS(status, AR_PHY_WATCHDOG_INFO),
1469 MS(status, AR_PHY_WATCHDOG_DET_HANG),
1470 MS(status, AR_PHY_WATCHDOG_RADAR_SM),
1471 MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
1472 MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
1473 MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
1474 MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
1475 MS(status, AR_PHY_WATCHDOG_AGC_SM),
1476 MS(status, AR_PHY_WATCHDOG_SRCH_SM));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001477
Joe Perchesd2182b62011-12-15 14:55:53 -08001478 ath_dbg(common, RESET, "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001479 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
1480 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
Joe Perchesd2182b62011-12-15 14:55:53 -08001481 ath_dbg(common, RESET, "** BB mode: BB_gen_controls=0x%08x **\n",
Joe Perches226afe62010-12-02 19:12:37 -08001482 REG_READ(ah, AR_PHY_GEN_CTRL));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001483
Felix Fietkaub5bfc562010-10-08 22:13:53 +02001484#define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
1485 if (common->cc_survey.cycles)
Joe Perchesd2182b62011-12-15 14:55:53 -08001486 ath_dbg(common, RESET,
Joe Perches226afe62010-12-02 19:12:37 -08001487 "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
1488 PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001489
Joe Perchesd2182b62011-12-15 14:55:53 -08001490 ath_dbg(common, RESET, "==== BB update: done ====\n\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001491}
1492EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301493
1494void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
1495{
1496 u32 val;
1497
1498 /* While receiving unsupported rate frame rx state machine
1499 * gets into a state 0xb and if phy_restart happens in that
1500 * state, BB would go hang. If RXSM is in 0xb state after
1501 * first bb panic, ensure to disable the phy_restart.
1502 */
1503 if (!((MS(ah->bb_watchdog_last_status,
1504 AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
1505 ah->bb_hang_rx_ofdm))
1506 return;
1507
1508 ah->bb_hang_rx_ofdm = true;
1509 val = REG_READ(ah, AR_PHY_RESTART);
1510 val &= ~AR_PHY_RESTART_ENA;
1511
1512 REG_WRITE(ah, AR_PHY_RESTART, val);
1513}
1514EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);