blob: df2468cd72cf4e5f2efc1df5124c7226dfddb354 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
Scott Teel51c35132014-02-18 13:57:26 -06003 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
Stephen M. Cameronedd16362009-12-08 14:09:11 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060035 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050036 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080037};
38
39struct hpsa_scsi_dev_t {
40 int devtype;
41 int bus, target, lun; /* as presented to the OS */
42 unsigned char scsi3addr[8]; /* as presented to the HW */
43#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
44 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
45 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
46 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080047 unsigned char raid_level; /* from inquiry page 0xC1 */
Stephen M. Cameron98465902014-02-21 16:25:00 -060048 unsigned char volume_offline; /* discovered via TUR or VPD */
Don Brace03383732015-01-23 16:43:30 -060049 u16 queue_depth; /* max queue_depth for this device */
50 atomic_t ioaccel_cmds_out; /* Only used for physical devices
51 * counts commands sent to physical
52 * device via "ioaccel" path.
53 */
Matt Gatese1f7de02014-02-18 13:55:17 -060054 u32 ioaccel_handle;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060055 int offload_config; /* I/O accel RAID offload configured */
56 int offload_enabled; /* I/O accel RAID offload enabled */
Stephen Cameron41ce4c32015-04-23 09:31:47 -050057 int offload_to_be_enabled;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060058 int offload_to_mirror; /* Send next I/O accelerator RAID
59 * offload request to mirror drive
60 */
61 struct raid_map_data raid_map; /* I/O accelerator RAID map */
62
Don Brace03383732015-01-23 16:43:30 -060063 /*
64 * Pointers from logical drive map indices to the phys drives that
65 * make those logical drives. Note, multiple logical drives may
66 * share physical drives. You can have for instance 5 physical
67 * drives with 3 logical drives each using those same 5 physical
68 * disks. We need these pointers for counting i/o's out to physical
69 * devices in order to honor physical device queue depth limits.
70 */
71 struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
Stephen Cameron9b5c48c2015-04-23 09:32:06 -050072 int supports_aborts;
Stephen Cameron41ce4c32015-04-23 09:31:47 -050073#define HPSA_DO_NOT_EXPOSE 0x0
74#define HPSA_SG_ATTACH 0x1
75#define HPSA_ULD_ATTACH 0x2
76#define HPSA_SCSI_ADD (HPSA_SG_ATTACH | HPSA_ULD_ATTACH)
77 u8 expose_state;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080078};
79
Stephen M. Cameron072b0512014-05-29 10:53:07 -050080struct reply_queue_buffer {
Matt Gates254f7962012-05-01 11:43:06 -050081 u64 *head;
82 size_t size;
83 u8 wraparound;
84 u32 current_entry;
Stephen M. Cameron072b0512014-05-29 10:53:07 -050085 dma_addr_t busaddr;
Matt Gates254f7962012-05-01 11:43:06 -050086};
87
Stephen M. Cameron316b2212014-02-21 16:25:15 -060088#pragma pack(1)
89struct bmic_controller_parameters {
90 u8 led_flags;
91 u8 enable_command_list_verification;
92 u8 backed_out_write_drives;
93 u16 stripes_for_parity;
94 u8 parity_distribution_mode_flags;
95 u16 max_driver_requests;
96 u16 elevator_trend_count;
97 u8 disable_elevator;
98 u8 force_scan_complete;
99 u8 scsi_transfer_mode;
100 u8 force_narrow;
101 u8 rebuild_priority;
102 u8 expand_priority;
103 u8 host_sdb_asic_fix;
104 u8 pdpi_burst_from_host_disabled;
105 char software_name[64];
106 char hardware_name[32];
107 u8 bridge_revision;
108 u8 snapshot_priority;
109 u32 os_specific;
110 u8 post_prompt_timeout;
111 u8 automatic_drive_slamming;
112 u8 reserved1;
113 u8 nvram_flags;
Joe Handzik6e8e8082014-05-15 15:44:42 -0500114#define HBA_MODE_ENABLED_FLAG (1 << 3)
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600115 u8 cache_nvram_flags;
116 u8 drive_config_flags;
117 u16 reserved2;
118 u8 temp_warning_level;
119 u8 temp_shutdown_level;
120 u8 temp_condition_reset;
121 u8 max_coalesce_commands;
122 u32 max_coalesce_delay;
123 u8 orca_password[4];
124 u8 access_id[16];
125 u8 reserved[356];
126};
127#pragma pack()
128
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800129struct ctlr_info {
130 int ctlr;
131 char devname[8];
132 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800133 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600134 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800135 void __iomem *vaddr;
136 unsigned long paddr;
137 int nr_cmds; /* Number of commands allowed on this controller */
Stephen Camerond54c5c22015-01-23 16:42:59 -0600138#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
139#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800140 struct CfgTable __iomem *cfgtable;
141 int interrupts_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800142 int max_commands;
Robert Elliott33811022015-01-23 16:43:41 -0600143 int last_allocation;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600144 atomic_t commands_outstanding;
Don Brace303932f2010-02-04 08:42:40 -0600145# define PERF_MODE_INT 0
146# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800147# define SIMPLE_MODE_INT 2
148# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -0500149 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800150 unsigned int msix_vector;
151 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -0600152 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800153 struct access_method access;
Stephen M. Cameron316b2212014-02-21 16:25:15 -0600154 char hba_mode_enabled;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800155
156 /* queue and queue Info */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800157 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800158 unsigned int maxSG;
159 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -0600160 int maxsgentries;
161 u8 max_cmd_sg_entries;
162 int chainsize;
163 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800164
165 /* pointers to command and error info pool */
166 struct CommandList *cmd_pool;
167 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -0600168 struct io_accel1_cmd *ioaccel_cmd_pool;
169 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600170 struct io_accel2_cmd *ioaccel2_cmd_pool;
171 dma_addr_t ioaccel2_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800172 struct ErrorInfo *errinfo_pool;
173 dma_addr_t errinfo_pool_dhandle;
174 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600175 int scan_finished;
176 spinlock_t scan_lock;
177 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800178
179 struct Scsi_Host *scsi_host;
180 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
181 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500182 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600183 /*
184 * Performant mode tables.
185 */
186 u32 trans_support;
187 u32 trans_offset;
Don Brace42a91642014-11-14 17:26:27 -0600188 struct TransTable_struct __iomem *transtable;
Don Brace303932f2010-02-04 08:42:40 -0600189 unsigned long transMethod;
190
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500191 /* cap concurrent passthrus at some reasonable maximum */
Stephen Cameron45fcb862015-01-23 16:43:04 -0600192#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
Don Brace34f0c622015-01-23 16:43:46 -0600193 atomic_t passthru_cmds_avail;
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500194
Don Brace303932f2010-02-04 08:42:40 -0600195 /*
Matt Gates254f7962012-05-01 11:43:06 -0500196 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600197 */
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500198 size_t reply_queue_size;
199 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
Matt Gates254f7962012-05-01 11:43:06 -0500200 u8 nreply_queues;
Don Brace303932f2010-02-04 08:42:40 -0600201 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600202 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameronaca90122014-02-18 13:56:14 -0600203 u32 *ioaccel2_blockFetchTable;
Don Brace42a91642014-11-14 17:26:27 -0600204 u32 __iomem *ioaccel2_bft2_regs;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600205 unsigned char *hba_inquiry_data;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600206 u32 driver_support;
207 u32 fw_support;
208 int ioaccel_support;
209 int ioaccel_maxsg;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500210 u64 last_intr_timestamp;
211 u32 last_heartbeat;
212 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500213 u32 heartbeat_sample_interval;
214 atomic_t firmware_flash_in_progress;
Don Brace42a91642014-11-14 17:26:27 -0600215 u32 __percpu *lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600216 struct delayed_work monitor_ctlr_work;
Don Brace6636e7f2015-01-23 16:45:17 -0600217 struct delayed_work rescan_ctlr_work;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600218 int remove_in_progress;
Matt Gates254f7962012-05-01 11:43:06 -0500219 /* Address of h->q[x] is passed to intr handler to know which queue */
220 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500221 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
222#define HPSATMF_BITS_SUPPORTED (1 << 0)
223#define HPSATMF_PHYS_LUN_RESET (1 << 1)
224#define HPSATMF_PHYS_NEX_RESET (1 << 2)
225#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
226#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
227#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
228#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
229#define HPSATMF_PHYS_QRY_TASK (1 << 7)
230#define HPSATMF_PHYS_QRY_TSET (1 << 8)
231#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
232#define HPSATMF_MASK_SUPPORTED (1 << 16)
233#define HPSATMF_LOG_LUN_RESET (1 << 17)
234#define HPSATMF_LOG_NEX_RESET (1 << 18)
235#define HPSATMF_LOG_TASK_ABORT (1 << 19)
236#define HPSATMF_LOG_TSET_ABORT (1 << 20)
237#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
238#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
239#define HPSATMF_LOG_QRY_TASK (1 << 23)
240#define HPSATMF_LOG_QRY_TSET (1 << 24)
241#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600242 u32 events;
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600243#define CTLR_STATE_CHANGE_EVENT (1 << 0)
244#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
245#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
246#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
247#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
248#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
249#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
250
251#define RESCAN_REQUIRED_EVENT_BITS \
Stephen M. Cameron7b2c46e2014-05-29 10:53:44 -0500252 (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600253 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
254 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
Stephen M. Cameronfaff6ee2014-02-18 13:57:42 -0600255 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
256 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
Stephen M. Cameron98465902014-02-21 16:25:00 -0600257 spinlock_t offline_device_lock;
258 struct list_head offline_device_list;
Scott Teelda0697b2014-02-18 13:57:00 -0600259 int acciopath_status;
Stephen M. Cameron2ba8bfc2014-02-18 13:57:52 -0600260 int raid_offload_debug;
Stephen Cameron9b5c48c2015-04-23 09:32:06 -0500261 int needs_abort_tags_swizzled;
Don Brace080ef1c2015-01-23 16:43:25 -0600262 struct workqueue_struct *resubmit_wq;
Don Brace6636e7f2015-01-23 16:45:17 -0600263 struct workqueue_struct *rescan_ctlr_wq;
Stephen Cameron9b5c48c2015-04-23 09:32:06 -0500264 atomic_t abort_cmds_available;
265 wait_queue_head_t abort_cmd_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800266};
Stephen M. Cameron98465902014-02-21 16:25:00 -0600267
268struct offline_device_entry {
269 unsigned char scsi3addr[8];
270 struct list_head offline_list;
271};
272
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800273#define HPSA_ABORT_MSG 0
274#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500275#define HPSA_RESET_TYPE_CONTROLLER 0x00
276#define HPSA_RESET_TYPE_BUS 0x01
277#define HPSA_RESET_TYPE_TARGET 0x03
278#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800279#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500280#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800281
282/* Maximum time in seconds driver will wait for command completions
283 * when polling before giving up.
284 */
285#define HPSA_MAX_POLL_TIME_SECS (20)
286
287/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
288 * how many times to retry TEST UNIT READY on a device
289 * while waiting for it to become ready before giving up.
290 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
291 * between sending TURs while waiting for a device
292 * to become ready.
293 */
294#define HPSA_TUR_RETRY_LIMIT (20)
295#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
296
297/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
298 * to become ready, in seconds, before giving up on it.
299 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
300 * between polling the board to see if it is ready, in
301 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
302 * HPSA_BOARD_READY_ITERATIONS are derived from those.
303 */
304#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500305#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800306#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
307#define HPSA_BOARD_READY_POLL_INTERVAL \
308 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
309#define HPSA_BOARD_READY_ITERATIONS \
310 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
311 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600312#define HPSA_BOARD_NOT_READY_ITERATIONS \
313 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
314 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800315#define HPSA_POST_RESET_PAUSE_MSECS (3000)
316#define HPSA_POST_RESET_NOOP_RETRIES (12)
317
318/* Defining the diffent access_menthods */
319/*
320 * Memory mapped FIFO interface (SMART 53xx cards)
321 */
322#define SA5_DOORBELL 0x20
323#define SA5_REQUEST_PORT_OFFSET 0x40
Webb Scales281a7fd2015-01-23 16:43:35 -0600324#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
325#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800326#define SA5_REPLY_INTR_MASK_OFFSET 0x34
327#define SA5_REPLY_PORT_OFFSET 0x44
328#define SA5_INTR_STATUS 0x30
329#define SA5_SCRATCHPAD_OFFSET 0xB0
330
331#define SA5_CTCFG_OFFSET 0xB4
332#define SA5_CTMEM_OFFSET 0xB8
333
334#define SA5_INTR_OFF 0x08
335#define SA5B_INTR_OFF 0x04
336#define SA5_INTR_PENDING 0x08
337#define SA5B_INTR_PENDING 0x04
338#define FIFO_EMPTY 0xffffffff
339#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
340
341#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800342
Don Brace303932f2010-02-04 08:42:40 -0600343/* Performant mode flags */
344#define SA5_PERF_INTR_PENDING 0x04
345#define SA5_PERF_INTR_OFF 0x05
346#define SA5_OUTDB_STATUS_PERF_BIT 0x01
347#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
348#define SA5_OUTDB_CLEAR 0xA0
349#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
350#define SA5_OUTDB_STATUS 0x9C
351
352
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800353#define HPSA_INTR_ON 1
354#define HPSA_INTR_OFF 0
Mike Millerb66cc252014-02-18 13:56:04 -0600355
356/*
357 * Inbound Post Queue offsets for IO Accelerator Mode 2
358 */
359#define IOACCEL2_INBOUND_POSTQ_32 0x48
360#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
361#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
362
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800363/*
364 Send the command to the hardware
365*/
366static void SA5_submit_command(struct ctlr_info *h,
367 struct CommandList *c)
368{
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800369 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500370 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800371}
372
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500373static void SA5_submit_command_no_read(struct ctlr_info *h,
374 struct CommandList *c)
375{
376 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
377}
378
Scott Teelc3497752014-02-18 13:56:34 -0600379static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
380 struct CommandList *c)
381{
Stephen Cameronc05e8862015-01-23 16:44:40 -0600382 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Scott Teelc3497752014-02-18 13:56:34 -0600383}
384
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800385/*
386 * This card is the opposite of the other cards.
387 * 0 turns interrupts on...
388 * 0x08 turns them off...
389 */
390static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
391{
392 if (val) { /* Turn interrupts on */
393 h->interrupts_enabled = 1;
394 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500395 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800396 } else { /* Turn them off */
397 h->interrupts_enabled = 0;
398 writel(SA5_INTR_OFF,
399 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500400 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800401 }
402}
Don Brace303932f2010-02-04 08:42:40 -0600403
404static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
405{
406 if (val) { /* turn on interrupts */
407 h->interrupts_enabled = 1;
408 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500409 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600410 } else {
411 h->interrupts_enabled = 0;
412 writel(SA5_PERF_INTR_OFF,
413 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500414 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600415 }
416}
417
Matt Gates254f7962012-05-01 11:43:06 -0500418static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600419{
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500420 struct reply_queue_buffer *rq = &h->reply_queue[q];
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600421 unsigned long register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600422
Don Brace303932f2010-02-04 08:42:40 -0600423 /* msi auto clears the interrupt pending bit. */
Don Bracebee266a2015-01-23 16:43:51 -0600424 if (unlikely(!(h->msi_vector || h->msix_vector))) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500425 /* flush the controller write of the reply queue by reading
426 * outbound doorbell status register.
427 */
Don Bracebee266a2015-01-23 16:43:51 -0600428 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600429 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
430 /* Do a read in order to flush the write to the controller
431 * (as per spec.)
432 */
Don Bracebee266a2015-01-23 16:43:51 -0600433 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600434 }
435
Don Bracebee266a2015-01-23 16:43:51 -0600436 if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
Matt Gates254f7962012-05-01 11:43:06 -0500437 register_value = rq->head[rq->current_entry];
438 rq->current_entry++;
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600439 atomic_dec(&h->commands_outstanding);
Don Brace303932f2010-02-04 08:42:40 -0600440 } else {
441 register_value = FIFO_EMPTY;
442 }
443 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500444 if (rq->current_entry == h->max_commands) {
445 rq->current_entry = 0;
446 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600447 }
Don Brace303932f2010-02-04 08:42:40 -0600448 return register_value;
449}
450
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800451/*
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800452 * returns value read from hardware.
453 * returns FIFO_EMPTY if there is nothing to read
454 */
Matt Gates254f7962012-05-01 11:43:06 -0500455static unsigned long SA5_completed(struct ctlr_info *h,
456 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800457{
458 unsigned long register_value
459 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
460
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600461 if (register_value != FIFO_EMPTY)
462 atomic_dec(&h->commands_outstanding);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800463
464#ifdef HPSA_DEBUG
465 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600466 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800467 register_value);
468 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600469 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800470#endif
471
472 return register_value;
473}
474/*
475 * Returns true if an interrupt is pending..
476 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600477static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800478{
479 unsigned long register_value =
480 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600481 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800482}
483
Don Brace303932f2010-02-04 08:42:40 -0600484static bool SA5_performant_intr_pending(struct ctlr_info *h)
485{
486 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
487
488 if (!register_value)
489 return false;
490
Don Brace303932f2010-02-04 08:42:40 -0600491 /* Read outbound doorbell to flush */
492 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
493 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
494}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800495
Matt Gatese1f7de02014-02-18 13:55:17 -0600496#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
497
498static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
499{
500 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
501
502 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
503 true : false;
504}
505
506#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
507#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
508#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
509#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
510
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600511static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
Matt Gatese1f7de02014-02-18 13:55:17 -0600512{
513 u64 register_value;
Stephen M. Cameron072b0512014-05-29 10:53:07 -0500514 struct reply_queue_buffer *rq = &h->reply_queue[q];
Matt Gatese1f7de02014-02-18 13:55:17 -0600515
516 BUG_ON(q >= h->nreply_queues);
517
518 register_value = rq->head[rq->current_entry];
519 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
520 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
521 if (++rq->current_entry == rq->size)
522 rq->current_entry = 0;
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600523 /*
524 * @todo
525 *
526 * Don't really need to write the new index after each command,
527 * but with current driver design this is easiest.
528 */
529 wmb();
530 writel((q << 24) | rq->current_entry, h->vaddr +
531 IOACCEL_MODE1_CONSUMER_INDEX);
Stephen M. Cameron0cbf7682014-11-14 17:27:09 -0600532 atomic_dec(&h->commands_outstanding);
Matt Gatese1f7de02014-02-18 13:55:17 -0600533 }
534 return (unsigned long) register_value;
535}
536
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800537static struct access_method SA5_access = {
538 SA5_submit_command,
539 SA5_intr_mask,
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800540 SA5_intr_pending,
541 SA5_completed,
542};
543
Matt Gatese1f7de02014-02-18 13:55:17 -0600544static struct access_method SA5_ioaccel_mode1_access = {
545 SA5_submit_command,
546 SA5_performant_intr_mask,
Matt Gatese1f7de02014-02-18 13:55:17 -0600547 SA5_ioaccel_mode1_intr_pending,
548 SA5_ioaccel_mode1_completed,
549};
550
Scott Teelc3497752014-02-18 13:56:34 -0600551static struct access_method SA5_ioaccel_mode2_access = {
552 SA5_submit_command_ioaccel2,
553 SA5_performant_intr_mask,
Scott Teelc3497752014-02-18 13:56:34 -0600554 SA5_performant_intr_pending,
555 SA5_performant_completed,
556};
557
Don Brace303932f2010-02-04 08:42:40 -0600558static struct access_method SA5_performant_access = {
559 SA5_submit_command,
560 SA5_performant_intr_mask,
Don Brace303932f2010-02-04 08:42:40 -0600561 SA5_performant_intr_pending,
562 SA5_performant_completed,
563};
564
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500565static struct access_method SA5_performant_access_no_read = {
566 SA5_submit_command_no_read,
567 SA5_performant_intr_mask,
Stephen M. Cameronb3a52e72014-05-29 10:53:23 -0500568 SA5_performant_intr_pending,
569 SA5_performant_completed,
570};
571
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800572struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600573 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800574 char *product_name;
575 struct access_method *access;
576};
577
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800578#endif /* HPSA_H */
579