blob: 02252d9a0cc3b09ebb15753243f570d061f5434d [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010081 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010096 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Damien Lespiau178f7362013-08-06 20:32:18 +0100116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300119{
Damien Lespiau178f7362013-08-06 20:32:18 +0100120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100123 case HDMI_INFOFRAME_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300127 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 return 0;
130 }
131}
132
Daniel Vettera3da1df2012-05-08 15:19:06 +0200133static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100134 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200135 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700136{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300140 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100141 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200142
Paulo Zanoni822974a2012-05-28 16:42:51 -0300143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700147
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149
150 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700151
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300152 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300160 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200161
Damien Lespiau178f7362013-08-06 20:32:18 +0100162 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300163 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200164 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700165
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300166 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300167 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200168}
169
Jesse Barnese43823e2014-11-05 14:26:08 -0800170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800181}
182
Paulo Zanonifdf12502012-05-04 17:18:24 -0300183static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100184 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200185 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200187 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192 u32 val = I915_READ(reg);
193
Paulo Zanoni822974a2012-05-28 16:42:51 -0300194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100197 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198
Damien Lespiau178f7362013-08-06 20:32:18 +0100199 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
201 I915_WRITE(reg, val);
202
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300203 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300211 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300212
Damien Lespiau178f7362013-08-06 20:32:18 +0100213 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300214 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200215 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300216
217 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219}
220
Jesse Barnese43823e2014-11-05 14:26:08 -0800221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
226 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
227 u32 val = I915_READ(reg);
228
229 return val & VIDEO_DIP_ENABLE;
230}
231
Paulo Zanonifdf12502012-05-04 17:18:24 -0300232static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100233 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200234 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700235{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200236 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700237 struct drm_device *dev = encoder->dev;
238 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300239 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100240 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300241 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700242
Paulo Zanoni822974a2012-05-28 16:42:51 -0300243 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
244
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530245 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100246 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700247
Paulo Zanoniecb97852012-05-04 17:18:21 -0300248 /* The DIP control register spec says that we need to update the AVI
249 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100250 if (type != HDMI_INFOFRAME_TYPE_AVI)
251 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300252
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300253 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700254
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300255 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700256 for (i = 0; i < len; i += 4) {
257 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
258 data++;
259 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300260 /* Write every possible data byte to force correct ECC calculation. */
261 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
262 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300263 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Damien Lespiau178f7362013-08-06 20:32:18 +0100265 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300266 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200267 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300269 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300270 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700271}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700272
Jesse Barnese43823e2014-11-05 14:26:08 -0800273static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
274{
275 struct drm_device *dev = encoder->dev;
276 struct drm_i915_private *dev_priv = dev->dev_private;
277 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
278 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
279 u32 val = I915_READ(reg);
280
281 return val & VIDEO_DIP_ENABLE;
282}
283
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700284static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100285 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200286 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700287{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200288 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700289 struct drm_device *dev = encoder->dev;
290 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300291 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100292 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300293 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700294
Paulo Zanoni822974a2012-05-28 16:42:51 -0300295 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
296
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700297 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100298 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700299
Damien Lespiau178f7362013-08-06 20:32:18 +0100300 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300301
302 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700303
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300304 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700305 for (i = 0; i < len; i += 4) {
306 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
307 data++;
308 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300309 /* Write every possible data byte to force correct ECC calculation. */
310 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
311 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300312 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700313
Damien Lespiau178f7362013-08-06 20:32:18 +0100314 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300315 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200316 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700317
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300318 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300319 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700320}
321
Jesse Barnese43823e2014-11-05 14:26:08 -0800322static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
323{
324 struct drm_device *dev = encoder->dev;
325 struct drm_i915_private *dev_priv = dev->dev_private;
326 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
327 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
328 u32 val = I915_READ(reg);
329
330 return val & VIDEO_DIP_ENABLE;
331}
332
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300333static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100334 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200335 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300336{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200337 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300338 struct drm_device *dev = encoder->dev;
339 struct drm_i915_private *dev_priv = dev->dev_private;
340 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200341 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100342 u32 data_reg;
343 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300344 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300345
Damien Lespiau178f7362013-08-06 20:32:18 +0100346 data_reg = hsw_infoframe_data_reg(type,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200347 intel_crtc->config->cpu_transcoder,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200348 dev_priv);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300349 if (data_reg == 0)
350 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300351
Damien Lespiau178f7362013-08-06 20:32:18 +0100352 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300353 I915_WRITE(ctl_reg, val);
354
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300355 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300356 for (i = 0; i < len; i += 4) {
357 I915_WRITE(data_reg + i, *data);
358 data++;
359 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300360 /* Write every possible data byte to force correct ECC calculation. */
361 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
362 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300363 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300364
Damien Lespiau178f7362013-08-06 20:32:18 +0100365 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300366 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300367 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300368}
369
Jesse Barnese43823e2014-11-05 14:26:08 -0800370static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
371{
372 struct drm_device *dev = encoder->dev;
373 struct drm_i915_private *dev_priv = dev->dev_private;
374 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200375 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800376 u32 val = I915_READ(ctl_reg);
377
378 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
379 VIDEO_DIP_ENABLE_VS_HSW);
380}
381
Damien Lespiau5adaea72013-08-06 20:32:19 +0100382/*
383 * The data we write to the DIP data buffer registers is 1 byte bigger than the
384 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
385 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
386 * used for both technologies.
387 *
388 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
389 * DW1: DB3 | DB2 | DB1 | DB0
390 * DW2: DB7 | DB6 | DB5 | DB4
391 * DW3: ...
392 *
393 * (HB is Header Byte, DB is Data Byte)
394 *
395 * The hdmi pack() functions don't know about that hardware specific hole so we
396 * trick them by giving an offset into the buffer and moving back the header
397 * bytes by one.
398 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100399static void intel_write_infoframe(struct drm_encoder *encoder,
400 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700401{
402 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100403 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
404 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700405
Damien Lespiau5adaea72013-08-06 20:32:19 +0100406 /* see comment above for the reason for this offset */
407 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
408 if (len < 0)
409 return;
410
411 /* Insert the 'hole' (see big comment above) at position 3 */
412 buffer[0] = buffer[1];
413 buffer[1] = buffer[2];
414 buffer[2] = buffer[3];
415 buffer[3] = 0;
416 len++;
417
418 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700419}
420
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300421static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300422 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700423{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200424 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100425 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100426 union hdmi_infoframe frame;
427 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700428
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530429 /* Set user selected PAR to incoming mode's member */
430 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
431
Damien Lespiau5adaea72013-08-06 20:32:19 +0100432 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
433 adjusted_mode);
434 if (ret < 0) {
435 DRM_ERROR("couldn't fill AVI infoframe\n");
436 return;
437 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300438
Ville Syrjäläabedc072013-01-17 16:31:31 +0200439 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200440 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100441 frame.avi.quantization_range =
442 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200443 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100444 frame.avi.quantization_range =
445 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200446 }
447
Damien Lespiau9198ee52013-08-06 20:32:24 +0100448 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700449}
450
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300451static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700452{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100453 union hdmi_infoframe frame;
454 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700455
Damien Lespiau5adaea72013-08-06 20:32:19 +0100456 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
457 if (ret < 0) {
458 DRM_ERROR("couldn't fill SPD infoframe\n");
459 return;
460 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700461
Damien Lespiau5adaea72013-08-06 20:32:19 +0100462 frame.spd.sdi = HDMI_SPD_SDI_PC;
463
Damien Lespiau9198ee52013-08-06 20:32:24 +0100464 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700465}
466
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100467static void
468intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
469 struct drm_display_mode *adjusted_mode)
470{
471 union hdmi_infoframe frame;
472 int ret;
473
474 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
475 adjusted_mode);
476 if (ret < 0)
477 return;
478
479 intel_write_infoframe(encoder, &frame);
480}
481
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300482static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200483 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300484 struct drm_display_mode *adjusted_mode)
485{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300486 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200487 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
488 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300489 u32 reg = VIDEO_DIP_CTL;
490 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200491 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300492
Daniel Vetterafba0182012-06-12 16:36:45 +0200493 assert_hdmi_port_disabled(intel_hdmi);
494
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300495 /* If the registers were not initialized yet, they might be zeroes,
496 * which means we're selecting the AVI DIP and we're setting its
497 * frequency to once. This seems to really confuse the HW and make
498 * things stop working (the register spec says the AVI always needs to
499 * be sent every VSync). So here we avoid writing to the register more
500 * than we need and also explicitly select the AVI DIP and explicitly
501 * set its frequency to every VSync. Avoiding to write it twice seems to
502 * be enough to solve the problem, but being defensive shouldn't hurt us
503 * either. */
504 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
505
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200506 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300507 if (!(val & VIDEO_DIP_ENABLE))
508 return;
509 val &= ~VIDEO_DIP_ENABLE;
510 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300511 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300512 return;
513 }
514
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300515 if (port != (val & VIDEO_DIP_PORT_MASK)) {
516 if (val & VIDEO_DIP_ENABLE) {
517 val &= ~VIDEO_DIP_ENABLE;
518 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300519 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300520 }
521 val &= ~VIDEO_DIP_PORT_MASK;
522 val |= port;
523 }
524
Paulo Zanoni822974a2012-05-28 16:42:51 -0300525 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300526 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300527
Paulo Zanonif278d972012-05-28 16:42:50 -0300528 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300529 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300530
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300531 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
532 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100533 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300534}
535
536static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200537 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300538 struct drm_display_mode *adjusted_mode)
539{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300540 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
541 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200542 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
543 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300544 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
545 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200546 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300547
Daniel Vetterafba0182012-06-12 16:36:45 +0200548 assert_hdmi_port_disabled(intel_hdmi);
549
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300550 /* See the big comment in g4x_set_infoframes() */
551 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
552
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200553 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300554 if (!(val & VIDEO_DIP_ENABLE))
555 return;
556 val &= ~VIDEO_DIP_ENABLE;
557 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300558 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300559 return;
560 }
561
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300562 if (port != (val & VIDEO_DIP_PORT_MASK)) {
563 if (val & VIDEO_DIP_ENABLE) {
564 val &= ~VIDEO_DIP_ENABLE;
565 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300566 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300567 }
568 val &= ~VIDEO_DIP_PORT_MASK;
569 val |= port;
570 }
571
Paulo Zanoni822974a2012-05-28 16:42:51 -0300572 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300573 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
574 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300575
Paulo Zanonif278d972012-05-28 16:42:50 -0300576 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300577 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300578
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300579 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
580 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100581 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300582}
583
584static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200585 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300586 struct drm_display_mode *adjusted_mode)
587{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300588 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
589 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
590 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
591 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
592 u32 val = I915_READ(reg);
593
Daniel Vetterafba0182012-06-12 16:36:45 +0200594 assert_hdmi_port_disabled(intel_hdmi);
595
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300596 /* See the big comment in g4x_set_infoframes() */
597 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
598
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200599 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300600 if (!(val & VIDEO_DIP_ENABLE))
601 return;
602 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
603 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300604 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300605 return;
606 }
607
Paulo Zanoni822974a2012-05-28 16:42:51 -0300608 /* Set both together, unset both together: see the spec. */
609 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300610 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
611 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300612
613 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300614 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300615
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300616 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
617 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100618 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300619}
620
621static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200622 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300623 struct drm_display_mode *adjusted_mode)
624{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300625 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700626 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300627 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
628 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
629 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
630 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700631 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300632
Daniel Vetterafba0182012-06-12 16:36:45 +0200633 assert_hdmi_port_disabled(intel_hdmi);
634
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300635 /* See the big comment in g4x_set_infoframes() */
636 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
637
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200638 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300639 if (!(val & VIDEO_DIP_ENABLE))
640 return;
641 val &= ~VIDEO_DIP_ENABLE;
642 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300643 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300644 return;
645 }
646
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700647 if (port != (val & VIDEO_DIP_PORT_MASK)) {
648 if (val & VIDEO_DIP_ENABLE) {
649 val &= ~VIDEO_DIP_ENABLE;
650 I915_WRITE(reg, val);
651 POSTING_READ(reg);
652 }
653 val &= ~VIDEO_DIP_PORT_MASK;
654 val |= port;
655 }
656
Paulo Zanoni822974a2012-05-28 16:42:51 -0300657 val |= VIDEO_DIP_ENABLE;
Jesse Barnes4d47dfb2014-04-02 10:08:52 -0700658 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
659 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300660
661 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300662 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300663
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300664 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
665 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100666 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300667}
668
669static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200670 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300671 struct drm_display_mode *adjusted_mode)
672{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300673 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
674 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
675 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200676 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300677 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300678
Daniel Vetterafba0182012-06-12 16:36:45 +0200679 assert_hdmi_port_disabled(intel_hdmi);
680
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200681 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300682 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300683 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300684 return;
685 }
686
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300687 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
688 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
689
690 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300691 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300692
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300693 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
694 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100695 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300696}
697
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200698static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800699{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200700 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800701 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200702 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
703 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200704 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300705 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800706
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300707 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä2af2c492013-06-25 14:16:34 +0300708 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300709 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400710 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300711 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400712 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300713 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800714
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200715 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300716 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700717 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300718 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200720 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300721 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800722
Jesse Barnes75770562011-10-12 09:01:58 -0700723 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200724 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300725 else if (IS_CHERRYVIEW(dev))
726 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300727 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200728 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800729
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300730 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
731 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800732}
733
Daniel Vetter85234cd2012-07-02 13:27:29 +0200734static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
735 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800736{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200737 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800738 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200739 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200740 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200741 u32 tmp;
742
Imre Deak6d129be2014-03-05 16:20:54 +0200743 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200744 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200745 return false;
746
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300747 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200748
749 if (!(tmp & SDVO_ENABLE))
750 return false;
751
752 if (HAS_PCH_CPT(dev))
753 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300754 else if (IS_CHERRYVIEW(dev))
755 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200756 else
757 *pipe = PORT_TO_PIPE(tmp);
758
759 return true;
760}
761
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700762static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200763 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700764{
765 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300766 struct drm_device *dev = encoder->base.dev;
767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700768 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300769 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700770
771 tmp = I915_READ(intel_hdmi->hdmi_reg);
772
773 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
774 flags |= DRM_MODE_FLAG_PHSYNC;
775 else
776 flags |= DRM_MODE_FLAG_NHSYNC;
777
778 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
779 flags |= DRM_MODE_FLAG_PVSYNC;
780 else
781 flags |= DRM_MODE_FLAG_NVSYNC;
782
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200783 if (tmp & HDMI_MODE_SELECT_HDMI)
784 pipe_config->has_hdmi_sink = true;
785
Jesse Barnese43823e2014-11-05 14:26:08 -0800786 if (intel_hdmi->infoframe_enabled(&encoder->base))
787 pipe_config->has_infoframe = true;
788
Jani Nikulac84db772014-09-17 15:34:58 +0300789 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200790 pipe_config->has_audio = true;
791
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300792 if (!HAS_PCH_SPLIT(dev) &&
793 tmp & HDMI_COLOR_RANGE_16_235)
794 pipe_config->limited_color_range = true;
795
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200796 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300797
798 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
799 dotclock = pipe_config->port_clock * 2 / 3;
800 else
801 dotclock = pipe_config->port_clock;
802
803 if (HAS_PCH_SPLIT(dev_priv->dev))
804 ironlake_check_encoder_dotclock(pipe_config, dotclock);
805
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200806 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700807}
808
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200809static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800810{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200811 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300813 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200814 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800815 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800816 u32 enable_bits = SDVO_ENABLE;
817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200818 if (intel_crtc->config->has_audio)
Wu Fengguang2deed762011-12-09 20:42:20 +0800819 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800820
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300821 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000822
Daniel Vetter7a87c282012-06-05 11:03:39 +0200823 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300824 * before disabling it, so restore the transcoder select bit here. */
825 if (HAS_PCH_IBX(dev))
826 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200827
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200828 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
829 * we do this anyway which shows more stable in testing.
830 */
831 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300832 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
833 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200834 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200835
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200836 temp |= enable_bits;
837
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300838 I915_WRITE(intel_hdmi->hdmi_reg, temp);
839 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200840
841 /* HW workaround, need to write this twice for issue that may result
842 * in first write getting masked.
843 */
844 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300845 I915_WRITE(intel_hdmi->hdmi_reg, temp);
846 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200847 }
Jani Nikulac1dec792014-10-27 16:26:56 +0200848
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200849 if (intel_crtc->config->has_audio) {
850 WARN_ON(!intel_crtc->config->has_hdmi_sink);
Jani Nikulac1dec792014-10-27 16:26:56 +0200851 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
852 pipe_name(intel_crtc->pipe));
853 intel_audio_codec_enable(encoder);
854 }
Jani Nikulab76cf762013-07-30 12:20:31 +0300855}
Jesse Barnes89b667f2013-04-18 14:51:36 -0700856
Jani Nikulab76cf762013-07-30 12:20:31 +0300857static void vlv_enable_hdmi(struct intel_encoder *encoder)
858{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200859}
860
861static void intel_disable_hdmi(struct intel_encoder *encoder)
862{
863 struct drm_device *dev = encoder->base.dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200866 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200867 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800868 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200870 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200871 intel_audio_codec_disable(encoder);
872
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300873 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200874
875 /* HW workaround for IBX, we need to move the port to transcoder A
876 * before disabling it. */
877 if (HAS_PCH_IBX(dev)) {
878 struct drm_crtc *crtc = encoder->base.crtc;
879 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
880
881 if (temp & SDVO_PIPE_B_SELECT) {
882 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300883 I915_WRITE(intel_hdmi->hdmi_reg, temp);
884 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200885
886 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300887 I915_WRITE(intel_hdmi->hdmi_reg, temp);
888 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200889
890 /* Transcoder selection bits only update
891 * effectively on vblank. */
892 if (crtc)
893 intel_wait_for_vblank(dev, pipe);
894 else
895 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200896 }
897 }
898
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000899 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
900 * we do this anyway which shows more stable in testing.
901 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800902 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300903 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
904 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800905 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000906
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200907 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000908
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300909 I915_WRITE(intel_hdmi->hdmi_reg, temp);
910 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000911
912 /* HW workaround, need to write this twice for issue that may result
913 * in first write getting masked.
914 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800915 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300916 I915_WRITE(intel_hdmi->hdmi_reg, temp);
917 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000918 }
Eric Anholt7d573822009-01-02 13:33:00 -0800919}
920
Ville Syrjälä40478452014-03-27 11:08:45 +0200921static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200922{
923 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
924
Ville Syrjälä40478452014-03-27 11:08:45 +0200925 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200926 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -0700927 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200928 return 300000;
929 else
930 return 225000;
931}
932
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000933static enum drm_mode_status
934intel_hdmi_mode_valid(struct drm_connector *connector,
935 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800936{
Clint Taylor697c4072014-09-02 17:03:36 -0700937 int clock = mode->clock;
938
939 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
940 clock *= 2;
941
942 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
943 true))
Eric Anholt7d573822009-01-02 13:33:00 -0800944 return MODE_CLOCK_HIGH;
Clint Taylor697c4072014-09-02 17:03:36 -0700945 if (clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200946 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800947
948 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
949 return MODE_NO_DBLESCAN;
950
951 return MODE_OK;
952}
953
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200954static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +0200955{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200956 struct drm_device *dev = crtc_state->base.crtc->dev;
957 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200958 struct intel_encoder *encoder;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200959 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200960 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200961 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +0200962
Sonika Jindalf227ae92014-07-21 15:23:45 +0530963 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +0200964 return false;
965
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200966 state = crtc_state->base.state;
967
968 for (i = 0; i < state->num_connector; i++) {
969 if (!state->connectors[i])
Ville Syrjälä71800632014-03-03 16:15:29 +0200970 continue;
971
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200972 connector_state = state->connector_states[i];
973 if (connector_state->crtc != crtc_state->base.crtc)
974 continue;
975
976 encoder = to_intel_encoder(connector_state->best_encoder);
977
Ville Syrjälä71800632014-03-03 16:15:29 +0200978 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
979 count++;
980 }
981
982 /*
983 * HDMI 12bpc affects the clocks, so it's only possible
984 * when not cloning with other encoder types.
985 */
986 return count_hdmi > 0 && count_hdmi == count;
987}
988
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100989bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200990 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -0800991{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100992 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
993 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200994 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
995 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
Ville Syrjälä40478452014-03-27 11:08:45 +0200996 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
Daniel Vettere29c22c2013-02-21 00:00:16 +0100997 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200998
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200999 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1000
Jesse Barnese43823e2014-11-05 14:26:08 -08001001 if (pipe_config->has_hdmi_sink)
1002 pipe_config->has_infoframe = true;
1003
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001004 if (intel_hdmi->color_range_auto) {
1005 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001006 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001007 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001008 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001009 else
1010 intel_hdmi->color_range = 0;
1011 }
1012
Clint Taylor697c4072014-09-02 17:03:36 -07001013 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1014 pipe_config->pixel_multiplier = 2;
1015 }
1016
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001017 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001018 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001019
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001020 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1021 pipe_config->has_pch_encoder = true;
1022
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001023 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1024 pipe_config->has_audio = true;
1025
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001026 /*
1027 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1028 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001029 * outputs. We also need to check that the higher clock still fits
1030 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001031 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001032 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjälä71800632014-03-03 16:15:29 +02001033 clock_12bpc <= portclock_limit &&
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001034 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001035 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1036 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001037
1038 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001039 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001040 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001041 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1042 desired_bpp = 8*3;
1043 }
1044
1045 if (!pipe_config->bw_constrained) {
1046 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1047 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001048 }
1049
Damien Lespiau241bfc32013-09-25 16:45:37 +01001050 if (adjusted_mode->crtc_clock > portclock_limit) {
Daniel Vetter325b9d02013-04-19 11:24:33 +02001051 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1052 return false;
1053 }
1054
Eric Anholt7d573822009-01-02 13:33:00 -08001055 return true;
1056}
1057
Chris Wilson953ece6972014-09-02 20:04:01 +01001058static void
1059intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001060{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001061 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001062
Chris Wilsonea5b2132010-08-04 13:50:23 +01001063 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001064 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001065 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001066
Chris Wilson953ece6972014-09-02 20:04:01 +01001067 kfree(to_intel_connector(connector)->detect_edid);
1068 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001069}
1070
Chris Wilson953ece6972014-09-02 20:04:01 +01001071static bool
1072intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001073{
Chris Wilson953ece6972014-09-02 20:04:01 +01001074 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1075 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1076 struct intel_encoder *intel_encoder =
1077 &hdmi_to_dig_port(intel_hdmi)->base;
Imre Deak671dedd2014-03-05 16:20:53 +02001078 enum intel_display_power_domain power_domain;
Chris Wilson953ece6972014-09-02 20:04:01 +01001079 struct edid *edid;
1080 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001081
Imre Deak671dedd2014-03-05 16:20:53 +02001082 power_domain = intel_display_port_power_domain(intel_encoder);
1083 intel_display_power_get(dev_priv, power_domain);
1084
Chris Wilson953ece6972014-09-02 20:04:01 +01001085 edid = drm_get_edid(connector,
1086 intel_gmbus_get_adapter(dev_priv,
1087 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001088
1089 intel_display_power_put(dev_priv, power_domain);
1090
Chris Wilson953ece6972014-09-02 20:04:01 +01001091 to_intel_connector(connector)->detect_edid = edid;
1092 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1093 intel_hdmi->rgb_quant_range_selectable =
1094 drm_rgb_quant_range_selectable(edid);
1095
1096 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1097 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1098 intel_hdmi->has_audio =
1099 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1100
1101 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1102 intel_hdmi->has_hdmi_sink =
1103 drm_detect_hdmi_monitor(edid);
1104
1105 connected = true;
1106 }
1107
1108 return connected;
1109}
1110
1111static enum drm_connector_status
1112intel_hdmi_detect(struct drm_connector *connector, bool force)
1113{
1114 enum drm_connector_status status;
1115
1116 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1117 connector->base.id, connector->name);
1118
1119 intel_hdmi_unset_edid(connector);
1120
1121 if (intel_hdmi_set_edid(connector)) {
1122 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1123
1124 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1125 status = connector_status_connected;
1126 } else
1127 status = connector_status_disconnected;
1128
1129 return status;
1130}
1131
1132static void
1133intel_hdmi_force(struct drm_connector *connector)
1134{
1135 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1136
1137 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1138 connector->base.id, connector->name);
1139
1140 intel_hdmi_unset_edid(connector);
1141
1142 if (connector->status != connector_status_connected)
1143 return;
1144
1145 intel_hdmi_set_edid(connector);
1146 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1147}
1148
1149static int intel_hdmi_get_modes(struct drm_connector *connector)
1150{
1151 struct edid *edid;
1152
1153 edid = to_intel_connector(connector)->detect_edid;
1154 if (edid == NULL)
1155 return 0;
1156
1157 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001158}
1159
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001160static bool
1161intel_hdmi_detect_audio(struct drm_connector *connector)
1162{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001163 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001164 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001165
Chris Wilson953ece6972014-09-02 20:04:01 +01001166 edid = to_intel_connector(connector)->detect_edid;
1167 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1168 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001169
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001170 return has_audio;
1171}
1172
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001173static int
1174intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001175 struct drm_property *property,
1176 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001177{
1178 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001179 struct intel_digital_port *intel_dig_port =
1180 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001181 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001182 int ret;
1183
Rob Clark662595d2012-10-11 20:36:04 -05001184 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001185 if (ret)
1186 return ret;
1187
Chris Wilson3f43c482011-05-12 22:17:24 +01001188 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001189 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001190 bool has_audio;
1191
1192 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001193 return 0;
1194
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001195 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001196
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001197 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001198 has_audio = intel_hdmi_detect_audio(connector);
1199 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001200 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001201
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001202 if (i == HDMI_AUDIO_OFF_DVI)
1203 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001204
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001205 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001206 goto done;
1207 }
1208
Chris Wilsone953fd72011-02-21 22:23:52 +00001209 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001210 bool old_auto = intel_hdmi->color_range_auto;
1211 uint32_t old_range = intel_hdmi->color_range;
1212
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001213 switch (val) {
1214 case INTEL_BROADCAST_RGB_AUTO:
1215 intel_hdmi->color_range_auto = true;
1216 break;
1217 case INTEL_BROADCAST_RGB_FULL:
1218 intel_hdmi->color_range_auto = false;
1219 intel_hdmi->color_range = 0;
1220 break;
1221 case INTEL_BROADCAST_RGB_LIMITED:
1222 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001223 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001224 break;
1225 default:
1226 return -EINVAL;
1227 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001228
1229 if (old_auto == intel_hdmi->color_range_auto &&
1230 old_range == intel_hdmi->color_range)
1231 return 0;
1232
Chris Wilsone953fd72011-02-21 22:23:52 +00001233 goto done;
1234 }
1235
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301236 if (property == connector->dev->mode_config.aspect_ratio_property) {
1237 switch (val) {
1238 case DRM_MODE_PICTURE_ASPECT_NONE:
1239 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1240 break;
1241 case DRM_MODE_PICTURE_ASPECT_4_3:
1242 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1243 break;
1244 case DRM_MODE_PICTURE_ASPECT_16_9:
1245 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1246 break;
1247 default:
1248 return -EINVAL;
1249 }
1250 goto done;
1251 }
1252
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001253 return -EINVAL;
1254
1255done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001256 if (intel_dig_port->base.base.crtc)
1257 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001258
1259 return 0;
1260}
1261
Jesse Barnes13732ba2014-04-05 11:51:35 -07001262static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1263{
1264 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1265 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1266 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001267 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001268
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001269 intel_hdmi_prepare(encoder);
1270
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001271 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001272 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001273 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001274}
1275
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001276static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001277{
1278 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001279 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001280 struct drm_device *dev = encoder->base.dev;
1281 struct drm_i915_private *dev_priv = dev->dev_private;
1282 struct intel_crtc *intel_crtc =
1283 to_intel_crtc(encoder->base.crtc);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001284 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001285 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001286 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001287 int pipe = intel_crtc->pipe;
1288 u32 val;
1289
Jesse Barnes89b667f2013-04-18 14:51:36 -07001290 /* Enable clock channels for this port */
Chris Wilson0980a602013-07-26 19:57:35 +01001291 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001292 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001293 val = 0;
1294 if (pipe)
1295 val |= (1<<21);
1296 else
1297 val &= ~(1<<21);
1298 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001299 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001300
1301 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001302 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1303 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1304 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1305 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1306 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1307 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1308 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1309 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001310
1311 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001312 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1313 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Chris Wilson0980a602013-07-26 19:57:35 +01001314 mutex_unlock(&dev_priv->dpio_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001315
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001316 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001317 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001318 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001319
Jani Nikulab76cf762013-07-30 12:20:31 +03001320 intel_enable_hdmi(encoder);
1321
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001322 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001323}
1324
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001325static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001326{
1327 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1328 struct drm_device *dev = encoder->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001330 struct intel_crtc *intel_crtc =
1331 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001332 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001333 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001334
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001335 intel_hdmi_prepare(encoder);
1336
Jesse Barnes89b667f2013-04-18 14:51:36 -07001337 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001338 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001339 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001340 DPIO_PCS_TX_LANE2_RESET |
1341 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001342 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001343 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1344 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1345 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1346 DPIO_PCS_CLK_SOFT_RESET);
1347
1348 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001349 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1350 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1351 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001352
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001353 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1354 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Chris Wilson0980a602013-07-26 19:57:35 +01001355 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001356}
1357
Ville Syrjälä9197c882014-04-09 13:29:05 +03001358static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1359{
1360 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1361 struct drm_device *dev = encoder->base.dev;
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363 struct intel_crtc *intel_crtc =
1364 to_intel_crtc(encoder->base.crtc);
1365 enum dpio_channel ch = vlv_dport_to_channel(dport);
1366 enum pipe pipe = intel_crtc->pipe;
1367 u32 val;
1368
Ville Syrjälä625695f2014-06-28 02:04:02 +03001369 intel_hdmi_prepare(encoder);
1370
Ville Syrjälä9197c882014-04-09 13:29:05 +03001371 mutex_lock(&dev_priv->dpio_lock);
1372
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001373 /* program left/right clock distribution */
1374 if (pipe != PIPE_B) {
1375 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1376 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1377 if (ch == DPIO_CH0)
1378 val |= CHV_BUFLEFTENA1_FORCE;
1379 if (ch == DPIO_CH1)
1380 val |= CHV_BUFRIGHTENA1_FORCE;
1381 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1382 } else {
1383 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1384 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1385 if (ch == DPIO_CH0)
1386 val |= CHV_BUFLEFTENA2_FORCE;
1387 if (ch == DPIO_CH1)
1388 val |= CHV_BUFRIGHTENA2_FORCE;
1389 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1390 }
1391
Ville Syrjälä9197c882014-04-09 13:29:05 +03001392 /* program clock channel usage */
1393 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1394 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1395 if (pipe != PIPE_B)
1396 val &= ~CHV_PCS_USEDCLKCHANNEL;
1397 else
1398 val |= CHV_PCS_USEDCLKCHANNEL;
1399 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1400
1401 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1402 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1403 if (pipe != PIPE_B)
1404 val &= ~CHV_PCS_USEDCLKCHANNEL;
1405 else
1406 val |= CHV_PCS_USEDCLKCHANNEL;
1407 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1408
1409 /*
1410 * This a a bit weird since generally CL
1411 * matches the pipe, but here we need to
1412 * pick the CL based on the port.
1413 */
1414 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1415 if (pipe != PIPE_B)
1416 val &= ~CHV_CMN_USEDCLKCHANNEL;
1417 else
1418 val |= CHV_CMN_USEDCLKCHANNEL;
1419 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1420
1421 mutex_unlock(&dev_priv->dpio_lock);
1422}
1423
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001424static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001425{
1426 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1427 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001428 struct intel_crtc *intel_crtc =
1429 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001430 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001431 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001432
1433 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1434 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001435 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1436 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001437 mutex_unlock(&dev_priv->dpio_lock);
1438}
1439
Ville Syrjälä580d3812014-04-09 13:29:00 +03001440static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1441{
1442 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1443 struct drm_device *dev = encoder->base.dev;
1444 struct drm_i915_private *dev_priv = dev->dev_private;
1445 struct intel_crtc *intel_crtc =
1446 to_intel_crtc(encoder->base.crtc);
1447 enum dpio_channel ch = vlv_dport_to_channel(dport);
1448 enum pipe pipe = intel_crtc->pipe;
1449 u32 val;
1450
1451 mutex_lock(&dev_priv->dpio_lock);
1452
1453 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001454 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001455 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001456 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001457
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001458 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1459 val |= CHV_PCS_REQ_SOFTRESET_EN;
1460 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1461
1462 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03001463 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001464 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1465
1466 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1467 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1468 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001469
1470 mutex_unlock(&dev_priv->dpio_lock);
1471}
1472
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001473static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1474{
1475 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001476 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001477 struct drm_device *dev = encoder->base.dev;
1478 struct drm_i915_private *dev_priv = dev->dev_private;
1479 struct intel_crtc *intel_crtc =
1480 to_intel_crtc(encoder->base.crtc);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001481 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001482 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001483 enum dpio_channel ch = vlv_dport_to_channel(dport);
1484 int pipe = intel_crtc->pipe;
1485 int data, i;
1486 u32 val;
1487
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001488 mutex_lock(&dev_priv->dpio_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001489
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001490 /* allow hardware to manage TX FIFO reset source */
1491 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1492 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1493 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1494
1495 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1496 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1497 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1498
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001499 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001500 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001501 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001502 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001503
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001504 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1505 val |= CHV_PCS_REQ_SOFTRESET_EN;
1506 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1507
1508 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001509 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001510 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1511
1512 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1513 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1514 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001515
1516 /* Program Tx latency optimal setting */
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001517 for (i = 0; i < 4; i++) {
1518 /* Set the latency optimal bit */
1519 data = (i == 1) ? 0x0 : 0x6;
1520 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1521 data << DPIO_FRC_LATENCY_SHFIT);
1522
1523 /* Set the upar bit */
1524 data = (i == 1) ? 0x0 : 0x1;
1525 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1526 data << DPIO_UPAR_SHIFT);
1527 }
1528
1529 /* Data lane stagger programming */
1530 /* FIXME: Fix up value only after power analysis */
1531
1532 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001533 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1534 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001535 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1536 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001537 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1538
1539 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1540 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001541 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1542 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001543 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001544
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001545 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1546 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1547 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1548 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1549
1550 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1551 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1552 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1553 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1554
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001555 /* FIXME: Program the support xxx V-dB */
1556 /* Use 800mV-0dB */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001557 for (i = 0; i < 4; i++) {
1558 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1559 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1560 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1561 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1562 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001563
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001564 for (i = 0; i < 4; i++) {
1565 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001566 val &= ~DPIO_SWING_MARGIN000_MASK;
1567 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001568 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1569 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001570
1571 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001572 for (i = 0; i < 4; i++) {
1573 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1574 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1575 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1576 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001577
1578 /* Additional steps for 1200mV-0dB */
1579#if 0
1580 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1581 if (ch)
1582 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1583 else
1584 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1585 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1586
1587 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1588 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1589 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1590#endif
1591 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001592 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1593 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1594 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1595
1596 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1597 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1598 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001599
1600 /* LRC Bypass */
1601 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1602 val |= DPIO_LRC_BYPASS;
1603 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1604
1605 mutex_unlock(&dev_priv->dpio_lock);
1606
Clint Taylorb4eb1562014-11-21 11:13:02 -08001607 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001608 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001609 adjusted_mode);
1610
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001611 intel_enable_hdmi(encoder);
1612
1613 vlv_wait_port_ready(dev_priv, dport);
1614}
1615
Eric Anholt7d573822009-01-02 13:33:00 -08001616static void intel_hdmi_destroy(struct drm_connector *connector)
1617{
Chris Wilson10e972d2014-09-04 21:43:45 +01001618 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001619 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001620 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001621}
1622
Eric Anholt7d573822009-01-02 13:33:00 -08001623static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001624 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001625 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001626 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001627 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001628 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001629 .atomic_get_property = intel_connector_atomic_get_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001630 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001631 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001632 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001633};
1634
1635static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1636 .get_modes = intel_hdmi_get_modes,
1637 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001638 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001639};
1640
Eric Anholt7d573822009-01-02 13:33:00 -08001641static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001642 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001643};
1644
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001645static void
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301646intel_attach_aspect_ratio_property(struct drm_connector *connector)
1647{
1648 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1649 drm_object_attach_property(&connector->base,
1650 connector->dev->mode_config.aspect_ratio_property,
1651 DRM_MODE_PICTURE_ASPECT_NONE);
1652}
1653
1654static void
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001655intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1656{
Chris Wilson3f43c482011-05-12 22:17:24 +01001657 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001658 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001659 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301660 intel_attach_aspect_ratio_property(connector);
1661 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001662}
1663
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001664void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1665 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001666{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001667 struct drm_connector *connector = &intel_connector->base;
1668 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1669 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1670 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001671 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001672 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001673
Eric Anholt7d573822009-01-02 13:33:00 -08001674 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001675 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001676 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1677
Peter Rossc3febcc2012-01-28 14:49:26 +01001678 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001679 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001680 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001681
Daniel Vetter08d644a2012-07-12 20:19:59 +02001682 switch (port) {
1683 case PORT_B:
Jani Nikula988c7012015-03-27 00:20:19 +02001684 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001685 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001686 break;
1687 case PORT_C:
Jani Nikula988c7012015-03-27 00:20:19 +02001688 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001689 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001690 break;
1691 case PORT_D:
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001692 if (IS_CHERRYVIEW(dev))
Jani Nikula988c7012015-03-27 00:20:19 +02001693 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001694 else
Jani Nikula988c7012015-03-27 00:20:19 +02001695 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001696 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001697 break;
1698 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001699 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001700 /* Internal port only for eDP. */
1701 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001702 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001703 }
Eric Anholt7d573822009-01-02 13:33:00 -08001704
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001705 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001706 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001707 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001708 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05301709 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001710 intel_hdmi->write_infoframe = g4x_write_infoframe;
1711 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001712 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001713 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001714 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001715 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001716 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001717 } else if (HAS_PCH_IBX(dev)) {
1718 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001719 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001720 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001721 } else {
1722 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001723 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001724 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301725 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001726
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001727 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001728 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1729 else
1730 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001731 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001732
1733 intel_hdmi_add_properties(intel_hdmi, connector);
1734
1735 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001736 drm_connector_register(connector);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001737
1738 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1739 * 0xd. Failure to do so will result in spurious interrupts being
1740 * generated on the port when a cable is not attached.
1741 */
1742 if (IS_G4X(dev) && !IS_GM45(dev)) {
1743 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1744 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1745 }
1746}
1747
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001748void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001749{
1750 struct intel_digital_port *intel_dig_port;
1751 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001752 struct intel_connector *intel_connector;
1753
Daniel Vetterb14c5672013-09-19 12:18:32 +02001754 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001755 if (!intel_dig_port)
1756 return;
1757
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03001758 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001759 if (!intel_connector) {
1760 kfree(intel_dig_port);
1761 return;
1762 }
1763
1764 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001765
1766 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1767 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001768
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001769 intel_encoder->compute_config = intel_hdmi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001770 intel_encoder->disable = intel_disable_hdmi;
1771 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001772 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001773 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03001774 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001775 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1776 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001777 intel_encoder->post_disable = chv_hdmi_post_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001778 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001779 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1780 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001781 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001782 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001783 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07001784 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001785 intel_encoder->enable = intel_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001787
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001788 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03001789 if (IS_CHERRYVIEW(dev)) {
1790 if (port == PORT_D)
1791 intel_encoder->crtc_mask = 1 << 2;
1792 else
1793 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1794 } else {
1795 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1796 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02001797 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02001798 /*
1799 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1800 * to work on real hardware. And since g4x can send infoframes to
1801 * only one port anyway, nothing is lost by allowing it.
1802 */
1803 if (IS_G4X(dev))
1804 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08001805
Paulo Zanoni174edf12012-10-26 19:05:50 -02001806 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001807 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001808 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001809
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001810 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001811}