blob: 2c84717f95289b66fcb7112986e39eae8f10312a [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020037
Paul Walmsley88b8ba92008-07-03 12:24:46 +030038/* Maximum DPLL multiplier, divider values for OMAP3 */
39#define OMAP3_MAX_DPLL_MULT 2048
40#define OMAP3_MAX_DPLL_DIV 128
41
Paul Walmsleyb045d082008-03-18 11:24:28 +020042/*
43 * DPLL1 supplies clock to the MPU.
44 * DPLL2 supplies clock to the IVA2.
45 * DPLL3 supplies CORE domain clocks.
46 * DPLL4 supplies peripheral clocks.
47 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
48 */
49
Paul Walmsley542313c2008-07-03 12:24:45 +030050/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
51#define DPLL_LOW_POWER_STOP 0x1
52#define DPLL_LOW_POWER_BYPASS 0x5
53#define DPLL_LOCKED 0x7
54
Paul Walmsleyb045d082008-03-18 11:24:28 +020055/* PRM CLOCKS */
56
57/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
58static struct clk omap_32k_fck = {
59 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000060 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020061 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000062 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020063};
64
65static struct clk secure_32k_fck = {
66 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000069 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000075 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020076 .rate = 12000000,
Russell King44dc9d02009-01-19 15:51:11 +000077 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020078};
79
80static struct clk virt_13m_ck = {
81 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 13000000,
Russell King44dc9d02009-01-19 15:51:11 +000084 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_16_8m_ck = {
88 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 16800000,
Russell King44dc9d02009-01-19 15:51:11 +000091 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_19_2m_ck = {
95 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 19200000,
Russell King44dc9d02009-01-19 15:51:11 +000098 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_26m_ck = {
102 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 26000000,
Russell King44dc9d02009-01-19 15:51:11 +0000105 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_38_4m_ck = {
109 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 38400000,
Russell King44dc9d02009-01-19 15:51:11 +0000112 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static const struct clksel_rate osc_sys_12m_rates[] = {
116 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
117 { .div = 0 }
118};
119
120static const struct clksel_rate osc_sys_13m_rates[] = {
121 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
122 { .div = 0 }
123};
124
125static const struct clksel_rate osc_sys_16_8m_rates[] = {
126 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
127 { .div = 0 }
128};
129
130static const struct clksel_rate osc_sys_19_2m_rates[] = {
131 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
132 { .div = 0 }
133};
134
135static const struct clksel_rate osc_sys_26m_rates[] = {
136 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
137 { .div = 0 }
138};
139
140static const struct clksel_rate osc_sys_38_4m_rates[] = {
141 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
142 { .div = 0 }
143};
144
145static const struct clksel osc_sys_clksel[] = {
146 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
147 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
148 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
149 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
150 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
151 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
152 { .parent = NULL },
153};
154
155/* Oscillator clock */
156/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
157static struct clk osc_sys_ck = {
158 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000159 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200160 .init = &omap2_init_clksel_parent,
161 .clksel_reg = OMAP3430_PRM_CLKSEL,
162 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
163 .clksel = osc_sys_clksel,
164 /* REVISIT: deal with autoextclkmode? */
Russell King44dc9d02009-01-19 15:51:11 +0000165 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200166 .recalc = &omap2_clksel_recalc,
167};
168
169static const struct clksel_rate div2_rates[] = {
170 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
171 { .div = 2, .val = 2, .flags = RATE_IN_343X },
172 { .div = 0 }
173};
174
175static const struct clksel sys_clksel[] = {
176 { .parent = &osc_sys_ck, .rates = div2_rates },
177 { .parent = NULL }
178};
179
180/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
181/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
182static struct clk sys_ck = {
183 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000184 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200185 .parent = &osc_sys_ck,
186 .init = &omap2_init_clksel_parent,
187 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
188 .clksel_mask = OMAP_SYSCLKDIV_MASK,
189 .clksel = sys_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000190 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000197 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200198};
199
200/* Optional external clock input for some McBSPs */
201static struct clk mcbsp_clks = {
202 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000203 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000204 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200205};
206
207/* PRM EXTERNAL CLOCK OUTPUT */
208
209static struct clk sys_clkout1 = {
210 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000211 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200212 .parent = &osc_sys_ck,
213 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
214 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200215 .recalc = &followparent_recalc,
216};
217
218/* DPLLS */
219
220/* CM CLOCKS */
221
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200222static const struct clksel_rate dpll_bypass_rates[] = {
223 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
224 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200225};
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_locked_rates[] = {
228 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
232static const struct clksel_rate div16_dpll_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 2, .val = 2, .flags = RATE_IN_343X },
235 { .div = 3, .val = 3, .flags = RATE_IN_343X },
236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
237 { .div = 5, .val = 5, .flags = RATE_IN_343X },
238 { .div = 6, .val = 6, .flags = RATE_IN_343X },
239 { .div = 7, .val = 7, .flags = RATE_IN_343X },
240 { .div = 8, .val = 8, .flags = RATE_IN_343X },
241 { .div = 9, .val = 9, .flags = RATE_IN_343X },
242 { .div = 10, .val = 10, .flags = RATE_IN_343X },
243 { .div = 11, .val = 11, .flags = RATE_IN_343X },
244 { .div = 12, .val = 12, .flags = RATE_IN_343X },
245 { .div = 13, .val = 13, .flags = RATE_IN_343X },
246 { .div = 14, .val = 14, .flags = RATE_IN_343X },
247 { .div = 15, .val = 15, .flags = RATE_IN_343X },
248 { .div = 16, .val = 16, .flags = RATE_IN_343X },
249 { .div = 0 }
250};
251
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200252/* DPLL1 */
253/* MPU clock source */
254/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300255static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
257 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
258 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700259 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200260 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
261 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200263 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
264 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
265 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
267 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
268 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
269 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_multiplier = OMAP3_MAX_DPLL_MULT,
271 .max_divider = OMAP3_MAX_DPLL_DIV,
272 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200273};
274
275static struct clk dpll1_ck = {
276 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000277 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200278 .parent = &sys_ck,
279 .dpll_data = &dpll1_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000280 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300281 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700282 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200283 .recalc = &omap3_dpll_recalc,
284};
285
286/*
287 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
288 * DPLL isn't bypassed.
289 */
290static struct clk dpll1_x2_ck = {
291 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000292 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200293 .parent = &dpll1_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000294 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200295 .recalc = &omap3_clkoutx2_recalc,
296};
297
298/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
299static const struct clksel div16_dpll1_x2m2_clksel[] = {
300 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
301 { .parent = NULL }
302};
303
304/*
305 * Does not exist in the TRM - needed to separate the M2 divider from
306 * bypass selection in mpu_ck
307 */
308static struct clk dpll1_x2m2_ck = {
309 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000310 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200311 .parent = &dpll1_x2_ck,
312 .init = &omap2_init_clksel_parent,
313 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
314 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
315 .clksel = div16_dpll1_x2m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000316 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200317 .recalc = &omap2_clksel_recalc,
318};
319
320/* DPLL2 */
321/* IVA2 clock source */
322/* Type: DPLL */
323
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300324static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200325 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
326 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
327 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700328 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200329 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
330 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300331 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
332 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200333 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
334 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
335 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300336 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
337 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
338 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
340 .max_multiplier = OMAP3_MAX_DPLL_MULT,
341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000350 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300351 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700352 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000374 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700387 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200388 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
389 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
390 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
391 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
392 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300393 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
394 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300395 .max_multiplier = OMAP3_MAX_DPLL_MULT,
396 .max_divider = OMAP3_MAX_DPLL_DIV,
397 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200398};
399
400static struct clk dpll3_ck = {
401 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000402 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403 .parent = &sys_ck,
404 .dpll_data = &dpll3_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000405 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300406 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200407 .recalc = &omap3_dpll_recalc,
408};
409
410/*
411 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
412 * DPLL isn't bypassed
413 */
414static struct clk dpll3_x2_ck = {
415 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000416 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200417 .parent = &dpll3_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000418 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200419 .recalc = &omap3_clkoutx2_recalc,
420};
421
Paul Walmsleyb045d082008-03-18 11:24:28 +0200422static const struct clksel_rate div31_dpll3_rates[] = {
423 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
424 { .div = 2, .val = 2, .flags = RATE_IN_343X },
425 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
426 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
427 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
428 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
429 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
430 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
431 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
432 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
433 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
434 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
435 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
436 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
437 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
438 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
439 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
440 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
441 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
442 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
443 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
444 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
445 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
446 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
447 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
448 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
449 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
450 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
451 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
452 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
453 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
454 { .div = 0 },
455};
456
457static const struct clksel div31_dpll3m2_clksel[] = {
458 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
459 { .parent = NULL }
460};
461
462/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200463 * DPLL3 output M2
464 * REVISIT: This DPLL output divider must be changed in SRAM, so until
465 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200466 */
467static struct clk dpll3_m2_ck = {
468 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000469 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200470 .parent = &dpll3_ck,
471 .init = &omap2_init_clksel_parent,
472 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
473 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
474 .clksel = div31_dpll3m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000475 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200476 .recalc = &omap2_clksel_recalc,
477};
478
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200479static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300480 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200481 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
482 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200483};
484
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200485static struct clk core_ck = {
486 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000487 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200488 .init = &omap2_init_clksel_parent,
489 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300490 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200491 .clksel = core_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000492 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493 .recalc = &omap2_clksel_recalc,
494};
495
496static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300497 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200498 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
499 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200500};
501
502static struct clk dpll3_m2x2_ck = {
503 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000504 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .init = &omap2_init_clksel_parent,
506 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300507 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .clksel = dpll3_m2x2_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000509 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200510 .recalc = &omap2_clksel_recalc,
511};
512
513/* The PWRDN bit is apparently only available on 3430ES2 and above */
514static const struct clksel div16_dpll3_clksel[] = {
515 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
516 { .parent = NULL }
517};
518
519/* This virtual clock is the source for dpll3_m3x2_ck */
520static struct clk dpll3_m3_ck = {
521 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000522 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200523 .parent = &dpll3_ck,
524 .init = &omap2_init_clksel_parent,
525 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
526 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
527 .clksel = div16_dpll3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000528 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200529 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200530};
531
532/* The PWRDN bit is apparently only available on 3430ES2 and above */
533static struct clk dpll3_m3x2_ck = {
534 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000535 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200536 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200537 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
538 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000539 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200540 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200541};
542
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200543static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300544 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200545 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 { .parent = NULL }
547};
548
549static struct clk emu_core_alwon_ck = {
550 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000551 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200552 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200553 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200554 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300555 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200556 .clksel = emu_core_alwon_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000557 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200558 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200559};
560
561/* DPLL4 */
562/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
563/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300564static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
566 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
567 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200569 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
570 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300571 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200572 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
573 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
574 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300575 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
576 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
577 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
578 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300579 .max_multiplier = OMAP3_MAX_DPLL_MULT,
580 .max_divider = OMAP3_MAX_DPLL_DIV,
581 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200582};
583
584static struct clk dpll4_ck = {
585 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000586 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200587 .parent = &sys_ck,
588 .dpll_data = &dpll4_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000589 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300590 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700591 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200592 .recalc = &omap3_dpll_recalc,
593};
594
595/*
596 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200597 * DPLL isn't bypassed --
598 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200599 */
600static struct clk dpll4_x2_ck = {
601 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000602 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200603 .parent = &dpll4_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000604 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .recalc = &omap3_clkoutx2_recalc,
606};
607
608static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200609 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200610 { .parent = NULL }
611};
612
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613/* This virtual clock is the source for dpll4_m2x2_ck */
614static struct clk dpll4_m2_ck = {
615 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000616 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200617 .parent = &dpll4_ck,
618 .init = &omap2_init_clksel_parent,
619 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
620 .clksel_mask = OMAP3430_DIV_96M_MASK,
621 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000622 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200623 .recalc = &omap2_clksel_recalc,
624};
625
Paul Walmsleyb045d082008-03-18 11:24:28 +0200626/* The PWRDN bit is apparently only available on 3430ES2 and above */
627static struct clk dpll4_m2x2_ck = {
628 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000629 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200630 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200631 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
632 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000633 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200634 .recalc = &omap3_clkoutx2_recalc,
635};
636
637static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300638 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200639 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
640 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200641};
642
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700643/*
644 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
645 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
646 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
647 * CM_96K_(F)CLK.
648 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200649static struct clk omap_96m_alwon_fck = {
650 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000651 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200652 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200653 .init = &omap2_init_clksel_parent,
654 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300655 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .clksel = omap_96m_alwon_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000657 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200658 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200659};
660
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700661static struct clk cm_96m_fck = {
662 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000663 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200664 .parent = &omap_96m_alwon_fck,
Russell King44dc9d02009-01-19 15:51:11 +0000665 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200666 .recalc = &followparent_recalc,
667};
668
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700669static const struct clksel_rate omap_96m_dpll_rates[] = {
670 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
671 { .div = 0 }
672};
673
674static const struct clksel_rate omap_96m_sys_rates[] = {
675 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
676 { .div = 0 }
677};
678
679static const struct clksel omap_96m_fck_clksel[] = {
680 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
681 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200682 { .parent = NULL }
683};
684
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700685static struct clk omap_96m_fck = {
686 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000687 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700688 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200689 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700690 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
691 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
692 .clksel = omap_96m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000693 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200694 .recalc = &omap2_clksel_recalc,
695};
696
697/* This virtual clock is the source for dpll4_m3x2_ck */
698static struct clk dpll4_m3_ck = {
699 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000700 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200701 .parent = &dpll4_ck,
702 .init = &omap2_init_clksel_parent,
703 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
704 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
705 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000706 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200707 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708};
709
710/* The PWRDN bit is apparently only available on 3430ES2 and above */
711static struct clk dpll4_m3x2_ck = {
712 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000713 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200714 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200715 .init = &omap2_init_clksel_parent,
716 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
717 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000718 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200719 .recalc = &omap3_clkoutx2_recalc,
720};
721
722static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300723 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200724 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
725 { .parent = NULL }
726};
727
728static struct clk virt_omap_54m_fck = {
729 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000730 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200731 .parent = &dpll4_m3x2_ck,
732 .init = &omap2_init_clksel_parent,
733 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300734 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200735 .clksel = virt_omap_54m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000736 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .recalc = &omap2_clksel_recalc,
738};
739
740static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
741 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
742 { .div = 0 }
743};
744
745static const struct clksel_rate omap_54m_alt_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
747 { .div = 0 }
748};
749
750static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200751 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200752 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
753 { .parent = NULL }
754};
755
756static struct clk omap_54m_fck = {
757 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000758 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200759 .init = &omap2_init_clksel_parent,
760 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700761 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200762 .clksel = omap_54m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000763 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200764 .recalc = &omap2_clksel_recalc,
765};
766
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700767static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200768 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
769 { .div = 0 }
770};
771
772static const struct clksel_rate omap_48m_alt_rates[] = {
773 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
774 { .div = 0 }
775};
776
777static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700778 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200779 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
780 { .parent = NULL }
781};
782
783static struct clk omap_48m_fck = {
784 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000785 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 .init = &omap2_init_clksel_parent,
787 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700788 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200789 .clksel = omap_48m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000790 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200791 .recalc = &omap2_clksel_recalc,
792};
793
794static struct clk omap_12m_fck = {
795 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000796 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200797 .parent = &omap_48m_fck,
798 .fixed_div = 4,
Russell King44dc9d02009-01-19 15:51:11 +0000799 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200800 .recalc = &omap2_fixed_divisor_recalc,
801};
802
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200803/* This virstual clock is the source for dpll4_m4x2_ck */
804static struct clk dpll4_m4_ck = {
805 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000806 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200807 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200808 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200809 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
810 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
811 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000812 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200813 .recalc = &omap2_clksel_recalc,
814};
815
816/* The PWRDN bit is apparently only available on 3430ES2 and above */
817static struct clk dpll4_m4x2_ck = {
818 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000819 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200820 .parent = &dpll4_m4_ck,
821 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
822 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000823 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200824 .recalc = &omap3_clkoutx2_recalc,
825};
826
827/* This virtual clock is the source for dpll4_m5x2_ck */
828static struct clk dpll4_m5_ck = {
829 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000830 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200831 .parent = &dpll4_ck,
832 .init = &omap2_init_clksel_parent,
833 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
834 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
835 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000836 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200837 .recalc = &omap2_clksel_recalc,
838};
839
840/* The PWRDN bit is apparently only available on 3430ES2 and above */
841static struct clk dpll4_m5x2_ck = {
842 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000843 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200844 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200845 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
846 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000847 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200848 .recalc = &omap3_clkoutx2_recalc,
849};
850
851/* This virtual clock is the source for dpll4_m6x2_ck */
852static struct clk dpll4_m6_ck = {
853 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000854 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200855 .parent = &dpll4_ck,
856 .init = &omap2_init_clksel_parent,
857 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
858 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
859 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000860 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200861 .recalc = &omap2_clksel_recalc,
862};
863
864/* The PWRDN bit is apparently only available on 3430ES2 and above */
865static struct clk dpll4_m6x2_ck = {
866 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000867 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200868 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200869 .init = &omap2_init_clksel_parent,
870 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
871 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000872 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200873 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200874};
875
876static struct clk emu_per_alwon_ck = {
877 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000878 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200879 .parent = &dpll4_m6x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000880 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .recalc = &followparent_recalc,
882};
883
884/* DPLL5 */
885/* Supplies 120MHz clock, USIM source clock */
886/* Type: DPLL */
887/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300888static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200889 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
890 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
891 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700892 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200893 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
894 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300895 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200896 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
897 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
898 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300899 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
900 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
901 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
902 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300903 .max_multiplier = OMAP3_MAX_DPLL_MULT,
904 .max_divider = OMAP3_MAX_DPLL_DIV,
905 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200906};
907
908static struct clk dpll5_ck = {
909 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000910 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200911 .parent = &sys_ck,
912 .dpll_data = &dpll5_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000913 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300914 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700915 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200916 .recalc = &omap3_dpll_recalc,
917};
918
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200919static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200920 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
921 { .parent = NULL }
922};
923
924static struct clk dpll5_m2_ck = {
925 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000926 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200927 .parent = &dpll5_ck,
928 .init = &omap2_init_clksel_parent,
929 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
930 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200931 .clksel = div16_dpll5_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000932 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200933 .recalc = &omap2_clksel_recalc,
934};
935
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200936static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300937 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200938 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
939 { .parent = NULL }
940};
941
Paul Walmsleyb045d082008-03-18 11:24:28 +0200942static struct clk omap_120m_fck = {
943 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000944 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200945 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300946 .init = &omap2_init_clksel_parent,
947 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
948 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
949 .clksel = omap_120m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000950 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +0300951 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200952};
953
954/* CM EXTERNAL CLOCK OUTPUTS */
955
956static const struct clksel_rate clkout2_src_core_rates[] = {
957 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
958 { .div = 0 }
959};
960
961static const struct clksel_rate clkout2_src_sys_rates[] = {
962 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
963 { .div = 0 }
964};
965
966static const struct clksel_rate clkout2_src_96m_rates[] = {
967 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
968 { .div = 0 }
969};
970
971static const struct clksel_rate clkout2_src_54m_rates[] = {
972 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
973 { .div = 0 }
974};
975
976static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700977 { .parent = &core_ck, .rates = clkout2_src_core_rates },
978 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
979 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
980 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200981 { .parent = NULL }
982};
983
984static struct clk clkout2_src_ck = {
985 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000986 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200987 .init = &omap2_init_clksel_parent,
988 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
989 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
990 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
991 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
992 .clksel = clkout2_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000993 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200994 .recalc = &omap2_clksel_recalc,
995};
996
997static const struct clksel_rate sys_clkout2_rates[] = {
998 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
999 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1000 { .div = 4, .val = 2, .flags = RATE_IN_343X },
1001 { .div = 8, .val = 3, .flags = RATE_IN_343X },
1002 { .div = 16, .val = 4, .flags = RATE_IN_343X },
1003 { .div = 0 },
1004};
1005
1006static const struct clksel sys_clkout2_clksel[] = {
1007 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
1008 { .parent = NULL },
1009};
1010
1011static struct clk sys_clkout2 = {
1012 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +00001013 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001014 .init = &omap2_init_clksel_parent,
1015 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1016 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1017 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001018 .recalc = &omap2_clksel_recalc,
1019};
1020
1021/* CM OUTPUT CLOCKS */
1022
1023static struct clk corex2_fck = {
1024 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001025 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001026 .parent = &dpll3_m2x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001027 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001028 .recalc = &followparent_recalc,
1029};
1030
1031/* DPLL power domain clock controls */
1032
1033static const struct clksel div2_core_clksel[] = {
1034 { .parent = &core_ck, .rates = div2_rates },
1035 { .parent = NULL }
1036};
1037
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001038/*
1039 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1040 * may be inconsistent here?
1041 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001042static struct clk dpll1_fck = {
1043 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001044 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001045 .parent = &core_ck,
1046 .init = &omap2_init_clksel_parent,
1047 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1048 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
1049 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001050 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001051 .recalc = &omap2_clksel_recalc,
1052};
1053
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001054/*
1055 * MPU clksel:
1056 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1057 * derives from the high-frequency bypass clock originating from DPLL3,
1058 * called 'dpll1_fck'
1059 */
1060static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001061 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001062 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1063 { .parent = NULL }
1064};
1065
1066static struct clk mpu_ck = {
1067 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001068 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001069 .parent = &dpll1_x2m2_ck,
1070 .init = &omap2_init_clksel_parent,
1071 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1072 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1073 .clksel = mpu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001074 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001075 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001076 .recalc = &omap2_clksel_recalc,
1077};
1078
1079/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1080static const struct clksel_rate arm_fck_rates[] = {
1081 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1082 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1083 { .div = 0 },
1084};
1085
1086static const struct clksel arm_fck_clksel[] = {
1087 { .parent = &mpu_ck, .rates = arm_fck_rates },
1088 { .parent = NULL }
1089};
1090
1091static struct clk arm_fck = {
1092 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001093 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001094 .parent = &mpu_ck,
1095 .init = &omap2_init_clksel_parent,
1096 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1097 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1098 .clksel = arm_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001099 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001100 .recalc = &omap2_clksel_recalc,
1101};
1102
Paul Walmsley333943b2008-08-19 11:08:45 +03001103/* XXX What about neon_clkdm ? */
1104
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001105/*
1106 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1107 * although it is referenced - so this is a guess
1108 */
1109static struct clk emu_mpu_alwon_ck = {
1110 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001111 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001112 .parent = &mpu_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001113 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001114 .recalc = &followparent_recalc,
1115};
1116
Paul Walmsleyb045d082008-03-18 11:24:28 +02001117static struct clk dpll2_fck = {
1118 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001119 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001120 .parent = &core_ck,
1121 .init = &omap2_init_clksel_parent,
1122 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1123 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
1124 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001125 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001126 .recalc = &omap2_clksel_recalc,
1127};
1128
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001129/*
1130 * IVA2 clksel:
1131 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1132 * derives from the high-frequency bypass clock originating from DPLL3,
1133 * called 'dpll2_fck'
1134 */
1135
1136static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001137 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001138 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1139 { .parent = NULL }
1140};
1141
1142static struct clk iva2_ck = {
1143 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001144 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001145 .parent = &dpll2_m2_ck,
1146 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001147 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1148 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001149 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1150 OMAP3430_CM_IDLEST_PLL),
1151 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1152 .clksel = iva2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001153 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001154 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001155 .recalc = &omap2_clksel_recalc,
1156};
1157
Paul Walmsleyb045d082008-03-18 11:24:28 +02001158/* Common interface clocks */
1159
1160static struct clk l3_ick = {
1161 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001162 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001163 .parent = &core_ck,
1164 .init = &omap2_init_clksel_parent,
1165 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1166 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1167 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001168 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001169 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001170 .recalc = &omap2_clksel_recalc,
1171};
1172
1173static const struct clksel div2_l3_clksel[] = {
1174 { .parent = &l3_ick, .rates = div2_rates },
1175 { .parent = NULL }
1176};
1177
1178static struct clk l4_ick = {
1179 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001180 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001181 .parent = &l3_ick,
1182 .init = &omap2_init_clksel_parent,
1183 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1184 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1185 .clksel = div2_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001186 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001187 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001188 .recalc = &omap2_clksel_recalc,
1189
1190};
1191
1192static const struct clksel div2_l4_clksel[] = {
1193 { .parent = &l4_ick, .rates = div2_rates },
1194 { .parent = NULL }
1195};
1196
1197static struct clk rm_ick = {
1198 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001199 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001200 .parent = &l4_ick,
1201 .init = &omap2_init_clksel_parent,
1202 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1203 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1204 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001205 .recalc = &omap2_clksel_recalc,
1206};
1207
1208/* GFX power domain */
1209
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001210/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001211
1212static const struct clksel gfx_l3_clksel[] = {
1213 { .parent = &l3_ick, .rates = gfx_l3_rates },
1214 { .parent = NULL }
1215};
1216
Högander Jouni59559022008-08-19 11:08:45 +03001217/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1218static struct clk gfx_l3_ck = {
1219 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001220 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001221 .parent = &l3_ick,
1222 .init = &omap2_init_clksel_parent,
1223 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1224 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001225 .recalc = &followparent_recalc,
1226};
1227
1228static struct clk gfx_l3_fck = {
1229 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001230 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001231 .parent = &gfx_l3_ck,
1232 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001233 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1234 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1235 .clksel = gfx_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001236 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001237 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001238 .recalc = &omap2_clksel_recalc,
1239};
1240
1241static struct clk gfx_l3_ick = {
1242 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001243 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001244 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001245 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001246 .recalc = &followparent_recalc,
1247};
1248
1249static struct clk gfx_cg1_ck = {
1250 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001251 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001252 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001253 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001254 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1255 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001256 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001257 .recalc = &followparent_recalc,
1258};
1259
1260static struct clk gfx_cg2_ck = {
1261 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001262 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001263 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001264 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001265 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1266 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001267 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001268 .recalc = &followparent_recalc,
1269};
1270
1271/* SGX power domain - 3430ES2 only */
1272
1273static const struct clksel_rate sgx_core_rates[] = {
1274 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1275 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1276 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1277 { .div = 0 },
1278};
1279
1280static const struct clksel_rate sgx_96m_rates[] = {
1281 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1282 { .div = 0 },
1283};
1284
1285static const struct clksel sgx_clksel[] = {
1286 { .parent = &core_ck, .rates = sgx_core_rates },
1287 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1288 { .parent = NULL },
1289};
1290
1291static struct clk sgx_fck = {
1292 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001293 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001294 .init = &omap2_init_clksel_parent,
1295 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
1296 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
1297 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1298 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1299 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001300 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001301 .recalc = &omap2_clksel_recalc,
1302};
1303
1304static struct clk sgx_ick = {
1305 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001306 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001307 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001308 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001309 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
1310 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001311 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001312 .recalc = &followparent_recalc,
1313};
1314
1315/* CORE power domain */
1316
1317static struct clk d2d_26m_fck = {
1318 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001319 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001320 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001321 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001322 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1323 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001324 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001325 .recalc = &followparent_recalc,
1326};
1327
1328static const struct clksel omap343x_gpt_clksel[] = {
1329 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1330 { .parent = &sys_ck, .rates = gpt_sys_rates },
1331 { .parent = NULL}
1332};
1333
1334static struct clk gpt10_fck = {
1335 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001336 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001337 .parent = &sys_ck,
1338 .init = &omap2_init_clksel_parent,
1339 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1340 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1341 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1342 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1343 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001344 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001345 .recalc = &omap2_clksel_recalc,
1346};
1347
1348static struct clk gpt11_fck = {
1349 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001350 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001351 .parent = &sys_ck,
1352 .init = &omap2_init_clksel_parent,
1353 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1354 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1355 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1356 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1357 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001358 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001359 .recalc = &omap2_clksel_recalc,
1360};
1361
1362static struct clk cpefuse_fck = {
1363 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001364 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001365 .parent = &sys_ck,
1366 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1367 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001368 .recalc = &followparent_recalc,
1369};
1370
1371static struct clk ts_fck = {
1372 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001373 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001374 .parent = &omap_32k_fck,
1375 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1376 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001377 .recalc = &followparent_recalc,
1378};
1379
1380static struct clk usbtll_fck = {
1381 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001382 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001383 .parent = &omap_120m_fck,
1384 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1385 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001386 .recalc = &followparent_recalc,
1387};
1388
1389/* CORE 96M FCLK-derived clocks */
1390
1391static struct clk core_96m_fck = {
1392 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001393 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001394 .parent = &omap_96m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001395 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001396 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001397 .recalc = &followparent_recalc,
1398};
1399
1400static struct clk mmchs3_fck = {
1401 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001402 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001403 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001404 .parent = &core_96m_fck,
1405 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1406 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001407 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001408 .recalc = &followparent_recalc,
1409};
1410
1411static struct clk mmchs2_fck = {
1412 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001413 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001414 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001415 .parent = &core_96m_fck,
1416 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1417 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001418 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001419 .recalc = &followparent_recalc,
1420};
1421
1422static struct clk mspro_fck = {
1423 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001424 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001425 .parent = &core_96m_fck,
1426 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1427 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001428 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001429 .recalc = &followparent_recalc,
1430};
1431
1432static struct clk mmchs1_fck = {
1433 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001434 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001435 .parent = &core_96m_fck,
1436 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1437 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001438 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001439 .recalc = &followparent_recalc,
1440};
1441
1442static struct clk i2c3_fck = {
1443 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001444 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001445 .id = 3,
1446 .parent = &core_96m_fck,
1447 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1448 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001449 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001450 .recalc = &followparent_recalc,
1451};
1452
1453static struct clk i2c2_fck = {
1454 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001455 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001456 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001457 .parent = &core_96m_fck,
1458 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1459 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001460 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001461 .recalc = &followparent_recalc,
1462};
1463
1464static struct clk i2c1_fck = {
1465 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001466 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001467 .id = 1,
1468 .parent = &core_96m_fck,
1469 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1470 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001471 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001472 .recalc = &followparent_recalc,
1473};
1474
1475/*
1476 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1477 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1478 */
1479static const struct clksel_rate common_mcbsp_96m_rates[] = {
1480 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1481 { .div = 0 }
1482};
1483
1484static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1485 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1486 { .div = 0 }
1487};
1488
1489static const struct clksel mcbsp_15_clksel[] = {
1490 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1491 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1492 { .parent = NULL }
1493};
1494
1495static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001496 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001497 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001498 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001499 .init = &omap2_init_clksel_parent,
1500 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1501 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1502 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1503 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1504 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001505 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001506 .recalc = &omap2_clksel_recalc,
1507};
1508
1509static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001510 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001511 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001512 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001513 .init = &omap2_init_clksel_parent,
1514 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1515 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1516 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1517 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1518 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001519 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001520 .recalc = &omap2_clksel_recalc,
1521};
1522
1523/* CORE_48M_FCK-derived clocks */
1524
1525static struct clk core_48m_fck = {
1526 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001527 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001528 .parent = &omap_48m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001529 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001530 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001531 .recalc = &followparent_recalc,
1532};
1533
1534static struct clk mcspi4_fck = {
1535 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001536 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001537 .id = 4,
1538 .parent = &core_48m_fck,
1539 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1540 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001541 .recalc = &followparent_recalc,
1542};
1543
1544static struct clk mcspi3_fck = {
1545 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001546 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001547 .id = 3,
1548 .parent = &core_48m_fck,
1549 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1550 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001551 .recalc = &followparent_recalc,
1552};
1553
1554static struct clk mcspi2_fck = {
1555 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001556 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001557 .id = 2,
1558 .parent = &core_48m_fck,
1559 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1560 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001561 .recalc = &followparent_recalc,
1562};
1563
1564static struct clk mcspi1_fck = {
1565 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001566 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001567 .id = 1,
1568 .parent = &core_48m_fck,
1569 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1570 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001571 .recalc = &followparent_recalc,
1572};
1573
1574static struct clk uart2_fck = {
1575 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001576 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001577 .parent = &core_48m_fck,
1578 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1579 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001580 .recalc = &followparent_recalc,
1581};
1582
1583static struct clk uart1_fck = {
1584 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001585 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001586 .parent = &core_48m_fck,
1587 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1588 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001589 .recalc = &followparent_recalc,
1590};
1591
1592static struct clk fshostusb_fck = {
1593 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001594 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001595 .parent = &core_48m_fck,
1596 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1597 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001598 .recalc = &followparent_recalc,
1599};
1600
1601/* CORE_12M_FCK based clocks */
1602
1603static struct clk core_12m_fck = {
1604 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001605 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001606 .parent = &omap_12m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001607 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001608 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001609 .recalc = &followparent_recalc,
1610};
1611
1612static struct clk hdq_fck = {
1613 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001614 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001615 .parent = &core_12m_fck,
1616 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1617 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001618 .recalc = &followparent_recalc,
1619};
1620
1621/* DPLL3-derived clock */
1622
1623static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1624 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1625 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1626 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1627 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1628 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1629 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1630 { .div = 0 }
1631};
1632
1633static const struct clksel ssi_ssr_clksel[] = {
1634 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1635 { .parent = NULL }
1636};
1637
1638static struct clk ssi_ssr_fck = {
1639 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001640 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001641 .init = &omap2_init_clksel_parent,
1642 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1643 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1644 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1645 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1646 .clksel = ssi_ssr_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001647 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001648 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001649 .recalc = &omap2_clksel_recalc,
1650};
1651
1652static struct clk ssi_sst_fck = {
1653 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001654 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001655 .parent = &ssi_ssr_fck,
1656 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001657 .recalc = &omap2_fixed_divisor_recalc,
1658};
1659
1660
1661
1662/* CORE_L3_ICK based clocks */
1663
Paul Walmsley333943b2008-08-19 11:08:45 +03001664/*
1665 * XXX must add clk_enable/clk_disable for these if standard code won't
1666 * handle it
1667 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001668static struct clk core_l3_ick = {
1669 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001670 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001671 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001672 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001673 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001674 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001675 .recalc = &followparent_recalc,
1676};
1677
1678static struct clk hsotgusb_ick = {
1679 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001680 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001681 .parent = &core_l3_ick,
1682 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1683 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001684 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001685 .recalc = &followparent_recalc,
1686};
1687
1688static struct clk sdrc_ick = {
1689 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001690 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001691 .parent = &core_l3_ick,
1692 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1693 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001694 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001695 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001696 .recalc = &followparent_recalc,
1697};
1698
1699static struct clk gpmc_fck = {
1700 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001701 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001702 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001703 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001704 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001705 .recalc = &followparent_recalc,
1706};
1707
1708/* SECURITY_L3_ICK based clocks */
1709
1710static struct clk security_l3_ick = {
1711 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001712 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001713 .parent = &l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001714 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001715 .recalc = &followparent_recalc,
1716};
1717
1718static struct clk pka_ick = {
1719 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001720 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001721 .parent = &security_l3_ick,
1722 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1723 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001724 .recalc = &followparent_recalc,
1725};
1726
1727/* CORE_L4_ICK based clocks */
1728
1729static struct clk core_l4_ick = {
1730 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001731 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001732 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001733 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001734 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001735 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001736 .recalc = &followparent_recalc,
1737};
1738
1739static struct clk usbtll_ick = {
1740 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001741 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001742 .parent = &core_l4_ick,
1743 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1744 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001745 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001746 .recalc = &followparent_recalc,
1747};
1748
1749static struct clk mmchs3_ick = {
1750 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001751 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001752 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001753 .parent = &core_l4_ick,
1754 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1755 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001756 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001757 .recalc = &followparent_recalc,
1758};
1759
1760/* Intersystem Communication Registers - chassis mode only */
1761static struct clk icr_ick = {
1762 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001763 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001764 .parent = &core_l4_ick,
1765 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1766 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001767 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001768 .recalc = &followparent_recalc,
1769};
1770
1771static struct clk aes2_ick = {
1772 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001773 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001774 .parent = &core_l4_ick,
1775 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1776 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001777 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001778 .recalc = &followparent_recalc,
1779};
1780
1781static struct clk sha12_ick = {
1782 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001783 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001784 .parent = &core_l4_ick,
1785 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1786 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001787 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001788 .recalc = &followparent_recalc,
1789};
1790
1791static struct clk des2_ick = {
1792 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001793 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001794 .parent = &core_l4_ick,
1795 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1796 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001797 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001798 .recalc = &followparent_recalc,
1799};
1800
1801static struct clk mmchs2_ick = {
1802 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001803 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001804 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001805 .parent = &core_l4_ick,
1806 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1807 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001808 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001809 .recalc = &followparent_recalc,
1810};
1811
1812static struct clk mmchs1_ick = {
1813 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001814 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001815 .parent = &core_l4_ick,
1816 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1817 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001818 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001819 .recalc = &followparent_recalc,
1820};
1821
1822static struct clk mspro_ick = {
1823 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001824 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001825 .parent = &core_l4_ick,
1826 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1827 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001828 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001829 .recalc = &followparent_recalc,
1830};
1831
1832static struct clk hdq_ick = {
1833 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001834 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001835 .parent = &core_l4_ick,
1836 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1837 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001838 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001839 .recalc = &followparent_recalc,
1840};
1841
1842static struct clk mcspi4_ick = {
1843 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001844 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001845 .id = 4,
1846 .parent = &core_l4_ick,
1847 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1848 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001849 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001850 .recalc = &followparent_recalc,
1851};
1852
1853static struct clk mcspi3_ick = {
1854 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001855 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001856 .id = 3,
1857 .parent = &core_l4_ick,
1858 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1859 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001860 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001861 .recalc = &followparent_recalc,
1862};
1863
1864static struct clk mcspi2_ick = {
1865 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001866 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001867 .id = 2,
1868 .parent = &core_l4_ick,
1869 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1870 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001871 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001872 .recalc = &followparent_recalc,
1873};
1874
1875static struct clk mcspi1_ick = {
1876 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001877 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001878 .id = 1,
1879 .parent = &core_l4_ick,
1880 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1881 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001882 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001883 .recalc = &followparent_recalc,
1884};
1885
1886static struct clk i2c3_ick = {
1887 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001888 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001889 .id = 3,
1890 .parent = &core_l4_ick,
1891 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1892 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001893 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001894 .recalc = &followparent_recalc,
1895};
1896
1897static struct clk i2c2_ick = {
1898 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001899 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001900 .id = 2,
1901 .parent = &core_l4_ick,
1902 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1903 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001904 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001905 .recalc = &followparent_recalc,
1906};
1907
1908static struct clk i2c1_ick = {
1909 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001910 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001911 .id = 1,
1912 .parent = &core_l4_ick,
1913 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1914 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001915 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001916 .recalc = &followparent_recalc,
1917};
1918
1919static struct clk uart2_ick = {
1920 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001921 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001922 .parent = &core_l4_ick,
1923 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1924 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001925 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001926 .recalc = &followparent_recalc,
1927};
1928
1929static struct clk uart1_ick = {
1930 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001931 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001932 .parent = &core_l4_ick,
1933 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1934 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001935 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001936 .recalc = &followparent_recalc,
1937};
1938
1939static struct clk gpt11_ick = {
1940 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001941 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001942 .parent = &core_l4_ick,
1943 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1944 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001945 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001946 .recalc = &followparent_recalc,
1947};
1948
1949static struct clk gpt10_ick = {
1950 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001951 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001952 .parent = &core_l4_ick,
1953 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1954 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001955 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001956 .recalc = &followparent_recalc,
1957};
1958
1959static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001960 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001961 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001962 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001963 .parent = &core_l4_ick,
1964 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1965 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001966 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001967 .recalc = &followparent_recalc,
1968};
1969
1970static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001971 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001972 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001973 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001974 .parent = &core_l4_ick,
1975 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1976 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001977 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001978 .recalc = &followparent_recalc,
1979};
1980
1981static struct clk fac_ick = {
1982 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001983 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001984 .parent = &core_l4_ick,
1985 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1986 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001987 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001988 .recalc = &followparent_recalc,
1989};
1990
1991static struct clk mailboxes_ick = {
1992 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001993 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001994 .parent = &core_l4_ick,
1995 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1996 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001997 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001998 .recalc = &followparent_recalc,
1999};
2000
2001static struct clk omapctrl_ick = {
2002 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002003 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002004 .parent = &core_l4_ick,
2005 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2006 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00002007 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002008 .recalc = &followparent_recalc,
2009};
2010
2011/* SSI_L4_ICK based clocks */
2012
2013static struct clk ssi_l4_ick = {
2014 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002015 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002016 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002017 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002018 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002019 .recalc = &followparent_recalc,
2020};
2021
2022static struct clk ssi_ick = {
2023 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002024 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002025 .parent = &ssi_l4_ick,
2026 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2027 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002028 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002029 .recalc = &followparent_recalc,
2030};
2031
2032/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2033 * but l4_ick makes more sense to me */
2034
2035static const struct clksel usb_l4_clksel[] = {
2036 { .parent = &l4_ick, .rates = div2_rates },
2037 { .parent = NULL },
2038};
2039
2040static struct clk usb_l4_ick = {
2041 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002042 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002043 .parent = &l4_ick,
2044 .init = &omap2_init_clksel_parent,
2045 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2046 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2047 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2048 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2049 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002050 .recalc = &omap2_clksel_recalc,
2051};
2052
2053/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2054
2055/* SECURITY_L4_ICK2 based clocks */
2056
2057static struct clk security_l4_ick2 = {
2058 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002059 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002060 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002061 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002062 .recalc = &followparent_recalc,
2063};
2064
2065static struct clk aes1_ick = {
2066 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002067 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002068 .parent = &security_l4_ick2,
2069 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2070 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002071 .recalc = &followparent_recalc,
2072};
2073
2074static struct clk rng_ick = {
2075 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002076 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002077 .parent = &security_l4_ick2,
2078 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2079 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002080 .recalc = &followparent_recalc,
2081};
2082
2083static struct clk sha11_ick = {
2084 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002085 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002086 .parent = &security_l4_ick2,
2087 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2088 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002089 .recalc = &followparent_recalc,
2090};
2091
2092static struct clk des1_ick = {
2093 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002094 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002095 .parent = &security_l4_ick2,
2096 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2097 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002098 .recalc = &followparent_recalc,
2099};
2100
2101/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002102static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002103 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002104 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2105 { .parent = NULL }
2106};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002107
2108static struct clk dss1_alwon_fck = {
2109 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002110 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002111 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002112 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002113 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2114 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002115 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002116 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002117 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002118 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002119 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002120};
2121
2122static struct clk dss_tv_fck = {
2123 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002124 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002125 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002126 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002127 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2128 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002129 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002130 .recalc = &followparent_recalc,
2131};
2132
2133static struct clk dss_96m_fck = {
2134 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002135 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002136 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002137 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002138 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2139 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002140 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002141 .recalc = &followparent_recalc,
2142};
2143
2144static struct clk dss2_alwon_fck = {
2145 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002146 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002147 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002148 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002149 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2150 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002151 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002152 .recalc = &followparent_recalc,
2153};
2154
2155static struct clk dss_ick = {
2156 /* Handles both L3 and L4 clocks */
2157 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002158 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002159 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002160 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002161 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2162 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002163 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002164 .recalc = &followparent_recalc,
2165};
2166
2167/* CAM */
2168
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002169static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002170 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002171 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2172 { .parent = NULL }
2173};
2174
Paul Walmsleyb045d082008-03-18 11:24:28 +02002175static struct clk cam_mclk = {
2176 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002177 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002178 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002179 .init = &omap2_init_clksel_parent,
2180 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002181 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002182 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002183 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2184 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002185 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002186 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002187};
2188
Högander Jouni59559022008-08-19 11:08:45 +03002189static struct clk cam_ick = {
2190 /* Handles both L3 and L4 clocks */
2191 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002192 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002193 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002194 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002195 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2196 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002197 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002198 .recalc = &followparent_recalc,
2199};
2200
2201/* USBHOST - 3430ES2 only */
2202
2203static struct clk usbhost_120m_fck = {
2204 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002205 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002206 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002207 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002208 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2209 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002210 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002211 .recalc = &followparent_recalc,
2212};
2213
2214static struct clk usbhost_48m_fck = {
2215 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002216 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002217 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002218 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002219 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2220 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002221 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002222 .recalc = &followparent_recalc,
2223};
2224
Högander Jouni59559022008-08-19 11:08:45 +03002225static struct clk usbhost_ick = {
2226 /* Handles both L3 and L4 clocks */
2227 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002228 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002229 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002230 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002231 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2232 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002233 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002234 .recalc = &followparent_recalc,
2235};
2236
Paul Walmsleyb045d082008-03-18 11:24:28 +02002237/* WKUP */
2238
2239static const struct clksel_rate usim_96m_rates[] = {
2240 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2241 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2242 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2243 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2244 { .div = 0 },
2245};
2246
2247static const struct clksel_rate usim_120m_rates[] = {
2248 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2249 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2250 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2251 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2252 { .div = 0 },
2253};
2254
2255static const struct clksel usim_clksel[] = {
2256 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2257 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2258 { .parent = &sys_ck, .rates = div2_rates },
2259 { .parent = NULL },
2260};
2261
2262/* 3430ES2 only */
2263static struct clk usim_fck = {
2264 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002265 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002266 .init = &omap2_init_clksel_parent,
2267 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2268 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2269 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2270 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2271 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002272 .recalc = &omap2_clksel_recalc,
2273};
2274
Paul Walmsley333943b2008-08-19 11:08:45 +03002275/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002276static struct clk gpt1_fck = {
2277 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002278 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002279 .init = &omap2_init_clksel_parent,
2280 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2281 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2282 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2283 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2284 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002285 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002286 .recalc = &omap2_clksel_recalc,
2287};
2288
2289static struct clk wkup_32k_fck = {
2290 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002291 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002292 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002293 .parent = &omap_32k_fck,
Russell King44dc9d02009-01-19 15:51:11 +00002294 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002295 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002296 .recalc = &followparent_recalc,
2297};
2298
Jouni Hogander89db9482008-12-10 17:35:24 -08002299static struct clk gpio1_dbck = {
2300 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002301 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002302 .parent = &wkup_32k_fck,
2303 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2304 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002305 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002306 .recalc = &followparent_recalc,
2307};
2308
2309static struct clk wdt2_fck = {
2310 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002311 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002312 .parent = &wkup_32k_fck,
2313 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2314 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002315 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002316 .recalc = &followparent_recalc,
2317};
2318
2319static struct clk wkup_l4_ick = {
2320 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002321 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002322 .parent = &sys_ck,
Russell King44dc9d02009-01-19 15:51:11 +00002323 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002324 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002325 .recalc = &followparent_recalc,
2326};
2327
2328/* 3430ES2 only */
2329/* Never specifically named in the TRM, so we have to infer a likely name */
2330static struct clk usim_ick = {
2331 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002332 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002333 .parent = &wkup_l4_ick,
2334 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2335 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002336 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002337 .recalc = &followparent_recalc,
2338};
2339
2340static struct clk wdt2_ick = {
2341 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002342 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002343 .parent = &wkup_l4_ick,
2344 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2345 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002346 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002347 .recalc = &followparent_recalc,
2348};
2349
2350static struct clk wdt1_ick = {
2351 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002352 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002353 .parent = &wkup_l4_ick,
2354 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2355 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002356 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002357 .recalc = &followparent_recalc,
2358};
2359
2360static struct clk gpio1_ick = {
2361 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002362 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002363 .parent = &wkup_l4_ick,
2364 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2365 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002366 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002367 .recalc = &followparent_recalc,
2368};
2369
2370static struct clk omap_32ksync_ick = {
2371 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002372 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002373 .parent = &wkup_l4_ick,
2374 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2375 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002376 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002377 .recalc = &followparent_recalc,
2378};
2379
Paul Walmsley333943b2008-08-19 11:08:45 +03002380/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002381static struct clk gpt12_ick = {
2382 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002383 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002384 .parent = &wkup_l4_ick,
2385 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2386 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002387 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002388 .recalc = &followparent_recalc,
2389};
2390
2391static struct clk gpt1_ick = {
2392 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002393 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002394 .parent = &wkup_l4_ick,
2395 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2396 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002397 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002398 .recalc = &followparent_recalc,
2399};
2400
2401
2402
2403/* PER clock domain */
2404
2405static struct clk per_96m_fck = {
2406 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002407 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002408 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002409 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002410 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002411 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002412 .recalc = &followparent_recalc,
2413};
2414
2415static struct clk per_48m_fck = {
2416 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002417 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002418 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002419 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002420 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002421 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002422 .recalc = &followparent_recalc,
2423};
2424
2425static struct clk uart3_fck = {
2426 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002427 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002428 .parent = &per_48m_fck,
2429 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2430 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002431 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002432 .recalc = &followparent_recalc,
2433};
2434
2435static struct clk gpt2_fck = {
2436 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002437 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002438 .init = &omap2_init_clksel_parent,
2439 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2440 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2441 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2442 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2443 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002444 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002445 .recalc = &omap2_clksel_recalc,
2446};
2447
2448static struct clk gpt3_fck = {
2449 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002450 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002451 .init = &omap2_init_clksel_parent,
2452 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2453 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2454 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2455 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2456 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002457 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002458 .recalc = &omap2_clksel_recalc,
2459};
2460
2461static struct clk gpt4_fck = {
2462 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002463 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002464 .init = &omap2_init_clksel_parent,
2465 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2466 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2467 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2468 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2469 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002470 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002471 .recalc = &omap2_clksel_recalc,
2472};
2473
2474static struct clk gpt5_fck = {
2475 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002476 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002477 .init = &omap2_init_clksel_parent,
2478 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2479 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2480 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2481 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2482 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002483 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002484 .recalc = &omap2_clksel_recalc,
2485};
2486
2487static struct clk gpt6_fck = {
2488 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002489 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002490 .init = &omap2_init_clksel_parent,
2491 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2492 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2493 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2494 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2495 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002496 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002497 .recalc = &omap2_clksel_recalc,
2498};
2499
2500static struct clk gpt7_fck = {
2501 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002502 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002503 .init = &omap2_init_clksel_parent,
2504 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2505 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2506 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2507 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2508 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002509 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002510 .recalc = &omap2_clksel_recalc,
2511};
2512
2513static struct clk gpt8_fck = {
2514 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002515 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002516 .init = &omap2_init_clksel_parent,
2517 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2518 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2519 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2520 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2521 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002522 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002523 .recalc = &omap2_clksel_recalc,
2524};
2525
2526static struct clk gpt9_fck = {
2527 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002528 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002529 .init = &omap2_init_clksel_parent,
2530 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2531 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2532 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2533 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2534 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002535 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002536 .recalc = &omap2_clksel_recalc,
2537};
2538
2539static struct clk per_32k_alwon_fck = {
2540 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002541 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002542 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002543 .clkdm_name = "per_clkdm",
Russell King44dc9d02009-01-19 15:51:11 +00002544 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002545 .recalc = &followparent_recalc,
2546};
2547
Jouni Hogander89db9482008-12-10 17:35:24 -08002548static struct clk gpio6_dbck = {
2549 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002550 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002551 .parent = &per_32k_alwon_fck,
2552 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002553 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002554 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002555 .recalc = &followparent_recalc,
2556};
2557
Jouni Hogander89db9482008-12-10 17:35:24 -08002558static struct clk gpio5_dbck = {
2559 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002560 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002561 .parent = &per_32k_alwon_fck,
2562 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002563 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002564 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002565 .recalc = &followparent_recalc,
2566};
2567
Jouni Hogander89db9482008-12-10 17:35:24 -08002568static struct clk gpio4_dbck = {
2569 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002570 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002571 .parent = &per_32k_alwon_fck,
2572 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002573 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002574 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002575 .recalc = &followparent_recalc,
2576};
2577
Jouni Hogander89db9482008-12-10 17:35:24 -08002578static struct clk gpio3_dbck = {
2579 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002580 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002581 .parent = &per_32k_alwon_fck,
2582 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002583 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002584 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002585 .recalc = &followparent_recalc,
2586};
2587
Jouni Hogander89db9482008-12-10 17:35:24 -08002588static struct clk gpio2_dbck = {
2589 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002590 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002591 .parent = &per_32k_alwon_fck,
2592 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002593 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002594 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002595 .recalc = &followparent_recalc,
2596};
2597
2598static struct clk wdt3_fck = {
2599 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002600 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002601 .parent = &per_32k_alwon_fck,
2602 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2603 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002604 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002605 .recalc = &followparent_recalc,
2606};
2607
2608static struct clk per_l4_ick = {
2609 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002610 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002611 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002612 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002613 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002614 .recalc = &followparent_recalc,
2615};
2616
2617static struct clk gpio6_ick = {
2618 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002619 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002620 .parent = &per_l4_ick,
2621 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2622 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002623 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002624 .recalc = &followparent_recalc,
2625};
2626
2627static struct clk gpio5_ick = {
2628 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002629 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002630 .parent = &per_l4_ick,
2631 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2632 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002633 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002634 .recalc = &followparent_recalc,
2635};
2636
2637static struct clk gpio4_ick = {
2638 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002639 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002640 .parent = &per_l4_ick,
2641 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2642 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002643 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002644 .recalc = &followparent_recalc,
2645};
2646
2647static struct clk gpio3_ick = {
2648 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002649 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002650 .parent = &per_l4_ick,
2651 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2652 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002653 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002654 .recalc = &followparent_recalc,
2655};
2656
2657static struct clk gpio2_ick = {
2658 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002659 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002660 .parent = &per_l4_ick,
2661 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2662 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002663 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002664 .recalc = &followparent_recalc,
2665};
2666
2667static struct clk wdt3_ick = {
2668 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002669 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002670 .parent = &per_l4_ick,
2671 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2672 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002673 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002674 .recalc = &followparent_recalc,
2675};
2676
2677static struct clk uart3_ick = {
2678 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002679 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002680 .parent = &per_l4_ick,
2681 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2682 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002683 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002684 .recalc = &followparent_recalc,
2685};
2686
2687static struct clk gpt9_ick = {
2688 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002689 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002690 .parent = &per_l4_ick,
2691 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2692 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002693 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002694 .recalc = &followparent_recalc,
2695};
2696
2697static struct clk gpt8_ick = {
2698 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002699 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002700 .parent = &per_l4_ick,
2701 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2702 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002703 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002704 .recalc = &followparent_recalc,
2705};
2706
2707static struct clk gpt7_ick = {
2708 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002709 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002710 .parent = &per_l4_ick,
2711 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2712 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002713 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002714 .recalc = &followparent_recalc,
2715};
2716
2717static struct clk gpt6_ick = {
2718 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002719 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002720 .parent = &per_l4_ick,
2721 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2722 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002723 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002724 .recalc = &followparent_recalc,
2725};
2726
2727static struct clk gpt5_ick = {
2728 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002729 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002730 .parent = &per_l4_ick,
2731 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2732 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002733 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002734 .recalc = &followparent_recalc,
2735};
2736
2737static struct clk gpt4_ick = {
2738 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002739 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002740 .parent = &per_l4_ick,
2741 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2742 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002743 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002744 .recalc = &followparent_recalc,
2745};
2746
2747static struct clk gpt3_ick = {
2748 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002749 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002750 .parent = &per_l4_ick,
2751 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2752 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002753 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002754 .recalc = &followparent_recalc,
2755};
2756
2757static struct clk gpt2_ick = {
2758 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002759 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002760 .parent = &per_l4_ick,
2761 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2762 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002763 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002764 .recalc = &followparent_recalc,
2765};
2766
2767static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002768 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002769 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002770 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002771 .parent = &per_l4_ick,
2772 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2773 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002774 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002775 .recalc = &followparent_recalc,
2776};
2777
2778static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002779 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002780 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002781 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002782 .parent = &per_l4_ick,
2783 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2784 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002785 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002786 .recalc = &followparent_recalc,
2787};
2788
2789static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002790 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002791 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002792 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002793 .parent = &per_l4_ick,
2794 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2795 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002796 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002797 .recalc = &followparent_recalc,
2798};
2799
2800static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002801 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2802 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002803 { .parent = NULL }
2804};
2805
2806static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002807 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002808 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002809 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002810 .init = &omap2_init_clksel_parent,
2811 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2812 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2813 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2814 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2815 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002816 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002817 .recalc = &omap2_clksel_recalc,
2818};
2819
2820static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002821 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002822 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002823 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002824 .init = &omap2_init_clksel_parent,
2825 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2826 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2827 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2828 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2829 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002830 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002831 .recalc = &omap2_clksel_recalc,
2832};
2833
2834static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002835 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002836 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002837 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002838 .init = &omap2_init_clksel_parent,
2839 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2840 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2841 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2842 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2843 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002844 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002845 .recalc = &omap2_clksel_recalc,
2846};
2847
2848/* EMU clocks */
2849
2850/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2851
2852static const struct clksel_rate emu_src_sys_rates[] = {
2853 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2854 { .div = 0 },
2855};
2856
2857static const struct clksel_rate emu_src_core_rates[] = {
2858 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2859 { .div = 0 },
2860};
2861
2862static const struct clksel_rate emu_src_per_rates[] = {
2863 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2864 { .div = 0 },
2865};
2866
2867static const struct clksel_rate emu_src_mpu_rates[] = {
2868 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2869 { .div = 0 },
2870};
2871
2872static const struct clksel emu_src_clksel[] = {
2873 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2874 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2875 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2876 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2877 { .parent = NULL },
2878};
2879
2880/*
2881 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2882 * to switch the source of some of the EMU clocks.
2883 * XXX Are there CLKEN bits for these EMU clks?
2884 */
2885static struct clk emu_src_ck = {
2886 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002887 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002888 .init = &omap2_init_clksel_parent,
2889 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2890 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2891 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002892 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002893 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002894 .recalc = &omap2_clksel_recalc,
2895};
2896
2897static const struct clksel_rate pclk_emu_rates[] = {
2898 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2899 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2900 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2901 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2902 { .div = 0 },
2903};
2904
2905static const struct clksel pclk_emu_clksel[] = {
2906 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2907 { .parent = NULL },
2908};
2909
2910static struct clk pclk_fck = {
2911 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002912 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002913 .init = &omap2_init_clksel_parent,
2914 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2915 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2916 .clksel = pclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002917 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002918 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002919 .recalc = &omap2_clksel_recalc,
2920};
2921
2922static const struct clksel_rate pclkx2_emu_rates[] = {
2923 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2924 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2925 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2926 { .div = 0 },
2927};
2928
2929static const struct clksel pclkx2_emu_clksel[] = {
2930 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2931 { .parent = NULL },
2932};
2933
2934static struct clk pclkx2_fck = {
2935 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002936 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002937 .init = &omap2_init_clksel_parent,
2938 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2939 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2940 .clksel = pclkx2_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002941 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002942 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002943 .recalc = &omap2_clksel_recalc,
2944};
2945
2946static const struct clksel atclk_emu_clksel[] = {
2947 { .parent = &emu_src_ck, .rates = div2_rates },
2948 { .parent = NULL },
2949};
2950
2951static struct clk atclk_fck = {
2952 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002953 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002954 .init = &omap2_init_clksel_parent,
2955 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2956 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2957 .clksel = atclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002958 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002959 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002960 .recalc = &omap2_clksel_recalc,
2961};
2962
2963static struct clk traceclk_src_fck = {
2964 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002965 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002966 .init = &omap2_init_clksel_parent,
2967 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2968 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2969 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002970 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002971 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002972 .recalc = &omap2_clksel_recalc,
2973};
2974
2975static const struct clksel_rate traceclk_rates[] = {
2976 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2977 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2978 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2979 { .div = 0 },
2980};
2981
2982static const struct clksel traceclk_clksel[] = {
2983 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2984 { .parent = NULL },
2985};
2986
2987static struct clk traceclk_fck = {
2988 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002989 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002990 .init = &omap2_init_clksel_parent,
2991 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2992 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2993 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002994 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002995 .recalc = &omap2_clksel_recalc,
2996};
2997
2998/* SR clocks */
2999
3000/* SmartReflex fclk (VDD1) */
3001static struct clk sr1_fck = {
3002 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003003 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003004 .parent = &sys_ck,
3005 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3006 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003007 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003008 .recalc = &followparent_recalc,
3009};
3010
3011/* SmartReflex fclk (VDD2) */
3012static struct clk sr2_fck = {
3013 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003014 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003015 .parent = &sys_ck,
3016 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3017 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003018 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003019 .recalc = &followparent_recalc,
3020};
3021
3022static struct clk sr_l4_ick = {
3023 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003024 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003025 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003026 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003027 .recalc = &followparent_recalc,
3028};
3029
3030/* SECURE_32K_FCK clocks */
3031
Paul Walmsley333943b2008-08-19 11:08:45 +03003032/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003033static struct clk gpt12_fck = {
3034 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003035 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003036 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003037 .recalc = &followparent_recalc,
3038};
3039
3040static struct clk wdt1_fck = {
3041 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003042 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003043 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003044 .recalc = &followparent_recalc,
3045};
3046
Paul Walmsleyb045d082008-03-18 11:24:28 +02003047#endif