blob: 538ec38ba995d92b8516699de5e68dcf7fbe736c [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
11 *
12 *
13 * TODO
Sergei Shtylyovd8178982009-12-07 23:39:38 +040014 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
17
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <scsi/scsi_host.h>
25#include <linux/libata.h>
26
27#define DRV_NAME "pata_hpt366"
Sergei Shtylyovbfdd7c52011-01-10 21:34:27 +030028#define DRV_VERSION "0.6.10"
Jeff Garzik669a5db2006-08-29 18:12:40 -040029
30struct hpt_clock {
Tejun Heo6ecb6f22009-01-08 16:29:20 -050031 u8 xfer_mode;
Jeff Garzik669a5db2006-08-29 18:12:40 -040032 u32 timing;
33};
34
35/* key for bus clock timings
36 * bit
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040037 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
38 * cycles = value + 1
39 * 4:7 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
40 * cycles = value + 1
41 * 8:11 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040042 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040043 * 12:15 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040044 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040045 * 16:18 udma_cycle_time. Clock cycles for UDMA xfer?
46 * 19:21 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
47 * 22:24 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040048 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040049 * 28 UDMA enable.
50 * 29 DMA enable.
51 * 30 PIO_MST enable. If set, the chip is in bus master mode during
52 * PIO xfer.
Jeff Garzik669a5db2006-08-29 18:12:40 -040053 * 31 FIFO enable.
54 */
55
56static const struct hpt_clock hpt366_40[] = {
57 { XFER_UDMA_4, 0x900fd943 },
58 { XFER_UDMA_3, 0x900ad943 },
59 { XFER_UDMA_2, 0x900bd943 },
60 { XFER_UDMA_1, 0x9008d943 },
61 { XFER_UDMA_0, 0x9008d943 },
62
63 { XFER_MW_DMA_2, 0xa008d943 },
64 { XFER_MW_DMA_1, 0xa010d955 },
65 { XFER_MW_DMA_0, 0xa010d9fc },
66
67 { XFER_PIO_4, 0xc008d963 },
68 { XFER_PIO_3, 0xc010d974 },
69 { XFER_PIO_2, 0xc010d997 },
70 { XFER_PIO_1, 0xc010d9c7 },
71 { XFER_PIO_0, 0xc018d9d9 },
72 { 0, 0x0120d9d9 }
73};
74
75static const struct hpt_clock hpt366_33[] = {
76 { XFER_UDMA_4, 0x90c9a731 },
77 { XFER_UDMA_3, 0x90cfa731 },
78 { XFER_UDMA_2, 0x90caa731 },
79 { XFER_UDMA_1, 0x90cba731 },
80 { XFER_UDMA_0, 0x90c8a731 },
81
82 { XFER_MW_DMA_2, 0xa0c8a731 },
83 { XFER_MW_DMA_1, 0xa0c8a732 }, /* 0xa0c8a733 */
84 { XFER_MW_DMA_0, 0xa0c8a797 },
85
86 { XFER_PIO_4, 0xc0c8a731 },
87 { XFER_PIO_3, 0xc0c8a742 },
88 { XFER_PIO_2, 0xc0d0a753 },
89 { XFER_PIO_1, 0xc0d0a7a3 }, /* 0xc0d0a793 */
90 { XFER_PIO_0, 0xc0d0a7aa }, /* 0xc0d0a7a7 */
91 { 0, 0x0120a7a7 }
92};
93
94static const struct hpt_clock hpt366_25[] = {
95 { XFER_UDMA_4, 0x90c98521 },
96 { XFER_UDMA_3, 0x90cf8521 },
97 { XFER_UDMA_2, 0x90cf8521 },
98 { XFER_UDMA_1, 0x90cb8521 },
99 { XFER_UDMA_0, 0x90cb8521 },
100
101 { XFER_MW_DMA_2, 0xa0ca8521 },
102 { XFER_MW_DMA_1, 0xa0ca8532 },
103 { XFER_MW_DMA_0, 0xa0ca8575 },
104
105 { XFER_PIO_4, 0xc0ca8521 },
106 { XFER_PIO_3, 0xc0ca8532 },
107 { XFER_PIO_2, 0xc0ca8542 },
108 { XFER_PIO_1, 0xc0d08572 },
109 { XFER_PIO_0, 0xc0d08585 },
110 { 0, 0x01208585 }
111};
112
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300113static const char * const bad_ata33[] = {
114 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
115 "Maxtor 90845U3", "Maxtor 90650U2",
116 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
117 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
118 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
119 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400120 "Maxtor 90510D4",
121 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300122 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
123 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
124 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
125 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400126 NULL
127};
128
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300129static const char * const bad_ata66_4[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400130 "IBM-DTLA-307075",
131 "IBM-DTLA-307060",
132 "IBM-DTLA-307045",
133 "IBM-DTLA-307030",
134 "IBM-DTLA-307020",
135 "IBM-DTLA-307015",
136 "IBM-DTLA-305040",
137 "IBM-DTLA-305030",
138 "IBM-DTLA-305020",
139 "IC35L010AVER07-0",
140 "IC35L020AVER07-0",
141 "IC35L030AVER07-0",
142 "IC35L040AVER07-0",
143 "IC35L060AVER07-0",
144 "WDC AC310200R",
145 NULL
146};
147
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300148static const char * const bad_ata66_3[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400149 "WDC AC310200R",
150 NULL
151};
152
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300153static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
154 const char * const list[])
Jeff Garzik669a5db2006-08-29 18:12:40 -0400155{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900156 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400157 int i = 0;
158
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900159 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400160
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900161 while (list[i] != NULL) {
162 if (!strcmp(list[i], model_num)) {
Sergei Shtylyovbfdd7c52011-01-10 21:34:27 +0300163 pr_warning(DRV_NAME ": %s is not supported for %s.\n",
164 modestr, list[i]);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165 return 1;
166 }
167 i++;
168 }
169 return 0;
170}
171
172/**
173 * hpt366_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400174 * @adev: ATA device
175 *
176 * Block UDMA on devices that cause trouble with this controller.
177 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400178
Alan Coxa76b62c2007-03-09 09:34:07 -0500179static unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400180{
181 if (adev->class == ATA_DEV_ATA) {
182 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
183 mask &= ~ATA_MASK_UDMA;
184 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
Alan Cox6ddd6862008-02-26 13:35:54 -0800185 mask &= ~(0xF8 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400186 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
Alan Cox6ddd6862008-02-26 13:35:54 -0800187 mask &= ~(0xF0 << ATA_SHIFT_UDMA);
Tejun Heo3ee89f12008-12-09 17:14:04 +0900188 } else if (adev->class == ATA_DEV_ATAPI)
189 mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
190
Tejun Heoc7087652010-05-10 21:41:34 +0200191 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400192}
193
Alan Coxfecfda52007-03-08 19:34:28 +0000194static int hpt36x_cable_detect(struct ata_port *ap)
195{
Alan Coxfecfda52007-03-08 19:34:28 +0000196 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heobab5b322008-12-09 17:13:19 +0900197 u8 ata66;
Alan Coxfecfda52007-03-08 19:34:28 +0000198
Tejun Heobab5b322008-12-09 17:13:19 +0900199 /*
200 * Each channel of pata_hpt366 occupies separate PCI function
201 * as the primary channel and bit1 indicates the cable type.
202 */
Alan Coxfecfda52007-03-08 19:34:28 +0000203 pci_read_config_byte(pdev, 0x5A, &ata66);
Tejun Heobab5b322008-12-09 17:13:19 +0900204 if (ata66 & 2)
Alan Coxfecfda52007-03-08 19:34:28 +0000205 return ATA_CBL_PATA40;
206 return ATA_CBL_PATA80;
207}
208
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500209static void hpt366_set_mode(struct ata_port *ap, struct ata_device *adev,
210 u8 mode)
211{
212 struct hpt_clock *clocks = ap->host->private_data;
213 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400214 u32 addr = 0x40 + 4 * adev->devno;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500215 u32 mask, reg;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500216
217 /* determine timing mask and find matching clock entry */
218 if (mode < XFER_MW_DMA_0)
219 mask = 0xc1f8ffff;
220 else if (mode < XFER_UDMA_0)
221 mask = 0x303800ff;
222 else
223 mask = 0x30070000;
224
225 while (clocks->xfer_mode) {
226 if (clocks->xfer_mode == mode)
227 break;
228 clocks++;
229 }
230 if (!clocks->xfer_mode)
231 BUG();
232
233 /*
234 * Combine new mode bits with old config bits and disable
235 * on-chip PIO FIFO/buffer (and PIO MST mode as well) to avoid
236 * problems handling I/O errors later.
237 */
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400238 pci_read_config_dword(pdev, addr, &reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500239 reg = ((reg & ~mask) | (clocks->timing & mask)) & ~0xc0000000;
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400240 pci_write_config_dword(pdev, addr, reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500241}
242
Jeff Garzik669a5db2006-08-29 18:12:40 -0400243/**
244 * hpt366_set_piomode - PIO setup
245 * @ap: ATA interface
246 * @adev: device on the interface
247 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400248 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400249 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400250
Jeff Garzik669a5db2006-08-29 18:12:40 -0400251static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
252{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500253 hpt366_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400254}
255
256/**
257 * hpt366_set_dmamode - DMA timing setup
258 * @ap: ATA interface
259 * @adev: Device being configured
260 *
261 * Set up the channel for MWDMA or UDMA modes. Much the same as with
262 * PIO, load the mode number and then set MWDMA or UDMA flag.
263 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400264
Jeff Garzik669a5db2006-08-29 18:12:40 -0400265static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
266{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500267 hpt366_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400268}
269
270static struct scsi_host_template hpt36x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900271 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400272};
273
274/*
275 * Configuration for HPT366/68
276 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278static struct ata_port_operations hpt366_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900279 .inherits = &ata_bmdma_port_ops,
280 .cable_detect = hpt36x_cable_detect,
281 .mode_filter = hpt366_filter,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400282 .set_piomode = hpt366_set_piomode,
283 .set_dmamode = hpt366_set_dmamode,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400284};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400285
286/**
Alanaa54ab12006-11-27 16:24:15 +0000287 * hpt36x_init_chipset - common chip setup
288 * @dev: PCI device
289 *
290 * Perform the chip setup work that must be done at both init and
291 * resume time
292 */
293
294static void hpt36x_init_chipset(struct pci_dev *dev)
295{
296 u8 drive_fast;
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300297
Alanaa54ab12006-11-27 16:24:15 +0000298 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
299 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
300 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
301 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
302
303 pci_read_config_byte(dev, 0x51, &drive_fast);
304 if (drive_fast & 0x80)
305 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
306}
307
308/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400309 * hpt36x_init_one - Initialise an HPT366/368
310 * @dev: PCI device
311 * @id: Entry in match table
312 *
313 * Initialise an HPT36x device. There are some interesting complications
314 * here. Firstly the chip may report 366 and be one of several variants.
315 * Secondly all the timings depend on the clock for the chip which we must
316 * detect and look up
317 *
318 * This is the known chip mappings. It may be missing a couple of later
319 * releases.
320 *
321 * Chip version PCI Rev Notes
322 * HPT366 4 (HPT366) 0 UDMA66
323 * HPT366 4 (HPT366) 1 UDMA66
324 * HPT368 4 (HPT366) 2 UDMA66
325 * HPT37x/30x 4 (HPT366) 3+ Other driver
326 *
327 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400328
Jeff Garzik669a5db2006-08-29 18:12:40 -0400329static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
330{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200331 static const struct ata_port_info info_hpt366 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400332 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100333 .pio_mask = ATA_PIO4,
334 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400335 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400336 .port_ops = &hpt366_port_ops
337 };
Tejun Heo887125e2008-03-25 12:22:49 +0900338 const struct ata_port_info *ppi[] = { &info_hpt366, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400339
Tejun Heo887125e2008-03-25 12:22:49 +0900340 void *hpriv = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400341 u32 reg1;
Tejun Heof08048e2008-03-25 12:22:47 +0900342 int rc;
343
344 rc = pcim_enable_device(dev);
345 if (rc)
346 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400347
Jeff Garzik669a5db2006-08-29 18:12:40 -0400348 /* May be a later chip in disguise. Check */
349 /* Newer chips are not in the HPT36x driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400350 if (dev->revision > 2)
351 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352
Alanaa54ab12006-11-27 16:24:15 +0000353 hpt36x_init_chipset(dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400354
355 pci_read_config_dword(dev, 0x40, &reg1);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400356
Jeff Garzik669a5db2006-08-29 18:12:40 -0400357 /* PCI clocking determines the ATA timing values to use */
358 /* info_hpt366 is safe against re-entry so we can scribble on it */
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300359 switch ((reg1 & 0x700) >> 8) {
360 case 9:
361 hpriv = &hpt366_40;
362 break;
363 case 5:
364 hpriv = &hpt366_25;
365 break;
366 default:
367 hpriv = &hpt366_33;
368 break;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400369 }
370 /* Now kick off ATA set up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200371 return ata_pci_bmdma_init_one(dev, ppi, &hpt36x_sht, hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400372}
373
Tejun Heo438ac6d2007-03-02 17:31:26 +0900374#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000375static int hpt36x_reinit_one(struct pci_dev *dev)
376{
Tejun Heof08048e2008-03-25 12:22:47 +0900377 struct ata_host *host = dev_get_drvdata(&dev->dev);
378 int rc;
379
380 rc = ata_pci_device_do_resume(dev);
381 if (rc)
382 return rc;
Alanaa54ab12006-11-27 16:24:15 +0000383 hpt36x_init_chipset(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900384 ata_host_resume(host);
385 return 0;
Alanaa54ab12006-11-27 16:24:15 +0000386}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900387#endif
Alanaa54ab12006-11-27 16:24:15 +0000388
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400389static const struct pci_device_id hpt36x[] = {
390 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400391 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400392};
393
394static struct pci_driver hpt36x_pci_driver = {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300395 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400396 .id_table = hpt36x,
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300397 .probe = hpt36x_init_one,
Alanaa54ab12006-11-27 16:24:15 +0000398 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900399#ifdef CONFIG_PM
Alanaa54ab12006-11-27 16:24:15 +0000400 .suspend = ata_pci_device_suspend,
401 .resume = hpt36x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900402#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400403};
404
405static int __init hpt36x_init(void)
406{
407 return pci_register_driver(&hpt36x_pci_driver);
408}
409
Jeff Garzik669a5db2006-08-29 18:12:40 -0400410static void __exit hpt36x_exit(void)
411{
412 pci_unregister_driver(&hpt36x_pci_driver);
413}
414
Jeff Garzik669a5db2006-08-29 18:12:40 -0400415MODULE_AUTHOR("Alan Cox");
416MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
417MODULE_LICENSE("GPL");
418MODULE_DEVICE_TABLE(pci, hpt36x);
419MODULE_VERSION(DRV_VERSION);
420
421module_init(hpt36x_init);
422module_exit(hpt36x_exit);