blob: 98ec14ebfef3b3c70ddd209f6647a99fd6434f73 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi38f49e82010-12-06 00:59:40 +000035#define DRV_VERSION "1.5.0"
36#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
42
Joe Perchesdf4511f2011-04-16 14:15:25 +000043#define DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static int debug = 1; /* 1 normal messages, 0 quiet .. 7 verbose. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Stephen Hemmingerc8de1fc2009-02-26 10:19:31 +0000116static const char version[] __devinitconst =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133MODULE_PARM_DESC(debug, "VIA Rhine debug level (0-7)");
134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
420struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000421 /* Bit mask for configured VLAN ids */
422 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /* Descriptor rings */
425 struct rx_desc *rx_ring;
426 struct tx_desc *tx_ring;
427 dma_addr_t rx_ring_dma;
428 dma_addr_t tx_ring_dma;
429
430 /* The addresses of receive-in-place skbuffs. */
431 struct sk_buff *rx_skbuff[RX_RING_SIZE];
432 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
433
434 /* The saved address of a sent-in-place packet/buffer, for later free(). */
435 struct sk_buff *tx_skbuff[TX_RING_SIZE];
436 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
437
Roger Luethi4be5de22006-04-04 20:49:16 +0200438 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 unsigned char *tx_buf[TX_RING_SIZE];
440 unsigned char *tx_bufs;
441 dma_addr_t tx_bufs_dma;
442
443 struct pci_dev *pdev;
444 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700445 struct net_device *dev;
446 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100448 struct mutex task_lock;
449 bool task_enable;
450 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800451 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* Frequently used values: keep some adjacent for cache effect. */
454 u32 quirks;
455 struct rx_desc *rx_head_desc;
456 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
457 unsigned int cur_tx, dirty_tx;
458 unsigned int rx_buf_sz; /* Based on MTU+slack. */
459 u8 wolopts;
460
461 u8 tx_thresh, rx_thresh;
462
463 struct mii_if_info mii_if;
464 void __iomem *base;
465};
466
Roger Luethi38f49e82010-12-06 00:59:40 +0000467#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
468#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
469#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
470
471#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
472#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
473#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
474
475#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
476#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
477#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
478
479#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
480#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
481#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
482
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484static int mdio_read(struct net_device *dev, int phy_id, int location);
485static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
486static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800487static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100488static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000490static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
491 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100492static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700494static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495static void rhine_set_rx_mode(struct net_device *dev);
496static struct net_device_stats *rhine_get_stats(struct net_device *dev);
497static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400498static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499static int rhine_close(struct net_device *dev);
Jiri Pirko8e586132011-12-08 19:52:37 -0500500static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
501static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100502static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Francois Romieua384a332012-01-07 22:19:36 +0100504static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool high)
505{
506 void __iomem *ioaddr = rp->base;
507 int i;
508
509 for (i = 0; i < 1024; i++) {
510 if (high ^ !!(ioread8(ioaddr + reg) & mask))
511 break;
512 udelay(10);
513 }
514 if (i > 64) {
515 netdev_dbg(rp->dev, "%s bit wait (%02x/%02x) cycle "
516 "count: %04d\n", high ? "high" : "low", reg, mask, i);
517 }
518}
519
520static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
521{
522 rhine_wait_bit(rp, reg, mask, true);
523}
524
525static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
526{
527 rhine_wait_bit(rp, reg, mask, false);
528}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Francois Romieua20a28b2011-12-30 14:53:58 +0100530static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 void __iomem *ioaddr = rp->base;
533 u32 intr_status;
534
535 intr_status = ioread16(ioaddr + IntrStatus);
536 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
537 if (rp->quirks & rqStatusWBRace)
538 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
539 return intr_status;
540}
541
Francois Romieua20a28b2011-12-30 14:53:58 +0100542static void rhine_ack_events(struct rhine_private *rp, u32 mask)
543{
544 void __iomem *ioaddr = rp->base;
545
546 if (rp->quirks & rqStatusWBRace)
547 iowrite8(mask >> 16, ioaddr + IntrStatus2);
548 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100549 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100550}
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552/*
553 * Get power related registers into sane state.
554 * Notify user about past WOL event.
555 */
556static void rhine_power_init(struct net_device *dev)
557{
558 struct rhine_private *rp = netdev_priv(dev);
559 void __iomem *ioaddr = rp->base;
560 u16 wolstat;
561
562 if (rp->quirks & rqWOL) {
563 /* Make sure chip is in power state D0 */
564 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
565
566 /* Disable "force PME-enable" */
567 iowrite8(0x80, ioaddr + WOLcgClr);
568
569 /* Clear power-event config bits (WOL) */
570 iowrite8(0xFF, ioaddr + WOLcrClr);
571 /* More recent cards can manage two additional patterns */
572 if (rp->quirks & rq6patterns)
573 iowrite8(0x03, ioaddr + WOLcrClr1);
574
575 /* Save power-event status bits */
576 wolstat = ioread8(ioaddr + PwrcsrSet);
577 if (rp->quirks & rq6patterns)
578 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
579
580 /* Clear power-event status bits */
581 iowrite8(0xFF, ioaddr + PwrcsrClr);
582 if (rp->quirks & rq6patterns)
583 iowrite8(0x03, ioaddr + PwrcsrClr1);
584
585 if (wolstat) {
586 char *reason;
587 switch (wolstat) {
588 case WOLmagic:
589 reason = "Magic packet";
590 break;
591 case WOLlnkon:
592 reason = "Link went up";
593 break;
594 case WOLlnkoff:
595 reason = "Link went down";
596 break;
597 case WOLucast:
598 reason = "Unicast packet";
599 break;
600 case WOLbmcast:
601 reason = "Multicast/broadcast packet";
602 break;
603 default:
604 reason = "Unknown";
605 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000606 netdev_info(dev, "Woke system up. Reason: %s\n",
607 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
609 }
610}
611
612static void rhine_chip_reset(struct net_device *dev)
613{
614 struct rhine_private *rp = netdev_priv(dev);
615 void __iomem *ioaddr = rp->base;
616
617 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
618 IOSYNC;
619
620 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000621 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 /* Force reset */
624 if (rp->quirks & rqForceReset)
625 iowrite8(0x40, ioaddr + MiscCmd);
626
627 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100628 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630
631 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +0000632 netdev_info(dev, "Reset %s\n",
633 (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) ?
634 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
636
637#ifdef USE_MMIO
638static void enable_mmio(long pioaddr, u32 quirks)
639{
640 int n;
641 if (quirks & rqRhineI) {
642 /* More recent docs say that this bit is reserved ... */
643 n = inb(pioaddr + ConfigA) | 0x20;
644 outb(n, pioaddr + ConfigA);
645 } else {
646 n = inb(pioaddr + ConfigD) | 0x80;
647 outb(n, pioaddr + ConfigD);
648 }
649}
650#endif
651
652/*
653 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
654 * (plus 0x6C for Rhine-I/II)
655 */
656static void __devinit rhine_reload_eeprom(long pioaddr, struct net_device *dev)
657{
658 struct rhine_private *rp = netdev_priv(dev);
659 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100660 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
662 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100663 for (i = 0; i < 1024; i++) {
664 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
665 break;
666 }
667 if (i > 512)
668 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670#ifdef USE_MMIO
671 /*
672 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
673 * MMIO. If reloading EEPROM was done first this could be avoided, but
674 * it is not known if that still works with the "win98-reboot" problem.
675 */
676 enable_mmio(pioaddr, rp->quirks);
677#endif
678
679 /* Turn off EEPROM-controlled wake-up (magic packet) */
680 if (rp->quirks & rqWOL)
681 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
682
683}
684
685#ifdef CONFIG_NET_POLL_CONTROLLER
686static void rhine_poll(struct net_device *dev)
687{
688 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100689 rhine_interrupt(dev->irq, (void *)dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 enable_irq(dev->irq);
691}
692#endif
693
Francois Romieu269f3112011-12-30 14:43:54 +0100694static void rhine_kick_tx_threshold(struct rhine_private *rp)
695{
696 if (rp->tx_thresh < 0xe0) {
697 void __iomem *ioaddr = rp->base;
698
699 rp->tx_thresh += 0x20;
700 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
701 }
702}
703
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100704static void rhine_tx_err(struct rhine_private *rp, u32 status)
705{
706 struct net_device *dev = rp->dev;
707
708 if (status & IntrTxAborted) {
709 if (debug > 1)
710 netdev_info(dev, "Abort %08x, frame dropped\n", status);
711 }
712
713 if (status & IntrTxUnderrun) {
714 rhine_kick_tx_threshold(rp);
715 if (debug > 1)
716 netdev_info(dev, "Transmitter underrun, Tx threshold now %02x\n",
717 rp->tx_thresh);
718 }
719
720 if (status & IntrTxDescRace) {
721 if (debug > 2)
722 netdev_info(dev, "Tx descriptor write-back race\n");
723 }
724
725 if ((status & IntrTxError) &&
726 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
727 rhine_kick_tx_threshold(rp);
728 if (debug > 1)
729 netdev_info(dev, "Unspecified error. Tx threshold now %02x\n",
730 rp->tx_thresh);
731 }
732
733 rhine_restart_tx(dev);
734}
735
736static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
737{
738 void __iomem *ioaddr = rp->base;
739 struct net_device_stats *stats = &rp->dev->stats;
740
741 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
742 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
743
744 /*
745 * Clears the "tally counters" for CRC errors and missed frames(?).
746 * It has been reported that some chips need a write of 0 to clear
747 * these, for others the counters are set to 1 when written to and
748 * instead cleared when read. So we clear them both ways ...
749 */
750 iowrite32(0, ioaddr + RxMissed);
751 ioread16(ioaddr + RxCRCErrs);
752 ioread16(ioaddr + RxMissed);
753}
754
755#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
756 IntrRxErr | \
757 IntrRxEmpty | \
758 IntrRxOverflow | \
759 IntrRxDropped | \
760 IntrRxNoBuf | \
761 IntrRxWakeUp)
762
763#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
764 IntrTxAborted | \
765 IntrTxUnderrun | \
766 IntrTxDescRace)
767#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
768
769#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
770 RHINE_EVENT_NAPI_TX | \
771 IntrStatsMax)
772#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
773#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
774
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700775static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700776{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700777 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
778 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700779 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100780 u16 enable_mask = RHINE_EVENT & 0xffff;
781 int work_done = 0;
782 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700783
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100784 status = rhine_get_events(rp);
785 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
786
787 if (status & RHINE_EVENT_NAPI_RX)
788 work_done += rhine_rx(dev, budget);
789
790 if (status & RHINE_EVENT_NAPI_TX) {
791 if (status & RHINE_EVENT_NAPI_TX_ERR) {
792 u8 cmd;
793
794 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100795 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100796 cmd = ioread8(ioaddr + ChipCmd);
797 if ((cmd & CmdTxOn) && (debug > 2)) {
798 netdev_warn(dev, "%s: Tx engine still on\n",
799 __func__);
800 }
801 }
802 rhine_tx(dev);
803
804 if (status & RHINE_EVENT_NAPI_TX_ERR)
805 rhine_tx_err(rp, status);
806 }
807
808 if (status & IntrStatsMax) {
809 spin_lock(&rp->lock);
810 rhine_update_rx_crc_and_missed_errord(rp);
811 spin_unlock(&rp->lock);
812 }
813
814 if (status & RHINE_EVENT_SLOW) {
815 enable_mask &= ~RHINE_EVENT_SLOW;
816 schedule_work(&rp->slow_event_task);
817 }
Roger Luethi633949a2006-08-14 23:00:17 -0700818
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700819 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800820 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100821 iowrite16(enable_mask, ioaddr + IntrEnable);
822 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700823 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700824 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700825}
Roger Luethi633949a2006-08-14 23:00:17 -0700826
Adrian Bunkde4e7c82008-01-30 22:02:05 +0200827static void __devinit rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
829 struct rhine_private *rp = netdev_priv(dev);
830
831 /* Reset the chip to erase previous misconfiguration. */
832 rhine_chip_reset(dev);
833
834 /* Rhine-I needs extra time to recuperate before EEPROM reload */
835 if (rp->quirks & rqRhineI)
836 msleep(5);
837
838 /* Reload EEPROM controlled bytes cleared by soft reset */
839 rhine_reload_eeprom(pioaddr, dev);
840}
841
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800842static const struct net_device_ops rhine_netdev_ops = {
843 .ndo_open = rhine_open,
844 .ndo_stop = rhine_close,
845 .ndo_start_xmit = rhine_start_tx,
846 .ndo_get_stats = rhine_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000847 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000848 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800849 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000850 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800851 .ndo_do_ioctl = netdev_ioctl,
852 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000853 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
854 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800855#ifdef CONFIG_NET_POLL_CONTROLLER
856 .ndo_poll_controller = rhine_poll,
857#endif
858};
859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860static int __devinit rhine_init_one(struct pci_dev *pdev,
861 const struct pci_device_id *ent)
862{
863 struct net_device *dev;
864 struct rhine_private *rp;
865 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 u32 quirks;
867 long pioaddr;
868 long memaddr;
869 void __iomem *ioaddr;
870 int io_size, phy_id;
871 const char *name;
872#ifdef USE_MMIO
873 int bar = 1;
874#else
875 int bar = 0;
876#endif
877
878/* when built into the kernel, we only print version if device is found */
879#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000880 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881#endif
882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 io_size = 256;
884 phy_id = 0;
885 quirks = 0;
886 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700887 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 quirks = rqRhineI;
889 io_size = 128;
890 }
Auke Kok44c10132007-06-08 15:46:36 -0700891 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700893 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 name = "Rhine II";
895 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
896 }
897 else {
898 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700899 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700901 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 name = "Rhine III";
903 else
904 name = "Rhine III (Management Adapter)";
905 }
906 }
907
908 rc = pci_enable_device(pdev);
909 if (rc)
910 goto err_out;
911
912 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -0700913 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000915 dev_err(&pdev->dev,
916 "32-bit PCI DMA addresses not supported by the card!?\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 goto err_out;
918 }
919
920 /* sanity check */
921 if ((pci_resource_len(pdev, 0) < io_size) ||
922 (pci_resource_len(pdev, 1) < io_size)) {
923 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000924 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 goto err_out;
926 }
927
928 pioaddr = pci_resource_start(pdev, 0);
929 memaddr = pci_resource_start(pdev, 1);
930
931 pci_set_master(pdev);
932
933 dev = alloc_etherdev(sizeof(struct rhine_private));
934 if (!dev) {
935 rc = -ENOMEM;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000936 dev_err(&pdev->dev, "alloc_etherdev failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 goto err_out;
938 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 SET_NETDEV_DEV(dev, &pdev->dev);
940
941 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700942 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 rp->quirks = quirks;
944 rp->pioaddr = pioaddr;
945 rp->pdev = pdev;
946
947 rc = pci_request_regions(pdev, DRV_NAME);
948 if (rc)
949 goto err_out_free_netdev;
950
951 ioaddr = pci_iomap(pdev, bar, io_size);
952 if (!ioaddr) {
953 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000954 dev_err(&pdev->dev,
955 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
956 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 goto err_out_free_res;
958 }
959
960#ifdef USE_MMIO
961 enable_mmio(pioaddr, quirks);
962
963 /* Check that selected MMIO registers match the PIO ones */
964 i = 0;
965 while (mmio_verify_registers[i]) {
966 int reg = mmio_verify_registers[i++];
967 unsigned char a = inb(pioaddr+reg);
968 unsigned char b = readb(ioaddr+reg);
969 if (a != b) {
970 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000971 dev_err(&pdev->dev,
972 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
973 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 goto err_out_unmap;
975 }
976 }
977#endif /* USE_MMIO */
978
979 dev->base_addr = (unsigned long)ioaddr;
980 rp->base = ioaddr;
981
982 /* Get chip registers into a sane state */
983 rhine_power_init(dev);
984 rhine_hw_init(dev, pioaddr);
985
986 for (i = 0; i < 6; i++)
987 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
988
Joe Perches482e3fe2011-04-16 14:15:26 +0000989 if (!is_valid_ether_addr(dev->dev_addr)) {
990 /* Report it and use a random ethernet address instead */
991 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
992 random_ether_addr(dev->dev_addr);
993 netdev_info(dev, "Using random MAC address: %pM\n",
994 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 }
Joe Perches482e3fe2011-04-16 14:15:26 +0000996 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
998 /* For Rhine-I/II, phy_id is loaded from EEPROM */
999 if (!phy_id)
1000 phy_id = ioread8(ioaddr + 0x6C);
1001
1002 dev->irq = pdev->irq;
1003
1004 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001005 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001006 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001007 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 rp->mii_if.dev = dev;
1010 rp->mii_if.mdio_read = mdio_read;
1011 rp->mii_if.mdio_write = mdio_write;
1012 rp->mii_if.phy_id_mask = 0x1f;
1013 rp->mii_if.reg_num_mask = 0x1f;
1014
1015 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001016 dev->netdev_ops = &rhine_netdev_ops;
1017 dev->ethtool_ops = &netdev_ethtool_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001019
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001020 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 if (rp->quirks & rqRhineI)
1023 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1024
Roger Luethi38f49e82010-12-06 00:59:40 +00001025 if (pdev->revision >= VT6105M)
1026 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1027 NETIF_F_HW_VLAN_FILTER;
1028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 /* dev->name not defined before register_netdev()! */
1030 rc = register_netdev(dev);
1031 if (rc)
1032 goto err_out_unmap;
1033
Joe Perchesdf4511f2011-04-16 14:15:25 +00001034 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1035 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001037 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001039 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001041 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043 pci_set_drvdata(pdev, dev);
1044
1045 {
1046 u16 mii_cmd;
1047 int mii_status = mdio_read(dev, phy_id, 1);
1048 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1049 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1050 if (mii_status != 0xffff && mii_status != 0x0000) {
1051 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001052 netdev_info(dev,
1053 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1054 phy_id,
1055 mii_status, rp->mii_if.advertising,
1056 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
1058 /* set IFF_RUNNING */
1059 if (mii_status & BMSR_LSTATUS)
1060 netif_carrier_on(dev);
1061 else
1062 netif_carrier_off(dev);
1063
1064 }
1065 }
1066 rp->mii_if.phy_id = phy_id;
Roger Luethib933b4d2006-08-14 23:00:21 -07001067 if (debug > 1 && avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001068 netdev_info(dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 return 0;
1071
1072err_out_unmap:
1073 pci_iounmap(pdev, ioaddr);
1074err_out_free_res:
1075 pci_release_regions(pdev);
1076err_out_free_netdev:
1077 free_netdev(dev);
1078err_out:
1079 return rc;
1080}
1081
1082static int alloc_ring(struct net_device* dev)
1083{
1084 struct rhine_private *rp = netdev_priv(dev);
1085 void *ring;
1086 dma_addr_t ring_dma;
1087
1088 ring = pci_alloc_consistent(rp->pdev,
1089 RX_RING_SIZE * sizeof(struct rx_desc) +
1090 TX_RING_SIZE * sizeof(struct tx_desc),
1091 &ring_dma);
1092 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001093 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 return -ENOMEM;
1095 }
1096 if (rp->quirks & rqRhineI) {
1097 rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1098 PKT_BUF_SZ * TX_RING_SIZE,
1099 &rp->tx_bufs_dma);
1100 if (rp->tx_bufs == NULL) {
1101 pci_free_consistent(rp->pdev,
1102 RX_RING_SIZE * sizeof(struct rx_desc) +
1103 TX_RING_SIZE * sizeof(struct tx_desc),
1104 ring, ring_dma);
1105 return -ENOMEM;
1106 }
1107 }
1108
1109 rp->rx_ring = ring;
1110 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1111 rp->rx_ring_dma = ring_dma;
1112 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1113
1114 return 0;
1115}
1116
1117static void free_ring(struct net_device* dev)
1118{
1119 struct rhine_private *rp = netdev_priv(dev);
1120
1121 pci_free_consistent(rp->pdev,
1122 RX_RING_SIZE * sizeof(struct rx_desc) +
1123 TX_RING_SIZE * sizeof(struct tx_desc),
1124 rp->rx_ring, rp->rx_ring_dma);
1125 rp->tx_ring = NULL;
1126
1127 if (rp->tx_bufs)
1128 pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1129 rp->tx_bufs, rp->tx_bufs_dma);
1130
1131 rp->tx_bufs = NULL;
1132
1133}
1134
1135static void alloc_rbufs(struct net_device *dev)
1136{
1137 struct rhine_private *rp = netdev_priv(dev);
1138 dma_addr_t next;
1139 int i;
1140
1141 rp->dirty_rx = rp->cur_rx = 0;
1142
1143 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1144 rp->rx_head_desc = &rp->rx_ring[0];
1145 next = rp->rx_ring_dma;
1146
1147 /* Init the ring entries */
1148 for (i = 0; i < RX_RING_SIZE; i++) {
1149 rp->rx_ring[i].rx_status = 0;
1150 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1151 next += sizeof(struct rx_desc);
1152 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1153 rp->rx_skbuff[i] = NULL;
1154 }
1155 /* Mark the last entry as wrapping the ring. */
1156 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1157
1158 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1159 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001160 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 rp->rx_skbuff[i] = skb;
1162 if (skb == NULL)
1163 break;
1164 skb->dev = dev; /* Mark as being used by this device. */
1165
1166 rp->rx_skbuff_dma[i] =
David S. Miller689be432005-06-28 15:25:31 -07001167 pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 PCI_DMA_FROMDEVICE);
1169
1170 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1171 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1172 }
1173 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1174}
1175
1176static void free_rbufs(struct net_device* dev)
1177{
1178 struct rhine_private *rp = netdev_priv(dev);
1179 int i;
1180
1181 /* Free all the skbuffs in the Rx queue. */
1182 for (i = 0; i < RX_RING_SIZE; i++) {
1183 rp->rx_ring[i].rx_status = 0;
1184 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1185 if (rp->rx_skbuff[i]) {
1186 pci_unmap_single(rp->pdev,
1187 rp->rx_skbuff_dma[i],
1188 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1189 dev_kfree_skb(rp->rx_skbuff[i]);
1190 }
1191 rp->rx_skbuff[i] = NULL;
1192 }
1193}
1194
1195static void alloc_tbufs(struct net_device* dev)
1196{
1197 struct rhine_private *rp = netdev_priv(dev);
1198 dma_addr_t next;
1199 int i;
1200
1201 rp->dirty_tx = rp->cur_tx = 0;
1202 next = rp->tx_ring_dma;
1203 for (i = 0; i < TX_RING_SIZE; i++) {
1204 rp->tx_skbuff[i] = NULL;
1205 rp->tx_ring[i].tx_status = 0;
1206 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1207 next += sizeof(struct tx_desc);
1208 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001209 if (rp->quirks & rqRhineI)
1210 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 }
1212 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1213
1214}
1215
1216static void free_tbufs(struct net_device* dev)
1217{
1218 struct rhine_private *rp = netdev_priv(dev);
1219 int i;
1220
1221 for (i = 0; i < TX_RING_SIZE; i++) {
1222 rp->tx_ring[i].tx_status = 0;
1223 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1224 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1225 if (rp->tx_skbuff[i]) {
1226 if (rp->tx_skbuff_dma[i]) {
1227 pci_unmap_single(rp->pdev,
1228 rp->tx_skbuff_dma[i],
1229 rp->tx_skbuff[i]->len,
1230 PCI_DMA_TODEVICE);
1231 }
1232 dev_kfree_skb(rp->tx_skbuff[i]);
1233 }
1234 rp->tx_skbuff[i] = NULL;
1235 rp->tx_buf[i] = NULL;
1236 }
1237}
1238
1239static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1240{
1241 struct rhine_private *rp = netdev_priv(dev);
1242 void __iomem *ioaddr = rp->base;
1243
1244 mii_check_media(&rp->mii_if, debug, init_media);
1245
1246 if (rp->mii_if.full_duplex)
1247 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1248 ioaddr + ChipCmd1);
1249 else
1250 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1251 ioaddr + ChipCmd1);
Roger Luethi00b428c2006-03-28 20:53:56 +02001252 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001253 netdev_info(dev, "force_media %d, carrier %d\n",
1254 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001255}
1256
1257/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001258static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001259{
1260 if (mii->force_media) {
1261 /* autoneg is off: Link is always assumed to be up */
1262 if (!netif_carrier_ok(mii->dev))
1263 netif_carrier_on(mii->dev);
1264 }
1265 else /* Let MMI library update carrier status */
1266 rhine_check_media(mii->dev, 0);
1267 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001268 netdev_info(mii->dev, "force_media %d, carrier %d\n",
1269 mii->force_media, netif_carrier_ok(mii->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270}
1271
Roger Luethi38f49e82010-12-06 00:59:40 +00001272/**
1273 * rhine_set_cam - set CAM multicast filters
1274 * @ioaddr: register block of this Rhine
1275 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1276 * @addr: multicast address (6 bytes)
1277 *
1278 * Load addresses into multicast filters.
1279 */
1280static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1281{
1282 int i;
1283
1284 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1285 wmb();
1286
1287 /* Paranoid -- idx out of range should never happen */
1288 idx &= (MCAM_SIZE - 1);
1289
1290 iowrite8((u8) idx, ioaddr + CamAddr);
1291
1292 for (i = 0; i < 6; i++, addr++)
1293 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1294 udelay(10);
1295 wmb();
1296
1297 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1298 udelay(10);
1299
1300 iowrite8(0, ioaddr + CamCon);
1301}
1302
1303/**
1304 * rhine_set_vlan_cam - set CAM VLAN filters
1305 * @ioaddr: register block of this Rhine
1306 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1307 * @addr: VLAN ID (2 bytes)
1308 *
1309 * Load addresses into VLAN filters.
1310 */
1311static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1312{
1313 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1314 wmb();
1315
1316 /* Paranoid -- idx out of range should never happen */
1317 idx &= (VCAM_SIZE - 1);
1318
1319 iowrite8((u8) idx, ioaddr + CamAddr);
1320
1321 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1322 udelay(10);
1323 wmb();
1324
1325 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1326 udelay(10);
1327
1328 iowrite8(0, ioaddr + CamCon);
1329}
1330
1331/**
1332 * rhine_set_cam_mask - set multicast CAM mask
1333 * @ioaddr: register block of this Rhine
1334 * @mask: multicast CAM mask
1335 *
1336 * Mask sets multicast filters active/inactive.
1337 */
1338static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1339{
1340 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1341 wmb();
1342
1343 /* write mask */
1344 iowrite32(mask, ioaddr + CamMask);
1345
1346 /* disable CAMEN */
1347 iowrite8(0, ioaddr + CamCon);
1348}
1349
1350/**
1351 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1352 * @ioaddr: register block of this Rhine
1353 * @mask: VLAN CAM mask
1354 *
1355 * Mask sets VLAN filters active/inactive.
1356 */
1357static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1358{
1359 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1360 wmb();
1361
1362 /* write mask */
1363 iowrite32(mask, ioaddr + CamMask);
1364
1365 /* disable CAMEN */
1366 iowrite8(0, ioaddr + CamCon);
1367}
1368
1369/**
1370 * rhine_init_cam_filter - initialize CAM filters
1371 * @dev: network device
1372 *
1373 * Initialize (disable) hardware VLAN and multicast support on this
1374 * Rhine.
1375 */
1376static void rhine_init_cam_filter(struct net_device *dev)
1377{
1378 struct rhine_private *rp = netdev_priv(dev);
1379 void __iomem *ioaddr = rp->base;
1380
1381 /* Disable all CAMs */
1382 rhine_set_vlan_cam_mask(ioaddr, 0);
1383 rhine_set_cam_mask(ioaddr, 0);
1384
1385 /* disable hardware VLAN support */
1386 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1387 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1388}
1389
1390/**
1391 * rhine_update_vcam - update VLAN CAM filters
1392 * @rp: rhine_private data of this Rhine
1393 *
1394 * Update VLAN CAM filters to match configuration change.
1395 */
1396static void rhine_update_vcam(struct net_device *dev)
1397{
1398 struct rhine_private *rp = netdev_priv(dev);
1399 void __iomem *ioaddr = rp->base;
1400 u16 vid;
1401 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1402 unsigned int i = 0;
1403
1404 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1405 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1406 vCAMmask |= 1 << i;
1407 if (++i >= VCAM_SIZE)
1408 break;
1409 }
1410 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1411}
1412
Jiri Pirko8e586132011-12-08 19:52:37 -05001413static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001414{
1415 struct rhine_private *rp = netdev_priv(dev);
1416
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001417 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001418 set_bit(vid, rp->active_vlans);
1419 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001420 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001421 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001422}
1423
Jiri Pirko8e586132011-12-08 19:52:37 -05001424static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001425{
1426 struct rhine_private *rp = netdev_priv(dev);
1427
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001428 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001429 clear_bit(vid, rp->active_vlans);
1430 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001431 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001432 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001433}
1434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435static void init_registers(struct net_device *dev)
1436{
1437 struct rhine_private *rp = netdev_priv(dev);
1438 void __iomem *ioaddr = rp->base;
1439 int i;
1440
1441 for (i = 0; i < 6; i++)
1442 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1443
1444 /* Initialize other registers. */
1445 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1446 /* Configure initial FIFO thresholds. */
1447 iowrite8(0x20, ioaddr + TxConfig);
1448 rp->tx_thresh = 0x20;
1449 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1450
1451 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1452 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1453
1454 rhine_set_rx_mode(dev);
1455
Roger Luethi38f49e82010-12-06 00:59:40 +00001456 if (rp->pdev->revision >= VT6105M)
1457 rhine_init_cam_filter(dev);
1458
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001459 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001460
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001461 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1464 ioaddr + ChipCmd);
1465 rhine_check_media(dev, 1);
1466}
1467
1468/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001469static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470{
Francois Romieua384a332012-01-07 22:19:36 +01001471 void __iomem *ioaddr = rp->base;
1472
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 iowrite8(0, ioaddr + MIICmd);
1474 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1475 iowrite8(0x80, ioaddr + MIICmd);
1476
Francois Romieua384a332012-01-07 22:19:36 +01001477 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
1479 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1480}
1481
1482/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001483static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484{
Francois Romieua384a332012-01-07 22:19:36 +01001485 void __iomem *ioaddr = rp->base;
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 iowrite8(0, ioaddr + MIICmd);
1488
Francois Romieua384a332012-01-07 22:19:36 +01001489 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1491
John W. Linville38bb6b22006-05-19 10:51:21 -04001492 /* Can be called from ISR. Evil. */
1493 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
1495 /* 0x80 must be set immediately before turning it off */
1496 iowrite8(0x80, ioaddr + MIICmd);
1497
Francois Romieua384a332012-01-07 22:19:36 +01001498 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 /* Heh. Now clear 0x80 again. */
1501 iowrite8(0, ioaddr + MIICmd);
1502 }
1503 else
Francois Romieua384a332012-01-07 22:19:36 +01001504 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505}
1506
1507/* Read and write over the MII Management Data I/O (MDIO) interface. */
1508
1509static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1510{
1511 struct rhine_private *rp = netdev_priv(dev);
1512 void __iomem *ioaddr = rp->base;
1513 int result;
1514
Francois Romieua384a332012-01-07 22:19:36 +01001515 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 /* rhine_disable_linkmon already cleared MIICmd */
1518 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1519 iowrite8(regnum, ioaddr + MIIRegAddr);
1520 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001521 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 result = ioread16(ioaddr + MIIData);
1523
Francois Romieua384a332012-01-07 22:19:36 +01001524 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 return result;
1526}
1527
1528static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1529{
1530 struct rhine_private *rp = netdev_priv(dev);
1531 void __iomem *ioaddr = rp->base;
1532
Francois Romieua384a332012-01-07 22:19:36 +01001533 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 /* rhine_disable_linkmon already cleared MIICmd */
1536 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1537 iowrite8(regnum, ioaddr + MIIRegAddr);
1538 iowrite16(value, ioaddr + MIIData);
1539 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001540 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Francois Romieua384a332012-01-07 22:19:36 +01001542 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543}
1544
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001545static void rhine_task_disable(struct rhine_private *rp)
1546{
1547 mutex_lock(&rp->task_lock);
1548 rp->task_enable = false;
1549 mutex_unlock(&rp->task_lock);
1550
1551 cancel_work_sync(&rp->slow_event_task);
1552 cancel_work_sync(&rp->reset_task);
1553}
1554
1555static void rhine_task_enable(struct rhine_private *rp)
1556{
1557 mutex_lock(&rp->task_lock);
1558 rp->task_enable = true;
1559 mutex_unlock(&rp->task_lock);
1560}
1561
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562static int rhine_open(struct net_device *dev)
1563{
1564 struct rhine_private *rp = netdev_priv(dev);
1565 void __iomem *ioaddr = rp->base;
1566 int rc;
1567
Julia Lawall76781382009-11-18 08:23:53 +00001568 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 dev);
1570 if (rc)
1571 return rc;
1572
1573 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001574 netdev_dbg(dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576 rc = alloc_ring(dev);
1577 if (rc) {
1578 free_irq(rp->pdev->irq, dev);
1579 return rc;
1580 }
1581 alloc_rbufs(dev);
1582 alloc_tbufs(dev);
1583 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001584 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 init_registers(dev);
1586 if (debug > 2)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001587 netdev_dbg(dev, "%s() Done - status %04x MII status: %04x\n",
1588 __func__, ioread16(ioaddr + ChipCmd),
1589 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
1591 netif_start_queue(dev);
1592
1593 return 0;
1594}
1595
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001596static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001598 struct rhine_private *rp = container_of(work, struct rhine_private,
1599 reset_task);
1600 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001602 mutex_lock(&rp->task_lock);
1603
1604 if (!rp->task_enable)
1605 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001607 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001608 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
1610 /* clear all descriptors */
1611 free_tbufs(dev);
1612 free_rbufs(dev);
1613 alloc_tbufs(dev);
1614 alloc_rbufs(dev);
1615
1616 /* Reinitialize the hardware. */
1617 rhine_chip_reset(dev);
1618 init_registers(dev);
1619
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001620 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001622 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001623 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001625
1626out_unlock:
1627 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628}
1629
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001630static void rhine_tx_timeout(struct net_device *dev)
1631{
1632 struct rhine_private *rp = netdev_priv(dev);
1633 void __iomem *ioaddr = rp->base;
1634
Joe Perchesdf4511f2011-04-16 14:15:25 +00001635 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1636 ioread16(ioaddr + IntrStatus),
1637 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001638
1639 schedule_work(&rp->reset_task);
1640}
1641
Stephen Hemminger613573252009-08-31 19:50:58 +00001642static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1643 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
1645 struct rhine_private *rp = netdev_priv(dev);
1646 void __iomem *ioaddr = rp->base;
1647 unsigned entry;
1648
1649 /* Caution: the write order is important here, set the field
1650 with the "ownership" bits last. */
1651
1652 /* Calculate the next Tx descriptor entry. */
1653 entry = rp->cur_tx % TX_RING_SIZE;
1654
Herbert Xu5b057c62006-06-23 02:06:41 -07001655 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001656 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658 rp->tx_skbuff[entry] = skb;
1659
1660 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001661 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 /* Must use alignment buffer. */
1663 if (skb->len > PKT_BUF_SZ) {
1664 /* packet too long, drop it */
1665 dev_kfree_skb(skb);
1666 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001667 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001668 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001670
1671 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001673 if (skb->len < ETH_ZLEN)
1674 memset(rp->tx_buf[entry] + skb->len, 0,
1675 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 rp->tx_skbuff_dma[entry] = 0;
1677 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1678 (rp->tx_buf[entry] -
1679 rp->tx_bufs));
1680 } else {
1681 rp->tx_skbuff_dma[entry] =
1682 pci_map_single(rp->pdev, skb->data, skb->len,
1683 PCI_DMA_TODEVICE);
1684 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1685 }
1686
1687 rp->tx_ring[entry].desc_length =
1688 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1689
Roger Luethi38f49e82010-12-06 00:59:40 +00001690 if (unlikely(vlan_tx_tag_present(skb))) {
1691 rp->tx_ring[entry].tx_status = cpu_to_le32((vlan_tx_tag_get(skb)) << 16);
1692 /* request tagging */
1693 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1694 }
1695 else
1696 rp->tx_ring[entry].tx_status = 0;
1697
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001700 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 wmb();
1702
1703 rp->cur_tx++;
1704
1705 /* Non-x86 Todo: explicitly flush cache lines here. */
1706
Roger Luethi38f49e82010-12-06 00:59:40 +00001707 if (vlan_tx_tag_present(skb))
1708 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1709 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 /* Wake the potentially-idle transmit channel */
1712 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1713 ioaddr + ChipCmd1);
1714 IOSYNC;
1715
1716 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1717 netif_stop_queue(dev);
1718
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 if (debug > 4) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001720 netdev_dbg(dev, "Transmit frame #%d queued in slot %d\n",
1721 rp->cur_tx-1, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 }
Patrick McHardy6ed10652009-06-23 06:03:08 +00001723 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724}
1725
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001726static void rhine_irq_disable(struct rhine_private *rp)
1727{
1728 iowrite16(0x0000, rp->base + IntrEnable);
1729 mmiowb();
1730}
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732/* The interrupt handler does all of the Rx thread work and cleans up
1733 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001734static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
1736 struct net_device *dev = dev_instance;
1737 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001738 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 int handled = 0;
1740
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001741 status = rhine_get_events(rp);
1742
1743 if (debug > 4)
1744 netdev_dbg(dev, "Interrupt, status %08x\n", status);
1745
1746 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 handled = 1;
1748
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001749 rhine_irq_disable(rp);
1750 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 }
1752
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001753 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
1754 if (debug > 1)
1755 netdev_err(dev, "Something Wicked happened! %08x\n",
1756 status);
1757 }
1758
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 return IRQ_RETVAL(handled);
1760}
1761
1762/* This routine is logically part of the interrupt handler, but isolated
1763 for clarity. */
1764static void rhine_tx(struct net_device *dev)
1765{
1766 struct rhine_private *rp = netdev_priv(dev);
1767 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1768
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 /* find and cleanup dirty tx descriptors */
1770 while (rp->dirty_tx != rp->cur_tx) {
1771 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
1772 if (debug > 6)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001773 netdev_dbg(dev, "Tx scavenge %d status %08x\n",
1774 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 if (txstatus & DescOwn)
1776 break;
1777 if (txstatus & 0x8000) {
1778 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001779 netdev_dbg(dev, "Transmit error, Tx status %08x\n",
1780 txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001781 dev->stats.tx_errors++;
1782 if (txstatus & 0x0400)
1783 dev->stats.tx_carrier_errors++;
1784 if (txstatus & 0x0200)
1785 dev->stats.tx_window_errors++;
1786 if (txstatus & 0x0100)
1787 dev->stats.tx_aborted_errors++;
1788 if (txstatus & 0x0080)
1789 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1791 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001792 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1794 break; /* Keep the skb - we try again */
1795 }
1796 /* Transmitter restarted in 'abnormal' handler. */
1797 } else {
1798 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001799 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001801 dev->stats.collisions += txstatus & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 if (debug > 6)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001803 netdev_dbg(dev, "collisions: %1.1x:%1.1x\n",
1804 (txstatus >> 3) & 0xF,
1805 txstatus & 0xF);
Eric Dumazet553e2332009-05-27 10:34:50 +00001806 dev->stats.tx_bytes += rp->tx_skbuff[entry]->len;
1807 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 }
1809 /* Free the original skb. */
1810 if (rp->tx_skbuff_dma[entry]) {
1811 pci_unmap_single(rp->pdev,
1812 rp->tx_skbuff_dma[entry],
1813 rp->tx_skbuff[entry]->len,
1814 PCI_DMA_TODEVICE);
1815 }
1816 dev_kfree_skb_irq(rp->tx_skbuff[entry]);
1817 rp->tx_skbuff[entry] = NULL;
1818 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1819 }
1820 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1821 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822}
1823
Roger Luethi38f49e82010-12-06 00:59:40 +00001824/**
1825 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1826 * @skb: pointer to sk_buff
1827 * @data_size: used data area of the buffer including CRC
1828 *
1829 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1830 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1831 * aligned following the CRC.
1832 */
1833static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1834{
1835 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001836 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001837}
1838
Roger Luethi633949a2006-08-14 23:00:17 -07001839/* Process up to limit frames from receive ring */
1840static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001843 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
1846 if (debug > 4) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001847 netdev_dbg(dev, "%s(), entry %d status %08x\n",
1848 __func__, entry,
1849 le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 }
1851
1852 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001853 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 struct rx_desc *desc = rp->rx_head_desc;
1855 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001856 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 int data_size = desc_status >> 16;
1858
Roger Luethi633949a2006-08-14 23:00:17 -07001859 if (desc_status & DescOwn)
1860 break;
1861
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 if (debug > 4)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001863 netdev_dbg(dev, "%s() status is %08x\n",
1864 __func__, desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001865
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1867 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001868 netdev_warn(dev,
1869 "Oversized Ethernet frame spanned multiple buffers, "
1870 "entry %#x length %d status %08x!\n",
1871 entry, data_size,
1872 desc_status);
1873 netdev_warn(dev,
1874 "Oversized Ethernet frame %p vs %p\n",
1875 rp->rx_head_desc,
1876 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001877 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 } else if (desc_status & RxErr) {
1879 /* There was a error. */
1880 if (debug > 2)
Joe Perchesdf4511f2011-04-16 14:15:25 +00001881 netdev_dbg(dev, "%s() Rx error was %08x\n",
1882 __func__, desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001883 dev->stats.rx_errors++;
1884 if (desc_status & 0x0030)
1885 dev->stats.rx_length_errors++;
1886 if (desc_status & 0x0048)
1887 dev->stats.rx_fifo_errors++;
1888 if (desc_status & 0x0004)
1889 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 if (desc_status & 0x0002) {
1891 /* this can also be updated outside the interrupt handler */
1892 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001893 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 spin_unlock(&rp->lock);
1895 }
1896 }
1897 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001898 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 /* Length should omit the CRC */
1900 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001901 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
1903 /* Check if the packet is long enough to accept without
1904 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001905 if (pkt_len < rx_copybreak)
1906 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1907 if (skb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 pci_dma_sync_single_for_cpu(rp->pdev,
1909 rp->rx_skbuff_dma[entry],
1910 rp->rx_buf_sz,
1911 PCI_DMA_FROMDEVICE);
1912
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001913 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001914 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001915 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 skb_put(skb, pkt_len);
1917 pci_dma_sync_single_for_device(rp->pdev,
1918 rp->rx_skbuff_dma[entry],
1919 rp->rx_buf_sz,
1920 PCI_DMA_FROMDEVICE);
1921 } else {
1922 skb = rp->rx_skbuff[entry];
1923 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001924 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 break;
1926 }
1927 rp->rx_skbuff[entry] = NULL;
1928 skb_put(skb, pkt_len);
1929 pci_unmap_single(rp->pdev,
1930 rp->rx_skbuff_dma[entry],
1931 rp->rx_buf_sz,
1932 PCI_DMA_FROMDEVICE);
1933 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001934
1935 if (unlikely(desc_length & DescTag))
1936 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1937
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001939
1940 if (unlikely(desc_length & DescTag))
1941 __vlan_hwaccel_put_tag(skb, vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001942 netif_receive_skb(skb);
Eric Dumazet553e2332009-05-27 10:34:50 +00001943 dev->stats.rx_bytes += pkt_len;
1944 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 }
1946 entry = (++rp->cur_rx) % RX_RING_SIZE;
1947 rp->rx_head_desc = &rp->rx_ring[entry];
1948 }
1949
1950 /* Refill the Rx ring buffers. */
1951 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1952 struct sk_buff *skb;
1953 entry = rp->dirty_rx % RX_RING_SIZE;
1954 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001955 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 rp->rx_skbuff[entry] = skb;
1957 if (skb == NULL)
1958 break; /* Better luck next round. */
1959 skb->dev = dev; /* Mark as being used by this device. */
1960 rp->rx_skbuff_dma[entry] =
David S. Miller689be432005-06-28 15:25:31 -07001961 pci_map_single(rp->pdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 rp->rx_buf_sz,
1963 PCI_DMA_FROMDEVICE);
1964 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1965 }
1966 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1967 }
Roger Luethi633949a2006-08-14 23:00:17 -07001968
1969 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972static void rhine_restart_tx(struct net_device *dev) {
1973 struct rhine_private *rp = netdev_priv(dev);
1974 void __iomem *ioaddr = rp->base;
1975 int entry = rp->dirty_tx % TX_RING_SIZE;
1976 u32 intr_status;
1977
1978 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001979 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 * In that case the ISR will be back here RSN anyway.
1981 */
Francois Romieua20a28b2011-12-30 14:53:58 +01001982 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983
1984 if ((intr_status & IntrTxErrSummary) == 0) {
1985
1986 /* We know better than the chip where it should continue. */
1987 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1988 ioaddr + TxRingPtr);
1989
1990 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1991 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00001992
1993 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1994 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1995 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1998 ioaddr + ChipCmd1);
1999 IOSYNC;
2000 }
2001 else {
2002 /* This should never happen */
2003 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002004 netdev_warn(dev, "%s() Another error occurred %08x\n",
2005 __func__, intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 }
2007
2008}
2009
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002010static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002012 struct rhine_private *rp =
2013 container_of(work, struct rhine_private, slow_event_task);
2014 struct net_device *dev = rp->dev;
2015 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002017 mutex_lock(&rp->task_lock);
2018
2019 if (!rp->task_enable)
2020 goto out_unlock;
2021
2022 intr_status = rhine_get_events(rp);
2023 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
2025 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002026 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002028 napi_disable(&rp->napi);
2029 rhine_irq_disable(rp);
2030 /* Slow and safe. Consider __napi_schedule as a replacement ? */
2031 napi_enable(&rp->napi);
2032 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002034out_unlock:
2035 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036}
2037
2038static struct net_device_stats *rhine_get_stats(struct net_device *dev)
2039{
2040 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002042 spin_lock_bh(&rp->lock);
2043 rhine_update_rx_crc_and_missed_errord(rp);
2044 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
Eric Dumazet553e2332009-05-27 10:34:50 +00002046 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047}
2048
2049static void rhine_set_rx_mode(struct net_device *dev)
2050{
2051 struct rhine_private *rp = netdev_priv(dev);
2052 void __iomem *ioaddr = rp->base;
2053 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002054 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2055 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056
2057 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 rx_mode = 0x1C;
2059 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2060 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002061 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002062 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /* Too many to match, or accept all multicasts. */
2064 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2065 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002066 } else if (rp->pdev->revision >= VT6105M) {
2067 int i = 0;
2068 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2069 netdev_for_each_mc_addr(ha, dev) {
2070 if (i == MCAM_SIZE)
2071 break;
2072 rhine_set_cam(ioaddr, i, ha->addr);
2073 mCAMmask |= 1 << i;
2074 i++;
2075 }
2076 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002079 netdev_for_each_mc_addr(ha, dev) {
2080 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
2082 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2083 }
2084 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2085 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002087 /* enable/disable VLAN receive filtering */
2088 if (rp->pdev->revision >= VT6105M) {
2089 if (dev->flags & IFF_PROMISC)
2090 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2091 else
2092 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2093 }
2094 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095}
2096
2097static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2098{
2099 struct rhine_private *rp = netdev_priv(dev);
2100
Rick Jones23020ab2011-11-09 09:58:07 +00002101 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2102 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2103 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104}
2105
2106static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2107{
2108 struct rhine_private *rp = netdev_priv(dev);
2109 int rc;
2110
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002111 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002113 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114
2115 return rc;
2116}
2117
2118static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2119{
2120 struct rhine_private *rp = netdev_priv(dev);
2121 int rc;
2122
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002123 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002125 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002126 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
2128 return rc;
2129}
2130
2131static int netdev_nway_reset(struct net_device *dev)
2132{
2133 struct rhine_private *rp = netdev_priv(dev);
2134
2135 return mii_nway_restart(&rp->mii_if);
2136}
2137
2138static u32 netdev_get_link(struct net_device *dev)
2139{
2140 struct rhine_private *rp = netdev_priv(dev);
2141
2142 return mii_link_ok(&rp->mii_if);
2143}
2144
2145static u32 netdev_get_msglevel(struct net_device *dev)
2146{
2147 return debug;
2148}
2149
2150static void netdev_set_msglevel(struct net_device *dev, u32 value)
2151{
2152 debug = value;
2153}
2154
2155static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2156{
2157 struct rhine_private *rp = netdev_priv(dev);
2158
2159 if (!(rp->quirks & rqWOL))
2160 return;
2161
2162 spin_lock_irq(&rp->lock);
2163 wol->supported = WAKE_PHY | WAKE_MAGIC |
2164 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2165 wol->wolopts = rp->wolopts;
2166 spin_unlock_irq(&rp->lock);
2167}
2168
2169static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2170{
2171 struct rhine_private *rp = netdev_priv(dev);
2172 u32 support = WAKE_PHY | WAKE_MAGIC |
2173 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2174
2175 if (!(rp->quirks & rqWOL))
2176 return -EINVAL;
2177
2178 if (wol->wolopts & ~support)
2179 return -EINVAL;
2180
2181 spin_lock_irq(&rp->lock);
2182 rp->wolopts = wol->wolopts;
2183 spin_unlock_irq(&rp->lock);
2184
2185 return 0;
2186}
2187
Jeff Garzik7282d492006-09-13 14:30:00 -04002188static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 .get_drvinfo = netdev_get_drvinfo,
2190 .get_settings = netdev_get_settings,
2191 .set_settings = netdev_set_settings,
2192 .nway_reset = netdev_nway_reset,
2193 .get_link = netdev_get_link,
2194 .get_msglevel = netdev_get_msglevel,
2195 .set_msglevel = netdev_set_msglevel,
2196 .get_wol = rhine_get_wol,
2197 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198};
2199
2200static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2201{
2202 struct rhine_private *rp = netdev_priv(dev);
2203 int rc;
2204
2205 if (!netif_running(dev))
2206 return -EINVAL;
2207
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002208 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002210 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002211 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212
2213 return rc;
2214}
2215
2216static int rhine_close(struct net_device *dev)
2217{
2218 struct rhine_private *rp = netdev_priv(dev);
2219 void __iomem *ioaddr = rp->base;
2220
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002221 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002222 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002223 netif_stop_queue(dev);
2224
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002226 netdev_dbg(dev, "Shutting down ethercard, status was %04x\n",
2227 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
2229 /* Switch to loopback mode to avoid hardware races. */
2230 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2231
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002232 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
2234 /* Stop the chip's Tx and Rx processes. */
2235 iowrite16(CmdStop, ioaddr + ChipCmd);
2236
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 free_irq(rp->pdev->irq, dev);
2238 free_rbufs(dev);
2239 free_tbufs(dev);
2240 free_ring(dev);
2241
2242 return 0;
2243}
2244
2245
2246static void __devexit rhine_remove_one(struct pci_dev *pdev)
2247{
2248 struct net_device *dev = pci_get_drvdata(pdev);
2249 struct rhine_private *rp = netdev_priv(dev);
2250
2251 unregister_netdev(dev);
2252
2253 pci_iounmap(pdev, rp->base);
2254 pci_release_regions(pdev);
2255
2256 free_netdev(dev);
2257 pci_disable_device(pdev);
2258 pci_set_drvdata(pdev, NULL);
2259}
2260
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002261static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 struct net_device *dev = pci_get_drvdata(pdev);
2264 struct rhine_private *rp = netdev_priv(dev);
2265 void __iomem *ioaddr = rp->base;
2266
2267 if (!(rp->quirks & rqWOL))
2268 return; /* Nothing to do for non-WOL adapters */
2269
2270 rhine_power_init(dev);
2271
2272 /* Make sure we use pattern 0, 1 and not 4, 5 */
2273 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002274 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002276 spin_lock(&rp->lock);
2277
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 if (rp->wolopts & WAKE_MAGIC) {
2279 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2280 /*
2281 * Turn EEPROM-controlled wake-up back on -- some hardware may
2282 * not cooperate otherwise.
2283 */
2284 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2285 }
2286
2287 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2288 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2289
2290 if (rp->wolopts & WAKE_PHY)
2291 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2292
2293 if (rp->wolopts & WAKE_UCAST)
2294 iowrite8(WOLucast, ioaddr + WOLcrSet);
2295
2296 if (rp->wolopts) {
2297 /* Enable legacy WOL (for old motherboards) */
2298 iowrite8(0x01, ioaddr + PwcfgSet);
2299 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2300 }
2301
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002302 spin_unlock(&rp->lock);
2303
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 /* Hit power state D3 (sleep) */
Roger Luethib933b4d2006-08-14 23:00:21 -07002305 if (!avoid_D3)
2306 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
2308 /* TODO: Check use of pci_enable_wake() */
2309
2310}
2311
2312#ifdef CONFIG_PM
2313static int rhine_suspend(struct pci_dev *pdev, pm_message_t state)
2314{
2315 struct net_device *dev = pci_get_drvdata(pdev);
2316 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
2318 if (!netif_running(dev))
2319 return 0;
2320
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002321 rhine_task_disable(rp);
2322 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002323 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002324
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 netif_device_detach(dev);
2326 pci_save_state(pdev);
2327
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002328 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 return 0;
2331}
2332
2333static int rhine_resume(struct pci_dev *pdev)
2334{
2335 struct net_device *dev = pci_get_drvdata(pdev);
2336 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 int ret;
2338
2339 if (!netif_running(dev))
2340 return 0;
2341
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 ret = pci_set_power_state(pdev, PCI_D0);
2343 if (debug > 1)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002344 netdev_info(dev, "Entering power state D0 %s (%d)\n",
2345 ret ? "failed" : "succeeded", ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
2347 pci_restore_state(pdev);
2348
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349#ifdef USE_MMIO
2350 enable_mmio(rp->pioaddr, rp->quirks);
2351#endif
2352 rhine_power_init(dev);
2353 free_tbufs(dev);
2354 free_rbufs(dev);
2355 alloc_tbufs(dev);
2356 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002357 rhine_task_enable(rp);
2358 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002360 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361
2362 netif_device_attach(dev);
2363
2364 return 0;
2365}
2366#endif /* CONFIG_PM */
2367
2368static struct pci_driver rhine_driver = {
2369 .name = DRV_NAME,
2370 .id_table = rhine_pci_tbl,
2371 .probe = rhine_init_one,
2372 .remove = __devexit_p(rhine_remove_one),
2373#ifdef CONFIG_PM
2374 .suspend = rhine_suspend,
2375 .resume = rhine_resume,
2376#endif /* CONFIG_PM */
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002377 .shutdown = rhine_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378};
2379
Roger Luethie84df482007-03-06 19:57:37 +01002380static struct dmi_system_id __initdata rhine_dmi_table[] = {
2381 {
2382 .ident = "EPIA-M",
2383 .matches = {
2384 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2385 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2386 },
2387 },
2388 {
2389 .ident = "KV7",
2390 .matches = {
2391 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2392 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2393 },
2394 },
2395 { NULL }
2396};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
2398static int __init rhine_init(void)
2399{
2400/* when a module, this is printed whether or not devices are found in probe */
2401#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002402 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403#endif
Roger Luethie84df482007-03-06 19:57:37 +01002404 if (dmi_check_system(rhine_dmi_table)) {
2405 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002406 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002407 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002408 }
2409 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002410 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002411
Jeff Garzik29917622006-08-19 17:48:59 -04002412 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413}
2414
2415
2416static void __exit rhine_cleanup(void)
2417{
2418 pci_unregister_driver(&rhine_driver);
2419}
2420
2421
2422module_init(rhine_init);
2423module_exit(rhine_cleanup);