blob: a282168eadd0492143e7c89dbdf06ddb00a7f7ec [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040071#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040072#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040073#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
74#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
75#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
76#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
77#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
78#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
79#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
80#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
81#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
82#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -040083#define VM_CONTEXT1_CNTL 0x1414
84#define VM_CONTEXT0_CNTL2 0x1430
85#define VM_CONTEXT1_CNTL2 0x1434
86#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
87#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
88#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
89#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
90#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
91#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
92#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
93#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
94
95#define VM_INVALIDATE_REQUEST 0x1478
96#define VM_INVALIDATE_RESPONSE 0x147c
97
98#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
99#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
100
101#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
102#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
103#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
104#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
105#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
106#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
107#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
108#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
109#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
110#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
111
112#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
113#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
114
Alex Deucher8cc1a532013-04-09 12:41:24 -0400115#define MC_SHARED_CHMAP 0x2004
116#define NOOFCHAN_SHIFT 12
117#define NOOFCHAN_MASK 0x0000f000
118#define MC_SHARED_CHREMAP 0x2008
119
Alex Deucher1c491652013-04-09 12:45:26 -0400120#define CHUB_CONTROL 0x1864
121#define BYPASS_VM (1 << 0)
122
123#define MC_VM_FB_LOCATION 0x2024
124#define MC_VM_AGP_TOP 0x2028
125#define MC_VM_AGP_BOT 0x202C
126#define MC_VM_AGP_BASE 0x2030
127#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
128#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
129#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
130
131#define MC_VM_MX_L1_TLB_CNTL 0x2064
132#define ENABLE_L1_TLB (1 << 0)
133#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
134#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
135#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
136#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
137#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
138#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
139#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
140#define MC_VM_FB_OFFSET 0x2068
141
Alex Deucherbc8273f2012-06-29 19:44:04 -0400142#define MC_SHARED_BLACKOUT_CNTL 0x20ac
143
Alex Deucher8cc1a532013-04-09 12:41:24 -0400144#define MC_ARB_RAMCFG 0x2760
145#define NOOFBANK_SHIFT 0
146#define NOOFBANK_MASK 0x00000003
147#define NOOFRANK_SHIFT 2
148#define NOOFRANK_MASK 0x00000004
149#define NOOFROWS_SHIFT 3
150#define NOOFROWS_MASK 0x00000038
151#define NOOFCOLS_SHIFT 6
152#define NOOFCOLS_MASK 0x000000C0
153#define CHANSIZE_SHIFT 8
154#define CHANSIZE_MASK 0x00000100
155#define NOOFGROUPS_SHIFT 12
156#define NOOFGROUPS_MASK 0x00001000
157
Alex Deucherbc8273f2012-06-29 19:44:04 -0400158#define MC_SEQ_SUP_CNTL 0x28c8
159#define RUN_MASK (1 << 0)
160#define MC_SEQ_SUP_PGM 0x28cc
161
162#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
163#define TRAIN_DONE_D0 (1 << 30)
164#define TRAIN_DONE_D1 (1 << 31)
165
166#define MC_IO_PAD_CNTL_D0 0x29d0
167#define MEM_FALL_OUT_CMD (1 << 8)
168
169#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
170#define MC_SEQ_IO_DEBUG_DATA 0x2a48
171
Alex Deucher8cc1a532013-04-09 12:41:24 -0400172#define HDP_HOST_PATH_CNTL 0x2C00
173#define HDP_NONSURFACE_BASE 0x2C04
174#define HDP_NONSURFACE_INFO 0x2C08
175#define HDP_NONSURFACE_SIZE 0x2C0C
176
177#define HDP_ADDR_CONFIG 0x2F48
178#define HDP_MISC_CNTL 0x2F4C
179#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
180
Alex Deuchera59781b2012-11-09 10:45:57 -0500181#define IH_RB_CNTL 0x3e00
182# define IH_RB_ENABLE (1 << 0)
183# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
184# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
185# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
186# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
187# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
188# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
189#define IH_RB_BASE 0x3e04
190#define IH_RB_RPTR 0x3e08
191#define IH_RB_WPTR 0x3e0c
192# define RB_OVERFLOW (1 << 0)
193# define WPTR_OFFSET_MASK 0x3fffc
194#define IH_RB_WPTR_ADDR_HI 0x3e10
195#define IH_RB_WPTR_ADDR_LO 0x3e14
196#define IH_CNTL 0x3e18
197# define ENABLE_INTR (1 << 0)
198# define IH_MC_SWAP(x) ((x) << 1)
199# define IH_MC_SWAP_NONE 0
200# define IH_MC_SWAP_16BIT 1
201# define IH_MC_SWAP_32BIT 2
202# define IH_MC_SWAP_64BIT 3
203# define RPTR_REARM (1 << 4)
204# define MC_WRREQ_CREDIT(x) ((x) << 15)
205# define MC_WR_CLEAN_CNT(x) ((x) << 20)
206# define MC_VMID(x) ((x) << 25)
207
Alex Deucher1c491652013-04-09 12:45:26 -0400208#define CONFIG_MEMSIZE 0x5428
209
Alex Deuchera59781b2012-11-09 10:45:57 -0500210#define INTERRUPT_CNTL 0x5468
211# define IH_DUMMY_RD_OVERRIDE (1 << 0)
212# define IH_DUMMY_RD_EN (1 << 1)
213# define IH_REQ_NONSNOOP_EN (1 << 3)
214# define GEN_IH_INT_EN (1 << 8)
215#define INTERRUPT_CNTL2 0x546c
216
Alex Deucher1c491652013-04-09 12:45:26 -0400217#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
218
Alex Deucher8cc1a532013-04-09 12:41:24 -0400219#define BIF_FB_EN 0x5490
220#define FB_READ_EN (1 << 0)
221#define FB_WRITE_EN (1 << 1)
222
Alex Deucher1c491652013-04-09 12:45:26 -0400223#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
224
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400225#define GPU_HDP_FLUSH_REQ 0x54DC
226#define GPU_HDP_FLUSH_DONE 0x54E0
227#define CP0 (1 << 0)
228#define CP1 (1 << 1)
229#define CP2 (1 << 2)
230#define CP3 (1 << 3)
231#define CP4 (1 << 4)
232#define CP5 (1 << 5)
233#define CP6 (1 << 6)
234#define CP7 (1 << 7)
235#define CP8 (1 << 8)
236#define CP9 (1 << 9)
237#define SDMA0 (1 << 10)
238#define SDMA1 (1 << 11)
239
Alex Deuchera59781b2012-11-09 10:45:57 -0500240/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
241#define LB_VLINE_STATUS 0x6b24
242# define VLINE_OCCURRED (1 << 0)
243# define VLINE_ACK (1 << 4)
244# define VLINE_STAT (1 << 12)
245# define VLINE_INTERRUPT (1 << 16)
246# define VLINE_INTERRUPT_TYPE (1 << 17)
247/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
248#define LB_VBLANK_STATUS 0x6b2c
249# define VBLANK_OCCURRED (1 << 0)
250# define VBLANK_ACK (1 << 4)
251# define VBLANK_STAT (1 << 12)
252# define VBLANK_INTERRUPT (1 << 16)
253# define VBLANK_INTERRUPT_TYPE (1 << 17)
254
255/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
256#define LB_INTERRUPT_MASK 0x6b20
257# define VBLANK_INTERRUPT_MASK (1 << 0)
258# define VLINE_INTERRUPT_MASK (1 << 4)
259# define VLINE2_INTERRUPT_MASK (1 << 8)
260
261#define DISP_INTERRUPT_STATUS 0x60f4
262# define LB_D1_VLINE_INTERRUPT (1 << 2)
263# define LB_D1_VBLANK_INTERRUPT (1 << 3)
264# define DC_HPD1_INTERRUPT (1 << 17)
265# define DC_HPD1_RX_INTERRUPT (1 << 18)
266# define DACA_AUTODETECT_INTERRUPT (1 << 22)
267# define DACB_AUTODETECT_INTERRUPT (1 << 23)
268# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
269# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
270#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
271# define LB_D2_VLINE_INTERRUPT (1 << 2)
272# define LB_D2_VBLANK_INTERRUPT (1 << 3)
273# define DC_HPD2_INTERRUPT (1 << 17)
274# define DC_HPD2_RX_INTERRUPT (1 << 18)
275# define DISP_TIMER_INTERRUPT (1 << 24)
276#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
277# define LB_D3_VLINE_INTERRUPT (1 << 2)
278# define LB_D3_VBLANK_INTERRUPT (1 << 3)
279# define DC_HPD3_INTERRUPT (1 << 17)
280# define DC_HPD3_RX_INTERRUPT (1 << 18)
281#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
282# define LB_D4_VLINE_INTERRUPT (1 << 2)
283# define LB_D4_VBLANK_INTERRUPT (1 << 3)
284# define DC_HPD4_INTERRUPT (1 << 17)
285# define DC_HPD4_RX_INTERRUPT (1 << 18)
286#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
287# define LB_D5_VLINE_INTERRUPT (1 << 2)
288# define LB_D5_VBLANK_INTERRUPT (1 << 3)
289# define DC_HPD5_INTERRUPT (1 << 17)
290# define DC_HPD5_RX_INTERRUPT (1 << 18)
291#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
292# define LB_D6_VLINE_INTERRUPT (1 << 2)
293# define LB_D6_VBLANK_INTERRUPT (1 << 3)
294# define DC_HPD6_INTERRUPT (1 << 17)
295# define DC_HPD6_RX_INTERRUPT (1 << 18)
296#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
297
298#define DAC_AUTODETECT_INT_CONTROL 0x67c8
299
300#define DC_HPD1_INT_STATUS 0x601c
301#define DC_HPD2_INT_STATUS 0x6028
302#define DC_HPD3_INT_STATUS 0x6034
303#define DC_HPD4_INT_STATUS 0x6040
304#define DC_HPD5_INT_STATUS 0x604c
305#define DC_HPD6_INT_STATUS 0x6058
306# define DC_HPDx_INT_STATUS (1 << 0)
307# define DC_HPDx_SENSE (1 << 1)
308# define DC_HPDx_SENSE_DELAYED (1 << 4)
309# define DC_HPDx_RX_INT_STATUS (1 << 8)
310
311#define DC_HPD1_INT_CONTROL 0x6020
312#define DC_HPD2_INT_CONTROL 0x602c
313#define DC_HPD3_INT_CONTROL 0x6038
314#define DC_HPD4_INT_CONTROL 0x6044
315#define DC_HPD5_INT_CONTROL 0x6050
316#define DC_HPD6_INT_CONTROL 0x605c
317# define DC_HPDx_INT_ACK (1 << 0)
318# define DC_HPDx_INT_POLARITY (1 << 8)
319# define DC_HPDx_INT_EN (1 << 16)
320# define DC_HPDx_RX_INT_ACK (1 << 20)
321# define DC_HPDx_RX_INT_EN (1 << 24)
322
323#define DC_HPD1_CONTROL 0x6024
324#define DC_HPD2_CONTROL 0x6030
325#define DC_HPD3_CONTROL 0x603c
326#define DC_HPD4_CONTROL 0x6048
327#define DC_HPD5_CONTROL 0x6054
328#define DC_HPD6_CONTROL 0x6060
329# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
330# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
331# define DC_HPDx_EN (1 << 28)
332
Alex Deucher8cc1a532013-04-09 12:41:24 -0400333#define GRBM_CNTL 0x8000
334#define GRBM_READ_TIMEOUT(x) ((x) << 0)
335
Alex Deucher6f2043c2013-04-09 12:43:41 -0400336#define GRBM_STATUS2 0x8008
337#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
338#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
339#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
340#define ME1PIPE0_RQ_PENDING (1 << 6)
341#define ME1PIPE1_RQ_PENDING (1 << 7)
342#define ME1PIPE2_RQ_PENDING (1 << 8)
343#define ME1PIPE3_RQ_PENDING (1 << 9)
344#define ME2PIPE0_RQ_PENDING (1 << 10)
345#define ME2PIPE1_RQ_PENDING (1 << 11)
346#define ME2PIPE2_RQ_PENDING (1 << 12)
347#define ME2PIPE3_RQ_PENDING (1 << 13)
348#define RLC_RQ_PENDING (1 << 14)
349#define RLC_BUSY (1 << 24)
350#define TC_BUSY (1 << 25)
351#define CPF_BUSY (1 << 28)
352#define CPC_BUSY (1 << 29)
353#define CPG_BUSY (1 << 30)
354
355#define GRBM_STATUS 0x8010
356#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
357#define SRBM_RQ_PENDING (1 << 5)
358#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
359#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
360#define GDS_DMA_RQ_PENDING (1 << 9)
361#define DB_CLEAN (1 << 12)
362#define CB_CLEAN (1 << 13)
363#define TA_BUSY (1 << 14)
364#define GDS_BUSY (1 << 15)
365#define WD_BUSY_NO_DMA (1 << 16)
366#define VGT_BUSY (1 << 17)
367#define IA_BUSY_NO_DMA (1 << 18)
368#define IA_BUSY (1 << 19)
369#define SX_BUSY (1 << 20)
370#define WD_BUSY (1 << 21)
371#define SPI_BUSY (1 << 22)
372#define BCI_BUSY (1 << 23)
373#define SC_BUSY (1 << 24)
374#define PA_BUSY (1 << 25)
375#define DB_BUSY (1 << 26)
376#define CP_COHERENCY_BUSY (1 << 28)
377#define CP_BUSY (1 << 29)
378#define CB_BUSY (1 << 30)
379#define GUI_ACTIVE (1 << 31)
380#define GRBM_STATUS_SE0 0x8014
381#define GRBM_STATUS_SE1 0x8018
382#define GRBM_STATUS_SE2 0x8038
383#define GRBM_STATUS_SE3 0x803C
384#define SE_DB_CLEAN (1 << 1)
385#define SE_CB_CLEAN (1 << 2)
386#define SE_BCI_BUSY (1 << 22)
387#define SE_VGT_BUSY (1 << 23)
388#define SE_PA_BUSY (1 << 24)
389#define SE_TA_BUSY (1 << 25)
390#define SE_SX_BUSY (1 << 26)
391#define SE_SPI_BUSY (1 << 27)
392#define SE_SC_BUSY (1 << 29)
393#define SE_DB_BUSY (1 << 30)
394#define SE_CB_BUSY (1 << 31)
395
396#define GRBM_SOFT_RESET 0x8020
397#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
398#define SOFT_RESET_RLC (1 << 2) /* RLC */
399#define SOFT_RESET_GFX (1 << 16) /* GFX */
400#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
401#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
402#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
403
Alex Deuchera59781b2012-11-09 10:45:57 -0500404#define GRBM_INT_CNTL 0x8060
405# define RDERR_INT_ENABLE (1 << 0)
406# define GUI_IDLE_INT_ENABLE (1 << 19)
407
Alex Deucher6f2043c2013-04-09 12:43:41 -0400408#define CP_MEC_CNTL 0x8234
409#define MEC_ME2_HALT (1 << 28)
410#define MEC_ME1_HALT (1 << 30)
411
Alex Deucher841cf442012-12-18 21:47:44 -0500412#define CP_MEC_CNTL 0x8234
413#define MEC_ME2_HALT (1 << 28)
414#define MEC_ME1_HALT (1 << 30)
415
Alex Deucher6f2043c2013-04-09 12:43:41 -0400416#define CP_ME_CNTL 0x86D8
417#define CP_CE_HALT (1 << 24)
418#define CP_PFP_HALT (1 << 26)
419#define CP_ME_HALT (1 << 28)
420
Alex Deucher841cf442012-12-18 21:47:44 -0500421#define CP_RB0_RPTR 0x8700
422#define CP_RB_WPTR_DELAY 0x8704
423
Alex Deucher8cc1a532013-04-09 12:41:24 -0400424#define CP_MEQ_THRESHOLDS 0x8764
425#define MEQ1_START(x) ((x) << 0)
426#define MEQ2_START(x) ((x) << 8)
427
428#define VGT_VTX_VECT_EJECT_REG 0x88B0
429
430#define VGT_CACHE_INVALIDATION 0x88C4
431#define CACHE_INVALIDATION(x) ((x) << 0)
432#define VC_ONLY 0
433#define TC_ONLY 1
434#define VC_AND_TC 2
435#define AUTO_INVLD_EN(x) ((x) << 6)
436#define NO_AUTO 0
437#define ES_AUTO 1
438#define GS_AUTO 2
439#define ES_AND_GS_AUTO 3
440
441#define VGT_GS_VERTEX_REUSE 0x88D4
442
443#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
444#define INACTIVE_CUS_MASK 0xFFFF0000
445#define INACTIVE_CUS_SHIFT 16
446#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
447
448#define PA_CL_ENHANCE 0x8A14
449#define CLIP_VTX_REORDER_ENA (1 << 0)
450#define NUM_CLIP_SEQ(x) ((x) << 1)
451
452#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
453#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
454#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
455
456#define PA_SC_FIFO_SIZE 0x8BCC
457#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
458#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
459#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
460#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
461
462#define PA_SC_ENHANCE 0x8BF0
463#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
464#define DISABLE_PA_SC_GUIDANCE (1 << 13)
465
466#define SQ_CONFIG 0x8C00
467
Alex Deucher1c491652013-04-09 12:45:26 -0400468#define SH_MEM_BASES 0x8C28
469/* if PTR32, these are the bases for scratch and lds */
470#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
471#define SHARED_BASE(x) ((x) << 16) /* LDS */
472#define SH_MEM_APE1_BASE 0x8C2C
473/* if PTR32, this is the base location of GPUVM */
474#define SH_MEM_APE1_LIMIT 0x8C30
475/* if PTR32, this is the upper limit of GPUVM */
476#define SH_MEM_CONFIG 0x8C34
477#define PTR32 (1 << 0)
478#define ALIGNMENT_MODE(x) ((x) << 2)
479#define SH_MEM_ALIGNMENT_MODE_DWORD 0
480#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
481#define SH_MEM_ALIGNMENT_MODE_STRICT 2
482#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
483#define DEFAULT_MTYPE(x) ((x) << 4)
484#define APE1_MTYPE(x) ((x) << 7)
485
Alex Deucher8cc1a532013-04-09 12:41:24 -0400486#define SX_DEBUG_1 0x9060
487
488#define SPI_CONFIG_CNTL 0x9100
489
490#define SPI_CONFIG_CNTL_1 0x913C
491#define VTX_DONE_DELAY(x) ((x) << 0)
492#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
493
494#define TA_CNTL_AUX 0x9508
495
496#define DB_DEBUG 0x9830
497#define DB_DEBUG2 0x9834
498#define DB_DEBUG3 0x9838
499
500#define CC_RB_BACKEND_DISABLE 0x98F4
501#define BACKEND_DISABLE(x) ((x) << 16)
502#define GB_ADDR_CONFIG 0x98F8
503#define NUM_PIPES(x) ((x) << 0)
504#define NUM_PIPES_MASK 0x00000007
505#define NUM_PIPES_SHIFT 0
506#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
507#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
508#define PIPE_INTERLEAVE_SIZE_SHIFT 4
509#define NUM_SHADER_ENGINES(x) ((x) << 12)
510#define NUM_SHADER_ENGINES_MASK 0x00003000
511#define NUM_SHADER_ENGINES_SHIFT 12
512#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
513#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
514#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
515#define ROW_SIZE(x) ((x) << 28)
516#define ROW_SIZE_MASK 0x30000000
517#define ROW_SIZE_SHIFT 28
518
519#define GB_TILE_MODE0 0x9910
520# define ARRAY_MODE(x) ((x) << 2)
521# define ARRAY_LINEAR_GENERAL 0
522# define ARRAY_LINEAR_ALIGNED 1
523# define ARRAY_1D_TILED_THIN1 2
524# define ARRAY_2D_TILED_THIN1 4
525# define ARRAY_PRT_TILED_THIN1 5
526# define ARRAY_PRT_2D_TILED_THIN1 6
527# define PIPE_CONFIG(x) ((x) << 6)
528# define ADDR_SURF_P2 0
529# define ADDR_SURF_P4_8x16 4
530# define ADDR_SURF_P4_16x16 5
531# define ADDR_SURF_P4_16x32 6
532# define ADDR_SURF_P4_32x32 7
533# define ADDR_SURF_P8_16x16_8x16 8
534# define ADDR_SURF_P8_16x32_8x16 9
535# define ADDR_SURF_P8_32x32_8x16 10
536# define ADDR_SURF_P8_16x32_16x16 11
537# define ADDR_SURF_P8_32x32_16x16 12
538# define ADDR_SURF_P8_32x32_16x32 13
539# define ADDR_SURF_P8_32x64_32x32 14
540# define TILE_SPLIT(x) ((x) << 11)
541# define ADDR_SURF_TILE_SPLIT_64B 0
542# define ADDR_SURF_TILE_SPLIT_128B 1
543# define ADDR_SURF_TILE_SPLIT_256B 2
544# define ADDR_SURF_TILE_SPLIT_512B 3
545# define ADDR_SURF_TILE_SPLIT_1KB 4
546# define ADDR_SURF_TILE_SPLIT_2KB 5
547# define ADDR_SURF_TILE_SPLIT_4KB 6
548# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
549# define ADDR_SURF_DISPLAY_MICRO_TILING 0
550# define ADDR_SURF_THIN_MICRO_TILING 1
551# define ADDR_SURF_DEPTH_MICRO_TILING 2
552# define ADDR_SURF_ROTATED_MICRO_TILING 3
553# define SAMPLE_SPLIT(x) ((x) << 25)
554# define ADDR_SURF_SAMPLE_SPLIT_1 0
555# define ADDR_SURF_SAMPLE_SPLIT_2 1
556# define ADDR_SURF_SAMPLE_SPLIT_4 2
557# define ADDR_SURF_SAMPLE_SPLIT_8 3
558
559#define GB_MACROTILE_MODE0 0x9990
560# define BANK_WIDTH(x) ((x) << 0)
561# define ADDR_SURF_BANK_WIDTH_1 0
562# define ADDR_SURF_BANK_WIDTH_2 1
563# define ADDR_SURF_BANK_WIDTH_4 2
564# define ADDR_SURF_BANK_WIDTH_8 3
565# define BANK_HEIGHT(x) ((x) << 2)
566# define ADDR_SURF_BANK_HEIGHT_1 0
567# define ADDR_SURF_BANK_HEIGHT_2 1
568# define ADDR_SURF_BANK_HEIGHT_4 2
569# define ADDR_SURF_BANK_HEIGHT_8 3
570# define MACRO_TILE_ASPECT(x) ((x) << 4)
571# define ADDR_SURF_MACRO_ASPECT_1 0
572# define ADDR_SURF_MACRO_ASPECT_2 1
573# define ADDR_SURF_MACRO_ASPECT_4 2
574# define ADDR_SURF_MACRO_ASPECT_8 3
575# define NUM_BANKS(x) ((x) << 6)
576# define ADDR_SURF_2_BANK 0
577# define ADDR_SURF_4_BANK 1
578# define ADDR_SURF_8_BANK 2
579# define ADDR_SURF_16_BANK 3
580
581#define CB_HW_CONTROL 0x9A10
582
583#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
584#define BACKEND_DISABLE_MASK 0x00FF0000
585#define BACKEND_DISABLE_SHIFT 16
586
587#define TCP_CHAN_STEER_LO 0xac0c
588#define TCP_CHAN_STEER_HI 0xac10
589
Alex Deucher1c491652013-04-09 12:45:26 -0400590#define TC_CFG_L1_LOAD_POLICY0 0xAC68
591#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
592#define TC_CFG_L1_STORE_POLICY 0xAC70
593#define TC_CFG_L2_LOAD_POLICY0 0xAC74
594#define TC_CFG_L2_LOAD_POLICY1 0xAC78
595#define TC_CFG_L2_STORE_POLICY0 0xAC7C
596#define TC_CFG_L2_STORE_POLICY1 0xAC80
597#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
598#define TC_CFG_L1_VOLATILE 0xAC88
599#define TC_CFG_L2_VOLATILE 0xAC8C
600
Alex Deucher841cf442012-12-18 21:47:44 -0500601#define CP_RB0_BASE 0xC100
602#define CP_RB0_CNTL 0xC104
603#define RB_BUFSZ(x) ((x) << 0)
604#define RB_BLKSZ(x) ((x) << 8)
605#define BUF_SWAP_32BIT (2 << 16)
606#define RB_NO_UPDATE (1 << 27)
607#define RB_RPTR_WR_ENA (1 << 31)
608
609#define CP_RB0_RPTR_ADDR 0xC10C
610#define RB_RPTR_SWAP_32BIT (2 << 0)
611#define CP_RB0_RPTR_ADDR_HI 0xC110
612#define CP_RB0_WPTR 0xC114
613
614#define CP_DEVICE_ID 0xC12C
615#define CP_ENDIAN_SWAP 0xC140
616#define CP_RB_VMID 0xC144
617
618#define CP_PFP_UCODE_ADDR 0xC150
619#define CP_PFP_UCODE_DATA 0xC154
620#define CP_ME_RAM_RADDR 0xC158
621#define CP_ME_RAM_WADDR 0xC15C
622#define CP_ME_RAM_DATA 0xC160
623
624#define CP_CE_UCODE_ADDR 0xC168
625#define CP_CE_UCODE_DATA 0xC16C
626#define CP_MEC_ME1_UCODE_ADDR 0xC170
627#define CP_MEC_ME1_UCODE_DATA 0xC174
628#define CP_MEC_ME2_UCODE_ADDR 0xC178
629#define CP_MEC_ME2_UCODE_DATA 0xC17C
630
Alex Deucherf6796ca2012-11-09 10:44:08 -0500631#define CP_INT_CNTL_RING0 0xC1A8
632# define CNTX_BUSY_INT_ENABLE (1 << 19)
633# define CNTX_EMPTY_INT_ENABLE (1 << 20)
634# define PRIV_INSTR_INT_ENABLE (1 << 22)
635# define PRIV_REG_INT_ENABLE (1 << 23)
636# define TIME_STAMP_INT_ENABLE (1 << 26)
637# define CP_RINGID2_INT_ENABLE (1 << 29)
638# define CP_RINGID1_INT_ENABLE (1 << 30)
639# define CP_RINGID0_INT_ENABLE (1 << 31)
640
Alex Deuchera59781b2012-11-09 10:45:57 -0500641#define CP_INT_STATUS_RING0 0xC1B4
642# define PRIV_INSTR_INT_STAT (1 << 22)
643# define PRIV_REG_INT_STAT (1 << 23)
644# define TIME_STAMP_INT_STAT (1 << 26)
645# define CP_RINGID2_INT_STAT (1 << 29)
646# define CP_RINGID1_INT_STAT (1 << 30)
647# define CP_RINGID0_INT_STAT (1 << 31)
648
649#define CP_ME1_PIPE0_INT_CNTL 0xC214
650#define CP_ME1_PIPE1_INT_CNTL 0xC218
651#define CP_ME1_PIPE2_INT_CNTL 0xC21C
652#define CP_ME1_PIPE3_INT_CNTL 0xC220
653#define CP_ME2_PIPE0_INT_CNTL 0xC224
654#define CP_ME2_PIPE1_INT_CNTL 0xC228
655#define CP_ME2_PIPE2_INT_CNTL 0xC22C
656#define CP_ME2_PIPE3_INT_CNTL 0xC230
657# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
658# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
659# define PRIV_REG_INT_ENABLE (1 << 23)
660# define TIME_STAMP_INT_ENABLE (1 << 26)
661# define GENERIC2_INT_ENABLE (1 << 29)
662# define GENERIC1_INT_ENABLE (1 << 30)
663# define GENERIC0_INT_ENABLE (1 << 31)
664#define CP_ME1_PIPE0_INT_STATUS 0xC214
665#define CP_ME1_PIPE1_INT_STATUS 0xC218
666#define CP_ME1_PIPE2_INT_STATUS 0xC21C
667#define CP_ME1_PIPE3_INT_STATUS 0xC220
668#define CP_ME2_PIPE0_INT_STATUS 0xC224
669#define CP_ME2_PIPE1_INT_STATUS 0xC228
670#define CP_ME2_PIPE2_INT_STATUS 0xC22C
671#define CP_ME2_PIPE3_INT_STATUS 0xC230
672# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
673# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
674# define PRIV_REG_INT_STATUS (1 << 23)
675# define TIME_STAMP_INT_STATUS (1 << 26)
676# define GENERIC2_INT_STATUS (1 << 29)
677# define GENERIC1_INT_STATUS (1 << 30)
678# define GENERIC0_INT_STATUS (1 << 31)
679
Alex Deucher841cf442012-12-18 21:47:44 -0500680#define CP_MAX_CONTEXT 0xC2B8
681
682#define CP_RB0_BASE_HI 0xC2C4
683
Alex Deucherf6796ca2012-11-09 10:44:08 -0500684#define RLC_CNTL 0xC300
685# define RLC_ENABLE (1 << 0)
686
687#define RLC_MC_CNTL 0xC30C
688
689#define RLC_LB_CNTR_MAX 0xC348
690
691#define RLC_LB_CNTL 0xC364
692
693#define RLC_LB_CNTR_INIT 0xC36C
694
695#define RLC_SAVE_AND_RESTORE_BASE 0xC374
696#define RLC_DRIVER_DMA_STATUS 0xC378
697
698#define RLC_GPM_UCODE_ADDR 0xC388
699#define RLC_GPM_UCODE_DATA 0xC38C
700
701#define RLC_UCODE_CNTL 0xC39C
702
703#define RLC_CGCG_CGLS_CTRL 0xC424
704
705#define RLC_LB_INIT_CU_MASK 0xC43C
706
707#define RLC_LB_PARAMS 0xC444
708
709#define RLC_SERDES_CU_MASTER_BUSY 0xC484
710#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
711# define SE_MASTER_BUSY_MASK 0x0000ffff
712# define GC_MASTER_BUSY (1 << 16)
713# define TC0_MASTER_BUSY (1 << 17)
714# define TC1_MASTER_BUSY (1 << 18)
715
716#define RLC_GPM_SCRATCH_ADDR 0xC4B0
717#define RLC_GPM_SCRATCH_DATA 0xC4B4
718
Alex Deucher8cc1a532013-04-09 12:41:24 -0400719#define PA_SC_RASTER_CONFIG 0x28350
720# define RASTER_CONFIG_RB_MAP_0 0
721# define RASTER_CONFIG_RB_MAP_1 1
722# define RASTER_CONFIG_RB_MAP_2 2
723# define RASTER_CONFIG_RB_MAP_3 3
724
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400725#define VGT_EVENT_INITIATOR 0x28a90
726# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
727# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
728# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
729# define CACHE_FLUSH_TS (4 << 0)
730# define CACHE_FLUSH (6 << 0)
731# define CS_PARTIAL_FLUSH (7 << 0)
732# define VGT_STREAMOUT_RESET (10 << 0)
733# define END_OF_PIPE_INCR_DE (11 << 0)
734# define END_OF_PIPE_IB_END (12 << 0)
735# define RST_PIX_CNT (13 << 0)
736# define VS_PARTIAL_FLUSH (15 << 0)
737# define PS_PARTIAL_FLUSH (16 << 0)
738# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
739# define ZPASS_DONE (21 << 0)
740# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
741# define PERFCOUNTER_START (23 << 0)
742# define PERFCOUNTER_STOP (24 << 0)
743# define PIPELINESTAT_START (25 << 0)
744# define PIPELINESTAT_STOP (26 << 0)
745# define PERFCOUNTER_SAMPLE (27 << 0)
746# define SAMPLE_PIPELINESTAT (30 << 0)
747# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
748# define SAMPLE_STREAMOUTSTATS (32 << 0)
749# define RESET_VTX_CNT (33 << 0)
750# define VGT_FLUSH (36 << 0)
751# define BOTTOM_OF_PIPE_TS (40 << 0)
752# define DB_CACHE_FLUSH_AND_INV (42 << 0)
753# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
754# define FLUSH_AND_INV_DB_META (44 << 0)
755# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
756# define FLUSH_AND_INV_CB_META (46 << 0)
757# define CS_DONE (47 << 0)
758# define PS_DONE (48 << 0)
759# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
760# define THREAD_TRACE_START (51 << 0)
761# define THREAD_TRACE_STOP (52 << 0)
762# define THREAD_TRACE_FLUSH (54 << 0)
763# define THREAD_TRACE_FINISH (55 << 0)
764# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
765# define PIXEL_PIPE_STAT_DUMP (57 << 0)
766# define PIXEL_PIPE_STAT_RESET (58 << 0)
767
Alex Deucher841cf442012-12-18 21:47:44 -0500768#define SCRATCH_REG0 0x30100
769#define SCRATCH_REG1 0x30104
770#define SCRATCH_REG2 0x30108
771#define SCRATCH_REG3 0x3010C
772#define SCRATCH_REG4 0x30110
773#define SCRATCH_REG5 0x30114
774#define SCRATCH_REG6 0x30118
775#define SCRATCH_REG7 0x3011C
776
777#define SCRATCH_UMSK 0x30140
778#define SCRATCH_ADDR 0x30144
779
780#define CP_SEM_WAIT_TIMER 0x301BC
781
782#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
783
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400784#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
785
Alex Deucher8cc1a532013-04-09 12:41:24 -0400786#define GRBM_GFX_INDEX 0x30800
787#define INSTANCE_INDEX(x) ((x) << 0)
788#define SH_INDEX(x) ((x) << 8)
789#define SE_INDEX(x) ((x) << 16)
790#define SH_BROADCAST_WRITES (1 << 29)
791#define INSTANCE_BROADCAST_WRITES (1 << 30)
792#define SE_BROADCAST_WRITES (1 << 31)
793
794#define VGT_ESGS_RING_SIZE 0x30900
795#define VGT_GSVS_RING_SIZE 0x30904
796#define VGT_PRIMITIVE_TYPE 0x30908
797#define VGT_INDEX_TYPE 0x3090C
798
799#define VGT_NUM_INDICES 0x30930
800#define VGT_NUM_INSTANCES 0x30934
801#define VGT_TF_RING_SIZE 0x30938
802#define VGT_HS_OFFCHIP_PARAM 0x3093C
803#define VGT_TF_MEMORY_BASE 0x30940
804
805#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
806#define PA_SC_LINE_STIPPLE_STATE 0x30a04
807
808#define SQC_CACHES 0x30d20
809
810#define CP_PERFMON_CNTL 0x36020
811
812#define CGTS_TCC_DISABLE 0x3c00c
813#define CGTS_USER_TCC_DISABLE 0x3c010
814#define TCC_DISABLE_MASK 0xFFFF0000
815#define TCC_DISABLE_SHIFT 16
816
Alex Deucherf6796ca2012-11-09 10:44:08 -0500817#define CB_CGTT_SCLK_CTRL 0x3c2a0
818
Alex Deucher841cf442012-12-18 21:47:44 -0500819/*
820 * PM4
821 */
822#define PACKET_TYPE0 0
823#define PACKET_TYPE1 1
824#define PACKET_TYPE2 2
825#define PACKET_TYPE3 3
826
827#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
828#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
829#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
830#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
831#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
832 (((reg) >> 2) & 0xFFFF) | \
833 ((n) & 0x3FFF) << 16)
834#define CP_PACKET2 0x80000000
835#define PACKET2_PAD_SHIFT 0
836#define PACKET2_PAD_MASK (0x3fffffff << 0)
837
838#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
839
840#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
841 (((op) & 0xFF) << 8) | \
842 ((n) & 0x3FFF) << 16)
843
844#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
845
846/* Packet 3 types */
847#define PACKET3_NOP 0x10
848#define PACKET3_SET_BASE 0x11
849#define PACKET3_BASE_INDEX(x) ((x) << 0)
850#define CE_PARTITION_BASE 3
851#define PACKET3_CLEAR_STATE 0x12
852#define PACKET3_INDEX_BUFFER_SIZE 0x13
853#define PACKET3_DISPATCH_DIRECT 0x15
854#define PACKET3_DISPATCH_INDIRECT 0x16
855#define PACKET3_ATOMIC_GDS 0x1D
856#define PACKET3_ATOMIC_MEM 0x1E
857#define PACKET3_OCCLUSION_QUERY 0x1F
858#define PACKET3_SET_PREDICATION 0x20
859#define PACKET3_REG_RMW 0x21
860#define PACKET3_COND_EXEC 0x22
861#define PACKET3_PRED_EXEC 0x23
862#define PACKET3_DRAW_INDIRECT 0x24
863#define PACKET3_DRAW_INDEX_INDIRECT 0x25
864#define PACKET3_INDEX_BASE 0x26
865#define PACKET3_DRAW_INDEX_2 0x27
866#define PACKET3_CONTEXT_CONTROL 0x28
867#define PACKET3_INDEX_TYPE 0x2A
868#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
869#define PACKET3_DRAW_INDEX_AUTO 0x2D
870#define PACKET3_NUM_INSTANCES 0x2F
871#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
872#define PACKET3_INDIRECT_BUFFER_CONST 0x33
873#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
874#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
875#define PACKET3_DRAW_PREAMBLE 0x36
876#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400877#define WRITE_DATA_DST_SEL(x) ((x) << 8)
878 /* 0 - register
879 * 1 - memory (sync - via GRBM)
880 * 2 - gl2
881 * 3 - gds
882 * 4 - reserved
883 * 5 - memory (async - direct)
884 */
885#define WR_ONE_ADDR (1 << 16)
886#define WR_CONFIRM (1 << 20)
887#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
888 /* 0 - LRU
889 * 1 - Stream
890 */
891#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
892 /* 0 - me
893 * 1 - pfp
894 * 2 - ce
895 */
Alex Deucher841cf442012-12-18 21:47:44 -0500896#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
897#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400898# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
899# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
900# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
901# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
902# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -0500903#define PACKET3_COPY_DW 0x3B
904#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400905#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
906 /* 0 - always
907 * 1 - <
908 * 2 - <=
909 * 3 - ==
910 * 4 - !=
911 * 5 - >=
912 * 6 - >
913 */
914#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
915 /* 0 - reg
916 * 1 - mem
917 */
918#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
919 /* 0 - wait_reg_mem
920 * 1 - wr_wait_wr_reg
921 */
922#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
923 /* 0 - me
924 * 1 - pfp
925 */
Alex Deucher841cf442012-12-18 21:47:44 -0500926#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400927#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
928#define INDIRECT_BUFFER_VALID (1 << 23)
929#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
930 /* 0 - LRU
931 * 1 - Stream
932 * 2 - Bypass
933 */
Alex Deucher841cf442012-12-18 21:47:44 -0500934#define PACKET3_COPY_DATA 0x40
935#define PACKET3_PFP_SYNC_ME 0x42
936#define PACKET3_SURFACE_SYNC 0x43
937# define PACKET3_DEST_BASE_0_ENA (1 << 0)
938# define PACKET3_DEST_BASE_1_ENA (1 << 1)
939# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
940# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
941# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
942# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
943# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
944# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
945# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
946# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
947# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
948# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
949# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
950# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
951# define PACKET3_DEST_BASE_2_ENA (1 << 19)
952# define PACKET3_DEST_BASE_3_ENA (1 << 21)
953# define PACKET3_TCL1_ACTION_ENA (1 << 22)
954# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
955# define PACKET3_CB_ACTION_ENA (1 << 25)
956# define PACKET3_DB_ACTION_ENA (1 << 26)
957# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
958# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
959# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
960#define PACKET3_COND_WRITE 0x45
961#define PACKET3_EVENT_WRITE 0x46
962#define EVENT_TYPE(x) ((x) << 0)
963#define EVENT_INDEX(x) ((x) << 8)
964 /* 0 - any non-TS event
965 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
966 * 2 - SAMPLE_PIPELINESTAT
967 * 3 - SAMPLE_STREAMOUTSTAT*
968 * 4 - *S_PARTIAL_FLUSH
969 * 5 - EOP events
970 * 6 - EOS events
971 */
972#define PACKET3_EVENT_WRITE_EOP 0x47
973#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
974#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
975#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
976#define EOP_TCL1_ACTION_EN (1 << 16)
977#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400978#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -0500979 /* 0 - LRU
980 * 1 - Stream
981 * 2 - Bypass
982 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400983#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -0500984#define DATA_SEL(x) ((x) << 29)
985 /* 0 - discard
986 * 1 - send low 32bit data
987 * 2 - send 64bit data
988 * 3 - send 64bit GPU counter value
989 * 4 - send 64bit sys counter value
990 */
991#define INT_SEL(x) ((x) << 24)
992 /* 0 - none
993 * 1 - interrupt only (DATA_SEL = 0)
994 * 2 - interrupt when data write is confirmed
995 */
996#define DST_SEL(x) ((x) << 16)
997 /* 0 - MC
998 * 1 - TC/L2
999 */
1000#define PACKET3_EVENT_WRITE_EOS 0x48
1001#define PACKET3_RELEASE_MEM 0x49
1002#define PACKET3_PREAMBLE_CNTL 0x4A
1003# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1004# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1005#define PACKET3_DMA_DATA 0x50
1006#define PACKET3_AQUIRE_MEM 0x58
1007#define PACKET3_REWIND 0x59
1008#define PACKET3_LOAD_UCONFIG_REG 0x5E
1009#define PACKET3_LOAD_SH_REG 0x5F
1010#define PACKET3_LOAD_CONFIG_REG 0x60
1011#define PACKET3_LOAD_CONTEXT_REG 0x61
1012#define PACKET3_SET_CONFIG_REG 0x68
1013#define PACKET3_SET_CONFIG_REG_START 0x00008000
1014#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1015#define PACKET3_SET_CONTEXT_REG 0x69
1016#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1017#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1018#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1019#define PACKET3_SET_SH_REG 0x76
1020#define PACKET3_SET_SH_REG_START 0x0000b000
1021#define PACKET3_SET_SH_REG_END 0x0000c000
1022#define PACKET3_SET_SH_REG_OFFSET 0x77
1023#define PACKET3_SET_QUEUE_REG 0x78
1024#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001025#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1026#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001027#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1028#define PACKET3_SCRATCH_RAM_READ 0x7E
1029#define PACKET3_LOAD_CONST_RAM 0x80
1030#define PACKET3_WRITE_CONST_RAM 0x81
1031#define PACKET3_DUMP_CONST_RAM 0x83
1032#define PACKET3_INCREMENT_CE_COUNTER 0x84
1033#define PACKET3_INCREMENT_DE_COUNTER 0x85
1034#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1035#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001036#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001037
Alex Deucher8cc1a532013-04-09 12:41:24 -04001038#endif