blob: 1875ee10e58978628ca9c3ef278e8e7d9d463a35 [file] [log] [blame]
Giridhar Malavali6e980162010-03-19 17:03:58 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez07e264b2011-03-30 11:46:23 -07003 * Copyright (c) 2003-2011 QLogic Corporation
Giridhar Malavali6e980162010-03-19 17:03:58 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
7#ifndef __QLA_BSG_H
8#define __QLA_BSG_H
9
10/* BSG Vendor specific commands */
11#define QL_VND_LOOPBACK 0x01
12#define QL_VND_A84_RESET 0x02
13#define QL_VND_A84_UPDATE_FW 0x03
14#define QL_VND_A84_MGMT_CMD 0x04
15#define QL_VND_IIDMA 0x05
16#define QL_VND_FCP_PRIO_CFG_CMD 0x06
Harish Zunjarraof19af162010-10-15 11:27:43 -070017#define QL_VND_READ_FLASH 0x07
18#define QL_VND_UPDATE_FLASH 0x08
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070019#define QL_VND_SET_FRU_VERSION 0x0B
20#define QL_VND_READ_FRU_STATUS 0x0C
21#define QL_VND_WRITE_FRU_STATUS 0x0D
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -040022#define QL_VND_DIAG_IO_CMD 0x0A
Joe Carnuccio9ebb5d92012-08-22 14:20:56 -040023#define QL_VND_WRITE_I2C 0x10
24#define QL_VND_READ_I2C 0x11
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070025
26/* BSG Vendor specific subcode returns */
27#define EXT_STATUS_OK 0
28#define EXT_STATUS_ERR 1
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -040029#define EXT_STATUS_BUSY 2
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070030#define EXT_STATUS_INVALID_PARAM 6
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -040031#define EXT_STATUS_DATA_OVERRUN 7
32#define EXT_STATUS_DATA_UNDERRUN 8
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070033#define EXT_STATUS_MAILBOX 11
34#define EXT_STATUS_NO_MEMORY 17
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -040035#define EXT_STATUS_DEVICE_OFFLINE 22
36
37/*
38 * To support bidirectional iocb
39 * BSG Vendor specific returns
40 */
41#define EXT_STATUS_NOT_SUPPORTED 27
42#define EXT_STATUS_INVALID_CFG 28
43#define EXT_STATUS_DMA_ERR 29
44#define EXT_STATUS_TIMEOUT 30
45#define EXT_STATUS_THREAD_FAILED 31
46#define EXT_STATUS_DATA_CMP_FAILED 32
Giridhar Malavali6e980162010-03-19 17:03:58 -070047
48/* BSG definations for interpreting CommandSent field */
49#define INT_DEF_LB_LOOPBACK_CMD 0
50#define INT_DEF_LB_ECHO_CMD 1
51
Sarang Radke23f2ebd2010-05-28 15:08:21 -070052/* Loopback related definations */
53#define EXTERNAL_LOOPBACK 0xF2
54#define ENABLE_INTERNAL_LOOPBACK 0x02
55#define INTERNAL_LOOPBACK_MASK 0x000E
56#define MAX_ELS_FRAME_PAYLOAD 252
57#define ELS_OPCODE_BYTE 0x10
58
Giridhar Malavali6e980162010-03-19 17:03:58 -070059/* BSG Vendor specific definations */
60#define A84_ISSUE_WRITE_TYPE_CMD 0
61#define A84_ISSUE_READ_TYPE_CMD 1
62#define A84_CLEANUP_CMD 2
63#define A84_ISSUE_RESET_OP_FW 3
64#define A84_ISSUE_RESET_DIAG_FW 4
65#define A84_ISSUE_UPDATE_OPFW_CMD 5
66#define A84_ISSUE_UPDATE_DIAGFW_CMD 6
67
68struct qla84_mgmt_param {
69 union {
70 struct {
71 uint32_t start_addr;
72 } mem; /* for QLA84_MGMT_READ/WRITE_MEM */
73 struct {
74 uint32_t id;
75#define QLA84_MGMT_CONFIG_ID_UIF 1
76#define QLA84_MGMT_CONFIG_ID_FCOE_COS 2
77#define QLA84_MGMT_CONFIG_ID_PAUSE 3
78#define QLA84_MGMT_CONFIG_ID_TIMEOUTS 4
79
80 uint32_t param0;
81 uint32_t param1;
82 } config; /* for QLA84_MGMT_CHNG_CONFIG */
83
84 struct {
85 uint32_t type;
86#define QLA84_MGMT_INFO_CONFIG_LOG_DATA 1 /* Get Config Log Data */
87#define QLA84_MGMT_INFO_LOG_DATA 2 /* Get Log Data */
88#define QLA84_MGMT_INFO_PORT_STAT 3 /* Get Port Statistics */
89#define QLA84_MGMT_INFO_LIF_STAT 4 /* Get LIF Statistics */
90#define QLA84_MGMT_INFO_ASIC_STAT 5 /* Get ASIC Statistics */
91#define QLA84_MGMT_INFO_CONFIG_PARAMS 6 /* Get Config Parameters */
92#define QLA84_MGMT_INFO_PANIC_LOG 7 /* Get Panic Log */
93
94 uint32_t context;
95/*
96* context definitions for QLA84_MGMT_INFO_CONFIG_LOG_DATA
97*/
98#define IC_LOG_DATA_LOG_ID_DEBUG_LOG 0
99#define IC_LOG_DATA_LOG_ID_LEARN_LOG 1
100#define IC_LOG_DATA_LOG_ID_FC_ACL_INGRESS_LOG 2
101#define IC_LOG_DATA_LOG_ID_FC_ACL_EGRESS_LOG 3
102#define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_INGRESS_LOG 4
103#define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_EGRESS_LOG 5
104#define IC_LOG_DATA_LOG_ID_MESSAGE_TRANSMIT_LOG 6
105#define IC_LOG_DATA_LOG_ID_MESSAGE_RECEIVE_LOG 7
106#define IC_LOG_DATA_LOG_ID_LINK_EVENT_LOG 8
107#define IC_LOG_DATA_LOG_ID_DCX_LOG 9
108
109/*
110* context definitions for QLA84_MGMT_INFO_PORT_STAT
111*/
112#define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT0 0
113#define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT1 1
114#define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT0 2
115#define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT1 3
116#define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT0 4
117#define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT1 5
118
119
120/*
121* context definitions for QLA84_MGMT_INFO_LIF_STAT
122*/
123#define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT0 0
124#define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT1 1
125#define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT0 2
126#define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT1 3
127#define IC_LIF_STATISTICS_LIF_NUMBER_CPU 6
128
129 } info; /* for QLA84_MGMT_GET_INFO */
130 } u;
131};
132
133struct qla84_msg_mgmt {
134 uint16_t cmd;
135#define QLA84_MGMT_READ_MEM 0x00
136#define QLA84_MGMT_WRITE_MEM 0x01
137#define QLA84_MGMT_CHNG_CONFIG 0x02
138#define QLA84_MGMT_GET_INFO 0x03
139 uint16_t rsrvd;
140 struct qla84_mgmt_param mgmtp;/* parameters for cmd */
141 uint32_t len; /* bytes in payload following this struct */
142 uint8_t payload[0]; /* payload for cmd */
143};
144
145struct qla_bsg_a84_mgmt {
146 struct qla84_msg_mgmt mgmt;
147} __attribute__ ((packed));
148
149struct qla_scsi_addr {
150 uint16_t bus;
151 uint16_t target;
152} __attribute__ ((packed));
153
154struct qla_ext_dest_addr {
155 union {
156 uint8_t wwnn[8];
157 uint8_t wwpn[8];
158 uint8_t id[4];
159 struct qla_scsi_addr scsi_addr;
160 } dest_addr;
161 uint16_t dest_type;
162#define EXT_DEF_TYPE_WWPN 2
163 uint16_t lun;
164 uint16_t padding[2];
165} __attribute__ ((packed));
166
167struct qla_port_param {
168 struct qla_ext_dest_addr fc_scsi_addr;
169 uint16_t mode;
170 uint16_t speed;
171} __attribute__ ((packed));
Joe Carnuccio697a4bc2011-08-16 11:31:52 -0700172
173
174/* FRU VPD */
175
176#define MAX_FRU_SIZE 36
177
178struct qla_field_address {
179 uint16_t offset;
180 uint16_t device;
181 uint16_t option;
182} __packed;
183
184struct qla_field_info {
185 uint8_t version[MAX_FRU_SIZE];
186} __packed;
187
188struct qla_image_version {
189 struct qla_field_address field_address;
190 struct qla_field_info field_info;
191} __packed;
192
193struct qla_image_version_list {
194 uint32_t count;
195 struct qla_image_version version[0];
196} __packed;
197
198struct qla_status_reg {
199 struct qla_field_address field_address;
200 uint8_t status_reg;
201 uint8_t reserved[7];
202} __packed;
203
Joe Carnuccio9ebb5d92012-08-22 14:20:56 -0400204struct qla_i2c_access {
205 uint16_t device;
206 uint16_t offset;
207 uint16_t option;
208 uint16_t length;
209 uint8_t buffer[0x40];
210} __packed;
211
Giridhar Malavali6e980162010-03-19 17:03:58 -0700212#endif