blob: 7ff92ce42821009801d9c139ed0ce7f93fb5727c [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez07e264b2011-03-30 11:46:23 -07003 * Copyright (c) 2003-2011 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070038#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
Andrew Vasquezcb630672006-05-17 15:09:45 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080047#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
117/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800118 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
119 * 133Mhz slot.
120 */
121#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
122#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * Fibre Channel device definitions.
126 */
127#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800128#define MAX_FIBRE_DEVICES_2100 512
129#define MAX_FIBRE_DEVICES_2400 2048
130#define MAX_FIBRE_DEVICES_LOOP 128
131#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400132#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700133#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define MAX_HOST_COUNT 16
135
136/*
137 * Host adapter default definitions.
138 */
139#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140#define MIN_LUNS 8
141#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700142#define MAX_CMDS_PER_LUN 255
143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144/*
145 * Fibre Channel device definitions.
146 */
147#define SNS_LAST_LOOP_ID_2100 0xfe
148#define SNS_LAST_LOOP_ID_2300 0x7ff
149
150#define LAST_LOCAL_LOOP_ID 0x7d
151#define SNS_FL_PORT 0x7e
152#define FABRIC_CONTROLLER 0x7f
153#define SIMPLE_NAME_SERVER 0x80
154#define SNS_FIRST_LOOP_ID 0x81
155#define MANAGEMENT_SERVER 0xfe
156#define BROADCAST 0xff
157
Andrew Vasquez3d716442005-07-06 10:30:26 -0700158/*
159 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
160 * valid range of an N-PORT id is 0 through 0x7ef.
161 */
162#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700163#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700164#define NPH_SNS 0x7fc /* FFFFFC */
165#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
166#define NPH_F_PORT 0x7fe /* FFFFFE */
167#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
168
169#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
170#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172/*
173 * Timeout timer counts in seconds
174 */
8482e1182005-04-17 15:04:54 -0500175#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define LOOP_DOWN_TIMEOUT 60
177#define LOOP_DOWN_TIME 255 /* 240 */
178#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
179
180/* Maximum outstanding commands in ISP queues (1-65535) */
181#define MAX_OUTSTANDING_COMMANDS 1024
182
183/* ISP request and response entry counts (37-65535) */
184#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
185#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700186#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
188#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700189#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400190#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800192struct req_que;
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/*
Arun Easibad75002010-05-04 15:01:30 -0700195 * (sd.h is not exported, hence local inclusion)
196 * Data Integrity Field tuple.
197 */
198struct sd_dif_tuple {
199 __be16 guard_tag; /* Checksum */
200 __be16 app_tag; /* Opaque storage */
201 __be32 ref_tag; /* Target LBA or indirect LBA */
202};
203
204/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700205 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800207struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 uint32_t request_sense_length;
210 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700211 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800212};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214/*
215 * SRB flag definitions
216 */
Arun Easibad75002010-05-04 15:01:30 -0700217#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
218#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
219#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
220#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
221#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
222
223/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
224#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700227 * SRB extensions.
228 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700229struct srb_iocb {
230 union {
231 struct {
232 uint16_t flags;
233#define SRB_LOGIN_RETRIED BIT_0
234#define SRB_LOGIN_COND_PLOGI BIT_1
235#define SRB_LOGIN_SKIP_PRLI BIT_2
236 uint16_t data[2];
237 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700238 struct {
239 /*
240 * Values for flags field below are as
241 * defined in tsk_mgmt_entry struct
242 * for control_flags field in qla_fw.h.
243 */
244 uint32_t flags;
245 uint32_t lun;
246 uint32_t data;
247 } tmf;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700248 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700249
Andrew Vasquezac280b62009-08-20 11:06:05 -0700250 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800251 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700252};
253
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700254/* Values for srb_ctx type */
255#define SRB_LOGIN_CMD 1
256#define SRB_LOGOUT_CMD 2
257#define SRB_ELS_CMD_RPT 3
258#define SRB_ELS_CMD_HST 4
259#define SRB_CT_CMD 5
260#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700261#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800262#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -0400263#define SRB_BIDI_CMD 9
Andrew Vasquezac280b62009-08-20 11:06:05 -0700264
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800265typedef struct srb {
266 atomic_t ref_count;
267 struct fc_port *fcport;
268 uint32_t handle;
269 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800270 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700271 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800272 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700273 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800274 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700275 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800276 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700277 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800278 void (*done)(void *, void *, int);
279 void (*free)(void *, void *);
280} srb_t;
281
282#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
283#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
284#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
285
286#define GET_CMD_SENSE_LEN(sp) \
287 (sp->u.scmd.request_sense_length)
288#define SET_CMD_SENSE_LEN(sp, len) \
289 (sp->u.scmd.request_sense_length = len)
290#define GET_CMD_SENSE_PTR(sp) \
291 (sp->u.scmd.request_sense_ptr)
292#define SET_CMD_SENSE_PTR(sp, ptr) \
293 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800294
295struct msg_echo_lb {
296 dma_addr_t send_dma;
297 dma_addr_t rcv_dma;
298 uint16_t req_sg_cnt;
299 uint16_t rsp_sg_cnt;
300 uint16_t options;
301 uint32_t transfer_size;
302};
303
Andrew Vasquezac280b62009-08-20 11:06:05 -0700304/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 * ISP I/O Register Set structure definitions.
306 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700307struct device_reg_2xxx {
308 uint16_t flash_address; /* Flash BIOS address */
309 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700311 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700312#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
314#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
315
Andrew Vasquez3d716442005-07-06 10:30:26 -0700316 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
318#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
319
Andrew Vasquez3d716442005-07-06 10:30:26 -0700320 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321#define ISR_RISC_INT BIT_3 /* RISC interrupt */
322
Andrew Vasquez3d716442005-07-06 10:30:26 -0700323 uint16_t semaphore; /* Semaphore */
324 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325#define NVR_DESELECT 0
326#define NVR_BUSY BIT_15
327#define NVR_WRT_ENABLE BIT_14 /* Write enable */
328#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
329#define NVR_DATA_IN BIT_3
330#define NVR_DATA_OUT BIT_2
331#define NVR_SELECT BIT_1
332#define NVR_CLOCK BIT_0
333
Ravi Anand45aeaf12006-05-17 15:08:49 -0700334#define NVR_WAIT_CNT 20000
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 union {
337 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700338 uint16_t mailbox0;
339 uint16_t mailbox1;
340 uint16_t mailbox2;
341 uint16_t mailbox3;
342 uint16_t mailbox4;
343 uint16_t mailbox5;
344 uint16_t mailbox6;
345 uint16_t mailbox7;
346 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 } __attribute__((packed)) isp2100;
348 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700349 /* Request Queue */
350 uint16_t req_q_in; /* In-Pointer */
351 uint16_t req_q_out; /* Out-Pointer */
352 /* Response Queue */
353 uint16_t rsp_q_in; /* In-Pointer */
354 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700357 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358#define HSR_RISC_INT BIT_15 /* RISC interrupt */
359#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
360
361 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700362 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700363 uint16_t unused_3[17]; /* Gap */
364 uint16_t mailbox0;
365 uint16_t mailbox1;
366 uint16_t mailbox2;
367 uint16_t mailbox3;
368 uint16_t mailbox4;
369 uint16_t mailbox5;
370 uint16_t mailbox6;
371 uint16_t mailbox7;
372 uint16_t mailbox8;
373 uint16_t mailbox9;
374 uint16_t mailbox10;
375 uint16_t mailbox11;
376 uint16_t mailbox12;
377 uint16_t mailbox13;
378 uint16_t mailbox14;
379 uint16_t mailbox15;
380 uint16_t mailbox16;
381 uint16_t mailbox17;
382 uint16_t mailbox18;
383 uint16_t mailbox19;
384 uint16_t mailbox20;
385 uint16_t mailbox21;
386 uint16_t mailbox22;
387 uint16_t mailbox23;
388 uint16_t mailbox24;
389 uint16_t mailbox25;
390 uint16_t mailbox26;
391 uint16_t mailbox27;
392 uint16_t mailbox28;
393 uint16_t mailbox29;
394 uint16_t mailbox30;
395 uint16_t mailbox31;
396 uint16_t fb_cmd;
397 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 } __attribute__((packed)) isp2300;
399 } u;
400
Andrew Vasquez3d716442005-07-06 10:30:26 -0700401 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700402 uint16_t unused_5[0x4]; /* Gap */
403 uint16_t risc_hw;
404 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700405 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700407 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700409 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700411 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
413#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
414 /* HCCR commands */
415#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
416#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
417#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
418#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
419#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
420#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
421#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
422#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
423
424 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700425 uint16_t gpiod; /* GPIO Data register. */
426 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define GPIO_LED_MASK 0x00C0
428#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
429#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
430#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
431#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800432#define GPIO_LED_ALL_OFF 0x0000
433#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
434#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 union {
437 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700438 uint16_t unused_10[8]; /* Gap */
439 uint16_t mailbox8;
440 uint16_t mailbox9;
441 uint16_t mailbox10;
442 uint16_t mailbox11;
443 uint16_t mailbox12;
444 uint16_t mailbox13;
445 uint16_t mailbox14;
446 uint16_t mailbox15;
447 uint16_t mailbox16;
448 uint16_t mailbox17;
449 uint16_t mailbox18;
450 uint16_t mailbox19;
451 uint16_t mailbox20;
452 uint16_t mailbox21;
453 uint16_t mailbox22;
454 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 } __attribute__((packed)) isp2200;
456 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700457};
458
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800459struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700460 uint32_t req_q_in;
461 uint32_t req_q_out;
462 uint32_t rsp_q_in;
463 uint32_t rsp_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800464};
465
Andrew Morton9a168bd2005-07-26 14:11:28 -0700466typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700467 struct device_reg_2xxx isp;
468 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800469 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700470 struct device_reg_82xx isp82;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471} device_reg_t;
472
473#define ISP_REQ_Q_IN(ha, reg) \
474 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
475 &(reg)->u.isp2100.mailbox4 : \
476 &(reg)->u.isp2300.req_q_in)
477#define ISP_REQ_Q_OUT(ha, reg) \
478 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
479 &(reg)->u.isp2100.mailbox4 : \
480 &(reg)->u.isp2300.req_q_out)
481#define ISP_RSP_Q_IN(ha, reg) \
482 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
483 &(reg)->u.isp2100.mailbox5 : \
484 &(reg)->u.isp2300.rsp_q_in)
485#define ISP_RSP_Q_OUT(ha, reg) \
486 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
487 &(reg)->u.isp2100.mailbox5 : \
488 &(reg)->u.isp2300.rsp_q_out)
489
490#define MAILBOX_REG(ha, reg, num) \
491 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
492 (num < 8 ? \
493 &(reg)->u.isp2100.mailbox0 + (num) : \
494 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
495 &(reg)->u.isp2300.mailbox0 + (num))
496#define RD_MAILBOX_REG(ha, reg, num) \
497 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
498#define WRT_MAILBOX_REG(ha, reg, num, data) \
499 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
500
501#define FB_CMD_REG(ha, reg) \
502 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
503 &(reg)->fb_cmd_2100 : \
504 &(reg)->u.isp2300.fb_cmd)
505#define RD_FB_CMD_REG(ha, reg) \
506 RD_REG_WORD(FB_CMD_REG(ha, reg))
507#define WRT_FB_CMD_REG(ha, reg, data) \
508 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
509
510typedef struct {
511 uint32_t out_mb; /* outbound from driver */
512 uint32_t in_mb; /* Incoming from RISC */
513 uint16_t mb[MAILBOX_REGISTER_COUNT];
514 long buf_size;
515 void *bufp;
516 uint32_t tov;
517 uint8_t flags;
518#define MBX_DMA_IN BIT_0
519#define MBX_DMA_OUT BIT_1
520#define IOCTL_CMD BIT_2
521} mbx_cmd_t;
522
523#define MBX_TOV_SECONDS 30
524
525/*
526 * ISP product identification definitions in mailboxes after reset.
527 */
528#define PROD_ID_1 0x4953
529#define PROD_ID_2 0x0000
530#define PROD_ID_2a 0x5020
531#define PROD_ID_3 0x2020
532
533/*
534 * ISP mailbox Self-Test status codes
535 */
536#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
537#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
538#define MBS_BUSY 4 /* Busy. */
539
540/*
541 * ISP mailbox command complete status codes
542 */
543#define MBS_COMMAND_COMPLETE 0x4000
544#define MBS_INVALID_COMMAND 0x4001
545#define MBS_HOST_INTERFACE_ERROR 0x4002
546#define MBS_TEST_FAILED 0x4003
547#define MBS_COMMAND_ERROR 0x4005
548#define MBS_COMMAND_PARAMETER_ERROR 0x4006
549#define MBS_PORT_ID_USED 0x4007
550#define MBS_LOOP_ID_USED 0x4008
551#define MBS_ALL_IDS_IN_USE 0x4009
552#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700553#define MBS_LINK_DOWN_ERROR 0x400B
554#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556/*
557 * ISP mailbox asynchronous event status codes
558 */
559#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
560#define MBA_RESET 0x8001 /* Reset Detected. */
561#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
562#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
563#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
564#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
565#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
566 /* occurred. */
567#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
568#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
569#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
570#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
571#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
572#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
573#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
574#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
575#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
576#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
577#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
578#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
579#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
580#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
581#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
582#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
583 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700584#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
586#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
587#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
588#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
589#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
590#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
591#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
592#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
593#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
594#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
595#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
596#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
597#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
598
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800599/* ISP mailbox loopback echo diagnostic error code */
600#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601/*
602 * Firmware options 1, 2, 3.
603 */
604#define FO1_AE_ON_LIPF8 BIT_0
605#define FO1_AE_ALL_LIP_RESET BIT_1
606#define FO1_CTIO_RETRY BIT_3
607#define FO1_DISABLE_LIP_F7_SW BIT_4
608#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700609#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
611#define FO1_SET_EMPHASIS_SWING BIT_8
612#define FO1_AE_AUTO_BYPASS BIT_9
613#define FO1_ENABLE_PURE_IOCB BIT_10
614#define FO1_AE_PLOGI_RJT BIT_11
615#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
616#define FO1_AE_QUEUE_FULL BIT_13
617
618#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
619#define FO2_REV_LOOPBACK BIT_1
620
621#define FO3_ENABLE_EMERG_IOCB BIT_0
622#define FO3_AE_RND_ERROR BIT_1
623
Andrew Vasquez3d716442005-07-06 10:30:26 -0700624/* 24XX additional firmware options */
625#define ADD_FO_COUNT 3
626#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
627#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
628
629#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
630
631#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633/*
634 * ISP mailbox commands
635 */
636#define MBC_LOAD_RAM 1 /* Load RAM. */
637#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
638#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
639#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
640#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
641#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
642#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
643#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
644#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
645#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
646#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
647#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
648#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
649#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700650#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
652#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
653#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
654#define MBC_RESET 0x18 /* Reset. */
655#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
656#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
657#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
658#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
659#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
660#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
661#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
662#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
663#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
664#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
665#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
666#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
667#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
668#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800669#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
671#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800672#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
674#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
675#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
676#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
677#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
678#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
679 /* Initialization Procedure */
680#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
681#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
682#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
683#define MBC_TARGET_RESET 0x66 /* Target Reset. */
684#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
685#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
686#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
687#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
688#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
689#define MBC_LIP_RESET 0x6c /* LIP reset. */
690#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
691 /* commandd. */
692#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
693#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
694#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
695#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
696#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
697#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
698#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
699#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
700#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
701#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
702#define MBC_LUN_RESET 0x7E /* Send LUN reset */
703
Andrew Vasquez3d716442005-07-06 10:30:26 -0700704/*
705 * ISP24xx mailbox commands
706 */
707#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
708#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700709#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700710#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700711#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700712#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700713#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700714#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700715#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
716#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
717#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
718#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
719#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
720#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
721#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
722#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700723#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
724#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700725
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -0700726/*
727 * ISP81xx mailbox commands
728 */
729#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/* Firmware return data sizes */
732#define FCAL_MAP_SIZE 128
733
734/* Mailbox bit definitions for out_mb and in_mb */
735#define MBX_31 BIT_31
736#define MBX_30 BIT_30
737#define MBX_29 BIT_29
738#define MBX_28 BIT_28
739#define MBX_27 BIT_27
740#define MBX_26 BIT_26
741#define MBX_25 BIT_25
742#define MBX_24 BIT_24
743#define MBX_23 BIT_23
744#define MBX_22 BIT_22
745#define MBX_21 BIT_21
746#define MBX_20 BIT_20
747#define MBX_19 BIT_19
748#define MBX_18 BIT_18
749#define MBX_17 BIT_17
750#define MBX_16 BIT_16
751#define MBX_15 BIT_15
752#define MBX_14 BIT_14
753#define MBX_13 BIT_13
754#define MBX_12 BIT_12
755#define MBX_11 BIT_11
756#define MBX_10 BIT_10
757#define MBX_9 BIT_9
758#define MBX_8 BIT_8
759#define MBX_7 BIT_7
760#define MBX_6 BIT_6
761#define MBX_5 BIT_5
762#define MBX_4 BIT_4
763#define MBX_3 BIT_3
764#define MBX_2 BIT_2
765#define MBX_1 BIT_1
766#define MBX_0 BIT_0
767
768/*
769 * Firmware state codes from get firmware state mailbox command
770 */
771#define FSTATE_CONFIG_WAIT 0
772#define FSTATE_WAIT_AL_PA 1
773#define FSTATE_WAIT_LOGIN 2
774#define FSTATE_READY 3
775#define FSTATE_LOSS_OF_SYNC 4
776#define FSTATE_ERROR 5
777#define FSTATE_REINIT 6
778#define FSTATE_NON_PART 7
779
780#define FSTATE_CONFIG_CORRECT 0
781#define FSTATE_P2P_RCV_LIP 1
782#define FSTATE_P2P_CHOOSE_LOOP 2
783#define FSTATE_P2P_RCV_UNIDEN_LIP 3
784#define FSTATE_FATAL_ERROR 4
785#define FSTATE_LOOP_BACK_CONN 5
786
787/*
788 * Port Database structure definition
789 * Little endian except where noted.
790 */
791#define PORT_DATABASE_SIZE 128 /* bytes */
792typedef struct {
793 uint8_t options;
794 uint8_t control;
795 uint8_t master_state;
796 uint8_t slave_state;
797 uint8_t reserved[2];
798 uint8_t hard_address;
799 uint8_t reserved_1;
800 uint8_t port_id[4];
801 uint8_t node_name[WWN_SIZE];
802 uint8_t port_name[WWN_SIZE];
803 uint16_t execution_throttle;
804 uint16_t execution_count;
805 uint8_t reset_count;
806 uint8_t reserved_2;
807 uint16_t resource_allocation;
808 uint16_t current_allocation;
809 uint16_t queue_head;
810 uint16_t queue_tail;
811 uint16_t transmit_execution_list_next;
812 uint16_t transmit_execution_list_previous;
813 uint16_t common_features;
814 uint16_t total_concurrent_sequences;
815 uint16_t RO_by_information_category;
816 uint8_t recipient;
817 uint8_t initiator;
818 uint16_t receive_data_size;
819 uint16_t concurrent_sequences;
820 uint16_t open_sequences_per_exchange;
821 uint16_t lun_abort_flags;
822 uint16_t lun_stop_flags;
823 uint16_t stop_queue_head;
824 uint16_t stop_queue_tail;
825 uint16_t port_retry_timer;
826 uint16_t next_sequence_id;
827 uint16_t frame_count;
828 uint16_t PRLI_payload_length;
829 uint8_t prli_svc_param_word_0[2]; /* Big endian */
830 /* Bits 15-0 of word 0 */
831 uint8_t prli_svc_param_word_3[2]; /* Big endian */
832 /* Bits 15-0 of word 3 */
833 uint16_t loop_id;
834 uint16_t extended_lun_info_list_pointer;
835 uint16_t extended_lun_stop_list_pointer;
836} port_database_t;
837
838/*
839 * Port database slave/master states
840 */
841#define PD_STATE_DISCOVERY 0
842#define PD_STATE_WAIT_DISCOVERY_ACK 1
843#define PD_STATE_PORT_LOGIN 2
844#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
845#define PD_STATE_PROCESS_LOGIN 4
846#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
847#define PD_STATE_PORT_LOGGED_IN 6
848#define PD_STATE_PORT_UNAVAILABLE 7
849#define PD_STATE_PROCESS_LOGOUT 8
850#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
851#define PD_STATE_PORT_LOGOUT 10
852#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
853
854
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -0700855#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
856#define QLA_ZIO_DISABLED 0
857#define QLA_ZIO_DEFAULT_TIMER 2
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859/*
860 * ISP Initialization Control Block.
861 * Little endian except where noted.
862 */
863#define ICB_VERSION 1
864typedef struct {
865 uint8_t version;
866 uint8_t reserved_1;
867
868 /*
869 * LSB BIT 0 = Enable Hard Loop Id
870 * LSB BIT 1 = Enable Fairness
871 * LSB BIT 2 = Enable Full-Duplex
872 * LSB BIT 3 = Enable Fast Posting
873 * LSB BIT 4 = Enable Target Mode
874 * LSB BIT 5 = Disable Initiator Mode
875 * LSB BIT 6 = Enable ADISC
876 * LSB BIT 7 = Enable Target Inquiry Data
877 *
878 * MSB BIT 0 = Enable PDBC Notify
879 * MSB BIT 1 = Non Participating LIP
880 * MSB BIT 2 = Descending Loop ID Search
881 * MSB BIT 3 = Acquire Loop ID in LIPA
882 * MSB BIT 4 = Stop PortQ on Full Status
883 * MSB BIT 5 = Full Login after LIP
884 * MSB BIT 6 = Node Name Option
885 * MSB BIT 7 = Ext IFWCB enable bit
886 */
887 uint8_t firmware_options[2];
888
889 uint16_t frame_payload_size;
890 uint16_t max_iocb_allocation;
891 uint16_t execution_throttle;
892 uint8_t retry_count;
893 uint8_t retry_delay; /* unused */
894 uint8_t port_name[WWN_SIZE]; /* Big endian. */
895 uint16_t hard_address;
896 uint8_t inquiry_data;
897 uint8_t login_timeout;
898 uint8_t node_name[WWN_SIZE]; /* Big endian. */
899
900 uint16_t request_q_outpointer;
901 uint16_t response_q_inpointer;
902 uint16_t request_q_length;
903 uint16_t response_q_length;
904 uint32_t request_q_address[2];
905 uint32_t response_q_address[2];
906
907 uint16_t lun_enables;
908 uint8_t command_resource_count;
909 uint8_t immediate_notify_resource_count;
910 uint16_t timeout;
911 uint8_t reserved_2[2];
912
913 /*
914 * LSB BIT 0 = Timer Operation mode bit 0
915 * LSB BIT 1 = Timer Operation mode bit 1
916 * LSB BIT 2 = Timer Operation mode bit 2
917 * LSB BIT 3 = Timer Operation mode bit 3
918 * LSB BIT 4 = Init Config Mode bit 0
919 * LSB BIT 5 = Init Config Mode bit 1
920 * LSB BIT 6 = Init Config Mode bit 2
921 * LSB BIT 7 = Enable Non part on LIHA failure
922 *
923 * MSB BIT 0 = Enable class 2
924 * MSB BIT 1 = Enable ACK0
925 * MSB BIT 2 =
926 * MSB BIT 3 =
927 * MSB BIT 4 = FC Tape Enable
928 * MSB BIT 5 = Enable FC Confirm
929 * MSB BIT 6 = Enable command queuing in target mode
930 * MSB BIT 7 = No Logo On Link Down
931 */
932 uint8_t add_firmware_options[2];
933
934 uint8_t response_accumulation_timer;
935 uint8_t interrupt_delay_timer;
936
937 /*
938 * LSB BIT 0 = Enable Read xfr_rdy
939 * LSB BIT 1 = Soft ID only
940 * LSB BIT 2 =
941 * LSB BIT 3 =
942 * LSB BIT 4 = FCP RSP Payload [0]
943 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
944 * LSB BIT 6 = Enable Out-of-Order frame handling
945 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
946 *
947 * MSB BIT 0 = Sbus enable - 2300
948 * MSB BIT 1 =
949 * MSB BIT 2 =
950 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -0700951 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 * MSB BIT 5 = enable 50 ohm termination
953 * MSB BIT 6 = Data Rate (2300 only)
954 * MSB BIT 7 = Data Rate (2300 only)
955 */
956 uint8_t special_options[2];
957
958 uint8_t reserved_3[26];
959} init_cb_t;
960
961/*
962 * Get Link Status mailbox command return buffer.
963 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700964#define GLSO_SEND_RPS BIT_0
965#define GLSO_USE_DID BIT_3
966
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800967struct link_statistics {
968 uint32_t link_fail_cnt;
969 uint32_t loss_sync_cnt;
970 uint32_t loss_sig_cnt;
971 uint32_t prim_seq_err_cnt;
972 uint32_t inval_xmit_word_cnt;
973 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -0700974 uint32_t lip_cnt;
975 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800976 uint32_t tx_frames;
977 uint32_t rx_frames;
978 uint32_t dumped_frames;
979 uint32_t unused2[2];
980 uint32_t nos_rcvd;
981};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
983/*
984 * NVRAM Command values.
985 */
986#define NV_START_BIT BIT_2
987#define NV_WRITE_OP (BIT_26+BIT_24)
988#define NV_READ_OP (BIT_26+BIT_25)
989#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
990#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
991#define NV_DELAY_COUNT 10
992
993/*
994 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
995 */
996typedef struct {
997 /*
998 * NVRAM header
999 */
1000 uint8_t id[4];
1001 uint8_t nvram_version;
1002 uint8_t reserved_0;
1003
1004 /*
1005 * NVRAM RISC parameter block
1006 */
1007 uint8_t parameter_block_version;
1008 uint8_t reserved_1;
1009
1010 /*
1011 * LSB BIT 0 = Enable Hard Loop Id
1012 * LSB BIT 1 = Enable Fairness
1013 * LSB BIT 2 = Enable Full-Duplex
1014 * LSB BIT 3 = Enable Fast Posting
1015 * LSB BIT 4 = Enable Target Mode
1016 * LSB BIT 5 = Disable Initiator Mode
1017 * LSB BIT 6 = Enable ADISC
1018 * LSB BIT 7 = Enable Target Inquiry Data
1019 *
1020 * MSB BIT 0 = Enable PDBC Notify
1021 * MSB BIT 1 = Non Participating LIP
1022 * MSB BIT 2 = Descending Loop ID Search
1023 * MSB BIT 3 = Acquire Loop ID in LIPA
1024 * MSB BIT 4 = Stop PortQ on Full Status
1025 * MSB BIT 5 = Full Login after LIP
1026 * MSB BIT 6 = Node Name Option
1027 * MSB BIT 7 = Ext IFWCB enable bit
1028 */
1029 uint8_t firmware_options[2];
1030
1031 uint16_t frame_payload_size;
1032 uint16_t max_iocb_allocation;
1033 uint16_t execution_throttle;
1034 uint8_t retry_count;
1035 uint8_t retry_delay; /* unused */
1036 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1037 uint16_t hard_address;
1038 uint8_t inquiry_data;
1039 uint8_t login_timeout;
1040 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1041
1042 /*
1043 * LSB BIT 0 = Timer Operation mode bit 0
1044 * LSB BIT 1 = Timer Operation mode bit 1
1045 * LSB BIT 2 = Timer Operation mode bit 2
1046 * LSB BIT 3 = Timer Operation mode bit 3
1047 * LSB BIT 4 = Init Config Mode bit 0
1048 * LSB BIT 5 = Init Config Mode bit 1
1049 * LSB BIT 6 = Init Config Mode bit 2
1050 * LSB BIT 7 = Enable Non part on LIHA failure
1051 *
1052 * MSB BIT 0 = Enable class 2
1053 * MSB BIT 1 = Enable ACK0
1054 * MSB BIT 2 =
1055 * MSB BIT 3 =
1056 * MSB BIT 4 = FC Tape Enable
1057 * MSB BIT 5 = Enable FC Confirm
1058 * MSB BIT 6 = Enable command queuing in target mode
1059 * MSB BIT 7 = No Logo On Link Down
1060 */
1061 uint8_t add_firmware_options[2];
1062
1063 uint8_t response_accumulation_timer;
1064 uint8_t interrupt_delay_timer;
1065
1066 /*
1067 * LSB BIT 0 = Enable Read xfr_rdy
1068 * LSB BIT 1 = Soft ID only
1069 * LSB BIT 2 =
1070 * LSB BIT 3 =
1071 * LSB BIT 4 = FCP RSP Payload [0]
1072 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1073 * LSB BIT 6 = Enable Out-of-Order frame handling
1074 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1075 *
1076 * MSB BIT 0 = Sbus enable - 2300
1077 * MSB BIT 1 =
1078 * MSB BIT 2 =
1079 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001080 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 * MSB BIT 5 = enable 50 ohm termination
1082 * MSB BIT 6 = Data Rate (2300 only)
1083 * MSB BIT 7 = Data Rate (2300 only)
1084 */
1085 uint8_t special_options[2];
1086
1087 /* Reserved for expanded RISC parameter block */
1088 uint8_t reserved_2[22];
1089
1090 /*
1091 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1092 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1093 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1094 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1095 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1096 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1097 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1098 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001099 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1101 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1102 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1103 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1104 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1105 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1106 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1107 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1108 *
1109 * LSB BIT 0 = Output Swing 1G bit 0
1110 * LSB BIT 1 = Output Swing 1G bit 1
1111 * LSB BIT 2 = Output Swing 1G bit 2
1112 * LSB BIT 3 = Output Emphasis 1G bit 0
1113 * LSB BIT 4 = Output Emphasis 1G bit 1
1114 * LSB BIT 5 = Output Swing 2G bit 0
1115 * LSB BIT 6 = Output Swing 2G bit 1
1116 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001117 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 * MSB BIT 0 = Output Emphasis 2G bit 0
1119 * MSB BIT 1 = Output Emphasis 2G bit 1
1120 * MSB BIT 2 = Output Enable
1121 * MSB BIT 3 =
1122 * MSB BIT 4 =
1123 * MSB BIT 5 =
1124 * MSB BIT 6 =
1125 * MSB BIT 7 =
1126 */
1127 uint8_t seriallink_options[4];
1128
1129 /*
1130 * NVRAM host parameter block
1131 *
1132 * LSB BIT 0 = Enable spinup delay
1133 * LSB BIT 1 = Disable BIOS
1134 * LSB BIT 2 = Enable Memory Map BIOS
1135 * LSB BIT 3 = Enable Selectable Boot
1136 * LSB BIT 4 = Disable RISC code load
1137 * LSB BIT 5 = Set cache line size 1
1138 * LSB BIT 6 = PCI Parity Disable
1139 * LSB BIT 7 = Enable extended logging
1140 *
1141 * MSB BIT 0 = Enable 64bit addressing
1142 * MSB BIT 1 = Enable lip reset
1143 * MSB BIT 2 = Enable lip full login
1144 * MSB BIT 3 = Enable target reset
1145 * MSB BIT 4 = Enable database storage
1146 * MSB BIT 5 = Enable cache flush read
1147 * MSB BIT 6 = Enable database load
1148 * MSB BIT 7 = Enable alternate WWN
1149 */
1150 uint8_t host_p[2];
1151
1152 uint8_t boot_node_name[WWN_SIZE];
1153 uint8_t boot_lun_number;
1154 uint8_t reset_delay;
1155 uint8_t port_down_retry_count;
1156 uint8_t boot_id_number;
1157 uint16_t max_luns_per_target;
1158 uint8_t fcode_boot_port_name[WWN_SIZE];
1159 uint8_t alternate_port_name[WWN_SIZE];
1160 uint8_t alternate_node_name[WWN_SIZE];
1161
1162 /*
1163 * BIT 0 = Selective Login
1164 * BIT 1 = Alt-Boot Enable
1165 * BIT 2 =
1166 * BIT 3 = Boot Order List
1167 * BIT 4 =
1168 * BIT 5 = Selective LUN
1169 * BIT 6 =
1170 * BIT 7 = unused
1171 */
1172 uint8_t efi_parameters;
1173
1174 uint8_t link_down_timeout;
1175
Andrew Vasquezcca53352005-08-26 19:08:30 -07001176 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178 uint8_t alt1_boot_node_name[WWN_SIZE];
1179 uint16_t alt1_boot_lun_number;
1180 uint8_t alt2_boot_node_name[WWN_SIZE];
1181 uint16_t alt2_boot_lun_number;
1182 uint8_t alt3_boot_node_name[WWN_SIZE];
1183 uint16_t alt3_boot_lun_number;
1184 uint8_t alt4_boot_node_name[WWN_SIZE];
1185 uint16_t alt4_boot_lun_number;
1186 uint8_t alt5_boot_node_name[WWN_SIZE];
1187 uint16_t alt5_boot_lun_number;
1188 uint8_t alt6_boot_node_name[WWN_SIZE];
1189 uint16_t alt6_boot_lun_number;
1190 uint8_t alt7_boot_node_name[WWN_SIZE];
1191 uint16_t alt7_boot_lun_number;
1192
1193 uint8_t reserved_3[2];
1194
1195 /* Offset 200-215 : Model Number */
1196 uint8_t model_number[16];
1197
1198 /* OEM related items */
1199 uint8_t oem_specific[16];
1200
1201 /*
1202 * NVRAM Adapter Features offset 232-239
1203 *
1204 * LSB BIT 0 = External GBIC
1205 * LSB BIT 1 = Risc RAM parity
1206 * LSB BIT 2 = Buffer Plus Module
1207 * LSB BIT 3 = Multi Chip Adapter
1208 * LSB BIT 4 = Internal connector
1209 * LSB BIT 5 =
1210 * LSB BIT 6 =
1211 * LSB BIT 7 =
1212 *
1213 * MSB BIT 0 =
1214 * MSB BIT 1 =
1215 * MSB BIT 2 =
1216 * MSB BIT 3 =
1217 * MSB BIT 4 =
1218 * MSB BIT 5 =
1219 * MSB BIT 6 =
1220 * MSB BIT 7 =
1221 */
1222 uint8_t adapter_features[2];
1223
1224 uint8_t reserved_4[16];
1225
1226 /* Subsystem vendor ID for ISP2200 */
1227 uint16_t subsystem_vendor_id_2200;
1228
1229 /* Subsystem device ID for ISP2200 */
1230 uint16_t subsystem_device_id_2200;
1231
1232 uint8_t reserved_5;
1233 uint8_t checksum;
1234} nvram_t;
1235
1236/*
1237 * ISP queue - response queue entry definition.
1238 */
1239typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001240 uint8_t entry_type; /* Entry type. */
1241 uint8_t entry_count; /* Entry count. */
1242 uint8_t sys_define; /* System defined. */
1243 uint8_t entry_status; /* Entry Status. */
1244 uint32_t handle; /* System defined handle */
1245 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 uint32_t signature;
1247#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1248} response_t;
1249
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001250/*
1251 * ISP queue - ATIO queue entry definition.
1252 */
1253struct atio {
1254 uint8_t entry_type; /* Entry type. */
1255 uint8_t entry_count; /* Entry count. */
1256 uint8_t data[58];
1257 uint32_t signature;
1258#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1259};
1260
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261typedef union {
1262 uint16_t extended;
1263 struct {
1264 uint8_t reserved;
1265 uint8_t standard;
1266 } id;
1267} target_id_t;
1268
1269#define SET_TARGET_ID(ha, to, from) \
1270do { \
1271 if (HAS_EXTENDED_IDS(ha)) \
1272 to.extended = cpu_to_le16(from); \
1273 else \
1274 to.id.standard = (uint8_t)from; \
1275} while (0)
1276
1277/*
1278 * ISP queue - command entry structure definition.
1279 */
1280#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281typedef struct {
1282 uint8_t entry_type; /* Entry type. */
1283 uint8_t entry_count; /* Entry count. */
1284 uint8_t sys_define; /* System defined. */
1285 uint8_t entry_status; /* Entry Status. */
1286 uint32_t handle; /* System handle. */
1287 target_id_t target; /* SCSI ID */
1288 uint16_t lun; /* SCSI LUN */
1289 uint16_t control_flags; /* Control flags. */
1290#define CF_WRITE BIT_6
1291#define CF_READ BIT_5
1292#define CF_SIMPLE_TAG BIT_3
1293#define CF_ORDERED_TAG BIT_2
1294#define CF_HEAD_TAG BIT_1
1295 uint16_t reserved_1;
1296 uint16_t timeout; /* Command timeout. */
1297 uint16_t dseg_count; /* Data segment count. */
1298 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1299 uint32_t byte_count; /* Total byte count. */
1300 uint32_t dseg_0_address; /* Data segment 0 address. */
1301 uint32_t dseg_0_length; /* Data segment 0 length. */
1302 uint32_t dseg_1_address; /* Data segment 1 address. */
1303 uint32_t dseg_1_length; /* Data segment 1 length. */
1304 uint32_t dseg_2_address; /* Data segment 2 address. */
1305 uint32_t dseg_2_length; /* Data segment 2 length. */
1306} cmd_entry_t;
1307
1308/*
1309 * ISP queue - 64-Bit addressing, command entry structure definition.
1310 */
1311#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1312typedef struct {
1313 uint8_t entry_type; /* Entry type. */
1314 uint8_t entry_count; /* Entry count. */
1315 uint8_t sys_define; /* System defined. */
1316 uint8_t entry_status; /* Entry Status. */
1317 uint32_t handle; /* System handle. */
1318 target_id_t target; /* SCSI ID */
1319 uint16_t lun; /* SCSI LUN */
1320 uint16_t control_flags; /* Control flags. */
1321 uint16_t reserved_1;
1322 uint16_t timeout; /* Command timeout. */
1323 uint16_t dseg_count; /* Data segment count. */
1324 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1325 uint32_t byte_count; /* Total byte count. */
1326 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1327 uint32_t dseg_0_length; /* Data segment 0 length. */
1328 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1329 uint32_t dseg_1_length; /* Data segment 1 length. */
1330} cmd_a64_entry_t, request_t;
1331
1332/*
1333 * ISP queue - continuation entry structure definition.
1334 */
1335#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1336typedef struct {
1337 uint8_t entry_type; /* Entry type. */
1338 uint8_t entry_count; /* Entry count. */
1339 uint8_t sys_define; /* System defined. */
1340 uint8_t entry_status; /* Entry Status. */
1341 uint32_t reserved;
1342 uint32_t dseg_0_address; /* Data segment 0 address. */
1343 uint32_t dseg_0_length; /* Data segment 0 length. */
1344 uint32_t dseg_1_address; /* Data segment 1 address. */
1345 uint32_t dseg_1_length; /* Data segment 1 length. */
1346 uint32_t dseg_2_address; /* Data segment 2 address. */
1347 uint32_t dseg_2_length; /* Data segment 2 length. */
1348 uint32_t dseg_3_address; /* Data segment 3 address. */
1349 uint32_t dseg_3_length; /* Data segment 3 length. */
1350 uint32_t dseg_4_address; /* Data segment 4 address. */
1351 uint32_t dseg_4_length; /* Data segment 4 length. */
1352 uint32_t dseg_5_address; /* Data segment 5 address. */
1353 uint32_t dseg_5_length; /* Data segment 5 length. */
1354 uint32_t dseg_6_address; /* Data segment 6 address. */
1355 uint32_t dseg_6_length; /* Data segment 6 length. */
1356} cont_entry_t;
1357
1358/*
1359 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1360 */
1361#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1362typedef struct {
1363 uint8_t entry_type; /* Entry type. */
1364 uint8_t entry_count; /* Entry count. */
1365 uint8_t sys_define; /* System defined. */
1366 uint8_t entry_status; /* Entry Status. */
1367 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1368 uint32_t dseg_0_length; /* Data segment 0 length. */
1369 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1370 uint32_t dseg_1_length; /* Data segment 1 length. */
1371 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1372 uint32_t dseg_2_length; /* Data segment 2 length. */
1373 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1374 uint32_t dseg_3_length; /* Data segment 3 length. */
1375 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1376 uint32_t dseg_4_length; /* Data segment 4 length. */
1377} cont_a64_entry_t;
1378
Arun Easibad75002010-05-04 15:01:30 -07001379#define PO_MODE_DIF_INSERT 0
1380#define PO_MODE_DIF_REMOVE BIT_0
1381#define PO_MODE_DIF_PASS BIT_1
1382#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1383#define PO_ENABLE_DIF_BUNDLING BIT_8
1384#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1385#define PO_DISABLE_INCR_REF_TAG BIT_5
1386#define PO_DISABLE_GUARD_CHECK BIT_4
1387/*
1388 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1389 */
1390struct crc_context {
1391 uint32_t handle; /* System handle. */
1392 uint32_t ref_tag;
1393 uint16_t app_tag;
1394 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1395 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1396 uint16_t guard_seed; /* Initial Guard Seed */
1397 uint16_t prot_opts; /* Requested Data Protection Mode */
1398 uint16_t blk_size; /* Data size in bytes */
1399 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1400 * only) */
1401 uint32_t byte_count; /* Total byte count/ total data
1402 * transfer count */
1403 union {
1404 struct {
1405 uint32_t reserved_1;
1406 uint16_t reserved_2;
1407 uint16_t reserved_3;
1408 uint32_t reserved_4;
1409 uint32_t data_address[2];
1410 uint32_t data_length;
1411 uint32_t reserved_5[2];
1412 uint32_t reserved_6;
1413 } nobundling;
1414 struct {
1415 uint32_t dif_byte_count; /* Total DIF byte
1416 * count */
1417 uint16_t reserved_1;
1418 uint16_t dseg_count; /* Data segment count */
1419 uint32_t reserved_2;
1420 uint32_t data_address[2];
1421 uint32_t data_length;
1422 uint32_t dif_address[2];
1423 uint32_t dif_length; /* Data segment 0
1424 * length */
1425 } bundling;
1426 } u;
1427
1428 struct fcp_cmnd fcp_cmnd;
1429 dma_addr_t crc_ctx_dma;
1430 /* List of DMA context transfers */
1431 struct list_head dsd_list;
1432
1433 /* This structure should not exceed 512 bytes */
1434};
1435
1436#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1437#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439/*
1440 * ISP queue - status entry structure definition.
1441 */
1442#define STATUS_TYPE 0x03 /* Status entry. */
1443typedef struct {
1444 uint8_t entry_type; /* Entry type. */
1445 uint8_t entry_count; /* Entry count. */
1446 uint8_t sys_define; /* System defined. */
1447 uint8_t entry_status; /* Entry Status. */
1448 uint32_t handle; /* System handle. */
1449 uint16_t scsi_status; /* SCSI status. */
1450 uint16_t comp_status; /* Completion status. */
1451 uint16_t state_flags; /* State flags. */
1452 uint16_t status_flags; /* Status flags. */
1453 uint16_t rsp_info_len; /* Response Info Length. */
1454 uint16_t req_sense_length; /* Request sense data length. */
1455 uint32_t residual_length; /* Residual transfer length. */
1456 uint8_t rsp_info[8]; /* FCP response information. */
1457 uint8_t req_sense_data[32]; /* Request sense data. */
1458} sts_entry_t;
1459
1460/*
1461 * Status entry entry status
1462 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001463#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1465#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1466#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1467#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1468#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001469#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1470 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1471#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1472 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474/*
1475 * Status entry SCSI status bit definitions.
1476 */
1477#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1478#define SS_RESIDUAL_UNDER BIT_11
1479#define SS_RESIDUAL_OVER BIT_10
1480#define SS_SENSE_LEN_VALID BIT_9
1481#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1482
1483#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1484#define SS_BUSY_CONDITION BIT_3
1485#define SS_CONDITION_MET BIT_2
1486#define SS_CHECK_CONDITION BIT_1
1487
1488/*
1489 * Status entry completion status
1490 */
1491#define CS_COMPLETE 0x0 /* No errors */
1492#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1493#define CS_DMA 0x2 /* A DMA direction error. */
1494#define CS_TRANSPORT 0x3 /* Transport error. */
1495#define CS_RESET 0x4 /* SCSI bus reset occurred */
1496#define CS_ABORTED 0x5 /* System aborted command. */
1497#define CS_TIMEOUT 0x6 /* Timeout error. */
1498#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001499#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
1501#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1502#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1503#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1504 /* (selection timeout) */
1505#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1506#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1507#define CS_PORT_BUSY 0x2B /* Port Busy */
1508#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1509#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1510#define CS_UNKNOWN 0x81 /* Driver defined */
1511#define CS_RETRY 0x82 /* Driver defined */
1512#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1513
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04001514#define CS_BIDIR_RD_OVERRUN 0x700
1515#define CS_BIDIR_RD_WR_OVERRUN 0x707
1516#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1517#define CS_BIDIR_RD_UNDERRUN 0x1500
1518#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1519#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1520#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521/*
1522 * Status entry status flags
1523 */
1524#define SF_ABTS_TERMINATED BIT_10
1525#define SF_LOGOUT_SENT BIT_13
1526
1527/*
1528 * ISP queue - status continuation entry structure definition.
1529 */
1530#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1531typedef struct {
1532 uint8_t entry_type; /* Entry type. */
1533 uint8_t entry_count; /* Entry count. */
1534 uint8_t sys_define; /* System defined. */
1535 uint8_t entry_status; /* Entry Status. */
1536 uint8_t data[60]; /* data */
1537} sts_cont_entry_t;
1538
1539/*
1540 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1541 * structure definition.
1542 */
1543#define STATUS_TYPE_21 0x21 /* Status entry. */
1544typedef struct {
1545 uint8_t entry_type; /* Entry type. */
1546 uint8_t entry_count; /* Entry count. */
1547 uint8_t handle_count; /* Handle count. */
1548 uint8_t entry_status; /* Entry Status. */
1549 uint32_t handle[15]; /* System handles. */
1550} sts21_entry_t;
1551
1552/*
1553 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1554 * structure definition.
1555 */
1556#define STATUS_TYPE_22 0x22 /* Status entry. */
1557typedef struct {
1558 uint8_t entry_type; /* Entry type. */
1559 uint8_t entry_count; /* Entry count. */
1560 uint8_t handle_count; /* Handle count. */
1561 uint8_t entry_status; /* Entry Status. */
1562 uint16_t handle[30]; /* System handles. */
1563} sts22_entry_t;
1564
1565/*
1566 * ISP queue - marker entry structure definition.
1567 */
1568#define MARKER_TYPE 0x04 /* Marker entry. */
1569typedef struct {
1570 uint8_t entry_type; /* Entry type. */
1571 uint8_t entry_count; /* Entry count. */
1572 uint8_t handle_count; /* Handle count. */
1573 uint8_t entry_status; /* Entry Status. */
1574 uint32_t sys_define_2; /* System defined. */
1575 target_id_t target; /* SCSI ID */
1576 uint8_t modifier; /* Modifier (7-0). */
1577#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1578#define MK_SYNC_ID 1 /* Synchronize ID */
1579#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1580#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1581 /* clear port changed, */
1582 /* use sequence number. */
1583 uint8_t reserved_1;
1584 uint16_t sequence_number; /* Sequence number of event */
1585 uint16_t lun; /* SCSI LUN */
1586 uint8_t reserved_2[48];
1587} mrk_entry_t;
1588
1589/*
1590 * ISP queue - Management Server entry structure definition.
1591 */
1592#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1593typedef struct {
1594 uint8_t entry_type; /* Entry type. */
1595 uint8_t entry_count; /* Entry count. */
1596 uint8_t handle_count; /* Handle count. */
1597 uint8_t entry_status; /* Entry Status. */
1598 uint32_t handle1; /* System handle. */
1599 target_id_t loop_id;
1600 uint16_t status;
1601 uint16_t control_flags; /* Control flags. */
1602 uint16_t reserved2;
1603 uint16_t timeout;
1604 uint16_t cmd_dsd_count;
1605 uint16_t total_dsd_count;
1606 uint8_t type;
1607 uint8_t r_ctl;
1608 uint16_t rx_id;
1609 uint16_t reserved3;
1610 uint32_t handle2;
1611 uint32_t rsp_bytecount;
1612 uint32_t req_bytecount;
1613 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1614 uint32_t dseg_req_length; /* Data segment 0 length. */
1615 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1616 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1617} ms_iocb_entry_t;
1618
1619
1620/*
1621 * ISP queue - Mailbox Command entry structure definition.
1622 */
1623#define MBX_IOCB_TYPE 0x39
1624struct mbx_entry {
1625 uint8_t entry_type;
1626 uint8_t entry_count;
1627 uint8_t sys_define1;
1628 /* Use sys_define1 for source type */
1629#define SOURCE_SCSI 0x00
1630#define SOURCE_IP 0x01
1631#define SOURCE_VI 0x02
1632#define SOURCE_SCTP 0x03
1633#define SOURCE_MP 0x04
1634#define SOURCE_MPIOCTL 0x05
1635#define SOURCE_ASYNC_IOCB 0x07
1636
1637 uint8_t entry_status;
1638
1639 uint32_t handle;
1640 target_id_t loop_id;
1641
1642 uint16_t status;
1643 uint16_t state_flags;
1644 uint16_t status_flags;
1645
1646 uint32_t sys_define2[2];
1647
1648 uint16_t mb0;
1649 uint16_t mb1;
1650 uint16_t mb2;
1651 uint16_t mb3;
1652 uint16_t mb6;
1653 uint16_t mb7;
1654 uint16_t mb9;
1655 uint16_t mb10;
1656 uint32_t reserved_2[2];
1657 uint8_t node_name[WWN_SIZE];
1658 uint8_t port_name[WWN_SIZE];
1659};
1660
1661/*
1662 * ISP request and response queue entry sizes
1663 */
1664#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1665#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1666
1667
1668/*
1669 * 24 bit port ID type definition.
1670 */
1671typedef union {
1672 uint32_t b24 : 24;
1673
1674 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001675#ifdef __BIG_ENDIAN
1676 uint8_t domain;
1677 uint8_t area;
1678 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001679#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 uint8_t al_pa;
1681 uint8_t area;
1682 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001683#else
1684#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1685#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 uint8_t rsvd_1;
1687 } b;
1688} port_id_t;
1689#define INVALID_PORT_ID 0xFFFFFF
1690
1691/*
1692 * Switch info gathering structure.
1693 */
1694typedef struct {
1695 port_id_t d_id;
1696 uint8_t node_name[WWN_SIZE];
1697 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001698 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001699 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001700 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701} sw_info_t;
1702
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001703/* FCP-4 types */
1704#define FC4_TYPE_FCP_SCSI 0x08
1705#define FC4_TYPE_OTHER 0x0
1706#define FC4_TYPE_UNKNOWN 0xff
1707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 * Fibre channel port type.
1710 */
1711 typedef enum {
1712 FCT_UNKNOWN,
1713 FCT_RSCN,
1714 FCT_SWITCH,
1715 FCT_BROADCAST,
1716 FCT_INITIATOR,
1717 FCT_TARGET
1718} fc_port_type_t;
1719
1720/*
1721 * Fibre channel port structure.
1722 */
1723typedef struct fc_port {
1724 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001725 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
1727 uint8_t node_name[WWN_SIZE];
1728 uint8_t port_name[WWN_SIZE];
1729 port_id_t d_id;
1730 uint16_t loop_id;
1731 uint16_t old_loop_id;
1732
Sarang Radke09ff7012010-03-19 17:03:59 -07001733 uint8_t fcp_prio;
1734
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001735 uint8_t fabric_port_name[WWN_SIZE];
1736 uint16_t fp_speed;
1737
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 fc_port_type_t port_type;
1739
1740 atomic_t state;
1741 uint32_t flags;
1742
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08001745 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07001746 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07001747
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001748 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08001749 uint8_t scan_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750} fc_port_t;
1751
Joe Carnuccioc0822b62012-05-15 14:34:21 -04001752#define QLA_FCPORT_SCAN_NONE 0
1753#define QLA_FCPORT_SCAN_FOUND 1
1754
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755/*
1756 * Fibre channel port/lun states.
1757 */
1758#define FCS_UNCONFIGURED 1
1759#define FCS_DEVICE_DEAD 2
1760#define FCS_DEVICE_LOST 3
1761#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
Chad Dupuisec426e12011-03-30 11:46:32 -07001763static const char * const port_state_str[] = {
1764 "Unknown",
1765 "UNCONFIGURED",
1766 "DEAD",
1767 "LOST",
1768 "ONLINE"
1769};
1770
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771/*
1772 * FC port flags.
1773 */
1774#define FCF_FABRIC_DEVICE BIT_0
1775#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08001776#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07001777#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001778#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
1780/* No loop ID flag. */
1781#define FC_NO_LOOP_ID 0x1000
1782
1783/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 * FC-CT interface
1785 *
1786 * NOTE: All structures are big-endian in form.
1787 */
1788
1789#define CT_REJECT_RESPONSE 0x8001
1790#define CT_ACCEPT_RESPONSE 0x8002
Andrew Vasquez4346b142006-12-13 19:20:28 -08001791#define CT_REASON_INVALID_COMMAND_CODE 0x01
Andrew Vasquezcca53352005-08-26 19:08:30 -07001792#define CT_REASON_CANNOT_PERFORM 0x09
Andrew Vasquez3fe7cfb2008-04-03 13:13:23 -07001793#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
Andrew Vasquezcca53352005-08-26 19:08:30 -07001794#define CT_EXPL_ALREADY_REGISTERED 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
1796#define NS_N_PORT_TYPE 0x01
1797#define NS_NL_PORT_TYPE 0x02
1798#define NS_NX_PORT_TYPE 0x7F
1799
1800#define GA_NXT_CMD 0x100
1801#define GA_NXT_REQ_SIZE (16 + 4)
1802#define GA_NXT_RSP_SIZE (16 + 620)
1803
1804#define GID_PT_CMD 0x1A1
1805#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807#define GPN_ID_CMD 0x112
1808#define GPN_ID_REQ_SIZE (16 + 4)
1809#define GPN_ID_RSP_SIZE (16 + 8)
1810
1811#define GNN_ID_CMD 0x113
1812#define GNN_ID_REQ_SIZE (16 + 4)
1813#define GNN_ID_RSP_SIZE (16 + 8)
1814
1815#define GFT_ID_CMD 0x117
1816#define GFT_ID_REQ_SIZE (16 + 4)
1817#define GFT_ID_RSP_SIZE (16 + 32)
1818
1819#define RFT_ID_CMD 0x217
1820#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1821#define RFT_ID_RSP_SIZE 16
1822
1823#define RFF_ID_CMD 0x21F
1824#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1825#define RFF_ID_RSP_SIZE 16
1826
1827#define RNN_ID_CMD 0x213
1828#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1829#define RNN_ID_RSP_SIZE 16
1830
1831#define RSNN_NN_CMD 0x239
1832#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1833#define RSNN_NN_RSP_SIZE 16
1834
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001835#define GFPN_ID_CMD 0x11C
1836#define GFPN_ID_REQ_SIZE (16 + 4)
1837#define GFPN_ID_RSP_SIZE (16 + 8)
1838
1839#define GPSC_CMD 0x127
1840#define GPSC_REQ_SIZE (16 + 8)
1841#define GPSC_RSP_SIZE (16 + 2 + 2)
1842
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001843#define GFF_ID_CMD 0x011F
1844#define GFF_ID_REQ_SIZE (16 + 4)
1845#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001846
Andrew Vasquezcca53352005-08-26 19:08:30 -07001847/*
1848 * HBA attribute types.
1849 */
1850#define FDMI_HBA_ATTR_COUNT 9
1851#define FDMI_HBA_NODE_NAME 1
1852#define FDMI_HBA_MANUFACTURER 2
1853#define FDMI_HBA_SERIAL_NUMBER 3
1854#define FDMI_HBA_MODEL 4
1855#define FDMI_HBA_MODEL_DESCRIPTION 5
1856#define FDMI_HBA_HARDWARE_VERSION 6
1857#define FDMI_HBA_DRIVER_VERSION 7
1858#define FDMI_HBA_OPTION_ROM_VERSION 8
1859#define FDMI_HBA_FIRMWARE_VERSION 9
1860#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1861#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1862
1863struct ct_fdmi_hba_attr {
1864 uint16_t type;
1865 uint16_t len;
1866 union {
1867 uint8_t node_name[WWN_SIZE];
1868 uint8_t manufacturer[32];
1869 uint8_t serial_num[8];
1870 uint8_t model[16];
1871 uint8_t model_desc[80];
1872 uint8_t hw_version[16];
1873 uint8_t driver_version[32];
1874 uint8_t orom_version[16];
1875 uint8_t fw_version[16];
1876 uint8_t os_version[128];
1877 uint8_t max_ct_len[4];
1878 } a;
1879};
1880
1881struct ct_fdmi_hba_attributes {
1882 uint32_t count;
1883 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1884};
1885
1886/*
1887 * Port attribute types.
1888 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07001889#define FDMI_PORT_ATTR_COUNT 6
Andrew Vasquezcca53352005-08-26 19:08:30 -07001890#define FDMI_PORT_FC4_TYPES 1
1891#define FDMI_PORT_SUPPORT_SPEED 2
1892#define FDMI_PORT_CURRENT_SPEED 3
1893#define FDMI_PORT_MAX_FRAME_SIZE 4
1894#define FDMI_PORT_OS_DEVICE_NAME 5
1895#define FDMI_PORT_HOST_NAME 6
1896
Andrew Vasquez58815692007-07-19 15:05:58 -07001897#define FDMI_PORT_SPEED_1GB 0x1
1898#define FDMI_PORT_SPEED_2GB 0x2
1899#define FDMI_PORT_SPEED_10GB 0x4
1900#define FDMI_PORT_SPEED_4GB 0x8
1901#define FDMI_PORT_SPEED_8GB 0x10
1902#define FDMI_PORT_SPEED_16GB 0x20
1903#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1904
Andrew Vasquezcca53352005-08-26 19:08:30 -07001905struct ct_fdmi_port_attr {
1906 uint16_t type;
1907 uint16_t len;
1908 union {
1909 uint8_t fc4_types[32];
1910 uint32_t sup_speed;
1911 uint32_t cur_speed;
1912 uint32_t max_frame_size;
1913 uint8_t os_dev_name[32];
1914 uint8_t host_name[32];
1915 } a;
1916};
1917
1918/*
1919 * Port Attribute Block.
1920 */
1921struct ct_fdmi_port_attributes {
1922 uint32_t count;
1923 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1924};
1925
1926/* FDMI definitions. */
1927#define GRHL_CMD 0x100
1928#define GHAT_CMD 0x101
1929#define GRPL_CMD 0x102
1930#define GPAT_CMD 0x110
1931
1932#define RHBA_CMD 0x200
1933#define RHBA_RSP_SIZE 16
1934
1935#define RHAT_CMD 0x201
1936#define RPRT_CMD 0x210
1937
1938#define RPA_CMD 0x211
1939#define RPA_RSP_SIZE 16
1940
1941#define DHBA_CMD 0x300
1942#define DHBA_REQ_SIZE (16 + 8)
1943#define DHBA_RSP_SIZE 16
1944
1945#define DHAT_CMD 0x301
1946#define DPRT_CMD 0x310
1947#define DPA_CMD 0x311
1948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949/* CT command header -- request/response common fields */
1950struct ct_cmd_hdr {
1951 uint8_t revision;
1952 uint8_t in_id[3];
1953 uint8_t gs_type;
1954 uint8_t gs_subtype;
1955 uint8_t options;
1956 uint8_t reserved;
1957};
1958
1959/* CT command request */
1960struct ct_sns_req {
1961 struct ct_cmd_hdr header;
1962 uint16_t command;
1963 uint16_t max_rsp_size;
1964 uint8_t fragment_id;
1965 uint8_t reserved[3];
1966
1967 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001968 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 struct {
1970 uint8_t reserved;
1971 uint8_t port_id[3];
1972 } port_id;
1973
1974 struct {
1975 uint8_t port_type;
1976 uint8_t domain;
1977 uint8_t area;
1978 uint8_t reserved;
1979 } gid_pt;
1980
1981 struct {
1982 uint8_t reserved;
1983 uint8_t port_id[3];
1984 uint8_t fc4_types[32];
1985 } rft_id;
1986
1987 struct {
1988 uint8_t reserved;
1989 uint8_t port_id[3];
1990 uint16_t reserved2;
1991 uint8_t fc4_feature;
1992 uint8_t fc4_type;
1993 } rff_id;
1994
1995 struct {
1996 uint8_t reserved;
1997 uint8_t port_id[3];
1998 uint8_t node_name[8];
1999 } rnn_id;
2000
2001 struct {
2002 uint8_t node_name[8];
2003 uint8_t name_len;
2004 uint8_t sym_node_name[255];
2005 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002006
2007 struct {
2008 uint8_t hba_indentifier[8];
2009 } ghat;
2010
2011 struct {
2012 uint8_t hba_identifier[8];
2013 uint32_t entry_count;
2014 uint8_t port_name[8];
2015 struct ct_fdmi_hba_attributes attrs;
2016 } rhba;
2017
2018 struct {
2019 uint8_t hba_identifier[8];
2020 struct ct_fdmi_hba_attributes attrs;
2021 } rhat;
2022
2023 struct {
2024 uint8_t port_name[8];
2025 struct ct_fdmi_port_attributes attrs;
2026 } rpa;
2027
2028 struct {
2029 uint8_t port_name[8];
2030 } dhba;
2031
2032 struct {
2033 uint8_t port_name[8];
2034 } dhat;
2035
2036 struct {
2037 uint8_t port_name[8];
2038 } dprt;
2039
2040 struct {
2041 uint8_t port_name[8];
2042 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002043
2044 struct {
2045 uint8_t port_name[8];
2046 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002047
2048 struct {
2049 uint8_t reserved;
2050 uint8_t port_name[3];
2051 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 } req;
2053};
2054
2055/* CT command response header */
2056struct ct_rsp_hdr {
2057 struct ct_cmd_hdr header;
2058 uint16_t response;
2059 uint16_t residual;
2060 uint8_t fragment_id;
2061 uint8_t reason_code;
2062 uint8_t explanation_code;
2063 uint8_t vendor_unique;
2064};
2065
2066struct ct_sns_gid_pt_data {
2067 uint8_t control_byte;
2068 uint8_t port_id[3];
2069};
2070
2071struct ct_sns_rsp {
2072 struct ct_rsp_hdr header;
2073
2074 union {
2075 struct {
2076 uint8_t port_type;
2077 uint8_t port_id[3];
2078 uint8_t port_name[8];
2079 uint8_t sym_port_name_len;
2080 uint8_t sym_port_name[255];
2081 uint8_t node_name[8];
2082 uint8_t sym_node_name_len;
2083 uint8_t sym_node_name[255];
2084 uint8_t init_proc_assoc[8];
2085 uint8_t node_ip_addr[16];
2086 uint8_t class_of_service[4];
2087 uint8_t fc4_types[32];
2088 uint8_t ip_address[16];
2089 uint8_t fabric_port_name[8];
2090 uint8_t reserved;
2091 uint8_t hard_address[3];
2092 } ga_nxt;
2093
2094 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002095 /* Assume the largest number of targets for the union */
2096 struct ct_sns_gid_pt_data
2097 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 } gid_pt;
2099
2100 struct {
2101 uint8_t port_name[8];
2102 } gpn_id;
2103
2104 struct {
2105 uint8_t node_name[8];
2106 } gnn_id;
2107
2108 struct {
2109 uint8_t fc4_types[32];
2110 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002111
2112 struct {
2113 uint32_t entry_count;
2114 uint8_t port_name[8];
2115 struct ct_fdmi_hba_attributes attrs;
2116 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002117
2118 struct {
2119 uint8_t port_name[8];
2120 } gfpn_id;
2121
2122 struct {
2123 uint16_t speeds;
2124 uint16_t speed;
2125 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002126
2127#define GFF_FCP_SCSI_OFFSET 7
2128 struct {
2129 uint8_t fc4_features[128];
2130 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 } rsp;
2132};
2133
2134struct ct_sns_pkt {
2135 union {
2136 struct ct_sns_req req;
2137 struct ct_sns_rsp rsp;
2138 } p;
2139};
2140
2141/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002142 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 */
2144#define RFT_ID_SNS_SCMD_LEN 22
2145#define RFT_ID_SNS_CMD_SIZE 60
2146#define RFT_ID_SNS_DATA_SIZE 16
2147
2148#define RNN_ID_SNS_SCMD_LEN 10
2149#define RNN_ID_SNS_CMD_SIZE 36
2150#define RNN_ID_SNS_DATA_SIZE 16
2151
2152#define GA_NXT_SNS_SCMD_LEN 6
2153#define GA_NXT_SNS_CMD_SIZE 28
2154#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2155
2156#define GID_PT_SNS_SCMD_LEN 6
2157#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002158/*
2159 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2160 * adapters.
2161 */
2162#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
2164#define GPN_ID_SNS_SCMD_LEN 6
2165#define GPN_ID_SNS_CMD_SIZE 28
2166#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2167
2168#define GNN_ID_SNS_SCMD_LEN 6
2169#define GNN_ID_SNS_CMD_SIZE 28
2170#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2171
2172struct sns_cmd_pkt {
2173 union {
2174 struct {
2175 uint16_t buffer_length;
2176 uint16_t reserved_1;
2177 uint32_t buffer_address[2];
2178 uint16_t subcommand_length;
2179 uint16_t reserved_2;
2180 uint16_t subcommand;
2181 uint16_t size;
2182 uint32_t reserved_3;
2183 uint8_t param[36];
2184 } cmd;
2185
2186 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2187 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2188 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2189 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2190 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2191 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2192 } p;
2193};
2194
Andrew Vasquez54333832005-11-09 15:49:04 -08002195struct fw_blob {
2196 char *name;
2197 uint32_t segs[4];
2198 const struct firmware *fw;
2199};
2200
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201/* Return data from MBC_GET_ID_LIST call. */
2202struct gid_list_info {
2203 uint8_t al_pa;
2204 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002205 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2207 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002208 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002211/* NPIV */
2212typedef struct vport_info {
2213 uint8_t port_name[WWN_SIZE];
2214 uint8_t node_name[WWN_SIZE];
2215 int vp_id;
2216 uint16_t loop_id;
2217 unsigned long host_no;
2218 uint8_t port_id[3];
2219 int loop_state;
2220} vport_info_t;
2221
2222typedef struct vport_params {
2223 uint8_t port_name[WWN_SIZE];
2224 uint8_t node_name[WWN_SIZE];
2225 uint32_t options;
2226#define VP_OPTS_RETRY_ENABLE BIT_0
2227#define VP_OPTS_VP_DISABLE BIT_1
2228} vport_params_t;
2229
2230/* NPIV - return codes of VP create and modify */
2231#define VP_RET_CODE_OK 0
2232#define VP_RET_CODE_FATAL 1
2233#define VP_RET_CODE_WRONG_ID 2
2234#define VP_RET_CODE_WWPN 3
2235#define VP_RET_CODE_RESOURCES 4
2236#define VP_RET_CODE_NO_MEM 5
2237#define VP_RET_CODE_NOT_FOUND 6
2238
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002239struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002240struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002242 * ISP operations
2243 */
2244struct isp_operations {
2245
2246 int (*pci_config) (struct scsi_qla_host *);
2247 void (*reset_chip) (struct scsi_qla_host *);
2248 int (*chip_diag) (struct scsi_qla_host *);
2249 void (*config_rings) (struct scsi_qla_host *);
2250 void (*reset_adapter) (struct scsi_qla_host *);
2251 int (*nvram_config) (struct scsi_qla_host *);
2252 void (*update_fw_options) (struct scsi_qla_host *);
2253 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2254
2255 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2256 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2257
David Howells7d12e782006-10-05 14:55:46 +01002258 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002259 void (*enable_intrs) (struct qla_hw_data *);
2260 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002261
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002262 int (*abort_command) (srb_t *);
2263 int (*target_reset) (struct fc_port *, unsigned int, int);
2264 int (*lun_reset) (struct fc_port *, unsigned int, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002265 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2266 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002267 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2268 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002269
2270 uint16_t (*calc_req_entries) (uint16_t);
2271 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002272 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002273 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2274 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002275
2276 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2277 uint32_t, uint32_t);
2278 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2279 uint32_t);
2280
2281 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002282
2283 int (*beacon_on) (struct scsi_qla_host *);
2284 int (*beacon_off) (struct scsi_qla_host *);
2285 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002286
2287 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2288 uint32_t, uint32_t);
2289 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2290 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002291
2292 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002293 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002294 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002295 int (*iospace_config)(struct qla_hw_data*);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002296};
2297
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002298/* MSI-X Support *************************************************************/
2299
2300#define QLA_MSIX_CHIP_REV_24XX 3
2301#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2302#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2303
2304#define QLA_MSIX_DEFAULT 0x00
2305#define QLA_MSIX_RSP_Q 0x01
2306
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002307#define QLA_MIDX_DEFAULT 0
2308#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002309#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002310#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002311
2312struct scsi_qla_host;
2313
2314struct qla_msix_entry {
2315 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002316 uint32_t vector;
2317 uint16_t entry;
2318 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002319};
2320
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002321#define WATCH_INTERVAL 1 /* number of seconds */
2322
Andrew Vasquez0971de72008-04-03 13:13:18 -07002323/* Work events. */
2324enum qla_work_type {
2325 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002326 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002327 QLA_EVT_ASYNC_LOGIN,
2328 QLA_EVT_ASYNC_LOGIN_DONE,
2329 QLA_EVT_ASYNC_LOGOUT,
2330 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002331 QLA_EVT_ASYNC_ADISC,
2332 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002333 QLA_EVT_UEVENT,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002334};
2335
2336
2337struct qla_work_evt {
2338 struct list_head list;
2339 enum qla_work_type type;
2340 u32 flags;
2341#define QLA_EVT_FLAG_FREE 0x1
2342
2343 union {
2344 struct {
2345 enum fc_host_event_code code;
2346 u32 data;
2347 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002348 struct {
2349#define QLA_IDC_ACK_REGS 7
2350 uint16_t mb[QLA_IDC_ACK_REGS];
2351 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002352 struct {
2353 struct fc_port *fcport;
2354#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2355 u16 data[2];
2356 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002357 struct {
2358 u32 code;
2359#define QLA_UEVENT_CODE_FW_DUMP 0
2360 } uevent;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002361 } u;
2362};
2363
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002364struct qla_chip_state_84xx {
2365 struct list_head list;
2366 struct kref kref;
2367
2368 void *bus;
2369 spinlock_t access_lock;
2370 struct mutex fw_update_mutex;
2371 uint32_t fw_update;
2372 uint32_t op_fw_version;
2373 uint32_t op_fw_size;
2374 uint32_t op_fw_seq_size;
2375 uint32_t diag_fw_version;
2376 uint32_t gold_fw_version;
2377};
2378
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002379struct qla_statistics {
2380 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002381 uint64_t input_bytes;
2382 uint64_t output_bytes;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002383};
2384
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002385struct bidi_statistics {
2386 unsigned long long io_count;
2387 unsigned long long transfer_bytes;
2388};
2389
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002390/* Multi queue support */
2391#define MBC_INITIALIZE_MULTIQ 0x1f
2392#define QLA_QUE_PAGE 0X1000
2393#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002394#define QLA_MAX_QUEUES 256
2395#define ISP_QUE_REG(ha, id) \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002396 ((ha->mqenable || IS_QLA83XX(ha)) ? \
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002397 ((void *)(ha->mqiobase) +\
2398 (QLA_QUE_PAGE * id)) :\
2399 ((void *)(ha->iobase)))
2400#define QLA_REQ_QUE_ID(tag) \
2401 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2402#define QLA_DEFAULT_QUE_QOS 5
2403#define QLA_PRECONFIG_VPORTS 32
2404#define QLA_MAX_VPORTS_QLA24XX 128
2405#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002406/* Response queue data structure */
2407struct rsp_que {
2408 dma_addr_t dma;
2409 response_t *ring;
2410 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002411 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2412 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002413 uint16_t ring_index;
2414 uint16_t out_ptr;
2415 uint16_t length;
2416 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002417 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002418 uint16_t id;
2419 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002420 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002421 struct qla_msix_entry *msix;
2422 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002423 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002424 struct work_struct q_work;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002425};
2426
2427/* Request queue data structure */
2428struct req_que {
2429 dma_addr_t dma;
2430 request_t *ring;
2431 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002432 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2433 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002434 uint16_t ring_index;
2435 uint16_t in_ptr;
2436 uint16_t cnt;
2437 uint16_t length;
2438 uint16_t options;
2439 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002440 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002441 uint16_t qos;
2442 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002443 struct rsp_que *rsp;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002444 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2445 uint32_t current_outstanding_cmd;
2446 int max_q_depth;
2447};
2448
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002449/* Place holder for FW buffer parameters */
2450struct qlfc_fw {
2451 void *fw_buf;
2452 dma_addr_t fw_dma;
2453 uint32_t len;
2454};
2455
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002456struct qlt_hw_data {
2457 /* Protected by hw lock */
2458 uint32_t enable_class_2:1;
2459 uint32_t enable_explicit_conf:1;
2460 uint32_t ini_mode_force_reverse:1;
2461 uint32_t node_name_set:1;
2462
2463 dma_addr_t atio_dma; /* Physical address. */
2464 struct atio *atio_ring; /* Base virtual address */
2465 struct atio *atio_ring_ptr; /* Current address. */
2466 uint16_t atio_ring_index; /* Current index. */
2467 uint16_t atio_q_length;
2468
2469 void *target_lport_ptr;
2470 struct qla_tgt_func_tmpl *tgt_ops;
2471 struct qla_tgt *qla_tgt;
2472 struct qla_tgt_cmd *cmds[MAX_OUTSTANDING_COMMANDS];
2473 uint16_t current_handle;
2474
2475 struct qla_tgt_vp_map *tgt_vp_map;
2476 struct mutex tgt_mutex;
2477 struct mutex tgt_host_action_mutex;
2478
2479 int saved_set;
2480 uint16_t saved_exchange_count;
2481 uint32_t saved_firmware_options_1;
2482 uint32_t saved_firmware_options_2;
2483 uint32_t saved_firmware_options_3;
2484 uint8_t saved_firmware_options[2];
2485 uint8_t saved_add_firmware_options[2];
2486
2487 uint8_t tgt_node_name[WWN_SIZE];
2488};
2489
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002490/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002491 * Qlogic host adapter specific data structure.
2492*/
2493struct qla_hw_data {
2494 struct pci_dev *pdev;
2495 /* SRB cache. */
2496#define SRB_MIN_REQ 128
2497 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498
2499 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 uint32_t mbox_int :1;
2501 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 uint32_t disable_risc_code_load :1;
2503 uint32_t enable_64bit_addressing :1;
2504 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002506 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002508
Andrew Vasquez3d716442005-07-06 10:30:26 -07002509 uint32_t msi_enabled :1;
2510 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002511 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002512 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002513 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002514 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002515 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002516 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002517
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002518 uint32_t chip_reset_done :1;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002519 uint32_t port0 :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002520 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002521 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002522 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002523 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002524 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002525 uint32_t isp82xx_fw_hung:1;
2526
2527 uint32_t quiesce_owner:1;
Andrew Vasquez794a5692010-12-21 16:00:21 -08002528 uint32_t thermal_supported:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002529 uint32_t isp82xx_reset_hdlr_active:1;
Giridhar Malavali08de2842011-08-16 11:31:44 -07002530 uint32_t isp82xx_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04002531 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002532 uint32_t host_shutting_down:1;
2533 /* 30 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 } flags;
2535
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002536 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002537 * acquire it before doing any IO to the card, eg with RD_REG*() and
2538 * WRT_REG*() for the duration of your entire commandtransaction.
2539 *
2540 * This spinlock is of lower priority than the io request lock.
2541 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002543 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002544 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002545 int mem_only;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002546 device_reg_t __iomem *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002547 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002549#define MIN_IOBASE_LEN 0x100
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002550/* Multi queue data structs */
Andrew Vasquez08029992009-03-24 09:07:55 -07002551 device_reg_t __iomem *mqiobase;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002552 device_reg_t __iomem *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002553 uint16_t msix_count;
2554 uint8_t mqenable;
2555 struct req_que **req_q_map;
2556 struct rsp_que **rsp_q_map;
2557 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2558 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002559 uint8_t max_req_queues;
2560 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002561 struct qla_npiv_entry *npiv_info;
2562 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002564 uint16_t switch_cap;
2565#define FLOGI_SEQ_DEL BIT_8
2566#define FLOGI_MID_SUPPORT BIT_10
2567#define FLOGI_VSAN_SUPPORT BIT_12
2568#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002569
2570 uint8_t port_no; /* Physical port of adapter */
2571
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002572 /* Timeout timers. */
2573 uint8_t loop_down_abort_time; /* port down timer */
2574 atomic_t loop_down_timer; /* loop down timer */
2575 uint8_t link_down_timeout; /* link down timeout */
2576 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08002577 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002578
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002580 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002582#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002583#define PORT_SPEED_1GB 0x00
2584#define PORT_SPEED_2GB 0x01
2585#define PORT_SPEED_4GB 0x03
2586#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002587#define PORT_SPEED_16GB 0x05
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002588#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002589 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590
2591 uint8_t current_topology;
2592 uint8_t prev_topology;
2593#define ISP_CFG_NL 1
2594#define ISP_CFG_N 2
2595#define ISP_CFG_FL 4
2596#define ISP_CFG_F 8
2597
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002598 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599#define LOOP 0
2600#define P2P 1
2601#define LOOP_P2P 2
2602#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002604 uint32_t isp_abort_cnt;
2605
2606#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2607#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002608#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002609#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2610#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002611 uint32_t device_type;
2612#define DT_ISP2100 BIT_0
2613#define DT_ISP2200 BIT_1
2614#define DT_ISP2300 BIT_2
2615#define DT_ISP2312 BIT_3
2616#define DT_ISP2322 BIT_4
2617#define DT_ISP6312 BIT_5
2618#define DT_ISP6322 BIT_6
2619#define DT_ISP2422 BIT_7
2620#define DT_ISP2432 BIT_8
2621#define DT_ISP5422 BIT_9
2622#define DT_ISP5432 BIT_10
2623#define DT_ISP2532 BIT_11
2624#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002625#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07002626#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002627#define DT_ISP2031 BIT_15
2628#define DT_ISP8031 BIT_16
2629#define DT_ISP_LAST (DT_ISP8031 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002630
Arun Easie02587d2011-08-16 11:29:23 -07002631#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002632#define DT_IIDMA BIT_26
2633#define DT_FWI2 BIT_27
2634#define DT_ZIO_SUPPORTED BIT_28
2635#define DT_OEM_001 BIT_29
2636#define DT_ISP2200A BIT_30
2637#define DT_EXTENDED_IDS BIT_31
2638#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2639#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2640#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2641#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2642#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2643#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2644#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2645#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2646#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2647#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2648#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2649#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2650#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2651#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002652#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002653#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07002654#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002655#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2656#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002657
2658#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2659 IS_QLA6312(ha) || IS_QLA6322(ha))
2660#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2661#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2662#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002663#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002664#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2665#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2666 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002667#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2668 IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002669#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07002670 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002671 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2672#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2673#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2674 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2675#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2676#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07002677#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002678
Arun Easie02587d2011-08-16 11:29:23 -07002679#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002680#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2681#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2682#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2683#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2684#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002685#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2686#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002687#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688
2689 /* HBA serial number */
2690 uint8_t serial0;
2691 uint8_t serial1;
2692 uint8_t serial2;
2693
2694 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002695#define MAX_NVRAM_SIZE 4096
2696#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07002697 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002699 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08002700 uint16_t vpd_size;
2701 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002702 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
2704 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 uint8_t retry_count;
2706 uint8_t login_timeout;
2707 uint16_t r_a_tov;
2708 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709 uint8_t mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002711 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 /* SNS command interfaces. */
2713 ms_iocb_entry_t *ms_iocb;
2714 dma_addr_t ms_iocb_dma;
2715 struct ct_sns_pkt *ct_sns;
2716 dma_addr_t ct_sns_dma;
2717 /* SNS command interfaces for 2200. */
2718 struct sns_cmd_pkt *sns_cmd;
2719 dma_addr_t sns_cmd_dma;
2720
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002721#define SFP_DEV_SIZE 256
2722#define SFP_BLOCK_SIZE 64
2723 void *sfp_data;
2724 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07002725
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002726#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07002727 void *xgmac_data;
2728 dma_addr_t xgmac_data_dma;
2729
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002730#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07002731 void *dcbx_tlv;
2732 dma_addr_t dcbx_tlv_dma;
2733
Christoph Hellwig39a11242006-02-14 18:46:22 +01002734 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 uint8_t dpc_active; /* DPC routine is active */
2736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 dma_addr_t gid_list_dma;
2738 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002739 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002741 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002742#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743 struct dma_pool *s_dma_pool;
2744
2745 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002746 init_cb_t *init_cb;
2747 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07002748 dma_addr_t ex_init_cb_dma;
2749 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002751 void *async_pd;
2752 dma_addr_t async_pd_dma;
2753
Andrew Vasquez7a677352012-02-09 11:15:56 -08002754 void *swl;
2755
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 /* These are used by mailbox operations. */
2757 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2758
2759 mbx_cmd_t *mcp;
2760 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002761#define MBX_INTERRUPT 1
2762#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763#define MBX_UPDATE_FLASH_ACTIVE 3
2764
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002765 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07002766 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002767 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08002768 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07002769 struct completion dcbx_comp; /* For set port config notification */
2770 int notify_dcbx_comp;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002771 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 uint16_t fw_major_version;
2775 uint16_t fw_minor_version;
2776 uint16_t fw_subminor_version;
2777 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002778 uint16_t fw_attributes_h;
2779 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 uint32_t fw_memory_size;
2781 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002782 uint32_t fw_srisc_address;
2783#define RISC_START_ADDRESS_2100 0x1000
2784#define RISC_START_ADDRESS_2300 0x800
2785#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07002786 uint16_t fw_xcb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002788 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07002790 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791
Andrew Vasquez55a96152009-03-24 09:08:03 -07002792 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002793 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07002794 uint8_t phy_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002795
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002797 struct qla2xxx_fw_dump *fw_dump;
2798 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07002799 int fw_dumped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800 int fw_dump_reading;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002801 dma_addr_t eft_dma;
2802 void *eft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
Andrew Vasquezbb99de62009-01-05 11:18:08 -08002804 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002805 struct dentry *dfs_dir;
2806 struct dentry *dfs_fce;
2807 dma_addr_t fce_dma;
2808 void *fce;
2809 uint32_t fce_bufs;
2810 uint16_t fce_mb[8];
2811 uint64_t fce_wr, fce_rd;
2812 struct mutex fce_mutex;
2813
Andrew Vasquez3d716442005-07-06 10:30:26 -07002814 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002815 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816
2817 uint16_t product_id[4];
2818
2819 uint8_t model_number[16+1];
2820#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07002821 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002822 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002824 /* Option ROM information. */
2825 char *optrom_buffer;
2826 uint32_t optrom_size;
2827 int optrom_state;
2828#define QLA_SWAITING 0
2829#define QLA_SREADING 1
2830#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07002831 uint32_t optrom_region_start;
2832 uint32_t optrom_region_size;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002833
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002834/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08002835#define ROM_CODE_TYPE_BIOS 0
2836#define ROM_CODE_TYPE_FCODE 1
2837#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002838 uint8_t bios_revision[2];
2839 uint8_t efi_revision[2];
2840 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08002841 uint32_t fw_revision[4];
2842
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05002843 uint32_t gold_fw_version[4];
2844
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002845 /* Offsets for flash/nvram access (set to ~0 if not used). */
2846 uint32_t flash_conf_off;
2847 uint32_t flash_data_off;
2848 uint32_t nvram_conf_off;
2849 uint32_t nvram_data_off;
2850
Andrew Vasquez7d232c72008-04-03 13:13:22 -07002851 uint32_t fdt_wrt_disable;
2852 uint32_t fdt_erase_cmd;
2853 uint32_t fdt_block_size;
2854 uint32_t fdt_unprotect_sec_cmd;
2855 uint32_t fdt_protect_sec_cmd;
2856
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002857 uint32_t flt_region_flt;
2858 uint32_t flt_region_fdt;
2859 uint32_t flt_region_boot;
2860 uint32_t flt_region_fw;
2861 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002862 uint32_t flt_region_vpd;
2863 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002864 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002865 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07002866 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002867 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07002868
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002870 uint16_t beacon_blink_led;
2871 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002872#define QLA_LED_GRN_ON 0x01
2873#define QLA_LED_YLW_ON 0x02
2874#define QLA_LED_ABR_ON 0x04
2875#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2876 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002877 uint16_t zio_mode;
2878 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002879
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002880 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002881
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002882 struct list_head vp_list; /* list of VP */
2883 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2884 sizeof(unsigned long)];
2885 uint16_t num_vhosts; /* number of vports created */
2886 uint16_t num_vsans; /* number of vsan created */
2887 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2888 int cur_vport_count;
2889
2890 struct qla_chip_state_84xx *cs84xx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002891 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002892 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002893 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07002894
2895 /* FCP_CMND priority support */
2896 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002897
2898 struct dma_pool *dl_dma_pool;
2899#define DSD_LIST_DMA_POOL_SIZE 512
2900
2901 struct dma_pool *fcp_cmnd_dma_pool;
2902 mempool_t *ctx_mempool;
2903#define FCP_CMND_DMA_POOL_SIZE 512
2904
2905 unsigned long nx_pcibase; /* Base I/O address */
2906 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2907 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07002908
2909 uint32_t crb_win;
2910 uint32_t curr_window;
2911 uint32_t ddr_mn_window;
2912 unsigned long mn_win_crb;
2913 unsigned long ms_win_crb;
2914 int qdr_sn_window;
2915 uint32_t nx_dev_init_timeout;
2916 uint32_t nx_reset_timeout;
2917 rwlock_t hw_lock;
2918 uint16_t portnum; /* port number */
2919 int link_width;
2920 struct fw_blob *hablob;
2921 struct qla82xx_legacy_intr_set nx_legacy_intr;
2922
2923 uint16_t gbl_dsd_inuse;
2924 uint16_t gbl_dsd_avail;
2925 struct list_head gbl_dsd_list;
2926#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07002927
2928 uint8_t fw_type;
2929 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07002930
2931 uint32_t md_template_size;
2932 void *md_tmplt_hdr;
2933 dma_addr_t md_tmplt_hdr_dma;
2934 void *md_dump;
2935 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002936
Chad Dupuis5f16b332012-08-22 14:21:00 -04002937 void *loop_id_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002938 struct qlt_hw_data tgt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002939};
2940
2941/*
2942 * Qlogic scsi host structure
2943 */
2944typedef struct scsi_qla_host {
2945 struct list_head list;
2946 struct list_head vp_fcports; /* list of fcports */
2947 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07002948 spinlock_t work_lock;
2949
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002950 /* Commonly used flags and state information. */
2951 struct Scsi_Host *host;
2952 unsigned long host_no;
2953 uint8_t host_str[16];
2954
2955 volatile struct {
2956 uint32_t init_done :1;
2957 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002958 uint32_t reset_active :1;
2959
2960 uint32_t management_server_logged_in :1;
2961 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07002962 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07002963 uint32_t delete_progress:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002964 } flags;
2965
2966 atomic_t loop_state;
2967#define LOOP_TIMEOUT 1
2968#define LOOP_DOWN 2
2969#define LOOP_UP 3
2970#define LOOP_UPDATE 4
2971#define LOOP_READY 5
2972#define LOOP_DEAD 6
2973
2974 unsigned long dpc_flags;
2975#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2976#define RESET_ACTIVE 1
2977#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2978#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2979#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2980#define LOOP_RESYNC_ACTIVE 5
2981#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2982#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07002983#define RELOGIN_NEEDED 8
2984#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2985#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2986#define BEACON_BLINK_NEEDED 11
2987#define REGISTER_FDMI_NEEDED 12
2988#define FCPORT_UPDATE_NEEDED 13
2989#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2990#define UNLOADING 15
2991#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07002992#define ISP_UNRECOVERABLE 17
2993#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -07002994#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08002995#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002996#define SCR_PENDING 21 /* SCR in target mode */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002997
2998 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07002999#define SWITCH_FOUND BIT_0
3000#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003001#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003002
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003003 /* ISP configuration data. */
3004 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003005 uint16_t self_login_loop_id; /* host adapter loop id
3006 * get it on self login
3007 */
3008 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3009 * no need of allocating it for
3010 * each command
3011 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003012
3013 port_id_t d_id; /* Host adapter port id */
3014 uint8_t marker_needed;
3015 uint16_t mgmt_svr_loop_id;
3016
3017
3018
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003019 /* Timeout timers. */
3020 uint8_t loop_down_abort_time; /* port down timer */
3021 atomic_t loop_down_timer; /* loop down timer */
3022 uint8_t link_down_timeout; /* link down timeout */
3023
3024 uint32_t timer_active;
3025 struct timer_list timer;
3026
3027 uint8_t node_name[WWN_SIZE];
3028 uint8_t port_name[WWN_SIZE];
3029 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003030
3031 uint16_t fcoe_vlan_id;
3032 uint16_t fcoe_fcf_idx;
3033 uint8_t fcoe_vn_port_mac[6];
3034
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003035 uint32_t vp_abort_cnt;
3036
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003037 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003038 uint16_t vp_idx; /* vport ID */
3039
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003040 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003041#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3042#define VP_CREATE_NEEDED 1
3043#define VP_BIND_NEEDED 2
3044#define VP_DELETE_NEEDED 3
3045#define VP_SCR_NEEDED 4 /* State Change Request registration */
3046 atomic_t vp_state;
3047#define VP_OFFLINE 0
3048#define VP_ACTIVE 1
3049#define VP_FAILED 2
3050// #define VP_DISABLE 3
3051 uint16_t vp_err_state;
3052 uint16_t vp_prev_err_state;
3053#define VP_ERR_UNKWN 0
3054#define VP_ERR_PORTDWN 1
3055#define VP_ERR_FAB_UNSUPPORTED 2
3056#define VP_ERR_FAB_NORESOURCES 3
3057#define VP_ERR_FAB_LOGOUT 4
3058#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003059 struct qla_hw_data *hw;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003060 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003061 int fw_heartbeat_counter;
3062 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003063 struct fc_host_statistics fc_host_stat;
3064 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003065 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003066
3067 atomic_t vref_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068} scsi_qla_host_t;
3069
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003070#define SET_VP_IDX 1
3071#define SET_AL_PA 2
3072#define RESET_VP_IDX 3
3073#define RESET_AL_PA 4
3074struct qla_tgt_vp_map {
3075 uint8_t idx;
3076 scsi_qla_host_t *vha;
3077};
3078
Linus Torvalds1da177e2005-04-16 15:20:36 -07003079/*
3080 * Macros to help code, maintain, etc.
3081 */
3082#define LOOP_TRANSITION(ha) \
3083 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003084 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003086
Arun Easifeafb7b2010-09-03 14:57:00 -07003087#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3088 atomic_inc(&__vha->vref_count); \
3089 mb(); \
3090 if (__vha->flags.delete_progress) { \
3091 atomic_dec(&__vha->vref_count); \
3092 __bail = 1; \
3093 } else { \
3094 __bail = 0; \
3095 } \
3096} while (0)
3097
3098#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3099 atomic_dec(&__vha->vref_count); \
3100} while (0)
3101
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102/*
3103 * qla2x00 local function return status codes
3104 */
3105#define MBS_MASK 0x3fff
3106
3107#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3108#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3109#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3110#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3111#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3112#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3113#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3114#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3115#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3116#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3117
3118#define QLA_FUNCTION_TIMEOUT 0x100
3119#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3120#define QLA_FUNCTION_FAILED 0x102
3121#define QLA_MEMORY_ALLOC_FAILED 0x103
3122#define QLA_LOCK_TIMEOUT 0x104
3123#define QLA_ABORTED 0x105
3124#define QLA_SUSPENDED 0x106
3125#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003126#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128#define NVRAM_DELAY() udelay(10)
3129
3130#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
3131
3132/*
3133 * Flash support definitions
3134 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003135#define OPTROM_SIZE_2300 0x20000
3136#define OPTROM_SIZE_2322 0x100000
3137#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003138#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003139#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003140#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003141#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003142
3143#define OPTROM_BURST_SIZE 0x1000
3144#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145
Arun Easibad75002010-05-04 15:01:30 -07003146#define QLA_DSDS_PER_IOCB 37
3147
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003148#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3149
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003150#define QLA_SG_ALL 1024
3151
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003152enum nexus_wait_type {
3153 WAIT_HOST = 0,
3154 WAIT_TARGET,
3155 WAIT_LUN,
3156};
3157
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158#include "qla_gbl.h"
3159#include "qla_dbg.h"
3160#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161#endif