blob: 6c7745eee00d11bb55bf6b010e887724bffc94f2 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
42#include <net/tcp.h>
43#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070044#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <linux/workqueue.h>
46#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/prefetch.h>
49#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020050#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000051#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +000053#define BNX2X_MAIN
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000057#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000058#include "bnx2x_dcb.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include <linux/firmware.h>
61#include "bnx2x_fw_file_hdr.h"
62/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000063#define FW_FILE_VERSION \
64 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
65 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
66 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
67 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000068#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
69#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000070#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070071
Eilon Greenstein34f80b02008-06-23 20:33:01 -070072/* Time in jiffies before concluding the transmitter is hung */
73#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074
Andrew Morton53a10562008-02-09 23:16:41 -080075static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070076 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
78
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070079MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000080MODULE_DESCRIPTION("Broadcom NetXtreme II "
81 "BCM57710/57711/57711E/57712/57712E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082MODULE_LICENSE("GPL");
83MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000084MODULE_FIRMWARE(FW_FILE_NAME_E1);
85MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087
Eilon Greenstein555f6c72009-02-12 08:36:11 +000088static int multi_mode = 1;
89module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070090MODULE_PARM_DESC(multi_mode, " Multi queue mode "
91 "(0 Disable; 1 Enable (default))");
92
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000093int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000094module_param(num_queues, int, 0);
95MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
96 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000097
Eilon Greenstein19680c42008-08-13 15:47:33 -070098static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070099module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000100MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000101
102static int int_mode;
103module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000104MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
105 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106
Eilon Greensteina18f5122009-08-12 08:23:26 +0000107static int dropless_fc;
108module_param(dropless_fc, int, 0);
109MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
110
Eilon Greenstein9898f862009-02-12 08:38:27 +0000111static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200112module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000113MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114
115static int mrrs = -1;
116module_param(mrrs, int, 0);
117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800123static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000125#ifdef BCM_CNIC
126static u8 ALL_ENODE_MACS[] = {0x01, 0x10, 0x18, 0x01, 0x00, 0x01};
127#endif
128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200129enum bnx2x_board_type {
130 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700131 BCM57711 = 1,
132 BCM57711E = 2,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000133 BCM57712 = 3,
134 BCM57712E = 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135};
136
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700137/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800138static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200139 char *name;
140} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700141 { "Broadcom NetXtreme II BCM57710 XGb" },
142 { "Broadcom NetXtreme II BCM57711 XGb" },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000143 { "Broadcom NetXtreme II BCM57711E XGb" },
144 { "Broadcom NetXtreme II BCM57712 XGb" },
145 { "Broadcom NetXtreme II BCM57712E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146};
147
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000148#ifndef PCI_DEVICE_ID_NX2_57712
149#define PCI_DEVICE_ID_NX2_57712 0x1662
150#endif
151#ifndef PCI_DEVICE_ID_NX2_57712E
152#define PCI_DEVICE_ID_NX2_57712E 0x1663
153#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700154
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000155static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000156 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
157 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
158 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000159 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
160 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712E), BCM57712E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 { 0 }
162};
163
164MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
165
166/****************************************************************************
167* General service functions
168****************************************************************************/
169
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000170static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
171 u32 addr, dma_addr_t mapping)
172{
173 REG_WR(bp, addr, U64_LO(mapping));
174 REG_WR(bp, addr + 4, U64_HI(mapping));
175}
176
177static inline void __storm_memset_fill(struct bnx2x *bp,
178 u32 addr, size_t size, u32 val)
179{
180 int i;
181 for (i = 0; i < size/4; i++)
182 REG_WR(bp, addr + (i * 4), val);
183}
184
185static inline void storm_memset_ustats_zero(struct bnx2x *bp,
186 u8 port, u16 stat_id)
187{
188 size_t size = sizeof(struct ustorm_per_client_stats);
189
190 u32 addr = BAR_USTRORM_INTMEM +
191 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
192
193 __storm_memset_fill(bp, addr, size, 0);
194}
195
196static inline void storm_memset_tstats_zero(struct bnx2x *bp,
197 u8 port, u16 stat_id)
198{
199 size_t size = sizeof(struct tstorm_per_client_stats);
200
201 u32 addr = BAR_TSTRORM_INTMEM +
202 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
203
204 __storm_memset_fill(bp, addr, size, 0);
205}
206
207static inline void storm_memset_xstats_zero(struct bnx2x *bp,
208 u8 port, u16 stat_id)
209{
210 size_t size = sizeof(struct xstorm_per_client_stats);
211
212 u32 addr = BAR_XSTRORM_INTMEM +
213 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stat_id);
214
215 __storm_memset_fill(bp, addr, size, 0);
216}
217
218
219static inline void storm_memset_spq_addr(struct bnx2x *bp,
220 dma_addr_t mapping, u16 abs_fid)
221{
222 u32 addr = XSEM_REG_FAST_MEMORY +
223 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
224
225 __storm_memset_dma_mapping(bp, addr, mapping);
226}
227
228static inline void storm_memset_ov(struct bnx2x *bp, u16 ov, u16 abs_fid)
229{
230 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(abs_fid), ov);
231}
232
233static inline void storm_memset_func_cfg(struct bnx2x *bp,
234 struct tstorm_eth_function_common_config *tcfg,
235 u16 abs_fid)
236{
237 size_t size = sizeof(struct tstorm_eth_function_common_config);
238
239 u32 addr = BAR_TSTRORM_INTMEM +
240 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
241
242 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
243}
244
245static inline void storm_memset_xstats_flags(struct bnx2x *bp,
246 struct stats_indication_flags *flags,
247 u16 abs_fid)
248{
249 size_t size = sizeof(struct stats_indication_flags);
250
251 u32 addr = BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(abs_fid);
252
253 __storm_memset_struct(bp, addr, size, (u32 *)flags);
254}
255
256static inline void storm_memset_tstats_flags(struct bnx2x *bp,
257 struct stats_indication_flags *flags,
258 u16 abs_fid)
259{
260 size_t size = sizeof(struct stats_indication_flags);
261
262 u32 addr = BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(abs_fid);
263
264 __storm_memset_struct(bp, addr, size, (u32 *)flags);
265}
266
267static inline void storm_memset_ustats_flags(struct bnx2x *bp,
268 struct stats_indication_flags *flags,
269 u16 abs_fid)
270{
271 size_t size = sizeof(struct stats_indication_flags);
272
273 u32 addr = BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(abs_fid);
274
275 __storm_memset_struct(bp, addr, size, (u32 *)flags);
276}
277
278static inline void storm_memset_cstats_flags(struct bnx2x *bp,
279 struct stats_indication_flags *flags,
280 u16 abs_fid)
281{
282 size_t size = sizeof(struct stats_indication_flags);
283
284 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(abs_fid);
285
286 __storm_memset_struct(bp, addr, size, (u32 *)flags);
287}
288
289static inline void storm_memset_xstats_addr(struct bnx2x *bp,
290 dma_addr_t mapping, u16 abs_fid)
291{
292 u32 addr = BAR_XSTRORM_INTMEM +
293 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
294
295 __storm_memset_dma_mapping(bp, addr, mapping);
296}
297
298static inline void storm_memset_tstats_addr(struct bnx2x *bp,
299 dma_addr_t mapping, u16 abs_fid)
300{
301 u32 addr = BAR_TSTRORM_INTMEM +
302 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
303
304 __storm_memset_dma_mapping(bp, addr, mapping);
305}
306
307static inline void storm_memset_ustats_addr(struct bnx2x *bp,
308 dma_addr_t mapping, u16 abs_fid)
309{
310 u32 addr = BAR_USTRORM_INTMEM +
311 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
312
313 __storm_memset_dma_mapping(bp, addr, mapping);
314}
315
316static inline void storm_memset_cstats_addr(struct bnx2x *bp,
317 dma_addr_t mapping, u16 abs_fid)
318{
319 u32 addr = BAR_CSTRORM_INTMEM +
320 CSTORM_ETH_STATS_QUERY_ADDR_OFFSET(abs_fid);
321
322 __storm_memset_dma_mapping(bp, addr, mapping);
323}
324
325static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
326 u16 pf_id)
327{
328 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
329 pf_id);
330 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
331 pf_id);
332 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
333 pf_id);
334 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
335 pf_id);
336}
337
338static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
339 u8 enable)
340{
341 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
342 enable);
343 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
344 enable);
345 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
346 enable);
347 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
348 enable);
349}
350
351static inline void storm_memset_eq_data(struct bnx2x *bp,
352 struct event_ring_data *eq_data,
353 u16 pfid)
354{
355 size_t size = sizeof(struct event_ring_data);
356
357 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
358
359 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
360}
361
362static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
363 u16 pfid)
364{
365 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
366 REG_WR16(bp, addr, eq_prod);
367}
368
369static inline void storm_memset_hc_timeout(struct bnx2x *bp, u8 port,
370 u16 fw_sb_id, u8 sb_index,
371 u8 ticks)
372{
373
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000374 int index_offset = CHIP_IS_E2(bp) ?
375 offsetof(struct hc_status_block_data_e2, index_data) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000376 offsetof(struct hc_status_block_data_e1x, index_data);
377 u32 addr = BAR_CSTRORM_INTMEM +
378 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
379 index_offset +
380 sizeof(struct hc_index_data)*sb_index +
381 offsetof(struct hc_index_data, timeout);
382 REG_WR8(bp, addr, ticks);
383 DP(NETIF_MSG_HW, "port %x fw_sb_id %d sb_index %d ticks %d\n",
384 port, fw_sb_id, sb_index, ticks);
385}
386static inline void storm_memset_hc_disable(struct bnx2x *bp, u8 port,
387 u16 fw_sb_id, u8 sb_index,
388 u8 disable)
389{
390 u32 enable_flag = disable ? 0 : (1 << HC_INDEX_DATA_HC_ENABLED_SHIFT);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000391 int index_offset = CHIP_IS_E2(bp) ?
392 offsetof(struct hc_status_block_data_e2, index_data) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000393 offsetof(struct hc_status_block_data_e1x, index_data);
394 u32 addr = BAR_CSTRORM_INTMEM +
395 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
396 index_offset +
397 sizeof(struct hc_index_data)*sb_index +
398 offsetof(struct hc_index_data, flags);
399 u16 flags = REG_RD16(bp, addr);
400 /* clear and set */
401 flags &= ~HC_INDEX_DATA_HC_ENABLED;
402 flags |= enable_flag;
403 REG_WR16(bp, addr, flags);
404 DP(NETIF_MSG_HW, "port %x fw_sb_id %d sb_index %d disable %d\n",
405 port, fw_sb_id, sb_index, disable);
406}
407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200408/* used only at init
409 * locking is done by mcp
410 */
stephen hemminger8d962862010-10-21 07:50:56 +0000411static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200412{
413 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
414 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
415 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
416 PCICFG_VENDOR_ID_OFFSET);
417}
418
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200419static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
420{
421 u32 val;
422
423 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
424 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
425 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
426 PCICFG_VENDOR_ID_OFFSET);
427
428 return val;
429}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200430
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000431#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
432#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
433#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
434#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
435#define DMAE_DP_DST_NONE "dst_addr [none]"
436
stephen hemminger8d962862010-10-21 07:50:56 +0000437static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
438 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000439{
440 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
441
442 switch (dmae->opcode & DMAE_COMMAND_DST) {
443 case DMAE_CMD_DST_PCI:
444 if (src_type == DMAE_CMD_SRC_PCI)
445 DP(msglvl, "DMAE: opcode 0x%08x\n"
446 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
447 "comp_addr [%x:%08x], comp_val 0x%08x\n",
448 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
449 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
450 dmae->comp_addr_hi, dmae->comp_addr_lo,
451 dmae->comp_val);
452 else
453 DP(msglvl, "DMAE: opcode 0x%08x\n"
454 "src [%08x], len [%d*4], dst [%x:%08x]\n"
455 "comp_addr [%x:%08x], comp_val 0x%08x\n",
456 dmae->opcode, dmae->src_addr_lo >> 2,
457 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
458 dmae->comp_addr_hi, dmae->comp_addr_lo,
459 dmae->comp_val);
460 break;
461 case DMAE_CMD_DST_GRC:
462 if (src_type == DMAE_CMD_SRC_PCI)
463 DP(msglvl, "DMAE: opcode 0x%08x\n"
464 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
465 "comp_addr [%x:%08x], comp_val 0x%08x\n",
466 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
467 dmae->len, dmae->dst_addr_lo >> 2,
468 dmae->comp_addr_hi, dmae->comp_addr_lo,
469 dmae->comp_val);
470 else
471 DP(msglvl, "DMAE: opcode 0x%08x\n"
472 "src [%08x], len [%d*4], dst [%08x]\n"
473 "comp_addr [%x:%08x], comp_val 0x%08x\n",
474 dmae->opcode, dmae->src_addr_lo >> 2,
475 dmae->len, dmae->dst_addr_lo >> 2,
476 dmae->comp_addr_hi, dmae->comp_addr_lo,
477 dmae->comp_val);
478 break;
479 default:
480 if (src_type == DMAE_CMD_SRC_PCI)
481 DP(msglvl, "DMAE: opcode 0x%08x\n"
482 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
483 "dst_addr [none]\n"
484 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
485 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
486 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
487 dmae->comp_val);
488 else
489 DP(msglvl, "DMAE: opcode 0x%08x\n"
490 DP_LEVEL "src_addr [%08x] len [%d * 4] "
491 "dst_addr [none]\n"
492 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
493 dmae->opcode, dmae->src_addr_lo >> 2,
494 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
495 dmae->comp_val);
496 break;
497 }
498
499}
500
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000501const u32 dmae_reg_go_c[] = {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200502 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
503 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
504 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
505 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
506};
507
508/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000509void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510{
511 u32 cmd_offset;
512 int i;
513
514 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
515 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
516 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
517
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700518 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
519 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520 }
521 REG_WR(bp, dmae_reg_go_c[idx], 1);
522}
523
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000524u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
525{
526 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
527 DMAE_CMD_C_ENABLE);
528}
529
530u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
531{
532 return opcode & ~DMAE_CMD_SRC_RESET;
533}
534
535u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
536 bool with_comp, u8 comp_type)
537{
538 u32 opcode = 0;
539
540 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
541 (dst_type << DMAE_COMMAND_DST_SHIFT));
542
543 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
544
545 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
546 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
547 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
548 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
549
550#ifdef __BIG_ENDIAN
551 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
552#else
553 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
554#endif
555 if (with_comp)
556 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
557 return opcode;
558}
559
stephen hemminger8d962862010-10-21 07:50:56 +0000560static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
561 struct dmae_command *dmae,
562 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563{
564 memset(dmae, 0, sizeof(struct dmae_command));
565
566 /* set the opcode */
567 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
568 true, DMAE_COMP_PCI);
569
570 /* fill in the completion parameters */
571 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
572 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
573 dmae->comp_val = DMAE_COMP_VAL;
574}
575
576/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000577static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
578 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000579{
580 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
581 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 40;
582 int rc = 0;
583
584 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
585 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
586 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
587
588 /* lock the dmae channel */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800589 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000590
591 /* reset completion */
592 *wb_comp = 0;
593
594 /* post the command on the channel used for initializations */
595 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
596
597 /* wait for completion */
598 udelay(5);
599 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
600 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
601
602 if (!cnt) {
603 BNX2X_ERR("DMAE timeout!\n");
604 rc = DMAE_TIMEOUT;
605 goto unlock;
606 }
607 cnt--;
608 udelay(50);
609 }
610 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
611 BNX2X_ERR("DMAE PCI error!\n");
612 rc = DMAE_PCI_ERROR;
613 }
614
615 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
616 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
617 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
618
619unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800620 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000621 return rc;
622}
623
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700624void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
625 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000627 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700628
629 if (!bp->dmae_ready) {
630 u32 *data = bnx2x_sp(bp, wb_data[0]);
631
632 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
633 " using indirect\n", dst_addr, len32);
634 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
635 return;
636 }
637
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000638 /* set opcode and fixed command fields */
639 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000641 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000642 dmae.src_addr_lo = U64_LO(dma_addr);
643 dmae.src_addr_hi = U64_HI(dma_addr);
644 dmae.dst_addr_lo = dst_addr >> 2;
645 dmae.dst_addr_hi = 0;
646 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000648 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000650 /* issue the command and wait for completion */
651 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652}
653
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700654void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000656 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700657
658 if (!bp->dmae_ready) {
659 u32 *data = bnx2x_sp(bp, wb_data[0]);
660 int i;
661
662 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
663 " using indirect\n", src_addr, len32);
664 for (i = 0; i < len32; i++)
665 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
666 return;
667 }
668
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000669 /* set opcode and fixed command fields */
670 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000672 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000673 dmae.src_addr_lo = src_addr >> 2;
674 dmae.src_addr_hi = 0;
675 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
676 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
677 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000679 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000681 /* issue the command and wait for completion */
682 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200683}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684
stephen hemminger8d962862010-10-21 07:50:56 +0000685static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
686 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000687{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000688 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000689 int offset = 0;
690
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000691 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000692 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000693 addr + offset, dmae_wr_max);
694 offset += dmae_wr_max * 4;
695 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000696 }
697
698 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
699}
700
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700701/* used only for slowpath so not inlined */
702static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
703{
704 u32 wb_write[2];
705
706 wb_write[0] = val_hi;
707 wb_write[1] = val_lo;
708 REG_WR_DMAE(bp, reg, wb_write, 2);
709}
710
711#ifdef USE_WB_RD
712static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
713{
714 u32 wb_data[2];
715
716 REG_RD_DMAE(bp, reg, wb_data, 2);
717
718 return HILO_U64(wb_data[0], wb_data[1]);
719}
720#endif
721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200722static int bnx2x_mc_assert(struct bnx2x *bp)
723{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200724 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700725 int i, rc = 0;
726 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200727
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700728 /* XSTORM */
729 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
730 XSTORM_ASSERT_LIST_INDEX_OFFSET);
731 if (last_idx)
732 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700734 /* print the asserts */
735 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700737 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
738 XSTORM_ASSERT_LIST_OFFSET(i));
739 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
740 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
741 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
742 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
743 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
744 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
747 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
748 " 0x%08x 0x%08x 0x%08x\n",
749 i, row3, row2, row1, row0);
750 rc++;
751 } else {
752 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 }
754 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700755
756 /* TSTORM */
757 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
758 TSTORM_ASSERT_LIST_INDEX_OFFSET);
759 if (last_idx)
760 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
761
762 /* print the asserts */
763 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
764
765 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
766 TSTORM_ASSERT_LIST_OFFSET(i));
767 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
768 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
769 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
770 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
771 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
772 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
773
774 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
775 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
776 " 0x%08x 0x%08x 0x%08x\n",
777 i, row3, row2, row1, row0);
778 rc++;
779 } else {
780 break;
781 }
782 }
783
784 /* CSTORM */
785 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
786 CSTORM_ASSERT_LIST_INDEX_OFFSET);
787 if (last_idx)
788 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
789
790 /* print the asserts */
791 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
792
793 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
794 CSTORM_ASSERT_LIST_OFFSET(i));
795 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
796 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
797 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
798 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
799 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
801
802 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
803 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
804 " 0x%08x 0x%08x 0x%08x\n",
805 i, row3, row2, row1, row0);
806 rc++;
807 } else {
808 break;
809 }
810 }
811
812 /* USTORM */
813 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
814 USTORM_ASSERT_LIST_INDEX_OFFSET);
815 if (last_idx)
816 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
817
818 /* print the asserts */
819 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
820
821 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
822 USTORM_ASSERT_LIST_OFFSET(i));
823 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
824 USTORM_ASSERT_LIST_OFFSET(i) + 4);
825 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
826 USTORM_ASSERT_LIST_OFFSET(i) + 8);
827 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
828 USTORM_ASSERT_LIST_OFFSET(i) + 12);
829
830 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
831 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
832 " 0x%08x 0x%08x 0x%08x\n",
833 i, row3, row2, row1, row0);
834 rc++;
835 } else {
836 break;
837 }
838 }
839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200840 return rc;
841}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843static void bnx2x_fw_dump(struct bnx2x *bp)
844{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000845 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000847 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000849 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000850 if (BP_NOMCP(bp)) {
851 BNX2X_ERR("NO MCP - can not dump\n");
852 return;
853 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000854
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000855 if (BP_PATH(bp) == 0)
856 trace_shmem_base = bp->common.shmem_base;
857 else
858 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
859 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000860 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000861 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
862 + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000863 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864
Joe Perches7995c642010-02-17 15:01:52 +0000865 pr_err("");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000866 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000868 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000870 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000872 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200873 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000874 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000876 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200877 }
Joe Perches7995c642010-02-17 15:01:52 +0000878 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879}
880
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000881void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200882{
883 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000884 u16 j;
885 struct hc_sp_status_block_data sp_sb_data;
886 int func = BP_FUNC(bp);
887#ifdef BNX2X_STOP_ON_ERROR
888 u16 start = 0, end = 0;
889#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700891 bp->stats_state = STATS_STATE_DISABLED;
892 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
893
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894 BNX2X_ERR("begin crash dump -----------------\n");
895
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896 /* Indices */
897 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000898 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000899 " spq_prod_idx(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000900 bp->def_idx, bp->def_att_idx,
901 bp->attn_state, bp->spq_prod_idx);
902 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
903 bp->def_status_blk->atten_status_block.attn_bits,
904 bp->def_status_blk->atten_status_block.attn_bits_ack,
905 bp->def_status_blk->atten_status_block.status_block_id,
906 bp->def_status_blk->atten_status_block.attn_bits_index);
907 BNX2X_ERR(" def (");
908 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
909 pr_cont("0x%x%s",
910 bp->def_status_blk->sp_sb.index_values[i],
911 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000912
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000913 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
914 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
915 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
916 i*sizeof(u32));
917
918 pr_cont("igu_sb_id(0x%x) igu_seg_id (0x%x) "
919 "pf_id(0x%x) vnic_id(0x%x) "
920 "vf_id(0x%x) vf_valid (0x%x)\n",
921 sp_sb_data.igu_sb_id,
922 sp_sb_data.igu_seg_id,
923 sp_sb_data.p_func.pf_id,
924 sp_sb_data.p_func.vnic_id,
925 sp_sb_data.p_func.vf_id,
926 sp_sb_data.p_func.vf_valid);
927
928
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000929 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000930 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000931 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000932 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933 struct hc_status_block_data_e1x sb_data_e1x;
934 struct hc_status_block_sm *hc_sm_p =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000935 CHIP_IS_E2(bp) ?
936 sb_data_e2.common.state_machine :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000937 sb_data_e1x.common.state_machine;
938 struct hc_index_data *hc_index_p =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000939 CHIP_IS_E2(bp) ?
940 sb_data_e2.index_data :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 sb_data_e1x.index_data;
942 int data_size;
943 u32 *sb_data_p;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000944
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000945 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000946 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000947 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000948 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000949 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000950 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000951 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000952 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000953 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000954 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000955 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000956
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957 /* Tx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000958 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
959 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
960 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200961 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700962 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000963
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000964 loop = CHIP_IS_E2(bp) ?
965 HC_SB_MAX_INDICES_E2 : HC_SB_MAX_INDICES_E1X;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966
967 /* host sb data */
968
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000969#ifdef BCM_CNIC
970 if (IS_FCOE_FP(fp))
971 continue;
972#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000973 BNX2X_ERR(" run indexes (");
974 for (j = 0; j < HC_SB_MAX_SM; j++)
975 pr_cont("0x%x%s",
976 fp->sb_running_index[j],
977 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
978
979 BNX2X_ERR(" indexes (");
980 for (j = 0; j < loop; j++)
981 pr_cont("0x%x%s",
982 fp->sb_index_values[j],
983 (j == loop - 1) ? ")" : " ");
984 /* fw sb data */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000985 data_size = CHIP_IS_E2(bp) ?
986 sizeof(struct hc_status_block_data_e2) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000987 sizeof(struct hc_status_block_data_e1x);
988 data_size /= sizeof(u32);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000989 sb_data_p = CHIP_IS_E2(bp) ?
990 (u32 *)&sb_data_e2 :
991 (u32 *)&sb_data_e1x;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000992 /* copy sb data in here */
993 for (j = 0; j < data_size; j++)
994 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
995 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
996 j * sizeof(u32));
997
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000998 if (CHIP_IS_E2(bp)) {
999 pr_cont("pf_id(0x%x) vf_id (0x%x) vf_valid(0x%x) "
1000 "vnic_id(0x%x) same_igu_sb_1b(0x%x)\n",
1001 sb_data_e2.common.p_func.pf_id,
1002 sb_data_e2.common.p_func.vf_id,
1003 sb_data_e2.common.p_func.vf_valid,
1004 sb_data_e2.common.p_func.vnic_id,
1005 sb_data_e2.common.same_igu_sb_1b);
1006 } else {
1007 pr_cont("pf_id(0x%x) vf_id (0x%x) vf_valid(0x%x) "
1008 "vnic_id(0x%x) same_igu_sb_1b(0x%x)\n",
1009 sb_data_e1x.common.p_func.pf_id,
1010 sb_data_e1x.common.p_func.vf_id,
1011 sb_data_e1x.common.p_func.vf_valid,
1012 sb_data_e1x.common.p_func.vnic_id,
1013 sb_data_e1x.common.same_igu_sb_1b);
1014 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001015
1016 /* SB_SMs data */
1017 for (j = 0; j < HC_SB_MAX_SM; j++) {
1018 pr_cont("SM[%d] __flags (0x%x) "
1019 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
1020 "time_to_expire (0x%x) "
1021 "timer_value(0x%x)\n", j,
1022 hc_sm_p[j].__flags,
1023 hc_sm_p[j].igu_sb_id,
1024 hc_sm_p[j].igu_seg_id,
1025 hc_sm_p[j].time_to_expire,
1026 hc_sm_p[j].timer_value);
1027 }
1028
1029 /* Indecies data */
1030 for (j = 0; j < loop; j++) {
1031 pr_cont("INDEX[%d] flags (0x%x) "
1032 "timeout (0x%x)\n", j,
1033 hc_index_p[j].flags,
1034 hc_index_p[j].timeout);
1035 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001036 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001039 /* Rings */
1040 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001041 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001042 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043
1044 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1045 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001046 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001047 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1048 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1049
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001050 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
1051 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 }
1053
Eilon Greenstein3196a882008-08-13 15:58:49 -07001054 start = RX_SGE(fp->rx_sge_prod);
1055 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001056 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001057 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1058 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1059
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001060 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1061 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001062 }
1063
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064 start = RCQ_BD(fp->rx_comp_cons - 10);
1065 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001066 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1068
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001069 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1070 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
1072 }
1073
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001074 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001075 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
1077
1078 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
1079 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
1080 for (j = start; j != end; j = TX_BD(j + 1)) {
1081 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
1082
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001083 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
1084 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001085 }
1086
1087 start = TX_BD(fp->tx_bd_cons - 10);
1088 end = TX_BD(fp->tx_bd_cons + 254);
1089 for (j = start; j != end; j = TX_BD(j + 1)) {
1090 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
1091
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001092 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
1093 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001094 }
1095 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001096#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001097 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 bnx2x_mc_assert(bp);
1099 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100}
1101
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001102static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001104 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1106 u32 val = REG_RD(bp, addr);
1107 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001108 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001109
1110 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001111 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1112 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1114 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001115 } else if (msi) {
1116 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1117 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1118 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1119 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001120 } else {
1121 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001122 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1124 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001125
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001126 if (!CHIP_IS_E1(bp)) {
1127 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1128 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001129
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001130 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001131
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001132 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1133 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001134 }
1135
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001136 if (CHIP_IS_E1(bp))
1137 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1138
Eilon Greenstein8badd272009-02-12 08:36:15 +00001139 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1140 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001141
1142 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001143 /*
1144 * Ensure that HC_CONFIG is written before leading/trailing edge config
1145 */
1146 mmiowb();
1147 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001148
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001149 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001150 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001151 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001152 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001153 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001154 /* enable nig and gpio3 attention */
1155 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001156 } else
1157 val = 0xffff;
1158
1159 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1160 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1161 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001162
1163 /* Make sure that interrupts are indeed enabled from here on */
1164 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001165}
1166
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001167static void bnx2x_igu_int_enable(struct bnx2x *bp)
1168{
1169 u32 val;
1170 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1171 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1172
1173 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1174
1175 if (msix) {
1176 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1177 IGU_PF_CONF_SINGLE_ISR_EN);
1178 val |= (IGU_PF_CONF_FUNC_EN |
1179 IGU_PF_CONF_MSI_MSIX_EN |
1180 IGU_PF_CONF_ATTN_BIT_EN);
1181 } else if (msi) {
1182 val &= ~IGU_PF_CONF_INT_LINE_EN;
1183 val |= (IGU_PF_CONF_FUNC_EN |
1184 IGU_PF_CONF_MSI_MSIX_EN |
1185 IGU_PF_CONF_ATTN_BIT_EN |
1186 IGU_PF_CONF_SINGLE_ISR_EN);
1187 } else {
1188 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1189 val |= (IGU_PF_CONF_FUNC_EN |
1190 IGU_PF_CONF_INT_LINE_EN |
1191 IGU_PF_CONF_ATTN_BIT_EN |
1192 IGU_PF_CONF_SINGLE_ISR_EN);
1193 }
1194
1195 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1196 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1197
1198 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1199
1200 barrier();
1201
1202 /* init leading/trailing edge */
1203 if (IS_MF(bp)) {
1204 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1205 if (bp->port.pmf)
1206 /* enable nig and gpio3 attention */
1207 val |= 0x1100;
1208 } else
1209 val = 0xffff;
1210
1211 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1212 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1213
1214 /* Make sure that interrupts are indeed enabled from here on */
1215 mmiowb();
1216}
1217
1218void bnx2x_int_enable(struct bnx2x *bp)
1219{
1220 if (bp->common.int_block == INT_BLOCK_HC)
1221 bnx2x_hc_int_enable(bp);
1222 else
1223 bnx2x_igu_int_enable(bp);
1224}
1225
1226static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001227{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001228 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001229 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1230 u32 val = REG_RD(bp, addr);
1231
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001232 /*
1233 * in E1 we must use only PCI configuration space to disable
1234 * MSI/MSIX capablility
1235 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1236 */
1237 if (CHIP_IS_E1(bp)) {
1238 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1239 * Use mask register to prevent from HC sending interrupts
1240 * after we exit the function
1241 */
1242 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1243
1244 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1245 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1246 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1247 } else
1248 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1249 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1250 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1251 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001252
1253 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1254 val, port, addr);
1255
Eilon Greenstein8badd272009-02-12 08:36:15 +00001256 /* flush all outstanding writes */
1257 mmiowb();
1258
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001259 REG_WR(bp, addr, val);
1260 if (REG_RD(bp, addr) != val)
1261 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1262}
1263
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001264static void bnx2x_igu_int_disable(struct bnx2x *bp)
1265{
1266 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1267
1268 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1269 IGU_PF_CONF_INT_LINE_EN |
1270 IGU_PF_CONF_ATTN_BIT_EN);
1271
1272 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1273
1274 /* flush all outstanding writes */
1275 mmiowb();
1276
1277 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1278 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1279 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1280}
1281
stephen hemminger8d962862010-10-21 07:50:56 +00001282static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001283{
1284 if (bp->common.int_block == INT_BLOCK_HC)
1285 bnx2x_hc_int_disable(bp);
1286 else
1287 bnx2x_igu_int_disable(bp);
1288}
1289
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001290void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001291{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001293 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001295 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001296 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +00001297 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
1298
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001299 if (disable_hw)
1300 /* prevent the HW from sending interrupts */
1301 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001302
1303 /* make sure all ISRs are done */
1304 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001305 synchronize_irq(bp->msix_table[0].vector);
1306 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001307#ifdef BCM_CNIC
1308 offset++;
1309#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001310 for_each_eth_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +00001311 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001312 } else
1313 synchronize_irq(bp->pdev->irq);
1314
1315 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001316 cancel_delayed_work(&bp->sp_task);
1317 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001318}
1319
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001320/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001321
1322/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001323 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001324 */
1325
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001326/* Return true if succeeded to acquire the lock */
1327static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1328{
1329 u32 lock_status;
1330 u32 resource_bit = (1 << resource);
1331 int func = BP_FUNC(bp);
1332 u32 hw_lock_control_reg;
1333
1334 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1335
1336 /* Validating that the resource is within range */
1337 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1338 DP(NETIF_MSG_HW,
1339 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1340 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001341 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001342 }
1343
1344 if (func <= 5)
1345 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1346 else
1347 hw_lock_control_reg =
1348 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1349
1350 /* Try to acquire the lock */
1351 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1352 lock_status = REG_RD(bp, hw_lock_control_reg);
1353 if (lock_status & resource_bit)
1354 return true;
1355
1356 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1357 return false;
1358}
1359
Michael Chan993ac7b2009-10-10 13:46:56 +00001360#ifdef BCM_CNIC
1361static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
1362#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001363
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001364void bnx2x_sp_event(struct bnx2x_fastpath *fp,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001365 union eth_rx_cqe *rr_cqe)
1366{
1367 struct bnx2x *bp = fp->bp;
1368 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1369 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001371 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001372 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001373 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001374 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001376 switch (command | fp->state) {
1377 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP | BNX2X_FP_STATE_OPENING):
1378 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
1379 fp->state = BNX2X_FP_STATE_OPEN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001380 break;
1381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001382 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1383 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001384 fp->state = BNX2X_FP_STATE_HALTED;
1385 break;
1386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001387 case (RAMROD_CMD_ID_ETH_TERMINATE | BNX2X_FP_STATE_TERMINATING):
1388 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
1389 fp->state = BNX2X_FP_STATE_TERMINATED;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001390 break;
1391
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001392 default:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001393 BNX2X_ERR("unexpected MC reply (%d) "
1394 "fp[%d] state is %x\n",
1395 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001396 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001397 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001398
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001399 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001400 atomic_inc(&bp->cq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001401 /* push the change in fp->state and towards the memory */
1402 smp_wmb();
1403
1404 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001405}
1406
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001407irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001408{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001409 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001410 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001411 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001412 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001414 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001415 if (unlikely(status == 0)) {
1416 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1417 return IRQ_NONE;
1418 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001419 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001420
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001421 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001422 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1423 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1424 return IRQ_HANDLED;
1425 }
1426
Eilon Greenstein3196a882008-08-13 15:58:49 -07001427#ifdef BNX2X_STOP_ON_ERROR
1428 if (unlikely(bp->panic))
1429 return IRQ_HANDLED;
1430#endif
1431
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001432 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001433 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001435 mask = 0x2 << (fp->index + CNIC_CONTEXT_USE);
Eilon Greensteinca003922009-08-12 22:53:28 -07001436 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001437 /* Handle Rx and Tx according to SB id */
1438 prefetch(fp->rx_cons_sb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001439 prefetch(fp->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001440 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001441 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001442 status &= ~mask;
1443 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001444 }
1445
Michael Chan993ac7b2009-10-10 13:46:56 +00001446#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001447 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001448 if (status & (mask | 0x1)) {
1449 struct cnic_ops *c_ops = NULL;
1450
1451 rcu_read_lock();
1452 c_ops = rcu_dereference(bp->cnic_ops);
1453 if (c_ops)
1454 c_ops->cnic_handler(bp->cnic_data, NULL);
1455 rcu_read_unlock();
1456
1457 status &= ~mask;
1458 }
1459#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001460
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001462 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001463
1464 status &= ~0x1;
1465 if (!status)
1466 return IRQ_HANDLED;
1467 }
1468
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001469 if (unlikely(status))
1470 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001471 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472
1473 return IRQ_HANDLED;
1474}
1475
1476/* end of fast path */
1477
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001478
1479/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
1481/*
1482 * General service functions
1483 */
1484
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001485int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001486{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001487 u32 lock_status;
1488 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001489 int func = BP_FUNC(bp);
1490 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001491 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001492
1493 /* Validating that the resource is within range */
1494 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1495 DP(NETIF_MSG_HW,
1496 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1497 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1498 return -EINVAL;
1499 }
1500
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001501 if (func <= 5) {
1502 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1503 } else {
1504 hw_lock_control_reg =
1505 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1506 }
1507
Eliezer Tamirf1410642008-02-28 11:51:50 -08001508 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001509 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001510 if (lock_status & resource_bit) {
1511 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1512 lock_status, resource_bit);
1513 return -EEXIST;
1514 }
1515
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001516 /* Try for 5 second every 5ms */
1517 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001518 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001519 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1520 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001521 if (lock_status & resource_bit)
1522 return 0;
1523
1524 msleep(5);
1525 }
1526 DP(NETIF_MSG_HW, "Timeout\n");
1527 return -EAGAIN;
1528}
1529
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001530int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001531{
1532 u32 lock_status;
1533 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001534 int func = BP_FUNC(bp);
1535 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001536
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001537 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1538
Eliezer Tamirf1410642008-02-28 11:51:50 -08001539 /* Validating that the resource is within range */
1540 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1541 DP(NETIF_MSG_HW,
1542 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1543 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1544 return -EINVAL;
1545 }
1546
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001547 if (func <= 5) {
1548 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1549 } else {
1550 hw_lock_control_reg =
1551 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1552 }
1553
Eliezer Tamirf1410642008-02-28 11:51:50 -08001554 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001555 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001556 if (!(lock_status & resource_bit)) {
1557 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1558 lock_status, resource_bit);
1559 return -EFAULT;
1560 }
1561
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001562 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001563 return 0;
1564}
1565
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001566
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001567int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1568{
1569 /* The GPIO should be swapped if swap register is set and active */
1570 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1571 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1572 int gpio_shift = gpio_num +
1573 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1574 u32 gpio_mask = (1 << gpio_shift);
1575 u32 gpio_reg;
1576 int value;
1577
1578 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1579 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1580 return -EINVAL;
1581 }
1582
1583 /* read GPIO value */
1584 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1585
1586 /* get the requested pin value */
1587 if ((gpio_reg & gpio_mask) == gpio_mask)
1588 value = 1;
1589 else
1590 value = 0;
1591
1592 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1593
1594 return value;
1595}
1596
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001597int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001598{
1599 /* The GPIO should be swapped if swap register is set and active */
1600 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001601 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001602 int gpio_shift = gpio_num +
1603 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1604 u32 gpio_mask = (1 << gpio_shift);
1605 u32 gpio_reg;
1606
1607 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1608 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1609 return -EINVAL;
1610 }
1611
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001612 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001613 /* read GPIO and mask except the float bits */
1614 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1615
1616 switch (mode) {
1617 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1618 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1619 gpio_num, gpio_shift);
1620 /* clear FLOAT and set CLR */
1621 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1622 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1623 break;
1624
1625 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1626 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1627 gpio_num, gpio_shift);
1628 /* clear FLOAT and set SET */
1629 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1630 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1631 break;
1632
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001633 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001634 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1635 gpio_num, gpio_shift);
1636 /* set FLOAT */
1637 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1638 break;
1639
1640 default:
1641 break;
1642 }
1643
1644 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001645 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001646
1647 return 0;
1648}
1649
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001650int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1651{
1652 /* The GPIO should be swapped if swap register is set and active */
1653 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1654 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1655 int gpio_shift = gpio_num +
1656 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1657 u32 gpio_mask = (1 << gpio_shift);
1658 u32 gpio_reg;
1659
1660 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1661 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1662 return -EINVAL;
1663 }
1664
1665 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1666 /* read GPIO int */
1667 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1668
1669 switch (mode) {
1670 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1671 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1672 "output low\n", gpio_num, gpio_shift);
1673 /* clear SET and set CLR */
1674 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1675 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1676 break;
1677
1678 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1679 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1680 "output high\n", gpio_num, gpio_shift);
1681 /* clear CLR and set SET */
1682 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1683 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1684 break;
1685
1686 default:
1687 break;
1688 }
1689
1690 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1691 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1692
1693 return 0;
1694}
1695
Eliezer Tamirf1410642008-02-28 11:51:50 -08001696static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1697{
1698 u32 spio_mask = (1 << spio_num);
1699 u32 spio_reg;
1700
1701 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1702 (spio_num > MISC_REGISTERS_SPIO_7)) {
1703 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1704 return -EINVAL;
1705 }
1706
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001707 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001708 /* read SPIO and mask except the float bits */
1709 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1710
1711 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001712 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001713 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1714 /* clear FLOAT and set CLR */
1715 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1716 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1717 break;
1718
Eilon Greenstein6378c022008-08-13 15:59:25 -07001719 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001720 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1721 /* clear FLOAT and set SET */
1722 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1723 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1724 break;
1725
1726 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1727 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1728 /* set FLOAT */
1729 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1730 break;
1731
1732 default:
1733 break;
1734 }
1735
1736 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001737 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001738
1739 return 0;
1740}
1741
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001742int bnx2x_get_link_cfg_idx(struct bnx2x *bp)
1743{
1744 u32 sel_phy_idx = 0;
1745 if (bp->link_vars.link_up) {
1746 sel_phy_idx = EXT_PHY1;
1747 /* In case link is SERDES, check if the EXT_PHY2 is the one */
1748 if ((bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) &&
1749 (bp->link_params.phy[EXT_PHY2].supported & SUPPORTED_FIBRE))
1750 sel_phy_idx = EXT_PHY2;
1751 } else {
1752
1753 switch (bnx2x_phy_selection(&bp->link_params)) {
1754 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
1755 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
1756 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
1757 sel_phy_idx = EXT_PHY1;
1758 break;
1759 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
1760 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
1761 sel_phy_idx = EXT_PHY2;
1762 break;
1763 }
1764 }
1765 /*
1766 * The selected actived PHY is always after swapping (in case PHY
1767 * swapping is enabled). So when swapping is enabled, we need to reverse
1768 * the configuration
1769 */
1770
1771 if (bp->link_params.multi_phy_config &
1772 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
1773 if (sel_phy_idx == EXT_PHY1)
1774 sel_phy_idx = EXT_PHY2;
1775 else if (sel_phy_idx == EXT_PHY2)
1776 sel_phy_idx = EXT_PHY1;
1777 }
1778 return LINK_CONFIG_IDX(sel_phy_idx);
1779}
1780
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001781void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001783 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001784 switch (bp->link_vars.ieee_fc &
1785 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001786 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001787 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001788 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001790
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001791 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001792 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001793 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001794 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001795
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001796 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001797 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001798 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001799
Eliezer Tamirf1410642008-02-28 11:51:50 -08001800 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001801 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001802 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001803 break;
1804 }
1805}
1806
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001807u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001809 if (!BP_NOMCP(bp)) {
1810 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001811 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
1812 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Eilon Greenstein19680c42008-08-13 15:47:33 -07001813 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001814 /* It is recommended to turn off RX FC for jumbo frames
1815 for better performance */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001816 if ((CHIP_IS_E1x(bp)) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08001817 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001818 else
David S. Millerc0700f92008-12-16 23:53:20 -08001819 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001820
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001821 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001822
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001823 if (load_mode == LOAD_DIAG) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001824 bp->link_params.loopback_mode = LOOPBACK_XGXS;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001825 bp->link_params.req_line_speed[cfx_idx] = SPEED_10000;
1826 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001827
Eilon Greenstein19680c42008-08-13 15:47:33 -07001828 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001829
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001830 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001831
Eilon Greenstein3c96c682009-01-14 21:25:31 -08001832 bnx2x_calc_fc_adv(bp);
1833
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001834 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
1835 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001836 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001837 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001838 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07001839 return rc;
1840 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001841 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07001842 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001843}
1844
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001845void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001846{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001847 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001848 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00001849 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001850 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001851 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852
Eilon Greenstein19680c42008-08-13 15:47:33 -07001853 bnx2x_calc_fc_adv(bp);
1854 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001855 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856}
1857
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001858static void bnx2x__link_reset(struct bnx2x *bp)
1859{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001860 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001861 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00001862 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001863 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001864 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001865 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001866}
1867
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001868u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001869{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001870 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001871
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001872 if (!BP_NOMCP(bp)) {
1873 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001874 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
1875 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001876 bnx2x_release_phy_lock(bp);
1877 } else
1878 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001879
1880 return rc;
1881}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001883static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001884{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001885 u32 r_param = bp->link_vars.line_speed / 8;
1886 u32 fair_periodic_timeout_usec;
1887 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001888
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001889 memset(&(bp->cmng.rs_vars), 0,
1890 sizeof(struct rate_shaping_vars_per_port));
1891 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001892
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001893 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
1894 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001895
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001896 /* this is the threshold below which no timer arming will occur
1897 1.25 coefficient is for the threshold to be a little bigger
1898 than the real time, to compensate for timer in-accuracy */
1899 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001900 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
1901
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001902 /* resolution of fairness timer */
1903 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
1904 /* for 10G it is 1000usec. for 1G it is 10000usec. */
1905 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001906
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001907 /* this is the threshold below which we won't arm the timer anymore */
1908 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001909
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001910 /* we multiply by 1e3/8 to get bytes/msec.
1911 We don't want the credits to pass a credit
1912 of the t_fair*FAIR_MEM (algorithm resolution) */
1913 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
1914 /* since each tick is 4 usec */
1915 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001916}
1917
Eilon Greenstein2691d512009-08-12 08:22:08 +00001918/* Calculates the sum of vn_min_rates.
1919 It's needed for further normalizing of the min_rates.
1920 Returns:
1921 sum of vn_min_rates.
1922 or
1923 0 - if all the min_rates are 0.
1924 In the later case fainess algorithm should be deactivated.
1925 If not all min_rates are zero then those that are zeroes will be set to 1.
1926 */
1927static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
1928{
1929 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001930 int vn;
1931
1932 bp->vn_weight_sum = 0;
1933 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001934 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00001935 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1936 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
1937
1938 /* Skip hidden vns */
1939 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
1940 continue;
1941
1942 /* If min rate is zero - set it to 1 */
1943 if (!vn_min_rate)
1944 vn_min_rate = DEF_MIN_RATE;
1945 else
1946 all_zero = 0;
1947
1948 bp->vn_weight_sum += vn_min_rate;
1949 }
1950
1951 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001952 if (all_zero) {
1953 bp->cmng.flags.cmng_enables &=
1954 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
1955 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
1956 " fairness will be disabled\n");
1957 } else
1958 bp->cmng.flags.cmng_enables |=
1959 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001960}
1961
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001962static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001963{
1964 struct rate_shaping_vars_per_vn m_rs_vn;
1965 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001966 u32 vn_cfg = bp->mf_config[vn];
1967 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001968 u16 vn_min_rate, vn_max_rate;
1969 int i;
1970
1971 /* If function is hidden - set min and max to zeroes */
1972 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
1973 vn_min_rate = 0;
1974 vn_max_rate = 0;
1975
1976 } else {
1977 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1978 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001979 /* If min rate is zero - set it to 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001980 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001981 vn_min_rate = DEF_MIN_RATE;
1982 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1983 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
1984 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001985
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001986 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001987 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001988 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989
1990 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
1991 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
1992
1993 /* global vn counter - maximal Mbps for this vn */
1994 m_rs_vn.vn_counter.rate = vn_max_rate;
1995
1996 /* quota - number of bytes transmitted in this period */
1997 m_rs_vn.vn_counter.quota =
1998 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
1999
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002000 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002001 /* credit for each period of the fairness algorithm:
2002 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002003 vn_weight_sum should not be larger than 10000, thus
2004 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2005 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002006 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002007 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2008 (8 * bp->vn_weight_sum))),
2009 (bp->cmng.fair_vars.fair_threshold * 2));
2010 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002011 m_fair_vn.vn_credit_delta);
2012 }
2013
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002014 /* Store it to internal memory */
2015 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2016 REG_WR(bp, BAR_XSTRORM_INTMEM +
2017 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2018 ((u32 *)(&m_rs_vn))[i]);
2019
2020 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2021 REG_WR(bp, BAR_XSTRORM_INTMEM +
2022 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2023 ((u32 *)(&m_fair_vn))[i]);
2024}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002026static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2027{
2028 if (CHIP_REV_IS_SLOW(bp))
2029 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002030 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002031 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002032
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002033 return CMNG_FNS_NONE;
2034}
2035
2036static void bnx2x_read_mf_cfg(struct bnx2x *bp)
2037{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002038 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002039
2040 if (BP_NOMCP(bp))
2041 return; /* what should be the default bvalue in this case */
2042
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002043 /* For 2 port configuration the absolute function number formula
2044 * is:
2045 * abs_func = 2 * vn + BP_PORT + BP_PATH
2046 *
2047 * and there are 4 functions per port
2048 *
2049 * For 4 port configuration it is
2050 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2051 *
2052 * and there are 2 functions per port
2053 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002054 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002055 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2056
2057 if (func >= E1H_FUNC_MAX)
2058 break;
2059
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002060 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002061 MF_CFG_RD(bp, func_mf_config[func].config);
2062 }
2063}
2064
2065static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2066{
2067
2068 if (cmng_type == CMNG_FNS_MINMAX) {
2069 int vn;
2070
2071 /* clear cmng_enables */
2072 bp->cmng.flags.cmng_enables = 0;
2073
2074 /* read mf conf from shmem */
2075 if (read_cfg)
2076 bnx2x_read_mf_cfg(bp);
2077
2078 /* Init rate shaping and fairness contexts */
2079 bnx2x_init_port_minmax(bp);
2080
2081 /* vn_weight_sum and enable fairness if not 0 */
2082 bnx2x_calc_vn_weight_sum(bp);
2083
2084 /* calculate and set min-max rate for each vn */
2085 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2086 bnx2x_init_vn_minmax(bp, vn);
2087
2088 /* always enable rate shaping and fairness */
2089 bp->cmng.flags.cmng_enables |=
2090 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2091 if (!bp->vn_weight_sum)
2092 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2093 " fairness will be disabled\n");
2094 return;
2095 }
2096
2097 /* rate shaping and fairness are disabled */
2098 DP(NETIF_MSG_IFUP,
2099 "rate shaping and fairness are disabled\n");
2100}
2101
2102static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2103{
2104 int port = BP_PORT(bp);
2105 int func;
2106 int vn;
2107
2108 /* Set the attention towards other drivers on the same port */
2109 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2110 if (vn == BP_E1HVN(bp))
2111 continue;
2112
2113 func = ((vn << 1) | port);
2114 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2115 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2116 }
2117}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002118
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002119/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002120static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002121{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002122 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002123 /* Make sure that we are synced with the current statistics */
2124 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2125
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002126 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002128 if (bp->link_vars.link_up) {
2129
Eilon Greenstein1c063282009-02-12 08:36:43 +00002130 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002131 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002132 int port = BP_PORT(bp);
2133 u32 pause_enabled = 0;
2134
2135 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2136 pause_enabled = 1;
2137
2138 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002139 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002140 pause_enabled);
2141 }
2142
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002143 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2144 struct host_port_stats *pstats;
2145
2146 pstats = bnx2x_sp(bp, port_stats);
2147 /* reset old bmac stats */
2148 memset(&(pstats->mac_stx[0]), 0,
2149 sizeof(struct mac_stx));
2150 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002151 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002152 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2153 }
2154
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00002155 /* indicate link status only if link status actually changed */
2156 if (prev_link_status != bp->link_vars.link_status)
2157 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002158
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002159 if (IS_MF(bp))
2160 bnx2x_link_sync_notify(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002162 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2163 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002164
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002165 if (cmng_fns != CMNG_FNS_NONE) {
2166 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2167 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2168 } else
2169 /* rate shaping and fairness are disabled */
2170 DP(NETIF_MSG_IFUP,
2171 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002172 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002173}
2174
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002175void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002176{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002177 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002178 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002180 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2181
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002182 if (bp->link_vars.link_up)
2183 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2184 else
2185 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2186
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002187 /* the link status update could be the result of a DCC event
2188 hence re-read the shmem mf configuration */
2189 bnx2x_read_mf_cfg(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002190
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002191 /* indicate link status */
2192 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002193}
2194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002195static void bnx2x_pmf_update(struct bnx2x *bp)
2196{
2197 int port = BP_PORT(bp);
2198 u32 val;
2199
2200 bp->port.pmf = 1;
2201 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2202
2203 /* enable nig attention */
2204 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002205 if (bp->common.int_block == INT_BLOCK_HC) {
2206 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2207 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
2208 } else if (CHIP_IS_E2(bp)) {
2209 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2210 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2211 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002212
2213 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002214}
2215
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002216/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002217
2218/* slow path */
2219
2220/*
2221 * General service functions
2222 */
2223
Eilon Greenstein2691d512009-08-12 08:22:08 +00002224/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002225u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002226{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002227 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002228 u32 seq = ++bp->fw_seq;
2229 u32 rc = 0;
2230 u32 cnt = 1;
2231 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2232
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002233 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002234 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2235 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2236
Eilon Greenstein2691d512009-08-12 08:22:08 +00002237 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2238
2239 do {
2240 /* let the FW do it's magic ... */
2241 msleep(delay);
2242
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002243 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002244
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002245 /* Give the FW up to 5 second (500*10ms) */
2246 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002247
2248 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2249 cnt*delay, rc, seq);
2250
2251 /* is this a reply to our command? */
2252 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2253 rc &= FW_MSG_CODE_MASK;
2254 else {
2255 /* FW BUG! */
2256 BNX2X_ERR("FW failed to respond!\n");
2257 bnx2x_fw_dump(bp);
2258 rc = 0;
2259 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002260 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002261
2262 return rc;
2263}
2264
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002265static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2266{
2267#ifdef BCM_CNIC
2268 if (IS_FCOE_FP(fp) && IS_MF(bp))
2269 return false;
2270#endif
2271 return true;
2272}
2273
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002274/* must be called under rtnl_lock */
stephen hemminger8d962862010-10-21 07:50:56 +00002275static void bnx2x_rxq_set_mac_filters(struct bnx2x *bp, u16 cl_id, u32 filters)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002276{
2277 u32 mask = (1 << cl_id);
2278
2279 /* initial seeting is BNX2X_ACCEPT_NONE */
2280 u8 drop_all_ucast = 1, drop_all_bcast = 1, drop_all_mcast = 1;
2281 u8 accp_all_ucast = 0, accp_all_bcast = 0, accp_all_mcast = 0;
2282 u8 unmatched_unicast = 0;
2283
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002284 if (filters & BNX2X_ACCEPT_UNMATCHED_UCAST)
2285 unmatched_unicast = 1;
2286
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002287 if (filters & BNX2X_PROMISCUOUS_MODE) {
2288 /* promiscious - accept all, drop none */
2289 drop_all_ucast = drop_all_bcast = drop_all_mcast = 0;
2290 accp_all_ucast = accp_all_bcast = accp_all_mcast = 1;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002291 if (IS_MF_SI(bp)) {
2292 /*
2293 * SI mode defines to accept in promiscuos mode
2294 * only unmatched packets
2295 */
2296 unmatched_unicast = 1;
2297 accp_all_ucast = 0;
2298 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002299 }
2300 if (filters & BNX2X_ACCEPT_UNICAST) {
2301 /* accept matched ucast */
2302 drop_all_ucast = 0;
2303 }
Vladislav Zolotarovd9c8f492011-02-01 14:05:30 -08002304 if (filters & BNX2X_ACCEPT_MULTICAST)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002305 /* accept matched mcast */
2306 drop_all_mcast = 0;
Vladislav Zolotarovd9c8f492011-02-01 14:05:30 -08002307
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002308 if (filters & BNX2X_ACCEPT_ALL_UNICAST) {
2309 /* accept all mcast */
2310 drop_all_ucast = 0;
2311 accp_all_ucast = 1;
2312 }
2313 if (filters & BNX2X_ACCEPT_ALL_MULTICAST) {
2314 /* accept all mcast */
2315 drop_all_mcast = 0;
2316 accp_all_mcast = 1;
2317 }
2318 if (filters & BNX2X_ACCEPT_BROADCAST) {
2319 /* accept (all) bcast */
2320 drop_all_bcast = 0;
2321 accp_all_bcast = 1;
2322 }
2323
2324 bp->mac_filters.ucast_drop_all = drop_all_ucast ?
2325 bp->mac_filters.ucast_drop_all | mask :
2326 bp->mac_filters.ucast_drop_all & ~mask;
2327
2328 bp->mac_filters.mcast_drop_all = drop_all_mcast ?
2329 bp->mac_filters.mcast_drop_all | mask :
2330 bp->mac_filters.mcast_drop_all & ~mask;
2331
2332 bp->mac_filters.bcast_drop_all = drop_all_bcast ?
2333 bp->mac_filters.bcast_drop_all | mask :
2334 bp->mac_filters.bcast_drop_all & ~mask;
2335
2336 bp->mac_filters.ucast_accept_all = accp_all_ucast ?
2337 bp->mac_filters.ucast_accept_all | mask :
2338 bp->mac_filters.ucast_accept_all & ~mask;
2339
2340 bp->mac_filters.mcast_accept_all = accp_all_mcast ?
2341 bp->mac_filters.mcast_accept_all | mask :
2342 bp->mac_filters.mcast_accept_all & ~mask;
2343
2344 bp->mac_filters.bcast_accept_all = accp_all_bcast ?
2345 bp->mac_filters.bcast_accept_all | mask :
2346 bp->mac_filters.bcast_accept_all & ~mask;
2347
2348 bp->mac_filters.unmatched_unicast = unmatched_unicast ?
2349 bp->mac_filters.unmatched_unicast | mask :
2350 bp->mac_filters.unmatched_unicast & ~mask;
2351}
2352
stephen hemminger8d962862010-10-21 07:50:56 +00002353static void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002354{
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002355 struct tstorm_eth_function_common_config tcfg = {0};
2356 u16 rss_flgs;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002357
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002358 /* tpa */
2359 if (p->func_flgs & FUNC_FLG_TPA)
2360 tcfg.config_flags |=
2361 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002362
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002363 /* set rss flags */
2364 rss_flgs = (p->rss->mode <<
2365 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002366
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002367 if (p->rss->cap & RSS_IPV4_CAP)
2368 rss_flgs |= RSS_IPV4_CAP_MASK;
2369 if (p->rss->cap & RSS_IPV4_TCP_CAP)
2370 rss_flgs |= RSS_IPV4_TCP_CAP_MASK;
2371 if (p->rss->cap & RSS_IPV6_CAP)
2372 rss_flgs |= RSS_IPV6_CAP_MASK;
2373 if (p->rss->cap & RSS_IPV6_TCP_CAP)
2374 rss_flgs |= RSS_IPV6_TCP_CAP_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002375
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002376 tcfg.config_flags |= rss_flgs;
2377 tcfg.rss_result_mask = p->rss->result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002378
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002379 storm_memset_func_cfg(bp, &tcfg, p->func_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002380
2381 /* Enable the function in the FW */
2382 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2383 storm_memset_func_en(bp, p->func_id, 1);
2384
2385 /* statistics */
2386 if (p->func_flgs & FUNC_FLG_STATS) {
2387 struct stats_indication_flags stats_flags = {0};
2388 stats_flags.collect_eth = 1;
2389
2390 storm_memset_xstats_flags(bp, &stats_flags, p->func_id);
2391 storm_memset_xstats_addr(bp, p->fw_stat_map, p->func_id);
2392
2393 storm_memset_tstats_flags(bp, &stats_flags, p->func_id);
2394 storm_memset_tstats_addr(bp, p->fw_stat_map, p->func_id);
2395
2396 storm_memset_ustats_flags(bp, &stats_flags, p->func_id);
2397 storm_memset_ustats_addr(bp, p->fw_stat_map, p->func_id);
2398
2399 storm_memset_cstats_flags(bp, &stats_flags, p->func_id);
2400 storm_memset_cstats_addr(bp, p->fw_stat_map, p->func_id);
2401 }
2402
2403 /* spq */
2404 if (p->func_flgs & FUNC_FLG_SPQ) {
2405 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2406 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2407 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2408 }
2409}
2410
2411static inline u16 bnx2x_get_cl_flags(struct bnx2x *bp,
2412 struct bnx2x_fastpath *fp)
2413{
2414 u16 flags = 0;
2415
2416 /* calculate queue flags */
2417 flags |= QUEUE_FLG_CACHE_ALIGN;
2418 flags |= QUEUE_FLG_HC;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002419 flags |= IS_MF_SD(bp) ? QUEUE_FLG_OV : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002420
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002421 flags |= QUEUE_FLG_VLAN;
2422 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002423
2424 if (!fp->disable_tpa)
2425 flags |= QUEUE_FLG_TPA;
2426
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002427 flags = stat_counter_valid(bp, fp) ?
2428 (flags | QUEUE_FLG_STATS) : (flags & ~QUEUE_FLG_STATS);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002429
2430 return flags;
2431}
2432
2433static void bnx2x_pf_rx_cl_prep(struct bnx2x *bp,
2434 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2435 struct bnx2x_rxq_init_params *rxq_init)
2436{
2437 u16 max_sge = 0;
2438 u16 sge_sz = 0;
2439 u16 tpa_agg_size = 0;
2440
2441 /* calculate queue flags */
2442 u16 flags = bnx2x_get_cl_flags(bp, fp);
2443
2444 if (!fp->disable_tpa) {
2445 pause->sge_th_hi = 250;
2446 pause->sge_th_lo = 150;
2447 tpa_agg_size = min_t(u32,
2448 (min_t(u32, 8, MAX_SKB_FRAGS) *
2449 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2450 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2451 SGE_PAGE_SHIFT;
2452 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2453 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2454 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2455 0xffff);
2456 }
2457
2458 /* pause - not for e1 */
2459 if (!CHIP_IS_E1(bp)) {
2460 pause->bd_th_hi = 350;
2461 pause->bd_th_lo = 250;
2462 pause->rcq_th_hi = 350;
2463 pause->rcq_th_lo = 250;
2464 pause->sge_th_hi = 0;
2465 pause->sge_th_lo = 0;
2466 pause->pri_map = 1;
2467 }
2468
2469 /* rxq setup */
2470 rxq_init->flags = flags;
2471 rxq_init->cxt = &bp->context.vcxt[fp->cid].eth;
2472 rxq_init->dscr_map = fp->rx_desc_mapping;
2473 rxq_init->sge_map = fp->rx_sge_mapping;
2474 rxq_init->rcq_map = fp->rx_comp_mapping;
2475 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002476
2477 /* Always use mini-jumbo MTU for FCoE L2 ring */
2478 if (IS_FCOE_FP(fp))
2479 rxq_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2480 else
2481 rxq_init->mtu = bp->dev->mtu;
2482
2483 rxq_init->buf_sz = fp->rx_buf_size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002484 rxq_init->cl_qzone_id = fp->cl_qzone_id;
2485 rxq_init->cl_id = fp->cl_id;
2486 rxq_init->spcl_id = fp->cl_id;
2487 rxq_init->stat_id = fp->cl_id;
2488 rxq_init->tpa_agg_sz = tpa_agg_size;
2489 rxq_init->sge_buf_sz = sge_sz;
2490 rxq_init->max_sges_pkt = max_sge;
2491 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2492 rxq_init->fw_sb_id = fp->fw_sb_id;
2493
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002494 if (IS_FCOE_FP(fp))
2495 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2496 else
2497 rxq_init->sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002498
2499 rxq_init->cid = HW_CID(bp, fp->cid);
2500
2501 rxq_init->hc_rate = bp->rx_ticks ? (1000000 / bp->rx_ticks) : 0;
2502}
2503
2504static void bnx2x_pf_tx_cl_prep(struct bnx2x *bp,
2505 struct bnx2x_fastpath *fp, struct bnx2x_txq_init_params *txq_init)
2506{
2507 u16 flags = bnx2x_get_cl_flags(bp, fp);
2508
2509 txq_init->flags = flags;
2510 txq_init->cxt = &bp->context.vcxt[fp->cid].eth;
2511 txq_init->dscr_map = fp->tx_desc_mapping;
2512 txq_init->stat_id = fp->cl_id;
2513 txq_init->cid = HW_CID(bp, fp->cid);
2514 txq_init->sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
2515 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2516 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002517
2518 if (IS_FCOE_FP(fp)) {
2519 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2520 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2521 }
2522
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523 txq_init->hc_rate = bp->tx_ticks ? (1000000 / bp->tx_ticks) : 0;
2524}
2525
stephen hemminger8d962862010-10-21 07:50:56 +00002526static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002527{
2528 struct bnx2x_func_init_params func_init = {0};
2529 struct bnx2x_rss_params rss = {0};
2530 struct event_ring_data eq_data = { {0} };
2531 u16 flags;
2532
2533 /* pf specific setups */
2534 if (!CHIP_IS_E1(bp))
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002535 storm_memset_ov(bp, bp->mf_ov, BP_FUNC(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002536
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002537 if (CHIP_IS_E2(bp)) {
2538 /* reset IGU PF statistics: MSIX + ATTN */
2539 /* PF */
2540 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2541 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2542 (CHIP_MODE_IS_4_PORT(bp) ?
2543 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2544 /* ATTN */
2545 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2546 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2547 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2548 (CHIP_MODE_IS_4_PORT(bp) ?
2549 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2550 }
2551
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002552 /* function setup flags */
2553 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002555 if (CHIP_IS_E1x(bp))
2556 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
2557 else
2558 flags |= FUNC_FLG_TPA;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002559
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002560 /* function setup */
2561
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562 /**
2563 * Although RSS is meaningless when there is a single HW queue we
2564 * still need it enabled in order to have HW Rx hash generated.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002565 */
Dmitry Kravkov030f3352010-10-17 23:08:53 +00002566 rss.cap = (RSS_IPV4_CAP | RSS_IPV4_TCP_CAP |
2567 RSS_IPV6_CAP | RSS_IPV6_TCP_CAP);
2568 rss.mode = bp->multi_mode;
2569 rss.result_mask = MULTI_MASK;
2570 func_init.rss = &rss;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002571
2572 func_init.func_flgs = flags;
2573 func_init.pf_id = BP_FUNC(bp);
2574 func_init.func_id = BP_FUNC(bp);
2575 func_init.fw_stat_map = bnx2x_sp_mapping(bp, fw_stats);
2576 func_init.spq_map = bp->spq_mapping;
2577 func_init.spq_prod = bp->spq_prod_idx;
2578
2579 bnx2x_func_init(bp, &func_init);
2580
2581 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2582
2583 /*
2584 Congestion management values depend on the link rate
2585 There is no active link so initial link rate is set to 10 Gbps.
2586 When the link comes up The congestion management values are
2587 re-calculated according to the actual link rate.
2588 */
2589 bp->link_vars.line_speed = SPEED_10000;
2590 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2591
2592 /* Only the PMF sets the HW */
2593 if (bp->port.pmf)
2594 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2595
2596 /* no rx until link is up */
2597 bp->rx_mode = BNX2X_RX_MODE_NONE;
2598 bnx2x_set_storm_rx_mode(bp);
2599
2600 /* init Event Queue */
2601 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2602 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2603 eq_data.producer = bp->eq_prod;
2604 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2605 eq_data.sb_id = DEF_SB_ID;
2606 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2607}
2608
2609
Eilon Greenstein2691d512009-08-12 08:22:08 +00002610static void bnx2x_e1h_disable(struct bnx2x *bp)
2611{
2612 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002613
2614 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002615
2616 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2617
Eilon Greenstein2691d512009-08-12 08:22:08 +00002618 netif_carrier_off(bp->dev);
2619}
2620
2621static void bnx2x_e1h_enable(struct bnx2x *bp)
2622{
2623 int port = BP_PORT(bp);
2624
2625 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2626
Eilon Greenstein2691d512009-08-12 08:22:08 +00002627 /* Tx queue should be only reenabled */
2628 netif_tx_wake_all_queues(bp->dev);
2629
Eilon Greenstein061bc702009-10-15 00:18:47 -07002630 /*
2631 * Should not call netif_carrier_on since it will be called if the link
2632 * is up when checking for link state
2633 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002634}
2635
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002636/* called due to MCP event (on pmf):
2637 * reread new bandwidth configuration
2638 * configure FW
2639 * notify others function about the change
2640 */
2641static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2642{
2643 if (bp->link_vars.link_up) {
2644 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2645 bnx2x_link_sync_notify(bp);
2646 }
2647 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2648}
2649
2650static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2651{
2652 bnx2x_config_mf_bw(bp);
2653 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2654}
2655
Eilon Greenstein2691d512009-08-12 08:22:08 +00002656static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2657{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002658 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002659
2660 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2661
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002662 /*
2663 * This is the only place besides the function initialization
2664 * where the bp->flags can change so it is done without any
2665 * locks
2666 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002667 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002668 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002669 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002670
2671 bnx2x_e1h_disable(bp);
2672 } else {
2673 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002674 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002675
2676 bnx2x_e1h_enable(bp);
2677 }
2678 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2679 }
2680 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002681 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002682 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2683 }
2684
2685 /* Report results to MCP */
2686 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002687 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002688 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002689 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002690}
2691
Michael Chan28912902009-10-10 13:46:53 +00002692/* must be called under the spq lock */
2693static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2694{
2695 struct eth_spe *next_spe = bp->spq_prod_bd;
2696
2697 if (bp->spq_prod_bd == bp->spq_last_bd) {
2698 bp->spq_prod_bd = bp->spq;
2699 bp->spq_prod_idx = 0;
2700 DP(NETIF_MSG_TIMER, "end of spq\n");
2701 } else {
2702 bp->spq_prod_bd++;
2703 bp->spq_prod_idx++;
2704 }
2705 return next_spe;
2706}
2707
2708/* must be called under the spq lock */
2709static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2710{
2711 int func = BP_FUNC(bp);
2712
2713 /* Make sure that BD data is updated before writing the producer */
2714 wmb();
2715
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002716 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002717 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00002718 mmiowb();
2719}
2720
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002721/* the slow path queue is odd since completions arrive on the fastpath ring */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002722int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002723 u32 data_hi, u32 data_lo, int common)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002724{
Michael Chan28912902009-10-10 13:46:53 +00002725 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002726 u16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002728#ifdef BNX2X_STOP_ON_ERROR
2729 if (unlikely(bp->panic))
2730 return -EIO;
2731#endif
2732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002733 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002735 if (common) {
2736 if (!atomic_read(&bp->eq_spq_left)) {
2737 BNX2X_ERR("BUG! EQ ring full!\n");
2738 spin_unlock_bh(&bp->spq_lock);
2739 bnx2x_panic();
2740 return -EBUSY;
2741 }
2742 } else if (!atomic_read(&bp->cq_spq_left)) {
2743 BNX2X_ERR("BUG! SPQ ring full!\n");
2744 spin_unlock_bh(&bp->spq_lock);
2745 bnx2x_panic();
2746 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002748
Michael Chan28912902009-10-10 13:46:53 +00002749 spe = bnx2x_sp_get_next(bp);
2750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002751 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002752 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002753 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
2754 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 if (common)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002757 /* Common ramrods:
2758 * FUNC_START, FUNC_STOP, CFC_DEL, STATS, SET_MAC
2759 * TRAFFIC_STOP, TRAFFIC_START
2760 */
2761 type = (NONE_CONNECTION_TYPE << SPE_HDR_CONN_TYPE_SHIFT)
2762 & SPE_HDR_CONN_TYPE;
2763 else
2764 /* ETH ramrods: SETUP, HALT */
2765 type = (ETH_CONNECTION_TYPE << SPE_HDR_CONN_TYPE_SHIFT)
2766 & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002768 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
2769 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002770
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002771 spe->hdr.type = cpu_to_le16(type);
2772
2773 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
2774 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
2775
2776 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002777 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002778 /* It's ok if the actual decrement is issued towards the memory
2779 * somewhere between the spin_lock and spin_unlock. Thus no
2780 * more explict memory barrier is needed.
2781 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002782 if (common)
2783 atomic_dec(&bp->eq_spq_left);
2784 else
2785 atomic_dec(&bp->cq_spq_left);
2786 }
2787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002788
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002789 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002790 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002791 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002792 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
2793 (u32)(U64_LO(bp->spq_mapping) +
2794 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002795 HW_CID(bp, cid), data_hi, data_lo, type,
2796 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002797
Michael Chan28912902009-10-10 13:46:53 +00002798 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002799 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002800 return 0;
2801}
2802
2803/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002804static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002805{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002806 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002807 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002808
2809 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002810 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002811 val = (1UL << 31);
2812 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2813 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2814 if (val & (1L << 31))
2815 break;
2816
2817 msleep(5);
2818 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002820 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002821 rc = -EBUSY;
2822 }
2823
2824 return rc;
2825}
2826
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002827/* release split MCP access lock register */
2828static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002829{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002830 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002831}
2832
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002833#define BNX2X_DEF_SB_ATT_IDX 0x0001
2834#define BNX2X_DEF_SB_IDX 0x0002
2835
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002836static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2837{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002838 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839 u16 rc = 0;
2840
2841 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002842 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2843 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002844 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002845 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002846
2847 if (bp->def_idx != def_sb->sp_sb.running_index) {
2848 bp->def_idx = def_sb->sp_sb.running_index;
2849 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002850 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002851
2852 /* Do not reorder: indecies reading should complete before handling */
2853 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854 return rc;
2855}
2856
2857/*
2858 * slow path service functions
2859 */
2860
2861static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2862{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002863 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002864 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2865 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002866 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2867 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002868 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002869 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002870 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002871
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002872 if (bp->attn_state & asserted)
2873 BNX2X_ERR("IGU ERROR\n");
2874
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002875 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2876 aeu_mask = REG_RD(bp, aeu_addr);
2877
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002879 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002880 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002881 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002882
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002883 REG_WR(bp, aeu_addr, aeu_mask);
2884 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002886 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002887 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002888 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002889
2890 if (asserted & ATTN_HARD_WIRED_MASK) {
2891 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002893 bnx2x_acquire_phy_lock(bp);
2894
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002895 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002896 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002897 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002899 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002900
2901 /* handle unicore attn? */
2902 }
2903 if (asserted & ATTN_SW_TIMER_4_FUNC)
2904 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2905
2906 if (asserted & GPIO_2_FUNC)
2907 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2908
2909 if (asserted & GPIO_3_FUNC)
2910 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2911
2912 if (asserted & GPIO_4_FUNC)
2913 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2914
2915 if (port == 0) {
2916 if (asserted & ATTN_GENERAL_ATTN_1) {
2917 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2918 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2919 }
2920 if (asserted & ATTN_GENERAL_ATTN_2) {
2921 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2922 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2923 }
2924 if (asserted & ATTN_GENERAL_ATTN_3) {
2925 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2927 }
2928 } else {
2929 if (asserted & ATTN_GENERAL_ATTN_4) {
2930 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2931 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2932 }
2933 if (asserted & ATTN_GENERAL_ATTN_5) {
2934 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2935 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2936 }
2937 if (asserted & ATTN_GENERAL_ATTN_6) {
2938 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2939 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2940 }
2941 }
2942
2943 } /* if hardwired */
2944
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002945 if (bp->common.int_block == INT_BLOCK_HC)
2946 reg_addr = (HC_REG_COMMAND_REG + port*32 +
2947 COMMAND_REG_ATTN_BITS_SET);
2948 else
2949 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
2950
2951 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
2952 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
2953 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954
2955 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002956 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002957 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002958 bnx2x_release_phy_lock(bp);
2959 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002960}
2961
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002962static inline void bnx2x_fan_failure(struct bnx2x *bp)
2963{
2964 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002965 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002966 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002967 ext_phy_config =
2968 SHMEM_RD(bp,
2969 dev_info.port_hw_config[port].external_phy_config);
2970
2971 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2972 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002973 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002974 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002975
2976 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002977 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
2978 " the driver to shutdown the card to prevent permanent"
2979 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002980}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002981
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002982static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2983{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002985 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00002986 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002987
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002988 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2989 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002991 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002992
2993 val = REG_RD(bp, reg_offset);
2994 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2995 REG_WR(bp, reg_offset, val);
2996
2997 BNX2X_ERR("SPIO5 hw attention\n");
2998
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002999 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003000 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003001 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003002 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003003
Eilon Greenstein589abe32009-02-12 08:36:55 +00003004 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
3005 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
3006 bnx2x_acquire_phy_lock(bp);
3007 bnx2x_handle_module_detect_int(&bp->link_params);
3008 bnx2x_release_phy_lock(bp);
3009 }
3010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003011 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3012
3013 val = REG_RD(bp, reg_offset);
3014 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3015 REG_WR(bp, reg_offset, val);
3016
3017 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003018 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003019 bnx2x_panic();
3020 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003021}
3022
3023static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3024{
3025 u32 val;
3026
Eilon Greenstein0626b892009-02-12 08:38:14 +00003027 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003028
3029 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3030 BNX2X_ERR("DB hw attention 0x%x\n", val);
3031 /* DORQ discard attention */
3032 if (val & 0x2)
3033 BNX2X_ERR("FATAL error from DORQ\n");
3034 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003035
3036 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3037
3038 int port = BP_PORT(bp);
3039 int reg_offset;
3040
3041 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3042 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3043
3044 val = REG_RD(bp, reg_offset);
3045 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3046 REG_WR(bp, reg_offset, val);
3047
3048 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003049 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003050 bnx2x_panic();
3051 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003052}
3053
3054static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3055{
3056 u32 val;
3057
3058 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3059
3060 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3061 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3062 /* CFC error attention */
3063 if (val & 0x2)
3064 BNX2X_ERR("FATAL error from CFC\n");
3065 }
3066
3067 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3068
3069 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3070 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3071 /* RQ_USDMDP_FIFO_OVERFLOW */
3072 if (val & 0x18000)
3073 BNX2X_ERR("FATAL error from PXP\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003074 if (CHIP_IS_E2(bp)) {
3075 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3076 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3077 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003078 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003079
3080 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3081
3082 int port = BP_PORT(bp);
3083 int reg_offset;
3084
3085 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3086 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3087
3088 val = REG_RD(bp, reg_offset);
3089 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3090 REG_WR(bp, reg_offset, val);
3091
3092 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003093 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003094 bnx2x_panic();
3095 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003096}
3097
3098static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3099{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003100 u32 val;
3101
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003102 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104 if (attn & BNX2X_PMF_LINK_ASSERT) {
3105 int func = BP_FUNC(bp);
3106
3107 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003108 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3109 func_mf_config[BP_ABS_FUNC(bp)].config);
3110 val = SHMEM_RD(bp,
3111 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003112 if (val & DRV_STATUS_DCC_EVENT_MASK)
3113 bnx2x_dcc_event(bp,
3114 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003115
3116 if (val & DRV_STATUS_SET_MF_BW)
3117 bnx2x_set_mf_bw(bp);
3118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003119 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003120 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003121 bnx2x_pmf_update(bp);
3122
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003123 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003124 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3125 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003126 /* start dcbx state machine */
3127 bnx2x_dcbx_set_params(bp,
3128 BNX2X_DCBX_STATE_NEG_RECEIVED);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003129 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003130
3131 BNX2X_ERR("MC assert!\n");
3132 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3133 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3134 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3135 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3136 bnx2x_panic();
3137
3138 } else if (attn & BNX2X_MCP_ASSERT) {
3139
3140 BNX2X_ERR("MCP assert!\n");
3141 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003142 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003143
3144 } else
3145 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3146 }
3147
3148 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003149 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3150 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003151 val = CHIP_IS_E1(bp) ? 0 :
3152 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003153 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3154 }
3155 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003156 val = CHIP_IS_E1(bp) ? 0 :
3157 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003158 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3159 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003160 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003161 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003162}
3163
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003164#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
3165#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
3166#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
3167#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
3168#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003169
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003170/*
3171 * should be run under rtnl lock
3172 */
3173static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3174{
3175 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3176 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
3177 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3178 barrier();
3179 mmiowb();
3180}
3181
3182/*
3183 * should be run under rtnl lock
3184 */
3185static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
3186{
3187 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3188 val |= (1 << 16);
3189 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
3190 barrier();
3191 mmiowb();
3192}
3193
3194/*
3195 * should be run under rtnl lock
3196 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003197bool bnx2x_reset_is_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003198{
3199 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3200 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3201 return (val & RESET_DONE_FLAG_MASK) ? false : true;
3202}
3203
3204/*
3205 * should be run under rtnl lock
3206 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003207inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003208{
3209 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3210
3211 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3212
3213 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
3214 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3215 barrier();
3216 mmiowb();
3217}
3218
3219/*
3220 * should be run under rtnl lock
3221 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003222u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003223{
3224 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3225
3226 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3227
3228 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
3229 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
3230 barrier();
3231 mmiowb();
3232
3233 return val1;
3234}
3235
3236/*
3237 * should be run under rtnl lock
3238 */
3239static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
3240{
3241 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
3242}
3243
3244static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3245{
3246 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
3247 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
3248}
3249
3250static inline void _print_next_block(int idx, const char *blk)
3251{
3252 if (idx)
3253 pr_cont(", ");
3254 pr_cont("%s", blk);
3255}
3256
3257static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
3258{
3259 int i = 0;
3260 u32 cur_bit = 0;
3261 for (i = 0; sig; i++) {
3262 cur_bit = ((u32)0x1 << i);
3263 if (sig & cur_bit) {
3264 switch (cur_bit) {
3265 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
3266 _print_next_block(par_num++, "BRB");
3267 break;
3268 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
3269 _print_next_block(par_num++, "PARSER");
3270 break;
3271 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
3272 _print_next_block(par_num++, "TSDM");
3273 break;
3274 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
3275 _print_next_block(par_num++, "SEARCHER");
3276 break;
3277 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
3278 _print_next_block(par_num++, "TSEMI");
3279 break;
3280 }
3281
3282 /* Clear the bit */
3283 sig &= ~cur_bit;
3284 }
3285 }
3286
3287 return par_num;
3288}
3289
3290static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
3291{
3292 int i = 0;
3293 u32 cur_bit = 0;
3294 for (i = 0; sig; i++) {
3295 cur_bit = ((u32)0x1 << i);
3296 if (sig & cur_bit) {
3297 switch (cur_bit) {
3298 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3299 _print_next_block(par_num++, "PBCLIENT");
3300 break;
3301 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
3302 _print_next_block(par_num++, "QM");
3303 break;
3304 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
3305 _print_next_block(par_num++, "XSDM");
3306 break;
3307 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
3308 _print_next_block(par_num++, "XSEMI");
3309 break;
3310 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
3311 _print_next_block(par_num++, "DOORBELLQ");
3312 break;
3313 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
3314 _print_next_block(par_num++, "VAUX PCI CORE");
3315 break;
3316 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
3317 _print_next_block(par_num++, "DEBUG");
3318 break;
3319 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
3320 _print_next_block(par_num++, "USDM");
3321 break;
3322 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
3323 _print_next_block(par_num++, "USEMI");
3324 break;
3325 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
3326 _print_next_block(par_num++, "UPB");
3327 break;
3328 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
3329 _print_next_block(par_num++, "CSDM");
3330 break;
3331 }
3332
3333 /* Clear the bit */
3334 sig &= ~cur_bit;
3335 }
3336 }
3337
3338 return par_num;
3339}
3340
3341static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
3342{
3343 int i = 0;
3344 u32 cur_bit = 0;
3345 for (i = 0; sig; i++) {
3346 cur_bit = ((u32)0x1 << i);
3347 if (sig & cur_bit) {
3348 switch (cur_bit) {
3349 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
3350 _print_next_block(par_num++, "CSEMI");
3351 break;
3352 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
3353 _print_next_block(par_num++, "PXP");
3354 break;
3355 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
3356 _print_next_block(par_num++,
3357 "PXPPCICLOCKCLIENT");
3358 break;
3359 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
3360 _print_next_block(par_num++, "CFC");
3361 break;
3362 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
3363 _print_next_block(par_num++, "CDU");
3364 break;
3365 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
3366 _print_next_block(par_num++, "IGU");
3367 break;
3368 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
3369 _print_next_block(par_num++, "MISC");
3370 break;
3371 }
3372
3373 /* Clear the bit */
3374 sig &= ~cur_bit;
3375 }
3376 }
3377
3378 return par_num;
3379}
3380
3381static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
3382{
3383 int i = 0;
3384 u32 cur_bit = 0;
3385 for (i = 0; sig; i++) {
3386 cur_bit = ((u32)0x1 << i);
3387 if (sig & cur_bit) {
3388 switch (cur_bit) {
3389 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
3390 _print_next_block(par_num++, "MCP ROM");
3391 break;
3392 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
3393 _print_next_block(par_num++, "MCP UMP RX");
3394 break;
3395 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
3396 _print_next_block(par_num++, "MCP UMP TX");
3397 break;
3398 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
3399 _print_next_block(par_num++, "MCP SCPAD");
3400 break;
3401 }
3402
3403 /* Clear the bit */
3404 sig &= ~cur_bit;
3405 }
3406 }
3407
3408 return par_num;
3409}
3410
3411static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
3412 u32 sig2, u32 sig3)
3413{
3414 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3415 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3416 int par_num = 0;
3417 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3418 "[0]:0x%08x [1]:0x%08x "
3419 "[2]:0x%08x [3]:0x%08x\n",
3420 sig0 & HW_PRTY_ASSERT_SET_0,
3421 sig1 & HW_PRTY_ASSERT_SET_1,
3422 sig2 & HW_PRTY_ASSERT_SET_2,
3423 sig3 & HW_PRTY_ASSERT_SET_3);
3424 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
3425 bp->dev->name);
3426 par_num = bnx2x_print_blocks_with_parity0(
3427 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
3428 par_num = bnx2x_print_blocks_with_parity1(
3429 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
3430 par_num = bnx2x_print_blocks_with_parity2(
3431 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
3432 par_num = bnx2x_print_blocks_with_parity3(
3433 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
3434 printk("\n");
3435 return true;
3436 } else
3437 return false;
3438}
3439
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003440bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003442 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003443 int port = BP_PORT(bp);
3444
3445 attn.sig[0] = REG_RD(bp,
3446 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3447 port*4);
3448 attn.sig[1] = REG_RD(bp,
3449 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3450 port*4);
3451 attn.sig[2] = REG_RD(bp,
3452 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3453 port*4);
3454 attn.sig[3] = REG_RD(bp,
3455 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3456 port*4);
3457
3458 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
3459 attn.sig[3]);
3460}
3461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003462
3463static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
3464{
3465 u32 val;
3466 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
3467
3468 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
3469 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
3470 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
3471 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3472 "ADDRESS_ERROR\n");
3473 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
3474 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3475 "INCORRECT_RCV_BEHAVIOR\n");
3476 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
3477 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3478 "WAS_ERROR_ATTN\n");
3479 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
3480 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3481 "VF_LENGTH_VIOLATION_ATTN\n");
3482 if (val &
3483 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
3484 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3485 "VF_GRC_SPACE_VIOLATION_ATTN\n");
3486 if (val &
3487 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
3488 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3489 "VF_MSIX_BAR_VIOLATION_ATTN\n");
3490 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
3491 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3492 "TCPL_ERROR_ATTN\n");
3493 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
3494 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3495 "TCPL_IN_TWO_RCBS_ATTN\n");
3496 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
3497 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3498 "CSSNOOP_FIFO_OVERFLOW\n");
3499 }
3500 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
3501 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
3502 BNX2X_ERR("ATC hw attention 0x%x\n", val);
3503 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
3504 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
3505 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
3506 BNX2X_ERR("ATC_ATC_INT_STS_REG"
3507 "_ATC_TCPL_TO_NOT_PEND\n");
3508 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
3509 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3510 "ATC_GPA_MULTIPLE_HITS\n");
3511 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
3512 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3513 "ATC_RCPL_TO_EMPTY_CNT\n");
3514 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
3515 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
3516 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
3517 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3518 "ATC_IREQ_LESS_THAN_STU\n");
3519 }
3520
3521 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3522 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
3523 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
3524 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3525 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
3526 }
3527
3528}
3529
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003530static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3531{
3532 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003533 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003534 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003535 u32 reg_addr;
3536 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003537 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003538
3539 /* need to take HW lock because MCP or other port might also
3540 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003541 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003542
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003543 if (CHIP_PARITY_ENABLED(bp) && bnx2x_chk_parity_attn(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003544 bp->recovery_state = BNX2X_RECOVERY_INIT;
3545 bnx2x_set_reset_in_progress(bp);
3546 schedule_delayed_work(&bp->reset_task, 0);
3547 /* Disable HW interrupts */
3548 bnx2x_int_disable(bp);
3549 bnx2x_release_alr(bp);
3550 /* In case of parity errors don't handle attentions so that
3551 * other function would "see" parity errors.
3552 */
3553 return;
3554 }
3555
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3557 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3558 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3559 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003560 if (CHIP_IS_E2(bp))
3561 attn.sig[4] =
3562 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
3563 else
3564 attn.sig[4] = 0;
3565
3566 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
3567 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003568
3569 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3570 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003571 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003573 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
3574 "%08x %08x %08x\n",
3575 index,
3576 group_mask->sig[0], group_mask->sig[1],
3577 group_mask->sig[2], group_mask->sig[3],
3578 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003579
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003580 bnx2x_attn_int_deasserted4(bp,
3581 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003582 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003583 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003584 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003585 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003586 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003587 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003588 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003589 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003590 }
3591 }
3592
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003593 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003594
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003595 if (bp->common.int_block == INT_BLOCK_HC)
3596 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3597 COMMAND_REG_ATTN_BITS_CLR);
3598 else
3599 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003600
3601 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003602 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
3603 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003604 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003605
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003606 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003607 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003608
3609 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3610 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3611
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003612 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3613 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003614
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003615 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3616 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003617 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003618 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3619
3620 REG_WR(bp, reg_addr, aeu_mask);
3621 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003622
3623 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3624 bp->attn_state &= ~deasserted;
3625 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3626}
3627
3628static void bnx2x_attn_int(struct bnx2x *bp)
3629{
3630 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003631 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3632 attn_bits);
3633 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3634 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003635 u32 attn_state = bp->attn_state;
3636
3637 /* look for changed bits */
3638 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3639 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3640
3641 DP(NETIF_MSG_HW,
3642 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3643 attn_bits, attn_ack, asserted, deasserted);
3644
3645 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003646 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647
3648 /* handle bits that were raised */
3649 if (asserted)
3650 bnx2x_attn_int_asserted(bp, asserted);
3651
3652 if (deasserted)
3653 bnx2x_attn_int_deasserted(bp, deasserted);
3654}
3655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003656static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
3657{
3658 /* No memory barriers */
3659 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
3660 mmiowb(); /* keep prod updates ordered */
3661}
3662
3663#ifdef BCM_CNIC
3664static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
3665 union event_ring_elem *elem)
3666{
3667 if (!bp->cnic_eth_dev.starting_cid ||
3668 cid < bp->cnic_eth_dev.starting_cid)
3669 return 1;
3670
3671 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
3672
3673 if (unlikely(elem->message.data.cfc_del_event.error)) {
3674 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
3675 cid);
3676 bnx2x_panic_dump(bp);
3677 }
3678 bnx2x_cnic_cfc_comp(bp, cid);
3679 return 0;
3680}
3681#endif
3682
3683static void bnx2x_eq_int(struct bnx2x *bp)
3684{
3685 u16 hw_cons, sw_cons, sw_prod;
3686 union event_ring_elem *elem;
3687 u32 cid;
3688 u8 opcode;
3689 int spqe_cnt = 0;
3690
3691 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
3692
3693 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
3694 * when we get the the next-page we nned to adjust so the loop
3695 * condition below will be met. The next element is the size of a
3696 * regular element and hence incrementing by 1
3697 */
3698 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
3699 hw_cons++;
3700
3701 /* This function may never run in parralel with itself for a
3702 * specific bp, thus there is no need in "paired" read memory
3703 * barrier here.
3704 */
3705 sw_cons = bp->eq_cons;
3706 sw_prod = bp->eq_prod;
3707
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003708 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
3709 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003710
3711 for (; sw_cons != hw_cons;
3712 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
3713
3714
3715 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
3716
3717 cid = SW_CID(elem->message.data.cfc_del_event.cid);
3718 opcode = elem->message.opcode;
3719
3720
3721 /* handle eq element */
3722 switch (opcode) {
3723 case EVENT_RING_OPCODE_STAT_QUERY:
3724 DP(NETIF_MSG_TIMER, "got statistics comp event\n");
3725 /* nothing to do with stats comp */
3726 continue;
3727
3728 case EVENT_RING_OPCODE_CFC_DEL:
3729 /* handle according to cid range */
3730 /*
3731 * we may want to verify here that the bp state is
3732 * HALTING
3733 */
3734 DP(NETIF_MSG_IFDOWN,
3735 "got delete ramrod for MULTI[%d]\n", cid);
3736#ifdef BCM_CNIC
3737 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
3738 goto next_spqe;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003739 if (cid == BNX2X_FCOE_ETH_CID)
3740 bnx2x_fcoe(bp, state) = BNX2X_FP_STATE_CLOSED;
3741 else
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003742#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003743 bnx2x_fp(bp, cid, state) =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003744 BNX2X_FP_STATE_CLOSED;
3745
3746 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003747
3748 case EVENT_RING_OPCODE_STOP_TRAFFIC:
3749 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
3750 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
3751 goto next_spqe;
3752 case EVENT_RING_OPCODE_START_TRAFFIC:
3753 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
3754 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
3755 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003756 }
3757
3758 switch (opcode | bp->state) {
3759 case (EVENT_RING_OPCODE_FUNCTION_START |
3760 BNX2X_STATE_OPENING_WAIT4_PORT):
3761 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
3762 bp->state = BNX2X_STATE_FUNC_STARTED;
3763 break;
3764
3765 case (EVENT_RING_OPCODE_FUNCTION_STOP |
3766 BNX2X_STATE_CLOSING_WAIT4_HALT):
3767 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
3768 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
3769 break;
3770
3771 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
3772 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
3773 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003774 if (elem->message.data.set_mac_event.echo)
3775 bp->set_mac_pending = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003776 break;
3777
3778 case (EVENT_RING_OPCODE_SET_MAC |
3779 BNX2X_STATE_CLOSING_WAIT4_HALT):
3780 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003781 if (elem->message.data.set_mac_event.echo)
3782 bp->set_mac_pending = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003783 break;
3784 default:
3785 /* unknown event log error and continue */
3786 BNX2X_ERR("Unknown EQ event %d\n",
3787 elem->message.opcode);
3788 }
3789next_spqe:
3790 spqe_cnt++;
3791 } /* for */
3792
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00003793 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003794 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003795
3796 bp->eq_cons = sw_cons;
3797 bp->eq_prod = sw_prod;
3798 /* Make sure that above mem writes were issued towards the memory */
3799 smp_wmb();
3800
3801 /* update producer */
3802 bnx2x_update_eq_prod(bp, bp->eq_prod);
3803}
3804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003805static void bnx2x_sp_task(struct work_struct *work)
3806{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003807 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003808 u16 status;
3809
3810 /* Return here if interrupt is disabled */
3811 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003812 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003813 return;
3814 }
3815
3816 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003817/* if (status == 0) */
3818/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003819
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003820 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003822 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003823 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003825 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003826 }
3827
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003828 /* SP events: STAT_QUERY and others */
3829 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003830#ifdef BCM_CNIC
3831 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003832
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003833 if ((!NO_FCOE(bp)) &&
3834 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp)))
3835 napi_schedule(&bnx2x_fcoe(bp, napi));
3836#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003837 /* Handle EQ completions */
3838 bnx2x_eq_int(bp);
3839
3840 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
3841 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
3842
3843 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003844 }
3845
3846 if (unlikely(status))
3847 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
3848 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003849
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003850 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
3851 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852}
3853
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003854irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003855{
3856 struct net_device *dev = dev_instance;
3857 struct bnx2x *bp = netdev_priv(dev);
3858
3859 /* Return here if interrupt is disabled */
3860 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003861 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862 return IRQ_HANDLED;
3863 }
3864
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003865 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
3866 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003867
3868#ifdef BNX2X_STOP_ON_ERROR
3869 if (unlikely(bp->panic))
3870 return IRQ_HANDLED;
3871#endif
3872
Michael Chan993ac7b2009-10-10 13:46:56 +00003873#ifdef BCM_CNIC
3874 {
3875 struct cnic_ops *c_ops;
3876
3877 rcu_read_lock();
3878 c_ops = rcu_dereference(bp->cnic_ops);
3879 if (c_ops)
3880 c_ops->cnic_handler(bp->cnic_data, NULL);
3881 rcu_read_unlock();
3882 }
3883#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003884 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003885
3886 return IRQ_HANDLED;
3887}
3888
3889/* end of slow path */
3890
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003891static void bnx2x_timer(unsigned long data)
3892{
3893 struct bnx2x *bp = (struct bnx2x *) data;
3894
3895 if (!netif_running(bp->dev))
3896 return;
3897
3898 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08003899 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003900
3901 if (poll) {
3902 struct bnx2x_fastpath *fp = &bp->fp[0];
3903 int rc;
3904
Eilon Greenstein7961f792009-03-02 07:59:31 +00003905 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003906 rc = bnx2x_rx_int(fp, 1000);
3907 }
3908
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003909 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003910 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003911 u32 drv_pulse;
3912 u32 mcp_pulse;
3913
3914 ++bp->fw_drv_pulse_wr_seq;
3915 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
3916 /* TBD - add SYSTEM_TIME */
3917 drv_pulse = bp->fw_drv_pulse_wr_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003918 SHMEM_WR(bp, func_mb[mb_idx].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003919
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003920 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003921 MCP_PULSE_SEQ_MASK);
3922 /* The delta between driver pulse and mcp response
3923 * should be 1 (before mcp response) or 0 (after mcp response)
3924 */
3925 if ((drv_pulse != mcp_pulse) &&
3926 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
3927 /* someone lost a heartbeat... */
3928 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
3929 drv_pulse, mcp_pulse);
3930 }
3931 }
3932
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003933 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003934 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003935
Eliezer Tamirf1410642008-02-28 11:51:50 -08003936timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937 mod_timer(&bp->timer, jiffies + bp->current_interval);
3938}
3939
3940/* end of Statistics */
3941
3942/* nic init */
3943
3944/*
3945 * nic init service functions
3946 */
3947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003948static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003949{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003950 u32 i;
3951 if (!(len%4) && !(addr%4))
3952 for (i = 0; i < len; i += 4)
3953 REG_WR(bp, addr + i, fill);
3954 else
3955 for (i = 0; i < len; i++)
3956 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003958}
3959
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003960/* helper: writes FP SP data to FW - data_size in dwords */
3961static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
3962 int fw_sb_id,
3963 u32 *sb_data_p,
3964 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003965{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003966 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003967 for (index = 0; index < data_size; index++)
3968 REG_WR(bp, BAR_CSTRORM_INTMEM +
3969 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
3970 sizeof(u32)*index,
3971 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003972}
3973
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003974static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
3975{
3976 u32 *sb_data_p;
3977 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003978 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003979 struct hc_status_block_data_e1x sb_data_e1x;
3980
3981 /* disable the function first */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003982 if (CHIP_IS_E2(bp)) {
3983 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
3984 sb_data_e2.common.p_func.pf_id = HC_FUNCTION_DISABLED;
3985 sb_data_e2.common.p_func.vf_id = HC_FUNCTION_DISABLED;
3986 sb_data_e2.common.p_func.vf_valid = false;
3987 sb_data_p = (u32 *)&sb_data_e2;
3988 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
3989 } else {
3990 memset(&sb_data_e1x, 0,
3991 sizeof(struct hc_status_block_data_e1x));
3992 sb_data_e1x.common.p_func.pf_id = HC_FUNCTION_DISABLED;
3993 sb_data_e1x.common.p_func.vf_id = HC_FUNCTION_DISABLED;
3994 sb_data_e1x.common.p_func.vf_valid = false;
3995 sb_data_p = (u32 *)&sb_data_e1x;
3996 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
3997 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003998 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
3999
4000 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4001 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4002 CSTORM_STATUS_BLOCK_SIZE);
4003 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4004 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4005 CSTORM_SYNC_BLOCK_SIZE);
4006}
4007
4008/* helper: writes SP SB data to FW */
4009static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4010 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004011{
4012 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004013 int i;
4014 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4015 REG_WR(bp, BAR_CSTRORM_INTMEM +
4016 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4017 i*sizeof(u32),
4018 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004019}
4020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004021static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4022{
4023 int func = BP_FUNC(bp);
4024 struct hc_sp_status_block_data sp_sb_data;
4025 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4026
4027 sp_sb_data.p_func.pf_id = HC_FUNCTION_DISABLED;
4028 sp_sb_data.p_func.vf_id = HC_FUNCTION_DISABLED;
4029 sp_sb_data.p_func.vf_valid = false;
4030
4031 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4032
4033 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4034 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4035 CSTORM_SP_STATUS_BLOCK_SIZE);
4036 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4037 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4038 CSTORM_SP_SYNC_BLOCK_SIZE);
4039
4040}
4041
4042
4043static inline
4044void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4045 int igu_sb_id, int igu_seg_id)
4046{
4047 hc_sm->igu_sb_id = igu_sb_id;
4048 hc_sm->igu_seg_id = igu_seg_id;
4049 hc_sm->timer_value = 0xFF;
4050 hc_sm->time_to_expire = 0xFFFFFFFF;
4051}
4052
stephen hemminger8d962862010-10-21 07:50:56 +00004053static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004054 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4055{
4056 int igu_seg_id;
4057
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004058 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004059 struct hc_status_block_data_e1x sb_data_e1x;
4060 struct hc_status_block_sm *hc_sm_p;
4061 struct hc_index_data *hc_index_p;
4062 int data_size;
4063 u32 *sb_data_p;
4064
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004065 if (CHIP_INT_MODE_IS_BC(bp))
4066 igu_seg_id = HC_SEG_ACCESS_NORM;
4067 else
4068 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004069
4070 bnx2x_zero_fp_sb(bp, fw_sb_id);
4071
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004072 if (CHIP_IS_E2(bp)) {
4073 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
4074 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4075 sb_data_e2.common.p_func.vf_id = vfid;
4076 sb_data_e2.common.p_func.vf_valid = vf_valid;
4077 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4078 sb_data_e2.common.same_igu_sb_1b = true;
4079 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4080 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4081 hc_sm_p = sb_data_e2.common.state_machine;
4082 hc_index_p = sb_data_e2.index_data;
4083 sb_data_p = (u32 *)&sb_data_e2;
4084 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4085 } else {
4086 memset(&sb_data_e1x, 0,
4087 sizeof(struct hc_status_block_data_e1x));
4088 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4089 sb_data_e1x.common.p_func.vf_id = 0xff;
4090 sb_data_e1x.common.p_func.vf_valid = false;
4091 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4092 sb_data_e1x.common.same_igu_sb_1b = true;
4093 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4094 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4095 hc_sm_p = sb_data_e1x.common.state_machine;
4096 hc_index_p = sb_data_e1x.index_data;
4097 sb_data_p = (u32 *)&sb_data_e1x;
4098 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4099 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004100
4101 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4102 igu_sb_id, igu_seg_id);
4103 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4104 igu_sb_id, igu_seg_id);
4105
4106 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4107
4108 /* write indecies to HW */
4109 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4110}
4111
4112static void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u16 fw_sb_id,
4113 u8 sb_index, u8 disable, u16 usec)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004114{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004115 int port = BP_PORT(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004116 u8 ticks = usec / BNX2X_BTR;
4117
4118 storm_memset_hc_timeout(bp, port, fw_sb_id, sb_index, ticks);
4119
4120 disable = disable ? 1 : (usec ? 0 : 1);
4121 storm_memset_hc_disable(bp, port, fw_sb_id, sb_index, disable);
4122}
4123
4124static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u16 fw_sb_id,
4125 u16 tx_usec, u16 rx_usec)
4126{
4127 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, U_SB_ETH_RX_CQ_INDEX,
4128 false, rx_usec);
4129 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, C_SB_ETH_TX_CQ_INDEX,
4130 false, tx_usec);
4131}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004132
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004133static void bnx2x_init_def_sb(struct bnx2x *bp)
4134{
4135 struct host_sp_status_block *def_sb = bp->def_status_blk;
4136 dma_addr_t mapping = bp->def_status_blk_mapping;
4137 int igu_sp_sb_index;
4138 int igu_seg_id;
4139 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004140 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004141 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004142 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004143 int index;
4144 struct hc_sp_status_block_data sp_sb_data;
4145 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4146
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004147 if (CHIP_INT_MODE_IS_BC(bp)) {
4148 igu_sp_sb_index = DEF_SB_IGU_ID;
4149 igu_seg_id = HC_SEG_ACCESS_DEF;
4150 } else {
4151 igu_sp_sb_index = bp->igu_dsb_id;
4152 igu_seg_id = IGU_SEG_ACCESS_DEF;
4153 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004154
4155 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004156 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004157 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004158 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004159
Eliezer Tamir49d66772008-02-28 11:53:13 -08004160 bp->attn_state = 0;
4161
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004162 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4163 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004164 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004165 int sindex;
4166 /* take care of sig[0]..sig[4] */
4167 for (sindex = 0; sindex < 4; sindex++)
4168 bp->attn_group[index].sig[sindex] =
4169 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004170
4171 if (CHIP_IS_E2(bp))
4172 /*
4173 * enable5 is separate from the rest of the registers,
4174 * and therefore the address skip is 4
4175 * and not 16 between the different groups
4176 */
4177 bp->attn_group[index].sig[4] = REG_RD(bp,
4178 reg_offset + 0x10 + 0x4*index);
4179 else
4180 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004181 }
4182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004183 if (bp->common.int_block == INT_BLOCK_HC) {
4184 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4185 HC_REG_ATTN_MSG0_ADDR_L);
4186
4187 REG_WR(bp, reg_offset, U64_LO(section));
4188 REG_WR(bp, reg_offset + 4, U64_HI(section));
4189 } else if (CHIP_IS_E2(bp)) {
4190 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4191 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4192 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004194 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4195 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004196
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004197 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004198
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004199 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4200 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4201 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4202 sp_sb_data.igu_seg_id = igu_seg_id;
4203 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004204 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004205 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004206
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004207 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004208
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004209 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004210 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004211
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004212 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004213}
4214
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004215void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004217 int i;
4218
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004219 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004220 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
4221 bp->rx_ticks, bp->tx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004222}
4223
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004224static void bnx2x_init_sp_ring(struct bnx2x *bp)
4225{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004226 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004227 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004228
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004229 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4231 bp->spq_prod_bd = bp->spq;
4232 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004233}
4234
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004235static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004236{
4237 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004238 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4239 union event_ring_elem *elem =
4240 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004241
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004242 elem->next_page.addr.hi =
4243 cpu_to_le32(U64_HI(bp->eq_mapping +
4244 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4245 elem->next_page.addr.lo =
4246 cpu_to_le32(U64_LO(bp->eq_mapping +
4247 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004248 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004249 bp->eq_cons = 0;
4250 bp->eq_prod = NUM_EQ_DESC;
4251 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004252 /* we want a warning message before it gets rought... */
4253 atomic_set(&bp->eq_spq_left,
4254 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004255}
4256
Tom Herbertab532cf2011-02-16 10:27:02 +00004257void bnx2x_push_indir_table(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004258{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004259 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004260 int i;
4261
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004262 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004263 return;
4264
4265 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004266 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004267 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Tom Herbertab532cf2011-02-16 10:27:02 +00004268 bp->fp->cl_id + bp->rx_indir_table[i]);
4269}
4270
4271static void bnx2x_init_ind_table(struct bnx2x *bp)
4272{
4273 int i;
4274
4275 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
4276 bp->rx_indir_table[i] = i % BNX2X_NUM_ETH_QUEUES(bp);
4277
4278 bnx2x_push_indir_table(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279}
4280
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004281void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004282{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004283 int mode = bp->rx_mode;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004284 int port = BP_PORT(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004285 u16 cl_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004286 u32 def_q_filters = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004287
Eilon Greenstein581ce432009-07-29 00:20:04 +00004288 /* All but management unicast packets should pass to the host as well */
4289 u32 llh_mask =
4290 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
4291 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
4292 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
4293 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004294
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004295 switch (mode) {
4296 case BNX2X_RX_MODE_NONE: /* no Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004297 def_q_filters = BNX2X_ACCEPT_NONE;
4298#ifdef BCM_CNIC
4299 if (!NO_FCOE(bp)) {
4300 cl_id = bnx2x_fcoe(bp, cl_id);
4301 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_NONE);
4302 }
4303#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004304 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004305
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004306 case BNX2X_RX_MODE_NORMAL:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004307 def_q_filters |= BNX2X_ACCEPT_UNICAST | BNX2X_ACCEPT_BROADCAST |
4308 BNX2X_ACCEPT_MULTICAST;
4309#ifdef BCM_CNIC
Vladislav Zolotarov711c9142011-02-06 11:21:49 -08004310 if (!NO_FCOE(bp)) {
4311 cl_id = bnx2x_fcoe(bp, cl_id);
4312 bnx2x_rxq_set_mac_filters(bp, cl_id,
4313 BNX2X_ACCEPT_UNICAST |
4314 BNX2X_ACCEPT_MULTICAST);
4315 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004316#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004319 case BNX2X_RX_MODE_ALLMULTI:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004320 def_q_filters |= BNX2X_ACCEPT_UNICAST | BNX2X_ACCEPT_BROADCAST |
4321 BNX2X_ACCEPT_ALL_MULTICAST;
4322#ifdef BCM_CNIC
Vladislav Zolotarov711c9142011-02-06 11:21:49 -08004323 /*
4324 * Prevent duplication of multicast packets by configuring FCoE
4325 * L2 Client to receive only matched unicast frames.
4326 */
4327 if (!NO_FCOE(bp)) {
4328 cl_id = bnx2x_fcoe(bp, cl_id);
4329 bnx2x_rxq_set_mac_filters(bp, cl_id,
4330 BNX2X_ACCEPT_UNICAST);
4331 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004332#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004333 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004335 case BNX2X_RX_MODE_PROMISC:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004336 def_q_filters |= BNX2X_PROMISCUOUS_MODE;
4337#ifdef BCM_CNIC
Vladislav Zolotarov711c9142011-02-06 11:21:49 -08004338 /*
4339 * Prevent packets duplication by configuring DROP_ALL for FCoE
4340 * L2 Client.
4341 */
4342 if (!NO_FCOE(bp)) {
4343 cl_id = bnx2x_fcoe(bp, cl_id);
4344 bnx2x_rxq_set_mac_filters(bp, cl_id, BNX2X_ACCEPT_NONE);
4345 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004346#endif
Eilon Greenstein581ce432009-07-29 00:20:04 +00004347 /* pass management unicast packets as well */
4348 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004349 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004350
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004351 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004352 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4353 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004354 }
4355
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004356 cl_id = BP_L_ID(bp);
4357 bnx2x_rxq_set_mac_filters(bp, cl_id, def_q_filters);
4358
Eilon Greenstein581ce432009-07-29 00:20:04 +00004359 REG_WR(bp,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004360 (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
4361 NIG_REG_LLH0_BRB1_DRV_MASK), llh_mask);
Eilon Greenstein581ce432009-07-29 00:20:04 +00004362
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004363 DP(NETIF_MSG_IFUP, "rx mode %d\n"
4364 "drop_ucast 0x%x\ndrop_mcast 0x%x\ndrop_bcast 0x%x\n"
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004365 "accp_ucast 0x%x\naccp_mcast 0x%x\naccp_bcast 0x%x\n"
4366 "unmatched_ucast 0x%x\n", mode,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004367 bp->mac_filters.ucast_drop_all,
4368 bp->mac_filters.mcast_drop_all,
4369 bp->mac_filters.bcast_drop_all,
4370 bp->mac_filters.ucast_accept_all,
4371 bp->mac_filters.mcast_accept_all,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004372 bp->mac_filters.bcast_accept_all,
4373 bp->mac_filters.unmatched_unicast
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004374 );
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004376 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004377}
4378
Eilon Greenstein471de712008-08-13 15:49:35 -07004379static void bnx2x_init_internal_common(struct bnx2x *bp)
4380{
4381 int i;
4382
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004383 if (!CHIP_IS_E1(bp)) {
4384
4385 /* xstorm needs to know whether to add ovlan to packets or not,
4386 * in switch-independent we'll write 0 to here... */
4387 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004388 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004389 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004390 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004391 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004392 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004393 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004394 bp->mf_mode);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004395 }
4396
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004397 if (IS_MF_SI(bp))
4398 /*
4399 * In switch independent mode, the TSTORM needs to accept
4400 * packets that failed classification, since approximate match
4401 * mac addresses aren't written to NIG LLH
4402 */
4403 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4404 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
4405
Eilon Greenstein471de712008-08-13 15:49:35 -07004406 /* Zero this manually as its initialization is
4407 currently missing in the initTool */
4408 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4409 REG_WR(bp, BAR_USTRORM_INTMEM +
4410 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004411 if (CHIP_IS_E2(bp)) {
4412 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
4413 CHIP_INT_MODE_IS_BC(bp) ?
4414 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
4415 }
Eilon Greenstein471de712008-08-13 15:49:35 -07004416}
4417
4418static void bnx2x_init_internal_port(struct bnx2x *bp)
4419{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004420 /* port */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004421 bnx2x_dcb_init_intmem_pfc(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004422}
4423
Eilon Greenstein471de712008-08-13 15:49:35 -07004424static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4425{
4426 switch (load_code) {
4427 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004428 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07004429 bnx2x_init_internal_common(bp);
4430 /* no break */
4431
4432 case FW_MSG_CODE_DRV_LOAD_PORT:
4433 bnx2x_init_internal_port(bp);
4434 /* no break */
4435
4436 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004437 /* internal memory per function is
4438 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07004439 break;
4440
4441 default:
4442 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4443 break;
4444 }
4445}
4446
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004447static void bnx2x_init_fp_sb(struct bnx2x *bp, int fp_idx)
4448{
4449 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
4450
4451 fp->state = BNX2X_FP_STATE_CLOSED;
4452
4453 fp->index = fp->cid = fp_idx;
4454 fp->cl_id = BP_L_ID(bp) + fp_idx;
4455 fp->fw_sb_id = bp->base_fw_ndsb + fp->cl_id + CNIC_CONTEXT_USE;
4456 fp->igu_sb_id = bp->igu_base_sb + fp_idx + CNIC_CONTEXT_USE;
4457 /* qZone id equals to FW (per path) client id */
4458 fp->cl_qzone_id = fp->cl_id +
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004459 BP_PORT(bp)*(CHIP_IS_E2(bp) ? ETH_MAX_RX_CLIENTS_E2 :
4460 ETH_MAX_RX_CLIENTS_E1H);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004461 /* init shortcut */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004462 fp->ustorm_rx_prods_offset = CHIP_IS_E2(bp) ?
4463 USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id) :
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004464 USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
4465 /* Setup SB indicies */
4466 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
4467 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4468
4469 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
4470 "cl_id %d fw_sb %d igu_sb %d\n",
4471 fp_idx, bp, fp->status_blk.e1x_sb, fp->cl_id, fp->fw_sb_id,
4472 fp->igu_sb_id);
4473 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
4474 fp->fw_sb_id, fp->igu_sb_id);
4475
4476 bnx2x_update_fpsb_idx(fp);
4477}
4478
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004479void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004480{
4481 int i;
4482
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004483 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004484 bnx2x_init_fp_sb(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00004485#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004486 if (!NO_FCOE(bp))
4487 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004488
4489 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
4490 BNX2X_VF_ID_INVALID, false,
4491 CNIC_SB_ID(bp), CNIC_IGU_SB_ID(bp));
4492
Michael Chan37b091b2009-10-10 13:46:55 +00004493#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004494
Eilon Greenstein16119782009-03-02 07:59:27 +00004495 /* ensure status block indices were read */
4496 rmb();
4497
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004498 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004499 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004500 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004501 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004502 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004503 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07004504 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004505 bnx2x_pf_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004506 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08004507 bnx2x_stats_init(bp);
4508
4509 /* At this point, we are ready for interrupts */
4510 atomic_set(&bp->intr_sem, 0);
4511
4512 /* flush all before enabling interrupts */
4513 mb();
4514 mmiowb();
4515
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08004516 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00004517
4518 /* Check for SPIO5 */
4519 bnx2x_attn_int_deasserted0(bp,
4520 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
4521 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004522}
4523
4524/* end of nic init */
4525
4526/*
4527 * gzip service functions
4528 */
4529
4530static int bnx2x_gunzip_init(struct bnx2x *bp)
4531{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004532 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
4533 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004534 if (bp->gunzip_buf == NULL)
4535 goto gunzip_nomem1;
4536
4537 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
4538 if (bp->strm == NULL)
4539 goto gunzip_nomem2;
4540
4541 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
4542 GFP_KERNEL);
4543 if (bp->strm->workspace == NULL)
4544 goto gunzip_nomem3;
4545
4546 return 0;
4547
4548gunzip_nomem3:
4549 kfree(bp->strm);
4550 bp->strm = NULL;
4551
4552gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004553 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
4554 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004555 bp->gunzip_buf = NULL;
4556
4557gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004558 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
4559 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004560 return -ENOMEM;
4561}
4562
4563static void bnx2x_gunzip_end(struct bnx2x *bp)
4564{
4565 kfree(bp->strm->workspace);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004566 kfree(bp->strm);
4567 bp->strm = NULL;
4568
4569 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004570 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
4571 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004572 bp->gunzip_buf = NULL;
4573 }
4574}
4575
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004576static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004577{
4578 int n, rc;
4579
4580 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004581 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
4582 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004583 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004584 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004585
4586 n = 10;
4587
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004588#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004589
4590 if (zbuf[3] & FNAME)
4591 while ((zbuf[n++] != 0) && (n < len));
4592
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004593 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004594 bp->strm->avail_in = len - n;
4595 bp->strm->next_out = bp->gunzip_buf;
4596 bp->strm->avail_out = FW_BUF_SIZE;
4597
4598 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
4599 if (rc != Z_OK)
4600 return rc;
4601
4602 rc = zlib_inflate(bp->strm, Z_FINISH);
4603 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00004604 netdev_err(bp->dev, "Firmware decompression error: %s\n",
4605 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004606
4607 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
4608 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004609 netdev_err(bp->dev, "Firmware decompression error:"
4610 " gunzip_outlen (%d) not aligned\n",
4611 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004612 bp->gunzip_outlen >>= 2;
4613
4614 zlib_inflateEnd(bp->strm);
4615
4616 if (rc == Z_STREAM_END)
4617 return 0;
4618
4619 return rc;
4620}
4621
4622/* nic load/unload */
4623
4624/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004625 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004626 */
4627
4628/* send a NIG loopback debug packet */
4629static void bnx2x_lb_pckt(struct bnx2x *bp)
4630{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004631 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004632
4633 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004634 wb_write[0] = 0x55555555;
4635 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004636 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004637 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004638
4639 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004640 wb_write[0] = 0x09000000;
4641 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004642 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004643 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004644}
4645
4646/* some of the internal memories
4647 * are not directly readable from the driver
4648 * to test them we send debug packets
4649 */
4650static int bnx2x_int_mem_test(struct bnx2x *bp)
4651{
4652 int factor;
4653 int count, i;
4654 u32 val = 0;
4655
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004656 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004657 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004658 else if (CHIP_REV_IS_EMUL(bp))
4659 factor = 200;
4660 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004661 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004662
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004663 /* Disable inputs of parser neighbor blocks */
4664 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4665 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4666 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004667 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668
4669 /* Write 0 to parser credits for CFC search request */
4670 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4671
4672 /* send Ethernet packet */
4673 bnx2x_lb_pckt(bp);
4674
4675 /* TODO do i reset NIG statistic? */
4676 /* Wait until NIG register shows 1 packet of size 0x10 */
4677 count = 1000 * factor;
4678 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4681 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004682 if (val == 0x10)
4683 break;
4684
4685 msleep(10);
4686 count--;
4687 }
4688 if (val != 0x10) {
4689 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
4690 return -1;
4691 }
4692
4693 /* Wait until PRS register shows 1 packet */
4694 count = 1000 * factor;
4695 while (count) {
4696 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697 if (val == 1)
4698 break;
4699
4700 msleep(10);
4701 count--;
4702 }
4703 if (val != 0x1) {
4704 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4705 return -2;
4706 }
4707
4708 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004709 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004710 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004711 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004712 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004713 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4714 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715
4716 DP(NETIF_MSG_HW, "part2\n");
4717
4718 /* Disable inputs of parser neighbor blocks */
4719 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4720 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4721 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004722 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004723
4724 /* Write 0 to parser credits for CFC search request */
4725 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4726
4727 /* send 10 Ethernet packets */
4728 for (i = 0; i < 10; i++)
4729 bnx2x_lb_pckt(bp);
4730
4731 /* Wait until NIG register shows 10 + 1
4732 packets of size 11*0x10 = 0xb0 */
4733 count = 1000 * factor;
4734 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004735
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4737 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004738 if (val == 0xb0)
4739 break;
4740
4741 msleep(10);
4742 count--;
4743 }
4744 if (val != 0xb0) {
4745 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
4746 return -3;
4747 }
4748
4749 /* Wait until PRS register shows 2 packets */
4750 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
4751 if (val != 2)
4752 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4753
4754 /* Write 1 to parser credits for CFC search request */
4755 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
4756
4757 /* Wait until PRS register shows 3 packets */
4758 msleep(10 * factor);
4759 /* Wait until NIG register shows 1 packet of size 0x10 */
4760 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
4761 if (val != 3)
4762 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
4763
4764 /* clear NIG EOP FIFO */
4765 for (i = 0; i < 11; i++)
4766 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
4767 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
4768 if (val != 1) {
4769 BNX2X_ERR("clear of NIG failed\n");
4770 return -4;
4771 }
4772
4773 /* Reset and init BRB, PRS, NIG */
4774 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
4775 msleep(50);
4776 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
4777 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004778 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4779 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00004780#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004781 /* set NIC mode */
4782 REG_WR(bp, PRS_REG_NIC_MODE, 1);
4783#endif
4784
4785 /* Enable inputs of parser neighbor blocks */
4786 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
4787 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
4788 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004789 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004790
4791 DP(NETIF_MSG_HW, "done\n");
4792
4793 return 0; /* OK */
4794}
4795
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004796static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004797{
4798 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004799 if (CHIP_IS_E2(bp))
4800 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
4801 else
4802 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004803 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
4804 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004805 /*
4806 * mask read length error interrupts in brb for parser
4807 * (parsing unit and 'checksum and crc' unit)
4808 * these errors are legal (PU reads fixed length and CAC can cause
4809 * read length error on truncated packets)
4810 */
4811 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004812 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
4813 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
4814 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
4815 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
4816 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004817/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
4818/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004819 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
4820 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
4821 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004822/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
4823/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004824 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
4825 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
4826 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
4827 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004828/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
4829/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004830
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004831 if (CHIP_REV_IS_FPGA(bp))
4832 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004833 else if (CHIP_IS_E2(bp))
4834 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
4835 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
4836 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
4837 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
4838 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
4839 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004840 else
4841 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004842 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
4843 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
4844 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004845/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
4846/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004847 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
4848 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004849/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004850 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004851}
4852
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00004853static void bnx2x_reset_common(struct bnx2x *bp)
4854{
4855 /* reset_common */
4856 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
4857 0xd3ffff7f);
4858 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
4859}
4860
Eilon Greenstein573f2032009-08-12 08:24:14 +00004861static void bnx2x_init_pxp(struct bnx2x *bp)
4862{
4863 u16 devctl;
4864 int r_order, w_order;
4865
4866 pci_read_config_word(bp->pdev,
4867 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
4868 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
4869 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
4870 if (bp->mrrs == -1)
4871 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
4872 else {
4873 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
4874 r_order = bp->mrrs;
4875 }
4876
4877 bnx2x_init_pxp_arb(bp, r_order, w_order);
4878}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004879
4880static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
4881{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004882 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004883 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004884 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004885
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00004886 if (BP_NOMCP(bp))
4887 return;
4888
4889 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004890 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
4891 SHARED_HW_CFG_FAN_FAILURE_MASK;
4892
4893 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
4894 is_required = 1;
4895
4896 /*
4897 * The fan failure mechanism is usually related to the PHY type since
4898 * the power consumption of the board is affected by the PHY. Currently,
4899 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
4900 */
4901 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
4902 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004903 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004904 bnx2x_fan_failure_det_req(
4905 bp,
4906 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004907 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004908 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004909 }
4910
4911 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
4912
4913 if (is_required == 0)
4914 return;
4915
4916 /* Fan failure is indicated by SPIO 5 */
4917 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
4918 MISC_REGISTERS_SPIO_INPUT_HI_Z);
4919
4920 /* set to active low mode */
4921 val = REG_RD(bp, MISC_REG_SPIO_INT);
4922 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004923 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004924 REG_WR(bp, MISC_REG_SPIO_INT, val);
4925
4926 /* enable interrupt to signal the IGU */
4927 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
4928 val |= (1 << MISC_REGISTERS_SPIO_5);
4929 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
4930}
4931
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004932static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
4933{
4934 u32 offset = 0;
4935
4936 if (CHIP_IS_E1(bp))
4937 return;
4938 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
4939 return;
4940
4941 switch (BP_ABS_FUNC(bp)) {
4942 case 0:
4943 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
4944 break;
4945 case 1:
4946 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
4947 break;
4948 case 2:
4949 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
4950 break;
4951 case 3:
4952 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
4953 break;
4954 case 4:
4955 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
4956 break;
4957 case 5:
4958 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
4959 break;
4960 case 6:
4961 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
4962 break;
4963 case 7:
4964 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
4965 break;
4966 default:
4967 return;
4968 }
4969
4970 REG_WR(bp, offset, pretend_func_num);
4971 REG_RD(bp, offset);
4972 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
4973}
4974
4975static void bnx2x_pf_disable(struct bnx2x *bp)
4976{
4977 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
4978 val &= ~IGU_PF_CONF_FUNC_EN;
4979
4980 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
4981 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
4982 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
4983}
4984
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004985static int bnx2x_init_hw_common(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004986{
4987 u32 val, i;
4988
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004989 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004990
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00004991 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004992 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
4993 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
4994
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004995 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004996 if (!CHIP_IS_E1(bp))
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00004997 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_MF(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004998
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004999 if (CHIP_IS_E2(bp)) {
5000 u8 fid;
5001
5002 /**
5003 * 4-port mode or 2-port mode we need to turn of master-enable
5004 * for everyone, after that, turn it back on for self.
5005 * so, we disregard multi-function or not, and always disable
5006 * for all functions on the given path, this means 0,2,4,6 for
5007 * path 0 and 1,3,5,7 for path 1
5008 */
5009 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX*2; fid += 2) {
5010 if (fid == BP_ABS_FUNC(bp)) {
5011 REG_WR(bp,
5012 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5013 1);
5014 continue;
5015 }
5016
5017 bnx2x_pretend_func(bp, fid);
5018 /* clear pf enable */
5019 bnx2x_pf_disable(bp);
5020 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5021 }
5022 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005023
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005024 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005025 if (CHIP_IS_E1(bp)) {
5026 /* enable HW interrupt from PXP on USDM overflow
5027 bit 16 on INT_MASK_0 */
5028 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005029 }
5030
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005031 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005032 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033
5034#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005035 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5036 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5037 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5038 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5039 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005040 /* make sure this value is 0 */
5041 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005042
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005043/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5044 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5045 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5046 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5047 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005048#endif
5049
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005050 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5051
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005052 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5053 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005054
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005055 /* let the HW do it's magic ... */
5056 msleep(100);
5057 /* finish PXP init */
5058 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5059 if (val != 1) {
5060 BNX2X_ERR("PXP2 CFG failed\n");
5061 return -EBUSY;
5062 }
5063 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5064 if (val != 1) {
5065 BNX2X_ERR("PXP2 RD_INIT failed\n");
5066 return -EBUSY;
5067 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005068
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005069 /* Timers bug workaround E2 only. We need to set the entire ILT to
5070 * have entries with value "0" and valid bit on.
5071 * This needs to be done by the first PF that is loaded in a path
5072 * (i.e. common phase)
5073 */
5074 if (CHIP_IS_E2(bp)) {
5075 struct ilt_client_info ilt_cli;
5076 struct bnx2x_ilt ilt;
5077 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5078 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5079
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005080 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005081 ilt_cli.start = 0;
5082 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5083 ilt_cli.client_num = ILT_CLIENT_TM;
5084
5085 /* Step 1: set zeroes to all ilt page entries with valid bit on
5086 * Step 2: set the timers first/last ilt entry to point
5087 * to the entire range to prevent ILT range error for 3rd/4th
5088 * vnic (this code assumes existance of the vnic)
5089 *
5090 * both steps performed by call to bnx2x_ilt_client_init_op()
5091 * with dummy TM client
5092 *
5093 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5094 * and his brother are split registers
5095 */
5096 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5097 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5098 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5099
5100 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5101 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5102 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5103 }
5104
5105
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005106 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5107 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005108
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005109 if (CHIP_IS_E2(bp)) {
5110 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5111 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
5112 bnx2x_init_block(bp, PGLUE_B_BLOCK, COMMON_STAGE);
5113
5114 bnx2x_init_block(bp, ATC_BLOCK, COMMON_STAGE);
5115
5116 /* let the HW do it's magic ... */
5117 do {
5118 msleep(200);
5119 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5120 } while (factor-- && (val != 1));
5121
5122 if (val != 1) {
5123 BNX2X_ERR("ATC_INIT failed\n");
5124 return -EBUSY;
5125 }
5126 }
5127
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005128 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005130 /* clean the DMAE memory */
5131 bp->dmae_ready = 1;
5132 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005133
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005134 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
5135 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
5136 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
5137 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005138
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005139 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5140 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5141 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5142 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5143
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005144 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005145
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005146 if (CHIP_MODE_IS_4_PORT(bp))
5147 bnx2x_init_block(bp, QM_4PORT_BLOCK, COMMON_STAGE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005148
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005149 /* QM queues pointers table */
5150 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00005151
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005152 /* soft reset pulse */
5153 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5154 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005155
Michael Chan37b091b2009-10-10 13:46:55 +00005156#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005157 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005158#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005159
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005160 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005161 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
5162
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005163 if (!CHIP_REV_IS_SLOW(bp)) {
5164 /* enable hw interrupt from doorbell Q */
5165 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5166 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005167
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005168 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005169 if (CHIP_MODE_IS_4_PORT(bp)) {
5170 REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD, 248);
5171 REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD, 328);
5172 }
5173
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005174 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005175 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00005176#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07005177 /* set NIC mode */
5178 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00005179#endif
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005180 if (!CHIP_IS_E1(bp))
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005181 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_MF_SD(bp));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005183 if (CHIP_IS_E2(bp)) {
5184 /* Bit-map indicating which L2 hdrs may appear after the
5185 basic Ethernet header */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005186 int has_ovlan = IS_MF_SD(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005187 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, (has_ovlan ? 7 : 6));
5188 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, (has_ovlan ? 1 : 0));
5189 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005190
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005191 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
5192 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
5193 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
5194 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005195
Eilon Greensteinca003922009-08-12 22:53:28 -07005196 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5197 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5198 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
5199 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005200
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005201 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
5202 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
5203 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
5204 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005205
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005206 if (CHIP_MODE_IS_4_PORT(bp))
5207 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, COMMON_STAGE);
5208
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005209 /* sync semi rtc */
5210 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5211 0x80000000);
5212 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5213 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005214
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005215 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
5216 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
5217 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005218
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005219 if (CHIP_IS_E2(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005220 int has_ovlan = IS_MF_SD(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005221 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, (has_ovlan ? 7 : 6));
5222 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, (has_ovlan ? 1 : 0));
5223 }
5224
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005225 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07005226 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
5227 REG_WR(bp, i, random32());
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005228
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005229 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005230#ifdef BCM_CNIC
5231 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
5232 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
5233 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
5234 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
5235 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
5236 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
5237 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
5238 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
5239 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
5240 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
5241#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005242 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005244 if (sizeof(union cdu_context) != 1024)
5245 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005246 dev_alert(&bp->pdev->dev, "please adjust the size "
5247 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00005248 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005249
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005250 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005251 val = (4 << 24) + (0 << 12) + 1024;
5252 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005254 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005255 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005256 /* enable context validation interrupt from CFC */
5257 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5258
5259 /* set the thresholds to prevent CFC/CDU race */
5260 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005261
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005262 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005263
5264 if (CHIP_IS_E2(bp) && BP_NOMCP(bp))
5265 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
5266
5267 bnx2x_init_block(bp, IGU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005268 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005269
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005270 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271 /* Reset PCIE errors for debug */
5272 REG_WR(bp, 0x2814, 0xffffffff);
5273 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005274
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005275 if (CHIP_IS_E2(bp)) {
5276 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
5277 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
5278 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
5279 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
5280 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
5281 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
5282 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
5283 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
5284 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
5285 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
5286 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
5287 }
5288
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005289 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005290 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005291 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005292 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005294 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005295 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005296 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005297 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005298 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005299 if (CHIP_IS_E2(bp)) {
5300 /* Bit-map indicating which L2 hdrs may appear after the
5301 basic Ethernet header */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005302 REG_WR(bp, NIG_REG_P0_HDRS_AFTER_BASIC, (IS_MF_SD(bp) ? 7 : 6));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005303 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005304
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005305 if (CHIP_REV_IS_SLOW(bp))
5306 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005307
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005308 /* finish CFC init */
5309 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5310 if (val != 1) {
5311 BNX2X_ERR("CFC LL_INIT failed\n");
5312 return -EBUSY;
5313 }
5314 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5315 if (val != 1) {
5316 BNX2X_ERR("CFC AC_INIT failed\n");
5317 return -EBUSY;
5318 }
5319 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5320 if (val != 1) {
5321 BNX2X_ERR("CFC CAM_INIT failed\n");
5322 return -EBUSY;
5323 }
5324 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005325
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005326 if (CHIP_IS_E1(bp)) {
5327 /* read NIG statistic
5328 to see if this is our first up since powerup */
5329 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5330 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005332 /* do internal memory self test */
5333 if ((val == 0) && bnx2x_int_mem_test(bp)) {
5334 BNX2X_ERR("internal mem self test failed\n");
5335 return -EBUSY;
5336 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005337 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005338
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005339 bnx2x_setup_fan_failure_detection(bp);
5340
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005341 /* clear PXP2 attentions */
5342 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005343
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005344 bnx2x_enable_blocks_attention(bp);
5345 if (CHIP_PARITY_ENABLED(bp))
5346 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005348 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005349 /* In E2 2-PORT mode, same ext phy is used for the two paths */
5350 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) ||
5351 CHIP_IS_E1x(bp)) {
5352 u32 shmem_base[2], shmem2_base[2];
5353 shmem_base[0] = bp->common.shmem_base;
5354 shmem2_base[0] = bp->common.shmem2_base;
5355 if (CHIP_IS_E2(bp)) {
5356 shmem_base[1] =
5357 SHMEM2_RD(bp, other_shmem_base_addr);
5358 shmem2_base[1] =
5359 SHMEM2_RD(bp, other_shmem2_base_addr);
5360 }
5361 bnx2x_acquire_phy_lock(bp);
5362 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5363 bp->common.chip_id);
5364 bnx2x_release_phy_lock(bp);
5365 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005366 } else
5367 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5368
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005369 return 0;
5370}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005371
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005372static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005373{
5374 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005375 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00005376 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005377 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005378
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005379 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005380
5381 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005382
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005383 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005384 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07005385
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005386 /* Timers bug workaround: disables the pf_master bit in pglue at
5387 * common phase, we need to enable it here before any dmae access are
5388 * attempted. Therefore we manually added the enable-master to the
5389 * port phase (it also happens in the function phase)
5390 */
5391 if (CHIP_IS_E2(bp))
5392 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
5393
Eilon Greensteinca003922009-08-12 22:53:28 -07005394 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
5395 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
5396 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005397 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005398
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005399 /* QM cid (connection) count */
5400 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005402#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005403 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00005404 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
5405 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005407
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005408 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005409
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005410 if (CHIP_MODE_IS_4_PORT(bp))
5411 bnx2x_init_block(bp, QM_4PORT_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005412
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005413 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
5414 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
5415 if (CHIP_REV_IS_SLOW(bp) && CHIP_IS_E1(bp)) {
5416 /* no pause for emulation and FPGA */
5417 low = 0;
5418 high = 513;
5419 } else {
5420 if (IS_MF(bp))
5421 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5422 else if (bp->dev->mtu > 4096) {
5423 if (bp->flags & ONE_PORT_FLAG)
5424 low = 160;
5425 else {
5426 val = bp->dev->mtu;
5427 /* (24*1024 + val*4)/256 */
5428 low = 96 + (val/64) +
5429 ((val % 64) ? 1 : 0);
5430 }
5431 } else
5432 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5433 high = low + 56; /* 14*1024/256 */
5434 }
5435 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5436 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5437 }
5438
5439 if (CHIP_MODE_IS_4_PORT(bp)) {
5440 REG_WR(bp, BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 + port*8, 248);
5441 REG_WR(bp, BRB1_REG_PAUSE_0_XON_THRESHOLD_0 + port*8, 328);
5442 REG_WR(bp, (BP_PORT(bp) ? BRB1_REG_MAC_GUARANTIED_1 :
5443 BRB1_REG_MAC_GUARANTIED_0), 40);
5444 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00005445
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005446 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07005447
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005448 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005449 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005450 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005451 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005452
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005453 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
5454 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
5455 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
5456 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005457 if (CHIP_MODE_IS_4_PORT(bp))
5458 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005459
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005460 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005461 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005462
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005463 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005464
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005465 if (!CHIP_IS_E2(bp)) {
5466 /* configure PBF to work without PAUSE mtu 9000 */
5467 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005468
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005469 /* update threshold */
5470 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
5471 /* update init credit */
5472 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005474 /* probe changes */
5475 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
5476 udelay(50);
5477 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
5478 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005479
Michael Chan37b091b2009-10-10 13:46:55 +00005480#ifdef BCM_CNIC
5481 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005482#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005483 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005484 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005485
5486 if (CHIP_IS_E1(bp)) {
5487 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5488 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5489 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005490 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005491
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005492 bnx2x_init_block(bp, IGU_BLOCK, init_stage);
5493
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005494 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005495 /* init aeu_mask_attn_func_0/1:
5496 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5497 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5498 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005499 val = IS_MF(bp) ? 0xF7 : 0x7;
5500 /* Enable DCBX attention for all but E1 */
5501 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
5502 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005503
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005504 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005505 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005506 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005507 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005508 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005509
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005510 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005511
5512 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5513
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005514 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005515 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005516 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005517 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005518
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005519 if (CHIP_IS_E2(bp)) {
5520 val = 0;
5521 switch (bp->mf_mode) {
5522 case MULTI_FUNCTION_SD:
5523 val = 1;
5524 break;
5525 case MULTI_FUNCTION_SI:
5526 val = 2;
5527 break;
5528 }
5529
5530 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
5531 NIG_REG_LLH0_CLS_TYPE), val);
5532 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00005533 {
5534 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
5535 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
5536 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
5537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005538 }
5539
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005540 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005541 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005542 if (bnx2x_fan_failure_det_req(bp, bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005543 bp->common.shmem2_base, port)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005544 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5545 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5546 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005547 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005548 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005549 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005550 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005551
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005552 return 0;
5553}
5554
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005555static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5556{
5557 int reg;
5558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005559 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005560 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005561 else
5562 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005563
5564 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5565}
5566
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005567static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
5568{
5569 bnx2x_igu_clear_sb_gen(bp, idu_sb_id, true /*PF*/);
5570}
5571
5572static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
5573{
5574 u32 i, base = FUNC_ILT_BASE(func);
5575 for (i = base; i < base + ILT_PER_FUNC; i++)
5576 bnx2x_ilt_wr(bp, i, 0);
5577}
5578
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005579static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005580{
5581 int port = BP_PORT(bp);
5582 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005583 struct bnx2x_ilt *ilt = BP_ILT(bp);
5584 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00005585 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00005586 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
5587 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005588
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005589 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005590
Eilon Greenstein8badd272009-02-12 08:36:15 +00005591 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005592 if (bp->common.int_block == INT_BLOCK_HC) {
5593 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
5594 val = REG_RD(bp, addr);
5595 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
5596 REG_WR(bp, addr, val);
5597 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00005598
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005599 ilt = BP_ILT(bp);
5600 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005601
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005602 for (i = 0; i < L2_ILT_LINES(bp); i++) {
5603 ilt->lines[cdu_ilt_start + i].page =
5604 bp->context.vcxt + (ILT_PAGE_CIDS * i);
5605 ilt->lines[cdu_ilt_start + i].page_mapping =
5606 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
5607 /* cdu ilt pages are allocated manually so there's no need to
5608 set the size */
5609 }
5610 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005611
Michael Chan37b091b2009-10-10 13:46:55 +00005612#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005613 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00005614
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005615 /* T1 hash bits value determines the T1 number of entries */
5616 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00005617#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005618
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005619#ifndef BCM_CNIC
5620 /* set NIC mode */
5621 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5622#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005624 if (CHIP_IS_E2(bp)) {
5625 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
5626
5627 /* Turn on a single ISR mode in IGU if driver is going to use
5628 * INT#x or MSI
5629 */
5630 if (!(bp->flags & USING_MSIX_FLAG))
5631 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
5632 /*
5633 * Timers workaround bug: function init part.
5634 * Need to wait 20msec after initializing ILT,
5635 * needed to make sure there are no requests in
5636 * one of the PXP internal queues with "old" ILT addresses
5637 */
5638 msleep(20);
5639 /*
5640 * Master enable - Due to WB DMAE writes performed before this
5641 * register is re-initialized as part of the regular function
5642 * init
5643 */
5644 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
5645 /* Enable the function in IGU */
5646 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
5647 }
5648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005649 bp->dmae_ready = 1;
5650
5651 bnx2x_init_block(bp, PGLUE_B_BLOCK, FUNC0_STAGE + func);
5652
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005653 if (CHIP_IS_E2(bp))
5654 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
5655
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005656 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
5657 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
5658 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
5659 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
5660 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
5661 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
5662 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
5663 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
5664 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
5665
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005666 if (CHIP_IS_E2(bp)) {
5667 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_PATH_ID_OFFSET,
5668 BP_PATH(bp));
5669 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_PATH_ID_OFFSET,
5670 BP_PATH(bp));
5671 }
5672
5673 if (CHIP_MODE_IS_4_PORT(bp))
5674 bnx2x_init_block(bp, XSEM_4PORT_BLOCK, FUNC0_STAGE + func);
5675
5676 if (CHIP_IS_E2(bp))
5677 REG_WR(bp, QM_REG_PF_EN, 1);
5678
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005679 bnx2x_init_block(bp, QM_BLOCK, FUNC0_STAGE + func);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005680
5681 if (CHIP_MODE_IS_4_PORT(bp))
5682 bnx2x_init_block(bp, QM_4PORT_BLOCK, FUNC0_STAGE + func);
5683
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005684 bnx2x_init_block(bp, TIMERS_BLOCK, FUNC0_STAGE + func);
5685 bnx2x_init_block(bp, DQ_BLOCK, FUNC0_STAGE + func);
5686 bnx2x_init_block(bp, BRB1_BLOCK, FUNC0_STAGE + func);
5687 bnx2x_init_block(bp, PRS_BLOCK, FUNC0_STAGE + func);
5688 bnx2x_init_block(bp, TSDM_BLOCK, FUNC0_STAGE + func);
5689 bnx2x_init_block(bp, CSDM_BLOCK, FUNC0_STAGE + func);
5690 bnx2x_init_block(bp, USDM_BLOCK, FUNC0_STAGE + func);
5691 bnx2x_init_block(bp, XSDM_BLOCK, FUNC0_STAGE + func);
5692 bnx2x_init_block(bp, UPB_BLOCK, FUNC0_STAGE + func);
5693 bnx2x_init_block(bp, XPB_BLOCK, FUNC0_STAGE + func);
5694 bnx2x_init_block(bp, PBF_BLOCK, FUNC0_STAGE + func);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005695 if (CHIP_IS_E2(bp))
5696 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
5697
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005698 bnx2x_init_block(bp, CDU_BLOCK, FUNC0_STAGE + func);
5699
5700 bnx2x_init_block(bp, CFC_BLOCK, FUNC0_STAGE + func);
5701
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005702 if (CHIP_IS_E2(bp))
5703 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
5704
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005705 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00005707 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005708 }
5709
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005710 bnx2x_init_block(bp, MISC_AEU_BLOCK, FUNC0_STAGE + func);
5711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005712 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005713 if (bp->common.int_block == INT_BLOCK_HC) {
5714 if (CHIP_IS_E1H(bp)) {
5715 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5716
5717 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5718 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5719 }
5720 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
5721
5722 } else {
5723 int num_segs, sb_idx, prod_offset;
5724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005725 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5726
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005727 if (CHIP_IS_E2(bp)) {
5728 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
5729 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
5730 }
5731
5732 bnx2x_init_block(bp, IGU_BLOCK, FUNC0_STAGE + func);
5733
5734 if (CHIP_IS_E2(bp)) {
5735 int dsb_idx = 0;
5736 /**
5737 * Producer memory:
5738 * E2 mode: address 0-135 match to the mapping memory;
5739 * 136 - PF0 default prod; 137 - PF1 default prod;
5740 * 138 - PF2 default prod; 139 - PF3 default prod;
5741 * 140 - PF0 attn prod; 141 - PF1 attn prod;
5742 * 142 - PF2 attn prod; 143 - PF3 attn prod;
5743 * 144-147 reserved.
5744 *
5745 * E1.5 mode - In backward compatible mode;
5746 * for non default SB; each even line in the memory
5747 * holds the U producer and each odd line hold
5748 * the C producer. The first 128 producers are for
5749 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
5750 * producers are for the DSB for each PF.
5751 * Each PF has five segments: (the order inside each
5752 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
5753 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
5754 * 144-147 attn prods;
5755 */
5756 /* non-default-status-blocks */
5757 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
5758 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
5759 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
5760 prod_offset = (bp->igu_base_sb + sb_idx) *
5761 num_segs;
5762
5763 for (i = 0; i < num_segs; i++) {
5764 addr = IGU_REG_PROD_CONS_MEMORY +
5765 (prod_offset + i) * 4;
5766 REG_WR(bp, addr, 0);
5767 }
5768 /* send consumer update with value 0 */
5769 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
5770 USTORM_ID, 0, IGU_INT_NOP, 1);
5771 bnx2x_igu_clear_sb(bp,
5772 bp->igu_base_sb + sb_idx);
5773 }
5774
5775 /* default-status-blocks */
5776 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
5777 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
5778
5779 if (CHIP_MODE_IS_4_PORT(bp))
5780 dsb_idx = BP_FUNC(bp);
5781 else
5782 dsb_idx = BP_E1HVN(bp);
5783
5784 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
5785 IGU_BC_BASE_DSB_PROD + dsb_idx :
5786 IGU_NORM_BASE_DSB_PROD + dsb_idx);
5787
5788 for (i = 0; i < (num_segs * E1HVN_MAX);
5789 i += E1HVN_MAX) {
5790 addr = IGU_REG_PROD_CONS_MEMORY +
5791 (prod_offset + i)*4;
5792 REG_WR(bp, addr, 0);
5793 }
5794 /* send consumer update with 0 */
5795 if (CHIP_INT_MODE_IS_BC(bp)) {
5796 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5797 USTORM_ID, 0, IGU_INT_NOP, 1);
5798 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5799 CSTORM_ID, 0, IGU_INT_NOP, 1);
5800 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5801 XSTORM_ID, 0, IGU_INT_NOP, 1);
5802 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5803 TSTORM_ID, 0, IGU_INT_NOP, 1);
5804 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5805 ATTENTION_ID, 0, IGU_INT_NOP, 1);
5806 } else {
5807 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5808 USTORM_ID, 0, IGU_INT_NOP, 1);
5809 bnx2x_ack_sb(bp, bp->igu_dsb_id,
5810 ATTENTION_ID, 0, IGU_INT_NOP, 1);
5811 }
5812 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
5813
5814 /* !!! these should become driver const once
5815 rf-tool supports split-68 const */
5816 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
5817 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
5818 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
5819 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
5820 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
5821 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
5822 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005823 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005824
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005825 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005826 REG_WR(bp, 0x2114, 0xffffffff);
5827 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005828
5829 bnx2x_init_block(bp, EMAC0_BLOCK, FUNC0_STAGE + func);
5830 bnx2x_init_block(bp, EMAC1_BLOCK, FUNC0_STAGE + func);
5831 bnx2x_init_block(bp, DBU_BLOCK, FUNC0_STAGE + func);
5832 bnx2x_init_block(bp, DBG_BLOCK, FUNC0_STAGE + func);
5833 bnx2x_init_block(bp, MCP_BLOCK, FUNC0_STAGE + func);
5834 bnx2x_init_block(bp, DMAE_BLOCK, FUNC0_STAGE + func);
5835
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00005836 if (CHIP_IS_E1x(bp)) {
5837 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
5838 main_mem_base = HC_REG_MAIN_MEMORY +
5839 BP_PORT(bp) * (main_mem_size * 4);
5840 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
5841 main_mem_width = 8;
5842
5843 val = REG_RD(bp, main_mem_prty_clr);
5844 if (val)
5845 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
5846 "block during "
5847 "function init (0x%x)!\n", val);
5848
5849 /* Clear "false" parity errors in MSI-X table */
5850 for (i = main_mem_base;
5851 i < main_mem_base + main_mem_size * 4;
5852 i += main_mem_width) {
5853 bnx2x_read_dmae(bp, i, main_mem_width / 4);
5854 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
5855 i, main_mem_width / 4);
5856 }
5857 /* Clear HC parity attention */
5858 REG_RD(bp, main_mem_prty_clr);
5859 }
5860
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005861 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005862
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005863 return 0;
5864}
5865
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005866int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005867{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005868 int rc = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005869
5870 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005871 BP_ABS_FUNC(bp), load_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005872
5873 bp->dmae_ready = 0;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005874 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein54016b22009-08-12 08:23:48 +00005875 rc = bnx2x_gunzip_init(bp);
5876 if (rc)
5877 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005878
5879 switch (load_code) {
5880 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005881 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005882 rc = bnx2x_init_hw_common(bp, load_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005883 if (rc)
5884 goto init_hw_err;
5885 /* no break */
5886
5887 case FW_MSG_CODE_DRV_LOAD_PORT:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005888 rc = bnx2x_init_hw_port(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005889 if (rc)
5890 goto init_hw_err;
5891 /* no break */
5892
5893 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005894 rc = bnx2x_init_hw_func(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005895 if (rc)
5896 goto init_hw_err;
5897 break;
5898
5899 default:
5900 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5901 break;
5902 }
5903
5904 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005905 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005906
5907 bp->fw_drv_pulse_wr_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005908 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005909 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00005910 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
5911 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005912
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005913init_hw_err:
5914 bnx2x_gunzip_end(bp);
5915
5916 return rc;
5917}
5918
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005919void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920{
5921
5922#define BNX2X_PCI_FREE(x, y, size) \
5923 do { \
5924 if (x) { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005925 dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005926 x = NULL; \
5927 y = 0; \
5928 } \
5929 } while (0)
5930
5931#define BNX2X_FREE(x) \
5932 do { \
5933 if (x) { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005934 kfree((void *)x); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005935 x = NULL; \
5936 } \
5937 } while (0)
5938
5939 int i;
5940
5941 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005942 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005943 for_each_queue(bp, i) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005944#ifdef BCM_CNIC
5945 /* FCoE client uses default status block */
5946 if (IS_FCOE_IDX(i)) {
5947 union host_hc_status_block *sb =
5948 &bnx2x_fp(bp, i, status_blk);
5949 memset(sb, 0, sizeof(union host_hc_status_block));
5950 bnx2x_fp(bp, i, status_blk_mapping) = 0;
5951 } else {
5952#endif
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005953 /* status blocks */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005954 if (CHIP_IS_E2(bp))
5955 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk.e2_sb),
5956 bnx2x_fp(bp, i, status_blk_mapping),
5957 sizeof(struct host_hc_status_block_e2));
5958 else
5959 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk.e1x_sb),
5960 bnx2x_fp(bp, i, status_blk_mapping),
5961 sizeof(struct host_hc_status_block_e1x));
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005962#ifdef BCM_CNIC
5963 }
5964#endif
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005965 }
5966 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005967 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005969 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
5971 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
5972 bnx2x_fp(bp, i, rx_desc_mapping),
5973 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5974
5975 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
5976 bnx2x_fp(bp, i, rx_comp_mapping),
5977 sizeof(struct eth_fast_path_rx_cqe) *
5978 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005980 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07005981 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005982 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
5983 bnx2x_fp(bp, i, rx_sge_mapping),
5984 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
5985 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005986 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005987 for_each_tx_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005988
5989 /* fastpath tx rings: tx_buf tx_desc */
5990 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
5991 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
5992 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07005993 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005994 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995 /* end of fastpath */
5996
5997 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005998 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005999
6000 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006001 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006002
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006003 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6004 bp->context.size);
6005
6006 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6007
6008 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006009
Michael Chan37b091b2009-10-10 13:46:55 +00006010#ifdef BCM_CNIC
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006011 if (CHIP_IS_E2(bp))
6012 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6013 sizeof(struct host_hc_status_block_e2));
6014 else
6015 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6016 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006018 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006020
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006021 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006022
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006023 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6024 BCM_PAGE_SIZE * NUM_EQ_PAGES);
6025
Tom Herbertab532cf2011-02-16 10:27:02 +00006026 BNX2X_FREE(bp->rx_indir_table);
6027
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006028#undef BNX2X_PCI_FREE
6029#undef BNX2X_KFREE
6030}
6031
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006032static inline void set_sb_shortcuts(struct bnx2x *bp, int index)
6033{
6034 union host_hc_status_block status_blk = bnx2x_fp(bp, index, status_blk);
6035 if (CHIP_IS_E2(bp)) {
6036 bnx2x_fp(bp, index, sb_index_values) =
6037 (__le16 *)status_blk.e2_sb->sb.index_values;
6038 bnx2x_fp(bp, index, sb_running_index) =
6039 (__le16 *)status_blk.e2_sb->sb.running_index;
6040 } else {
6041 bnx2x_fp(bp, index, sb_index_values) =
6042 (__le16 *)status_blk.e1x_sb->sb.index_values;
6043 bnx2x_fp(bp, index, sb_running_index) =
6044 (__le16 *)status_blk.e1x_sb->sb.running_index;
6045 }
6046}
6047
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006048int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006049{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006050#define BNX2X_PCI_ALLOC(x, y, size) \
6051 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006052 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006053 if (x == NULL) \
6054 goto alloc_mem_err; \
6055 memset(x, 0, size); \
6056 } while (0)
6057
6058#define BNX2X_ALLOC(x, size) \
6059 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006060 x = kzalloc(size, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006061 if (x == NULL) \
6062 goto alloc_mem_err; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063 } while (0)
6064
6065 int i;
6066
6067 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006068 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006069 for_each_queue(bp, i) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006070 union host_hc_status_block *sb = &bnx2x_fp(bp, i, status_blk);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006071 bnx2x_fp(bp, i, bp) = bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006072 /* status blocks */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006073#ifdef BCM_CNIC
6074 if (!IS_FCOE_IDX(i)) {
6075#endif
6076 if (CHIP_IS_E2(bp))
6077 BNX2X_PCI_ALLOC(sb->e2_sb,
6078 &bnx2x_fp(bp, i, status_blk_mapping),
6079 sizeof(struct host_hc_status_block_e2));
6080 else
6081 BNX2X_PCI_ALLOC(sb->e1x_sb,
6082 &bnx2x_fp(bp, i, status_blk_mapping),
6083 sizeof(struct host_hc_status_block_e1x));
6084#ifdef BCM_CNIC
6085 }
6086#endif
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006087 set_sb_shortcuts(bp, i);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006088 }
6089 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00006090 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006091
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006092 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006093 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6094 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6095 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6096 &bnx2x_fp(bp, i, rx_desc_mapping),
6097 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6098
6099 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6100 &bnx2x_fp(bp, i, rx_comp_mapping),
6101 sizeof(struct eth_fast_path_rx_cqe) *
6102 NUM_RCQ_BD);
6103
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006104 /* SGE ring */
6105 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6106 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6107 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6108 &bnx2x_fp(bp, i, rx_sge_mapping),
6109 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006110 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006111 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00006112 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006113
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006114 /* fastpath tx rings: tx_buf tx_desc */
6115 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6116 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6117 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6118 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006119 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006120 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006121 /* end of fastpath */
6122
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006123#ifdef BCM_CNIC
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006124 if (CHIP_IS_E2(bp))
6125 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6126 sizeof(struct host_hc_status_block_e2));
6127 else
6128 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6129 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006130
6131 /* allocate searcher T2 table */
6132 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6133#endif
6134
6135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006137 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006138
6139 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6140 sizeof(struct bnx2x_slowpath));
6141
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006142 bp->context.size = sizeof(union cdu_context) * bp->l2_cid_count;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006143
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006144 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6145 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006146
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006147 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006148
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006149 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6150 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006151
6152 /* Slow path ring */
6153 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6154
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006155 /* EQ */
6156 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6157 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006158
6159 BNX2X_ALLOC(bp->rx_indir_table, sizeof(bp->rx_indir_table[0]) *
6160 TSTORM_INDIRECTION_TABLE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006161 return 0;
6162
6163alloc_mem_err:
6164 bnx2x_free_mem(bp);
6165 return -ENOMEM;
6166
6167#undef BNX2X_PCI_ALLOC
6168#undef BNX2X_ALLOC
6169}
6170
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006171/*
6172 * Init service functions
6173 */
stephen hemminger8d962862010-10-21 07:50:56 +00006174static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6175 int *state_p, int flags);
6176
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006177int bnx2x_func_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006178{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006179 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_START, 0, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006181 /* Wait for completion */
6182 return bnx2x_wait_ramrod(bp, BNX2X_STATE_FUNC_STARTED, 0, &(bp->state),
6183 WAIT_RAMROD_COMMON);
6184}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006185
stephen hemminger8d962862010-10-21 07:50:56 +00006186static int bnx2x_func_stop(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006187{
6188 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_FUNCTION_STOP, 0, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006189
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006190 /* Wait for completion */
6191 return bnx2x_wait_ramrod(bp, BNX2X_STATE_CLOSING_WAIT4_UNLOAD,
6192 0, &(bp->state), WAIT_RAMROD_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006193}
6194
Michael Chane665bfd2009-10-10 13:46:54 +00006195/**
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006196 * Sets a MAC in a CAM for a few L2 Clients for E1x chips
Michael Chane665bfd2009-10-10 13:46:54 +00006197 *
6198 * @param bp driver descriptor
6199 * @param set set or clear an entry (1 or 0)
6200 * @param mac pointer to a buffer containing a MAC
6201 * @param cl_bit_vec bit vector of clients to register a MAC for
6202 * @param cam_offset offset in a CAM to use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006203 * @param is_bcast is the set MAC a broadcast address (for E1 only)
Michael Chane665bfd2009-10-10 13:46:54 +00006204 */
Joe Perches215faf92010-12-21 02:16:10 -08006205static void bnx2x_set_mac_addr_gen(struct bnx2x *bp, int set, const u8 *mac,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006206 u32 cl_bit_vec, u8 cam_offset,
6207 u8 is_bcast)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006208{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006209 struct mac_configuration_cmd *config =
6210 (struct mac_configuration_cmd *)bnx2x_sp(bp, mac_config);
6211 int ramrod_flags = WAIT_RAMROD_COMMON;
6212
6213 bp->set_mac_pending = 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006214
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006215 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00006216 config->hdr.offset = cam_offset;
6217 config->hdr.client_id = 0xff;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006218 /* Mark the single MAC configuration ramrod as opposed to a
6219 * UC/MC list configuration).
6220 */
6221 config->hdr.echo = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006222
6223 /* primary MAC */
6224 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00006225 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006226 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00006227 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006228 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00006229 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07006230 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00006231 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006232 config->config_table[0].vlan_id = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006233 config->config_table[0].pf_id = BP_FUNC(bp);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006234 if (set)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006235 SET_FLAG(config->config_table[0].flags,
6236 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6237 T_ETH_MAC_COMMAND_SET);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006238 else
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006239 SET_FLAG(config->config_table[0].flags,
6240 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6241 T_ETH_MAC_COMMAND_INVALIDATE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006242
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006243 if (is_bcast)
6244 SET_FLAG(config->config_table[0].flags,
6245 MAC_CONFIGURATION_ENTRY_BROADCAST, 1);
6246
6247 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) PF_ID %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006248 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006249 config->config_table[0].msb_mac_addr,
6250 config->config_table[0].middle_mac_addr,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006251 config->config_table[0].lsb_mac_addr, BP_FUNC(bp), cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006252
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006253 mb();
6254
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006255 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006256 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006257 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 1);
6258
6259 /* Wait for a completion */
6260 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006261}
6262
stephen hemminger8d962862010-10-21 07:50:56 +00006263static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6264 int *state_p, int flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006265{
6266 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006267 int cnt = 5000;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006268 u8 poll = flags & WAIT_RAMROD_POLL;
6269 u8 common = flags & WAIT_RAMROD_COMMON;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006270
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006271 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6272 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273
6274 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006275 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276 if (poll) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006277 if (common)
6278 bnx2x_eq_int(bp);
6279 else {
6280 bnx2x_rx_int(bp->fp, 10);
6281 /* if index is different from 0
6282 * the reply for some commands will
6283 * be on the non default queue
6284 */
6285 if (idx)
6286 bnx2x_rx_int(&bp->fp[idx], 10);
6287 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006289
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006290 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006291 if (*state_p == state) {
6292#ifdef BNX2X_STOP_ON_ERROR
6293 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
6294#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006295 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006296 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006297
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006298 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00006299
6300 if (bp->panic)
6301 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006302 }
6303
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006304 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006305 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6306 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006307#ifdef BNX2X_STOP_ON_ERROR
6308 bnx2x_panic();
6309#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006310
Eliezer Tamir49d66772008-02-28 11:53:13 -08006311 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006312}
6313
stephen hemminger8d962862010-10-21 07:50:56 +00006314static u8 bnx2x_e1h_cam_offset(struct bnx2x *bp, u8 rel_offset)
Michael Chane665bfd2009-10-10 13:46:54 +00006315{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006316 if (CHIP_IS_E1H(bp))
6317 return E1H_FUNC_MAX * rel_offset + BP_FUNC(bp);
6318 else if (CHIP_MODE_IS_4_PORT(bp))
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006319 return E2_FUNC_MAX * rel_offset + BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006320 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006321 return E2_FUNC_MAX * rel_offset + BP_VN(bp);
Michael Chane665bfd2009-10-10 13:46:54 +00006322}
6323
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006324/**
6325 * LLH CAM line allocations: currently only iSCSI and ETH macs are
6326 * relevant. In addition, current implementation is tuned for a
6327 * single ETH MAC.
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006328 */
6329enum {
6330 LLH_CAM_ISCSI_ETH_LINE = 0,
6331 LLH_CAM_ETH_LINE,
6332 LLH_CAM_MAX_PF_LINE = NIG_REG_LLH1_FUNC_MEM_SIZE
6333};
6334
6335static void bnx2x_set_mac_in_nig(struct bnx2x *bp,
6336 int set,
6337 unsigned char *dev_addr,
6338 int index)
6339{
6340 u32 wb_data[2];
6341 u32 mem_offset, ena_offset, mem_index;
6342 /**
6343 * indexes mapping:
6344 * 0..7 - goes to MEM
6345 * 8..15 - goes to MEM2
6346 */
6347
6348 if (!IS_MF_SI(bp) || index > LLH_CAM_MAX_PF_LINE)
6349 return;
6350
6351 /* calculate memory start offset according to the mapping
6352 * and index in the memory */
6353 if (index < NIG_LLH_FUNC_MEM_MAX_OFFSET) {
6354 mem_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM :
6355 NIG_REG_LLH0_FUNC_MEM;
6356 ena_offset = BP_PORT(bp) ? NIG_REG_LLH1_FUNC_MEM_ENABLE :
6357 NIG_REG_LLH0_FUNC_MEM_ENABLE;
6358 mem_index = index;
6359 } else {
6360 mem_offset = BP_PORT(bp) ? NIG_REG_P1_LLH_FUNC_MEM2 :
6361 NIG_REG_P0_LLH_FUNC_MEM2;
6362 ena_offset = BP_PORT(bp) ? NIG_REG_P1_LLH_FUNC_MEM2_ENABLE :
6363 NIG_REG_P0_LLH_FUNC_MEM2_ENABLE;
6364 mem_index = index - NIG_LLH_FUNC_MEM_MAX_OFFSET;
6365 }
6366
6367 if (set) {
6368 /* LLH_FUNC_MEM is a u64 WB register */
6369 mem_offset += 8*mem_index;
6370
6371 wb_data[0] = ((dev_addr[2] << 24) | (dev_addr[3] << 16) |
6372 (dev_addr[4] << 8) | dev_addr[5]);
6373 wb_data[1] = ((dev_addr[0] << 8) | dev_addr[1]);
6374
6375 REG_WR_DMAE(bp, mem_offset, wb_data, 2);
6376 }
6377
6378 /* enable/disable the entry */
6379 REG_WR(bp, ena_offset + 4*mem_index, set);
6380
6381}
6382
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006383void bnx2x_set_eth_mac(struct bnx2x *bp, int set)
Michael Chane665bfd2009-10-10 13:46:54 +00006384{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006385 u8 cam_offset = (CHIP_IS_E1(bp) ? (BP_PORT(bp) ? 32 : 0) :
6386 bnx2x_e1h_cam_offset(bp, CAM_ETH_LINE));
6387
6388 /* networking MAC */
6389 bnx2x_set_mac_addr_gen(bp, set, bp->dev->dev_addr,
6390 (1 << bp->fp->cl_id), cam_offset , 0);
6391
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006392 bnx2x_set_mac_in_nig(bp, set, bp->dev->dev_addr, LLH_CAM_ETH_LINE);
6393
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006394 if (CHIP_IS_E1(bp)) {
6395 /* broadcast MAC */
Joe Perches215faf92010-12-21 02:16:10 -08006396 static const u8 bcast[ETH_ALEN] = {
6397 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
6398 };
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006399 bnx2x_set_mac_addr_gen(bp, set, bcast, 0, cam_offset + 1, 1);
6400 }
6401}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006402
6403static inline u8 bnx2x_e1_cam_mc_offset(struct bnx2x *bp)
6404{
6405 return CHIP_REV_IS_SLOW(bp) ?
6406 (BNX2X_MAX_EMUL_MULTI * (1 + BP_PORT(bp))) :
6407 (BNX2X_MAX_MULTICAST * (1 + BP_PORT(bp)));
6408}
6409
6410/* set mc list, do not wait as wait implies sleep and
6411 * set_rx_mode can be invoked from non-sleepable context.
6412 *
6413 * Instead we use the same ramrod data buffer each time we need
6414 * to configure a list of addresses, and use the fact that the
6415 * list of MACs is changed in an incremental way and that the
6416 * function is called under the netif_addr_lock. A temporary
6417 * inconsistent CAM configuration (possible in case of a very fast
6418 * sequence of add/del/add on the host side) will shortly be
6419 * restored by the handler of the last ramrod.
6420 */
6421static int bnx2x_set_e1_mc_list(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006422{
6423 int i = 0, old;
6424 struct net_device *dev = bp->dev;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006425 u8 offset = bnx2x_e1_cam_mc_offset(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006426 struct netdev_hw_addr *ha;
6427 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, mcast_config);
6428 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, mcast_config);
6429
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006430 if (netdev_mc_count(dev) > BNX2X_MAX_MULTICAST)
6431 return -EINVAL;
6432
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006433 netdev_for_each_mc_addr(ha, dev) {
6434 /* copy mac */
6435 config_cmd->config_table[i].msb_mac_addr =
6436 swab16(*(u16 *)&bnx2x_mc_addr(ha)[0]);
6437 config_cmd->config_table[i].middle_mac_addr =
6438 swab16(*(u16 *)&bnx2x_mc_addr(ha)[2]);
6439 config_cmd->config_table[i].lsb_mac_addr =
6440 swab16(*(u16 *)&bnx2x_mc_addr(ha)[4]);
6441
6442 config_cmd->config_table[i].vlan_id = 0;
6443 config_cmd->config_table[i].pf_id = BP_FUNC(bp);
6444 config_cmd->config_table[i].clients_bit_vector =
6445 cpu_to_le32(1 << BP_L_ID(bp));
6446
6447 SET_FLAG(config_cmd->config_table[i].flags,
6448 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6449 T_ETH_MAC_COMMAND_SET);
6450
6451 DP(NETIF_MSG_IFUP,
6452 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
6453 config_cmd->config_table[i].msb_mac_addr,
6454 config_cmd->config_table[i].middle_mac_addr,
6455 config_cmd->config_table[i].lsb_mac_addr);
6456 i++;
6457 }
6458 old = config_cmd->hdr.length;
6459 if (old > i) {
6460 for (; i < old; i++) {
6461 if (CAM_IS_INVALID(config_cmd->
6462 config_table[i])) {
6463 /* already invalidated */
6464 break;
6465 }
6466 /* invalidate */
6467 SET_FLAG(config_cmd->config_table[i].flags,
6468 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6469 T_ETH_MAC_COMMAND_INVALIDATE);
6470 }
6471 }
6472
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006473 wmb();
6474
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006475 config_cmd->hdr.length = i;
6476 config_cmd->hdr.offset = offset;
6477 config_cmd->hdr.client_id = 0xff;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006478 /* Mark that this ramrod doesn't use bp->set_mac_pending for
6479 * synchronization.
6480 */
6481 config_cmd->hdr.echo = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006482
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006483 mb();
Michael Chane665bfd2009-10-10 13:46:54 +00006484
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006485 return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006486 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
6487}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006488
6489void bnx2x_invalidate_e1_mc_list(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006490{
6491 int i;
6492 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, mcast_config);
6493 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, mcast_config);
6494 int ramrod_flags = WAIT_RAMROD_COMMON;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006495 u8 offset = bnx2x_e1_cam_mc_offset(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006496
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006497 for (i = 0; i < BNX2X_MAX_MULTICAST; i++)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006498 SET_FLAG(config_cmd->config_table[i].flags,
6499 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
6500 T_ETH_MAC_COMMAND_INVALIDATE);
6501
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006502 wmb();
6503
6504 config_cmd->hdr.length = BNX2X_MAX_MULTICAST;
6505 config_cmd->hdr.offset = offset;
6506 config_cmd->hdr.client_id = 0xff;
6507 /* We'll wait for a completion this time... */
6508 config_cmd->hdr.echo = 1;
6509
6510 bp->set_mac_pending = 1;
6511
6512 mb();
6513
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006514 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
6515 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
Michael Chane665bfd2009-10-10 13:46:54 +00006516
6517 /* Wait for a completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006518 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending,
6519 ramrod_flags);
6520
Michael Chane665bfd2009-10-10 13:46:54 +00006521}
6522
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006523/* Accept one or more multicasts */
6524static int bnx2x_set_e1h_mc_list(struct bnx2x *bp)
6525{
6526 struct net_device *dev = bp->dev;
6527 struct netdev_hw_addr *ha;
6528 u32 mc_filter[MC_HASH_SIZE];
6529 u32 crc, bit, regidx;
6530 int i;
6531
6532 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
6533
6534 netdev_for_each_mc_addr(ha, dev) {
6535 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
6536 bnx2x_mc_addr(ha));
6537
6538 crc = crc32c_le(0, bnx2x_mc_addr(ha),
6539 ETH_ALEN);
6540 bit = (crc >> 24) & 0xff;
6541 regidx = bit >> 5;
6542 bit &= 0x1f;
6543 mc_filter[regidx] |= (1 << bit);
6544 }
6545
6546 for (i = 0; i < MC_HASH_SIZE; i++)
6547 REG_WR(bp, MC_HASH_OFFSET(bp, i),
6548 mc_filter[i]);
6549
6550 return 0;
6551}
6552
6553void bnx2x_invalidate_e1h_mc_list(struct bnx2x *bp)
6554{
6555 int i;
6556
6557 for (i = 0; i < MC_HASH_SIZE; i++)
6558 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
6559}
6560
Michael Chan993ac7b2009-10-10 13:46:56 +00006561#ifdef BCM_CNIC
6562/**
6563 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
6564 * MAC(s). This function will wait until the ramdord completion
6565 * returns.
6566 *
6567 * @param bp driver handle
6568 * @param set set or clear the CAM entry
6569 *
6570 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
6571 */
stephen hemminger8d962862010-10-21 07:50:56 +00006572static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
Michael Chan993ac7b2009-10-10 13:46:56 +00006573{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006574 u8 cam_offset = (CHIP_IS_E1(bp) ? ((BP_PORT(bp) ? 32 : 0) + 2) :
6575 bnx2x_e1h_cam_offset(bp, CAM_ISCSI_ETH_LINE));
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006576 u32 iscsi_l2_cl_id = BNX2X_ISCSI_ETH_CL_ID +
6577 BP_E1HVN(bp) * NONE_ETH_CONTEXT_USE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006578 u32 cl_bit_vec = (1 << iscsi_l2_cl_id);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006579 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
Michael Chan993ac7b2009-10-10 13:46:56 +00006580
6581 /* Send a SET_MAC ramrod */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006582 bnx2x_set_mac_addr_gen(bp, set, iscsi_mac, cl_bit_vec,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006583 cam_offset, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006584
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00006585 bnx2x_set_mac_in_nig(bp, set, iscsi_mac, LLH_CAM_ISCSI_ETH_LINE);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006586
6587 return 0;
6588}
6589
6590/**
6591 * Set FCoE L2 MAC(s) at the next enties in the CAM after the
6592 * ETH MAC(s). This function will wait until the ramdord
6593 * completion returns.
6594 *
6595 * @param bp driver handle
6596 * @param set set or clear the CAM entry
6597 *
6598 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
6599 */
6600int bnx2x_set_fip_eth_mac_addr(struct bnx2x *bp, int set)
6601{
6602 u32 cl_bit_vec = (1 << bnx2x_fcoe(bp, cl_id));
6603 /**
6604 * CAM allocation for E1H
6605 * eth unicasts: by func number
6606 * iscsi: by func number
6607 * fip unicast: by func number
6608 * fip multicast: by func number
6609 */
6610 bnx2x_set_mac_addr_gen(bp, set, bp->fip_mac,
6611 cl_bit_vec, bnx2x_e1h_cam_offset(bp, CAM_FIP_ETH_LINE), 0);
6612
6613 return 0;
6614}
6615
6616int bnx2x_set_all_enode_macs(struct bnx2x *bp, int set)
6617{
6618 u32 cl_bit_vec = (1 << bnx2x_fcoe(bp, cl_id));
6619
6620 /**
6621 * CAM allocation for E1H
6622 * eth unicasts: by func number
6623 * iscsi: by func number
6624 * fip unicast: by func number
6625 * fip multicast: by func number
6626 */
6627 bnx2x_set_mac_addr_gen(bp, set, ALL_ENODE_MACS, cl_bit_vec,
6628 bnx2x_e1h_cam_offset(bp, CAM_FIP_MCAST_LINE), 0);
6629
Michael Chan993ac7b2009-10-10 13:46:56 +00006630 return 0;
6631}
6632#endif
6633
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006634static void bnx2x_fill_cl_init_data(struct bnx2x *bp,
6635 struct bnx2x_client_init_params *params,
6636 u8 activate,
6637 struct client_init_ramrod_data *data)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006638{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006639 /* Clear the buffer */
6640 memset(data, 0, sizeof(*data));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006641
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006642 /* general */
6643 data->general.client_id = params->rxq_params.cl_id;
6644 data->general.statistics_counter_id = params->rxq_params.stat_id;
6645 data->general.statistics_en_flg =
6646 (params->rxq_params.flags & QUEUE_FLG_STATS) ? 1 : 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006647 data->general.is_fcoe_flg =
6648 (params->ramrod_params.flags & CLIENT_IS_FCOE) ? 1 : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006649 data->general.activate_flg = activate;
6650 data->general.sp_client_id = params->rxq_params.spcl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006651
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006652 /* Rx data */
6653 data->rx.tpa_en_flg =
6654 (params->rxq_params.flags & QUEUE_FLG_TPA) ? 1 : 0;
6655 data->rx.vmqueue_mode_en_flg = 0;
6656 data->rx.cache_line_alignment_log_size =
6657 params->rxq_params.cache_line_log;
6658 data->rx.enable_dynamic_hc =
6659 (params->rxq_params.flags & QUEUE_FLG_DHC) ? 1 : 0;
6660 data->rx.max_sges_for_packet = params->rxq_params.max_sges_pkt;
6661 data->rx.client_qzone_id = params->rxq_params.cl_qzone_id;
6662 data->rx.max_agg_size = params->rxq_params.tpa_agg_sz;
6663
6664 /* We don't set drop flags */
6665 data->rx.drop_ip_cs_err_flg = 0;
6666 data->rx.drop_tcp_cs_err_flg = 0;
6667 data->rx.drop_ttl0_flg = 0;
6668 data->rx.drop_udp_cs_err_flg = 0;
6669
6670 data->rx.inner_vlan_removal_enable_flg =
6671 (params->rxq_params.flags & QUEUE_FLG_VLAN) ? 1 : 0;
6672 data->rx.outer_vlan_removal_enable_flg =
6673 (params->rxq_params.flags & QUEUE_FLG_OV) ? 1 : 0;
6674 data->rx.status_block_id = params->rxq_params.fw_sb_id;
6675 data->rx.rx_sb_index_number = params->rxq_params.sb_cq_index;
6676 data->rx.bd_buff_size = cpu_to_le16(params->rxq_params.buf_sz);
6677 data->rx.sge_buff_size = cpu_to_le16(params->rxq_params.sge_buf_sz);
6678 data->rx.mtu = cpu_to_le16(params->rxq_params.mtu);
6679 data->rx.bd_page_base.lo =
6680 cpu_to_le32(U64_LO(params->rxq_params.dscr_map));
6681 data->rx.bd_page_base.hi =
6682 cpu_to_le32(U64_HI(params->rxq_params.dscr_map));
6683 data->rx.sge_page_base.lo =
6684 cpu_to_le32(U64_LO(params->rxq_params.sge_map));
6685 data->rx.sge_page_base.hi =
6686 cpu_to_le32(U64_HI(params->rxq_params.sge_map));
6687 data->rx.cqe_page_base.lo =
6688 cpu_to_le32(U64_LO(params->rxq_params.rcq_map));
6689 data->rx.cqe_page_base.hi =
6690 cpu_to_le32(U64_HI(params->rxq_params.rcq_map));
6691 data->rx.is_leading_rss =
6692 (params->ramrod_params.flags & CLIENT_IS_LEADING_RSS) ? 1 : 0;
6693 data->rx.is_approx_mcast = data->rx.is_leading_rss;
6694
6695 /* Tx data */
6696 data->tx.enforce_security_flg = 0; /* VF specific */
6697 data->tx.tx_status_block_id = params->txq_params.fw_sb_id;
6698 data->tx.tx_sb_index_number = params->txq_params.sb_cq_index;
6699 data->tx.mtu = 0; /* VF specific */
6700 data->tx.tx_bd_page_base.lo =
6701 cpu_to_le32(U64_LO(params->txq_params.dscr_map));
6702 data->tx.tx_bd_page_base.hi =
6703 cpu_to_le32(U64_HI(params->txq_params.dscr_map));
6704
6705 /* flow control data */
6706 data->fc.cqe_pause_thr_low = cpu_to_le16(params->pause.rcq_th_lo);
6707 data->fc.cqe_pause_thr_high = cpu_to_le16(params->pause.rcq_th_hi);
6708 data->fc.bd_pause_thr_low = cpu_to_le16(params->pause.bd_th_lo);
6709 data->fc.bd_pause_thr_high = cpu_to_le16(params->pause.bd_th_hi);
6710 data->fc.sge_pause_thr_low = cpu_to_le16(params->pause.sge_th_lo);
6711 data->fc.sge_pause_thr_high = cpu_to_le16(params->pause.sge_th_hi);
6712 data->fc.rx_cos_mask = cpu_to_le16(params->pause.pri_map);
6713
6714 data->fc.safc_group_num = params->txq_params.cos;
6715 data->fc.safc_group_en_flg =
6716 (params->txq_params.flags & QUEUE_FLG_COS) ? 1 : 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006717 data->fc.traffic_type =
6718 (params->ramrod_params.flags & CLIENT_IS_FCOE) ?
6719 LLFC_TRAFFIC_TYPE_FCOE : LLFC_TRAFFIC_TYPE_NW;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006720}
6721
6722static inline void bnx2x_set_ctx_validation(struct eth_context *cxt, u32 cid)
6723{
6724 /* ustorm cxt validation */
6725 cxt->ustorm_ag_context.cdu_usage =
6726 CDU_RSRVD_VALUE_TYPE_A(cid, CDU_REGION_NUMBER_UCM_AG,
6727 ETH_CONNECTION_TYPE);
6728 /* xcontext validation */
6729 cxt->xstorm_ag_context.cdu_reserved =
6730 CDU_RSRVD_VALUE_TYPE_A(cid, CDU_REGION_NUMBER_XCM_AG,
6731 ETH_CONNECTION_TYPE);
6732}
6733
stephen hemminger8d962862010-10-21 07:50:56 +00006734static int bnx2x_setup_fw_client(struct bnx2x *bp,
6735 struct bnx2x_client_init_params *params,
6736 u8 activate,
6737 struct client_init_ramrod_data *data,
6738 dma_addr_t data_mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006739{
6740 u16 hc_usec;
6741 int ramrod = RAMROD_CMD_ID_ETH_CLIENT_SETUP;
6742 int ramrod_flags = 0, rc;
6743
6744 /* HC and context validation values */
6745 hc_usec = params->txq_params.hc_rate ?
6746 1000000 / params->txq_params.hc_rate : 0;
6747 bnx2x_update_coalesce_sb_index(bp,
6748 params->txq_params.fw_sb_id,
6749 params->txq_params.sb_cq_index,
6750 !(params->txq_params.flags & QUEUE_FLG_HC),
6751 hc_usec);
6752
6753 *(params->ramrod_params.pstate) = BNX2X_FP_STATE_OPENING;
6754
6755 hc_usec = params->rxq_params.hc_rate ?
6756 1000000 / params->rxq_params.hc_rate : 0;
6757 bnx2x_update_coalesce_sb_index(bp,
6758 params->rxq_params.fw_sb_id,
6759 params->rxq_params.sb_cq_index,
6760 !(params->rxq_params.flags & QUEUE_FLG_HC),
6761 hc_usec);
6762
6763 bnx2x_set_ctx_validation(params->rxq_params.cxt,
6764 params->rxq_params.cid);
6765
6766 /* zero stats */
6767 if (params->txq_params.flags & QUEUE_FLG_STATS)
6768 storm_memset_xstats_zero(bp, BP_PORT(bp),
6769 params->txq_params.stat_id);
6770
6771 if (params->rxq_params.flags & QUEUE_FLG_STATS) {
6772 storm_memset_ustats_zero(bp, BP_PORT(bp),
6773 params->rxq_params.stat_id);
6774 storm_memset_tstats_zero(bp, BP_PORT(bp),
6775 params->rxq_params.stat_id);
6776 }
6777
6778 /* Fill the ramrod data */
6779 bnx2x_fill_cl_init_data(bp, params, activate, data);
6780
6781 /* SETUP ramrod.
6782 *
6783 * bnx2x_sp_post() takes a spin_lock thus no other explict memory
6784 * barrier except from mmiowb() is needed to impose a
6785 * proper ordering of memory operations.
6786 */
6787 mmiowb();
6788
6789
6790 bnx2x_sp_post(bp, ramrod, params->ramrod_params.cid,
6791 U64_HI(data_mapping), U64_LO(data_mapping), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006793 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006794 rc = bnx2x_wait_ramrod(bp, params->ramrod_params.state,
6795 params->ramrod_params.index,
6796 params->ramrod_params.pstate,
6797 ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006798 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006799}
6800
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006801/**
6802 * Configure interrupt mode according to current configuration.
6803 * In case of MSI-X it will also try to enable MSI-X.
6804 *
6805 * @param bp
6806 *
6807 * @return int
6808 */
6809static int __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006810{
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006811 int rc = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07006812
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006813 switch (bp->int_mode) {
6814 case INT_MODE_MSI:
6815 bnx2x_enable_msi(bp);
6816 /* falling through... */
6817 case INT_MODE_INTx:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006818 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006819 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006820 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006821 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006822 /* Set number of queues according to bp->multi_mode value */
6823 bnx2x_set_num_queues(bp);
6824
6825 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
6826 bp->num_queues);
6827
6828 /* if we can't use MSI-X we only need one fp,
6829 * so try to enable MSI-X with the requested number of fp's
6830 * and fallback to MSI or legacy INTx with one fp
6831 */
6832 rc = bnx2x_enable_msix(bp);
6833 if (rc) {
6834 /* failed to enable MSI-X */
6835 if (bp->multi_mode)
6836 DP(NETIF_MSG_IFUP,
6837 "Multi requested but failed to "
6838 "enable MSI-X (%d), "
6839 "set number of queues to %d\n",
6840 bp->num_queues,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006841 1 + NONE_ETH_CONTEXT_USE);
6842 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006843
6844 if (!(bp->flags & DISABLE_MSI_FLAG))
6845 bnx2x_enable_msi(bp);
6846 }
6847
Eilon Greensteinca003922009-08-12 22:53:28 -07006848 break;
6849 }
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006850
6851 return rc;
Eilon Greensteinca003922009-08-12 22:53:28 -07006852}
6853
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00006854/* must be called prioir to any HW initializations */
6855static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
6856{
6857 return L2_ILT_LINES(bp);
6858}
6859
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006860void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006861{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006862 struct ilt_client_info *ilt_client;
6863 struct bnx2x_ilt *ilt = BP_ILT(bp);
6864 u16 line = 0;
6865
6866 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
6867 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
6868
6869 /* CDU */
6870 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
6871 ilt_client->client_num = ILT_CLIENT_CDU;
6872 ilt_client->page_size = CDU_ILT_PAGE_SZ;
6873 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
6874 ilt_client->start = line;
6875 line += L2_ILT_LINES(bp);
6876#ifdef BCM_CNIC
6877 line += CNIC_ILT_LINES;
6878#endif
6879 ilt_client->end = line - 1;
6880
6881 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
6882 "flags 0x%x, hw psz %d\n",
6883 ilt_client->start,
6884 ilt_client->end,
6885 ilt_client->page_size,
6886 ilt_client->flags,
6887 ilog2(ilt_client->page_size >> 12));
6888
6889 /* QM */
6890 if (QM_INIT(bp->qm_cid_count)) {
6891 ilt_client = &ilt->clients[ILT_CLIENT_QM];
6892 ilt_client->client_num = ILT_CLIENT_QM;
6893 ilt_client->page_size = QM_ILT_PAGE_SZ;
6894 ilt_client->flags = 0;
6895 ilt_client->start = line;
6896
6897 /* 4 bytes for each cid */
6898 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
6899 QM_ILT_PAGE_SZ);
6900
6901 ilt_client->end = line - 1;
6902
6903 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
6904 "flags 0x%x, hw psz %d\n",
6905 ilt_client->start,
6906 ilt_client->end,
6907 ilt_client->page_size,
6908 ilt_client->flags,
6909 ilog2(ilt_client->page_size >> 12));
6910
6911 }
6912 /* SRC */
6913 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
6914#ifdef BCM_CNIC
6915 ilt_client->client_num = ILT_CLIENT_SRC;
6916 ilt_client->page_size = SRC_ILT_PAGE_SZ;
6917 ilt_client->flags = 0;
6918 ilt_client->start = line;
6919 line += SRC_ILT_LINES;
6920 ilt_client->end = line - 1;
6921
6922 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
6923 "flags 0x%x, hw psz %d\n",
6924 ilt_client->start,
6925 ilt_client->end,
6926 ilt_client->page_size,
6927 ilt_client->flags,
6928 ilog2(ilt_client->page_size >> 12));
6929
6930#else
6931 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6932#endif
6933
6934 /* TM */
6935 ilt_client = &ilt->clients[ILT_CLIENT_TM];
6936#ifdef BCM_CNIC
6937 ilt_client->client_num = ILT_CLIENT_TM;
6938 ilt_client->page_size = TM_ILT_PAGE_SZ;
6939 ilt_client->flags = 0;
6940 ilt_client->start = line;
6941 line += TM_ILT_LINES;
6942 ilt_client->end = line - 1;
6943
6944 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
6945 "flags 0x%x, hw psz %d\n",
6946 ilt_client->start,
6947 ilt_client->end,
6948 ilt_client->page_size,
6949 ilt_client->flags,
6950 ilog2(ilt_client->page_size >> 12));
6951
6952#else
6953 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6954#endif
6955}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006957int bnx2x_setup_client(struct bnx2x *bp, struct bnx2x_fastpath *fp,
6958 int is_leading)
6959{
6960 struct bnx2x_client_init_params params = { {0} };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006961 int rc;
6962
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006963 /* reset IGU state skip FCoE L2 queue */
6964 if (!IS_FCOE_FP(fp))
6965 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006966 IGU_INT_ENABLE, 0);
6967
6968 params.ramrod_params.pstate = &fp->state;
6969 params.ramrod_params.state = BNX2X_FP_STATE_OPEN;
6970 params.ramrod_params.index = fp->index;
6971 params.ramrod_params.cid = fp->cid;
6972
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006973#ifdef BCM_CNIC
6974 if (IS_FCOE_FP(fp))
6975 params.ramrod_params.flags |= CLIENT_IS_FCOE;
6976
6977#endif
6978
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006979 if (is_leading)
6980 params.ramrod_params.flags |= CLIENT_IS_LEADING_RSS;
6981
6982 bnx2x_pf_rx_cl_prep(bp, fp, &params.pause, &params.rxq_params);
6983
6984 bnx2x_pf_tx_cl_prep(bp, fp, &params.txq_params);
6985
6986 rc = bnx2x_setup_fw_client(bp, &params, 1,
6987 bnx2x_sp(bp, client_init_data),
6988 bnx2x_sp_mapping(bp, client_init_data));
6989 return rc;
6990}
6991
stephen hemminger8d962862010-10-21 07:50:56 +00006992static int bnx2x_stop_fw_client(struct bnx2x *bp,
6993 struct bnx2x_client_ramrod_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006994{
6995 int rc;
6996
6997 int poll_flag = p->poll ? WAIT_RAMROD_POLL : 0;
6998
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006999 /* halt the connection */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007000 *p->pstate = BNX2X_FP_STATE_HALTING;
7001 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, p->cid, 0,
7002 p->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007003
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007004 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007005 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, p->index,
7006 p->pstate, poll_flag);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007007 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007008 return rc;
7009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007010 *p->pstate = BNX2X_FP_STATE_TERMINATING;
7011 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_TERMINATE, p->cid, 0,
7012 p->cl_id, 0);
7013 /* Wait for completion */
7014 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_TERMINATED, p->index,
7015 p->pstate, poll_flag);
7016 if (rc) /* timeout */
7017 return rc;
7018
7019
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007020 /* delete cfc entry */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007021 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_CFC_DEL, p->cid, 0, 0, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007022
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007023 /* Wait for completion */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007024 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, p->index,
7025 p->pstate, WAIT_RAMROD_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007026 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007027}
7028
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007029static int bnx2x_stop_client(struct bnx2x *bp, int index)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007030{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007031 struct bnx2x_client_ramrod_params client_stop = {0};
7032 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007033
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007034 client_stop.index = index;
7035 client_stop.cid = fp->cid;
7036 client_stop.cl_id = fp->cl_id;
7037 client_stop.pstate = &(fp->state);
7038 client_stop.poll = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007039
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007040 return bnx2x_stop_fw_client(bp, &client_stop);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007041}
7042
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007044static void bnx2x_reset_func(struct bnx2x *bp)
7045{
7046 int port = BP_PORT(bp);
7047 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007048 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007049 int pfunc_offset_fp = offsetof(struct hc_sb_data, p_func) +
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007050 (CHIP_IS_E2(bp) ?
7051 offsetof(struct hc_status_block_data_e2, common) :
7052 offsetof(struct hc_status_block_data_e1x, common));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007053 int pfunc_offset_sp = offsetof(struct hc_sp_status_block_data, p_func);
7054 int pfid_offset = offsetof(struct pci_entity, pf_id);
7055
7056 /* Disable the function in the FW */
7057 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7058 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7059 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7060 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7061
7062 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007063 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007064 struct bnx2x_fastpath *fp = &bp->fp[i];
7065 REG_WR8(bp,
7066 BAR_CSTRORM_INTMEM +
7067 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id)
7068 + pfunc_offset_fp + pfid_offset,
7069 HC_FUNCTION_DISABLED);
7070 }
7071
7072 /* SP SB */
7073 REG_WR8(bp,
7074 BAR_CSTRORM_INTMEM +
7075 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
7076 pfunc_offset_sp + pfid_offset,
7077 HC_FUNCTION_DISABLED);
7078
7079
7080 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7081 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7082 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007083
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007084 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007085 if (bp->common.int_block == INT_BLOCK_HC) {
7086 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7087 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7088 } else {
7089 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7090 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7091 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007092
Michael Chan37b091b2009-10-10 13:46:55 +00007093#ifdef BCM_CNIC
7094 /* Disable Timer scan */
7095 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7096 /*
7097 * Wait for at least 10ms and up to 2 second for the timers scan to
7098 * complete
7099 */
7100 for (i = 0; i < 200; i++) {
7101 msleep(10);
7102 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7103 break;
7104 }
7105#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007106 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007107 bnx2x_clear_func_ilt(bp, func);
7108
7109 /* Timers workaround bug for E2: if this is vnic-3,
7110 * we need to set the entire ilt range for this timers.
7111 */
7112 if (CHIP_IS_E2(bp) && BP_VN(bp) == 3) {
7113 struct ilt_client_info ilt_cli;
7114 /* use dummy TM client */
7115 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7116 ilt_cli.start = 0;
7117 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7118 ilt_cli.client_num = ILT_CLIENT_TM;
7119
7120 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7121 }
7122
7123 /* this assumes that reset_port() called before reset_func()*/
7124 if (CHIP_IS_E2(bp))
7125 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007126
7127 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007128}
7129
7130static void bnx2x_reset_port(struct bnx2x *bp)
7131{
7132 int port = BP_PORT(bp);
7133 u32 val;
7134
7135 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7136
7137 /* Do not rcv packets to BRB */
7138 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7139 /* Do not direct rcv packets that are not for MCP to the BRB */
7140 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7141 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7142
7143 /* Configure AEU */
7144 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7145
7146 msleep(100);
7147 /* Check for BRB port occupancy */
7148 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7149 if (val)
7150 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007151 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007152
7153 /* TODO: Close Doorbell port? */
7154}
7155
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007156static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7157{
7158 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007159 BP_ABS_FUNC(bp), reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160
7161 switch (reset_code) {
7162 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7163 bnx2x_reset_port(bp);
7164 bnx2x_reset_func(bp);
7165 bnx2x_reset_common(bp);
7166 break;
7167
7168 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7169 bnx2x_reset_port(bp);
7170 bnx2x_reset_func(bp);
7171 break;
7172
7173 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7174 bnx2x_reset_func(bp);
7175 break;
7176
7177 default:
7178 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7179 break;
7180 }
7181}
7182
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007183#ifdef BCM_CNIC
7184static inline void bnx2x_del_fcoe_eth_macs(struct bnx2x *bp)
7185{
7186 if (bp->flags & FCOE_MACS_SET) {
7187 if (!IS_MF_SD(bp))
7188 bnx2x_set_fip_eth_mac_addr(bp, 0);
7189
7190 bnx2x_set_all_enode_macs(bp, 0);
7191
7192 bp->flags &= ~FCOE_MACS_SET;
7193 }
7194}
7195#endif
7196
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007197void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007198{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007199 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007200 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007201 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007202
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007203 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007204 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007205 struct bnx2x_fastpath *fp = &bp->fp[i];
7206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007207 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007208 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007209
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007210 if (!cnt) {
7211 BNX2X_ERR("timeout waiting for queue[%d]\n",
7212 i);
7213#ifdef BNX2X_STOP_ON_ERROR
7214 bnx2x_panic();
7215 return -EBUSY;
7216#else
7217 break;
7218#endif
7219 }
7220 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007221 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007222 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007223 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007224 /* Give HW time to discard old tx messages */
7225 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007226
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007227 bnx2x_set_eth_mac(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007228
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007229 bnx2x_invalidate_uc_list(bp);
7230
7231 if (CHIP_IS_E1(bp))
7232 bnx2x_invalidate_e1_mc_list(bp);
7233 else {
7234 bnx2x_invalidate_e1h_mc_list(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007235 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007236 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007237
Michael Chan993ac7b2009-10-10 13:46:56 +00007238#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007239 bnx2x_del_fcoe_eth_macs(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +00007240#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007241
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007242 if (unload_mode == UNLOAD_NORMAL)
7243 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007244
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007245 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007246 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007247
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007248 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007249 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007251 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007252 /* The mac address is written to entries 1-4 to
7253 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007254 u8 entry = (BP_E1HVN(bp) + 1)*8;
7255
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007256 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007257 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007258
7259 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7260 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007261 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007262
7263 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007264
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007265 } else
7266 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7267
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007268 /* Close multi and leading connections
7269 Completions for ramrods are collected in a synchronous way */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007270 for_each_queue(bp, i)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007271
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007272 if (bnx2x_stop_client(bp, i))
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007273#ifdef BNX2X_STOP_ON_ERROR
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007274 return;
7275#else
7276 goto unload_error;
7277#endif
7278
7279 rc = bnx2x_func_stop(bp);
7280 if (rc) {
7281 BNX2X_ERR("Function stop failed!\n");
7282#ifdef BNX2X_STOP_ON_ERROR
7283 return;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007284#else
7285 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007286#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007287 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007288#ifndef BNX2X_STOP_ON_ERROR
Eliezer Tamir228241e2008-02-28 11:56:57 -08007289unload_error:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007290#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007291 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007292 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007293 else {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007294 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
7295 "%d, %d, %d\n", BP_PATH(bp),
7296 load_count[BP_PATH(bp)][0],
7297 load_count[BP_PATH(bp)][1],
7298 load_count[BP_PATH(bp)][2]);
7299 load_count[BP_PATH(bp)][0]--;
7300 load_count[BP_PATH(bp)][1 + port]--;
7301 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
7302 "%d, %d, %d\n", BP_PATH(bp),
7303 load_count[BP_PATH(bp)][0], load_count[BP_PATH(bp)][1],
7304 load_count[BP_PATH(bp)][2]);
7305 if (load_count[BP_PATH(bp)][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007306 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007307 else if (load_count[BP_PATH(bp)][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007308 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7309 else
7310 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7311 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007312
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007313 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7314 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7315 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007316
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007317 /* Disable HW interrupts, NAPI */
7318 bnx2x_netif_stop(bp, 1);
7319
7320 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007321 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007322
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007323 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007324 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007325
7326 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007327 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007328 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007329
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007330}
7331
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007332void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007333{
7334 u32 val;
7335
7336 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7337
7338 if (CHIP_IS_E1(bp)) {
7339 int port = BP_PORT(bp);
7340 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7341 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7342
7343 val = REG_RD(bp, addr);
7344 val &= ~(0x300);
7345 REG_WR(bp, addr, val);
7346 } else if (CHIP_IS_E1H(bp)) {
7347 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7348 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7349 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7350 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7351 }
7352}
7353
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007354/* Close gates #2, #3 and #4: */
7355static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7356{
7357 u32 val, addr;
7358
7359 /* Gates #2 and #4a are closed/opened for "not E1" only */
7360 if (!CHIP_IS_E1(bp)) {
7361 /* #4 */
7362 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
7363 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
7364 close ? (val | 0x1) : (val & (~(u32)1)));
7365 /* #2 */
7366 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
7367 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
7368 close ? (val | 0x1) : (val & (~(u32)1)));
7369 }
7370
7371 /* #3 */
7372 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
7373 val = REG_RD(bp, addr);
7374 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
7375
7376 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7377 close ? "closing" : "opening");
7378 mmiowb();
7379}
7380
7381#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7382
7383static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7384{
7385 /* Do some magic... */
7386 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7387 *magic_val = val & SHARED_MF_CLP_MAGIC;
7388 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7389}
7390
7391/* Restore the value of the `magic' bit.
7392 *
7393 * @param pdev Device handle.
7394 * @param magic_val Old value of the `magic' bit.
7395 */
7396static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7397{
7398 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007399 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7400 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7401 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7402}
7403
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007404/**
7405 * Prepares for MCP reset: takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007406 *
7407 * @param bp
7408 * @param magic_val Old value of 'magic' bit.
7409 */
7410static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7411{
7412 u32 shmem;
7413 u32 validity_offset;
7414
7415 DP(NETIF_MSG_HW, "Starting\n");
7416
7417 /* Set `magic' bit in order to save MF config */
7418 if (!CHIP_IS_E1(bp))
7419 bnx2x_clp_reset_prep(bp, magic_val);
7420
7421 /* Get shmem offset */
7422 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7423 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7424
7425 /* Clear validity map flags */
7426 if (shmem > 0)
7427 REG_WR(bp, shmem + validity_offset, 0);
7428}
7429
7430#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7431#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7432
7433/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
7434 * depending on the HW type.
7435 *
7436 * @param bp
7437 */
7438static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7439{
7440 /* special handling for emulation and FPGA,
7441 wait 10 times longer */
7442 if (CHIP_REV_IS_SLOW(bp))
7443 msleep(MCP_ONE_TIMEOUT*10);
7444 else
7445 msleep(MCP_ONE_TIMEOUT);
7446}
7447
7448static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7449{
7450 u32 shmem, cnt, validity_offset, val;
7451 int rc = 0;
7452
7453 msleep(100);
7454
7455 /* Get shmem offset */
7456 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7457 if (shmem == 0) {
7458 BNX2X_ERR("Shmem 0 return failure\n");
7459 rc = -ENOTTY;
7460 goto exit_lbl;
7461 }
7462
7463 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7464
7465 /* Wait for MCP to come up */
7466 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
7467 /* TBD: its best to check validity map of last port.
7468 * currently checks on port 0.
7469 */
7470 val = REG_RD(bp, shmem + validity_offset);
7471 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
7472 shmem + validity_offset, val);
7473
7474 /* check that shared memory is valid. */
7475 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7476 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7477 break;
7478
7479 bnx2x_mcp_wait_one(bp);
7480 }
7481
7482 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
7483
7484 /* Check that shared memory is valid. This indicates that MCP is up. */
7485 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
7486 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
7487 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
7488 rc = -ENOTTY;
7489 goto exit_lbl;
7490 }
7491
7492exit_lbl:
7493 /* Restore the `magic' bit value */
7494 if (!CHIP_IS_E1(bp))
7495 bnx2x_clp_reset_done(bp, magic_val);
7496
7497 return rc;
7498}
7499
7500static void bnx2x_pxp_prep(struct bnx2x *bp)
7501{
7502 if (!CHIP_IS_E1(bp)) {
7503 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7504 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
7505 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
7506 mmiowb();
7507 }
7508}
7509
7510/*
7511 * Reset the whole chip except for:
7512 * - PCIE core
7513 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7514 * one reset bit)
7515 * - IGU
7516 * - MISC (including AEU)
7517 * - GRC
7518 * - RBCN, RBCP
7519 */
7520static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
7521{
7522 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
7523
7524 not_reset_mask1 =
7525 MISC_REGISTERS_RESET_REG_1_RST_HC |
7526 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
7527 MISC_REGISTERS_RESET_REG_1_RST_PXP;
7528
7529 not_reset_mask2 =
7530 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
7531 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
7532 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
7533 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
7534 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
7535 MISC_REGISTERS_RESET_REG_2_RST_GRC |
7536 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
7537 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
7538
7539 reset_mask1 = 0xffffffff;
7540
7541 if (CHIP_IS_E1(bp))
7542 reset_mask2 = 0xffff;
7543 else
7544 reset_mask2 = 0x1ffff;
7545
7546 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7547 reset_mask1 & (~not_reset_mask1));
7548 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7549 reset_mask2 & (~not_reset_mask2));
7550
7551 barrier();
7552 mmiowb();
7553
7554 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
7555 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
7556 mmiowb();
7557}
7558
7559static int bnx2x_process_kill(struct bnx2x *bp)
7560{
7561 int cnt = 1000;
7562 u32 val = 0;
7563 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
7564
7565
7566 /* Empty the Tetris buffer, wait for 1s */
7567 do {
7568 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
7569 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
7570 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
7571 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
7572 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
7573 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
7574 ((port_is_idle_0 & 0x1) == 0x1) &&
7575 ((port_is_idle_1 & 0x1) == 0x1) &&
7576 (pgl_exp_rom2 == 0xffffffff))
7577 break;
7578 msleep(1);
7579 } while (cnt-- > 0);
7580
7581 if (cnt <= 0) {
7582 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
7583 " are still"
7584 " outstanding read requests after 1s!\n");
7585 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
7586 " port_is_idle_0=0x%08x,"
7587 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
7588 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
7589 pgl_exp_rom2);
7590 return -EAGAIN;
7591 }
7592
7593 barrier();
7594
7595 /* Close gates #2, #3 and #4 */
7596 bnx2x_set_234_gates(bp, true);
7597
7598 /* TBD: Indicate that "process kill" is in progress to MCP */
7599
7600 /* Clear "unprepared" bit */
7601 REG_WR(bp, MISC_REG_UNPREPARED, 0);
7602 barrier();
7603
7604 /* Make sure all is written to the chip before the reset */
7605 mmiowb();
7606
7607 /* Wait for 1ms to empty GLUE and PCI-E core queues,
7608 * PSWHST, GRC and PSWRD Tetris buffer.
7609 */
7610 msleep(1);
7611
7612 /* Prepare to chip reset: */
7613 /* MCP */
7614 bnx2x_reset_mcp_prep(bp, &val);
7615
7616 /* PXP */
7617 bnx2x_pxp_prep(bp);
7618 barrier();
7619
7620 /* reset the chip */
7621 bnx2x_process_kill_chip_reset(bp);
7622 barrier();
7623
7624 /* Recover after reset: */
7625 /* MCP */
7626 if (bnx2x_reset_mcp_comp(bp, val))
7627 return -EAGAIN;
7628
7629 /* PXP */
7630 bnx2x_pxp_prep(bp);
7631
7632 /* Open the gates #2, #3 and #4 */
7633 bnx2x_set_234_gates(bp, false);
7634
7635 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
7636 * reset state, re-enable attentions. */
7637
7638 return 0;
7639}
7640
7641static int bnx2x_leader_reset(struct bnx2x *bp)
7642{
7643 int rc = 0;
7644 /* Try to recover after the failure */
7645 if (bnx2x_process_kill(bp)) {
7646 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
7647 bp->dev->name);
7648 rc = -EAGAIN;
7649 goto exit_leader_reset;
7650 }
7651
7652 /* Clear "reset is in progress" bit and update the driver state */
7653 bnx2x_set_reset_done(bp);
7654 bp->recovery_state = BNX2X_RECOVERY_DONE;
7655
7656exit_leader_reset:
7657 bp->is_leader = 0;
7658 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
7659 smp_wmb();
7660 return rc;
7661}
7662
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007663/* Assumption: runs under rtnl lock. This together with the fact
7664 * that it's called only from bnx2x_reset_task() ensure that it
7665 * will never be called when netif_running(bp->dev) is false.
7666 */
7667static void bnx2x_parity_recover(struct bnx2x *bp)
7668{
7669 DP(NETIF_MSG_HW, "Handling parity\n");
7670 while (1) {
7671 switch (bp->recovery_state) {
7672 case BNX2X_RECOVERY_INIT:
7673 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
7674 /* Try to get a LEADER_LOCK HW lock */
7675 if (bnx2x_trylock_hw_lock(bp,
7676 HW_LOCK_RESOURCE_RESERVED_08))
7677 bp->is_leader = 1;
7678
7679 /* Stop the driver */
7680 /* If interface has been removed - break */
7681 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
7682 return;
7683
7684 bp->recovery_state = BNX2X_RECOVERY_WAIT;
7685 /* Ensure "is_leader" and "recovery_state"
7686 * update values are seen on other CPUs
7687 */
7688 smp_wmb();
7689 break;
7690
7691 case BNX2X_RECOVERY_WAIT:
7692 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
7693 if (bp->is_leader) {
7694 u32 load_counter = bnx2x_get_load_cnt(bp);
7695 if (load_counter) {
7696 /* Wait until all other functions get
7697 * down.
7698 */
7699 schedule_delayed_work(&bp->reset_task,
7700 HZ/10);
7701 return;
7702 } else {
7703 /* If all other functions got down -
7704 * try to bring the chip back to
7705 * normal. In any case it's an exit
7706 * point for a leader.
7707 */
7708 if (bnx2x_leader_reset(bp) ||
7709 bnx2x_nic_load(bp, LOAD_NORMAL)) {
7710 printk(KERN_ERR"%s: Recovery "
7711 "has failed. Power cycle is "
7712 "needed.\n", bp->dev->name);
7713 /* Disconnect this device */
7714 netif_device_detach(bp->dev);
7715 /* Block ifup for all function
7716 * of this ASIC until
7717 * "process kill" or power
7718 * cycle.
7719 */
7720 bnx2x_set_reset_in_progress(bp);
7721 /* Shut down the power */
7722 bnx2x_set_power_state(bp,
7723 PCI_D3hot);
7724 return;
7725 }
7726
7727 return;
7728 }
7729 } else { /* non-leader */
7730 if (!bnx2x_reset_is_done(bp)) {
7731 /* Try to get a LEADER_LOCK HW lock as
7732 * long as a former leader may have
7733 * been unloaded by the user or
7734 * released a leadership by another
7735 * reason.
7736 */
7737 if (bnx2x_trylock_hw_lock(bp,
7738 HW_LOCK_RESOURCE_RESERVED_08)) {
7739 /* I'm a leader now! Restart a
7740 * switch case.
7741 */
7742 bp->is_leader = 1;
7743 break;
7744 }
7745
7746 schedule_delayed_work(&bp->reset_task,
7747 HZ/10);
7748 return;
7749
7750 } else { /* A leader has completed
7751 * the "process kill". It's an exit
7752 * point for a non-leader.
7753 */
7754 bnx2x_nic_load(bp, LOAD_NORMAL);
7755 bp->recovery_state =
7756 BNX2X_RECOVERY_DONE;
7757 smp_wmb();
7758 return;
7759 }
7760 }
7761 default:
7762 return;
7763 }
7764 }
7765}
7766
7767/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
7768 * scheduled on a general queue in order to prevent a dead lock.
7769 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007770static void bnx2x_reset_task(struct work_struct *work)
7771{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007772 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007773
7774#ifdef BNX2X_STOP_ON_ERROR
7775 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7776 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007777 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007778 return;
7779#endif
7780
7781 rtnl_lock();
7782
7783 if (!netif_running(bp->dev))
7784 goto reset_task_exit;
7785
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007786 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
7787 bnx2x_parity_recover(bp);
7788 else {
7789 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7790 bnx2x_nic_load(bp, LOAD_NORMAL);
7791 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007792
7793reset_task_exit:
7794 rtnl_unlock();
7795}
7796
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007797/* end of nic load/unload */
7798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007799/*
7800 * Init service functions
7801 */
7802
stephen hemminger8d962862010-10-21 07:50:56 +00007803static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007804{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007805 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
7806 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
7807 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007808}
7809
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007810static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007811{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007812 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007813
7814 /* Flush all outstanding writes */
7815 mmiowb();
7816
7817 /* Pretend to be function 0 */
7818 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007819 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007820
7821 /* From now we are in the "like-E1" mode */
7822 bnx2x_int_disable(bp);
7823
7824 /* Flush all outstanding writes */
7825 mmiowb();
7826
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007827 /* Restore the original function */
7828 REG_WR(bp, reg, BP_ABS_FUNC(bp));
7829 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007830}
7831
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007832static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007833{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007834 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007835 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007836 else
7837 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007838}
7839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007840static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007841{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007842 u32 val;
7843
7844 /* Check if there is any driver already loaded */
7845 val = REG_RD(bp, MISC_REG_UNPREPARED);
7846 if (val == 0x1) {
7847 /* Check if it is the UNDI driver
7848 * UNDI driver initializes CID offset for normal bell to 0x7
7849 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007850 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007851 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7852 if (val == 0x7) {
7853 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007854 /* save our pf_num */
7855 int orig_pf_num = bp->pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007856 u32 swap_en;
7857 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007858
Eilon Greensteinb4661732009-01-14 06:43:56 +00007859 /* clear the UNDI indication */
7860 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007862 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7863
7864 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007865 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007866 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007867 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007868 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007869 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007870
7871 /* if UNDI is loaded on the other port */
7872 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7873
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007874 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007875 bnx2x_fw_command(bp,
7876 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007877
7878 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007879 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007880 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007881 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007882 DRV_MSG_SEQ_NUMBER_MASK);
7883 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007884
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007885 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007886 }
7887
Eilon Greensteinb4661732009-01-14 06:43:56 +00007888 /* now it's safe to release the lock */
7889 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7890
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007891 bnx2x_undi_int_disable(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007892
7893 /* close input traffic and wait for it */
7894 /* Do not rcv packets to BRB */
7895 REG_WR(bp,
7896 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7897 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7898 /* Do not direct rcv packets that are not for MCP to
7899 * the BRB */
7900 REG_WR(bp,
7901 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7902 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7903 /* clear AEU */
7904 REG_WR(bp,
7905 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7906 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7907 msleep(10);
7908
7909 /* save NIG port swap info */
7910 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7911 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 /* reset device */
7913 REG_WR(bp,
7914 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007915 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007916 REG_WR(bp,
7917 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7918 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007919 /* take the NIG out of reset and restore swap values */
7920 REG_WR(bp,
7921 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7922 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7923 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7924 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7925
7926 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007927 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007928
7929 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007930 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007931 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007932 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007933 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007934 } else
7935 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007936 }
7937}
7938
7939static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7940{
7941 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007942 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007943
7944 /* Get the chip revision id and number. */
7945 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7946 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7947 id = ((val & 0xffff) << 16);
7948 val = REG_RD(bp, MISC_REG_CHIP_REV);
7949 id |= ((val & 0xf) << 12);
7950 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7951 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007952 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007953 id |= (val & 0xf);
7954 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007955
7956 /* Set doorbell size */
7957 bp->db_size = (1 << BNX2X_DB_SHIFT);
7958
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007959 if (CHIP_IS_E2(bp)) {
7960 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
7961 if ((val & 1) == 0)
7962 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
7963 else
7964 val = (val >> 1) & 1;
7965 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
7966 "2_PORT_MODE");
7967 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
7968 CHIP_2_PORT_MODE;
7969
7970 if (CHIP_MODE_IS_4_PORT(bp))
7971 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
7972 else
7973 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
7974 } else {
7975 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
7976 bp->pfid = bp->pf_num; /* 0..7 */
7977 }
7978
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007979 /*
7980 * set base FW non-default (fast path) status block id, this value is
7981 * used to initialize the fw_sb_id saved on the fp/queue structure to
7982 * determine the id used by the FW.
7983 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007984 if (CHIP_IS_E1x(bp))
7985 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x;
7986 else /* E2 */
7987 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E2;
7988
7989 bp->link_params.chip_id = bp->common.chip_id;
7990 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007991
Eilon Greenstein1c063282009-02-12 08:36:43 +00007992 val = (REG_RD(bp, 0x2874) & 0x55);
7993 if ((bp->common.chip_id & 0x1) ||
7994 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7995 bp->flags |= ONE_PORT_FLAG;
7996 BNX2X_DEV_INFO("single port device\n");
7997 }
7998
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007999 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
8000 bp->common.flash_size = (NVRAM_1MB_SIZE <<
8001 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8002 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8003 bp->common.flash_size, bp->common.flash_size);
8004
8005 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008006 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
8007 MISC_REG_GENERIC_CR_1 :
8008 MISC_REG_GENERIC_CR_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008009 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008010 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008011 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8012 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008013
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008014 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008015 BNX2X_DEV_INFO("MCP not active\n");
8016 bp->flags |= NO_MCP_FLAG;
8017 return;
8018 }
8019
8020 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8021 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8022 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008023 BNX2X_ERR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008024
8025 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008026 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027
8028 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8029 SHARED_HW_CFG_LED_MODE_MASK) >>
8030 SHARED_HW_CFG_LED_MODE_SHIFT);
8031
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008032 bp->link_params.feature_config_flags = 0;
8033 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8034 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8035 bp->link_params.feature_config_flags |=
8036 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8037 else
8038 bp->link_params.feature_config_flags &=
8039 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8040
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008041 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8042 bp->common.bc_ver = val;
8043 BNX2X_DEV_INFO("bc_ver %X\n", val);
8044 if (val < BNX2X_BC_VER) {
8045 /* for now only warn
8046 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008047 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8048 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008050 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008051 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008052 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8053
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008054 bp->link_params.feature_config_flags |=
8055 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8056 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008057
8058 if (BP_E1HVN(bp) == 0) {
8059 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8060 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8061 } else {
8062 /* no WOL capability for E1HVN != 0 */
8063 bp->flags |= NO_WOL_FLAG;
8064 }
8065 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008066 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008067
8068 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8069 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8070 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8071 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8072
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008073 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8074 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008075}
8076
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008077#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8078#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8079
8080static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8081{
8082 int pfid = BP_FUNC(bp);
8083 int vn = BP_E1HVN(bp);
8084 int igu_sb_id;
8085 u32 val;
8086 u8 fid;
8087
8088 bp->igu_base_sb = 0xff;
8089 bp->igu_sb_cnt = 0;
8090 if (CHIP_INT_MODE_IS_BC(bp)) {
8091 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008092 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008093
8094 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8095 FP_SB_MAX_E1x;
8096
8097 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8098 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8099
8100 return;
8101 }
8102
8103 /* IGU in normal mode - read CAM */
8104 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8105 igu_sb_id++) {
8106 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8107 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8108 continue;
8109 fid = IGU_FID(val);
8110 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8111 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8112 continue;
8113 if (IGU_VEC(val) == 0)
8114 /* default status block */
8115 bp->igu_dsb_id = igu_sb_id;
8116 else {
8117 if (bp->igu_base_sb == 0xff)
8118 bp->igu_base_sb = igu_sb_id;
8119 bp->igu_sb_cnt++;
8120 }
8121 }
8122 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008123 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt,
8124 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008125 if (bp->igu_sb_cnt == 0)
8126 BNX2X_ERR("CAM configuration error\n");
8127}
8128
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008129static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8130 u32 switch_cfg)
8131{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008132 int cfg_size = 0, idx, port = BP_PORT(bp);
8133
8134 /* Aggregation of supported attributes of all external phys */
8135 bp->port.supported[0] = 0;
8136 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008137 switch (bp->link_params.num_phys) {
8138 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008139 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8140 cfg_size = 1;
8141 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008142 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008143 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8144 cfg_size = 1;
8145 break;
8146 case 3:
8147 if (bp->link_params.multi_phy_config &
8148 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8149 bp->port.supported[1] =
8150 bp->link_params.phy[EXT_PHY1].supported;
8151 bp->port.supported[0] =
8152 bp->link_params.phy[EXT_PHY2].supported;
8153 } else {
8154 bp->port.supported[0] =
8155 bp->link_params.phy[EXT_PHY1].supported;
8156 bp->port.supported[1] =
8157 bp->link_params.phy[EXT_PHY2].supported;
8158 }
8159 cfg_size = 2;
8160 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008161 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008162
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008163 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008164 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008165 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008166 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008167 dev_info.port_hw_config[port].external_phy_config),
8168 SHMEM_RD(bp,
8169 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008170 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008171 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008172
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008173 switch (switch_cfg) {
8174 case SWITCH_CFG_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008175 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
8176 port*0x10);
8177 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008178 break;
8179
8180 case SWITCH_CFG_10G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008181 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
8182 port*0x18);
8183 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008184 break;
8185
8186 default:
8187 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008188 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008189 return;
8190 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008191 /* mask what we support according to speed_cap_mask per configuration */
8192 for (idx = 0; idx < cfg_size; idx++) {
8193 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008194 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008195 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008196
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008197 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008198 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008199 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008200
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008201 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008202 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008203 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008204
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008205 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008206 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008207 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008208
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008209 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008210 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008211 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008212 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008213
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008214 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008215 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008216 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008218 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008219 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008220 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008221
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008222 }
8223
8224 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8225 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008226}
8227
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008228static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008229{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008230 u32 link_config, idx, cfg_size = 0;
8231 bp->port.advertising[0] = 0;
8232 bp->port.advertising[1] = 0;
8233 switch (bp->link_params.num_phys) {
8234 case 1:
8235 case 2:
8236 cfg_size = 1;
8237 break;
8238 case 3:
8239 cfg_size = 2;
8240 break;
8241 }
8242 for (idx = 0; idx < cfg_size; idx++) {
8243 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8244 link_config = bp->port.link_config[idx];
8245 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008246 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008247 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8248 bp->link_params.req_line_speed[idx] =
8249 SPEED_AUTO_NEG;
8250 bp->port.advertising[idx] |=
8251 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008252 } else {
8253 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008254 bp->link_params.req_line_speed[idx] =
8255 SPEED_10000;
8256 bp->port.advertising[idx] |=
8257 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008258 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008259 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008260 }
8261 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008262
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008263 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008264 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8265 bp->link_params.req_line_speed[idx] =
8266 SPEED_10;
8267 bp->port.advertising[idx] |=
8268 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008269 ADVERTISED_TP);
8270 } else {
8271 BNX2X_ERROR("NVRAM config error. "
8272 "Invalid link_config 0x%x"
8273 " speed_cap_mask 0x%x\n",
8274 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008275 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008276 return;
8277 }
8278 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008279
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008280 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008281 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8282 bp->link_params.req_line_speed[idx] =
8283 SPEED_10;
8284 bp->link_params.req_duplex[idx] =
8285 DUPLEX_HALF;
8286 bp->port.advertising[idx] |=
8287 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008288 ADVERTISED_TP);
8289 } else {
8290 BNX2X_ERROR("NVRAM config error. "
8291 "Invalid link_config 0x%x"
8292 " speed_cap_mask 0x%x\n",
8293 link_config,
8294 bp->link_params.speed_cap_mask[idx]);
8295 return;
8296 }
8297 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008298
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008299 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8300 if (bp->port.supported[idx] &
8301 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008302 bp->link_params.req_line_speed[idx] =
8303 SPEED_100;
8304 bp->port.advertising[idx] |=
8305 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008306 ADVERTISED_TP);
8307 } else {
8308 BNX2X_ERROR("NVRAM config error. "
8309 "Invalid link_config 0x%x"
8310 " speed_cap_mask 0x%x\n",
8311 link_config,
8312 bp->link_params.speed_cap_mask[idx]);
8313 return;
8314 }
8315 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008316
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008317 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8318 if (bp->port.supported[idx] &
8319 SUPPORTED_100baseT_Half) {
8320 bp->link_params.req_line_speed[idx] =
8321 SPEED_100;
8322 bp->link_params.req_duplex[idx] =
8323 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008324 bp->port.advertising[idx] |=
8325 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008326 ADVERTISED_TP);
8327 } else {
8328 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008329 "Invalid link_config 0x%x"
8330 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008331 link_config,
8332 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008333 return;
8334 }
8335 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008336
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008337 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008338 if (bp->port.supported[idx] &
8339 SUPPORTED_1000baseT_Full) {
8340 bp->link_params.req_line_speed[idx] =
8341 SPEED_1000;
8342 bp->port.advertising[idx] |=
8343 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008344 ADVERTISED_TP);
8345 } else {
8346 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008347 "Invalid link_config 0x%x"
8348 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008349 link_config,
8350 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008351 return;
8352 }
8353 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008354
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008355 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008356 if (bp->port.supported[idx] &
8357 SUPPORTED_2500baseX_Full) {
8358 bp->link_params.req_line_speed[idx] =
8359 SPEED_2500;
8360 bp->port.advertising[idx] |=
8361 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008362 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008363 } else {
8364 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008365 "Invalid link_config 0x%x"
8366 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008367 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008368 bp->link_params.speed_cap_mask[idx]);
8369 return;
8370 }
8371 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008372
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008373 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8374 case PORT_FEATURE_LINK_SPEED_10G_KX4:
8375 case PORT_FEATURE_LINK_SPEED_10G_KR:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008376 if (bp->port.supported[idx] &
8377 SUPPORTED_10000baseT_Full) {
8378 bp->link_params.req_line_speed[idx] =
8379 SPEED_10000;
8380 bp->port.advertising[idx] |=
8381 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008382 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008383 } else {
8384 BNX2X_ERROR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008385 "Invalid link_config 0x%x"
8386 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008387 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008388 bp->link_params.speed_cap_mask[idx]);
8389 return;
8390 }
8391 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008392
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008393 default:
8394 BNX2X_ERROR("NVRAM config error. "
8395 "BAD link speed link_config 0x%x\n",
8396 link_config);
8397 bp->link_params.req_line_speed[idx] =
8398 SPEED_AUTO_NEG;
8399 bp->port.advertising[idx] =
8400 bp->port.supported[idx];
8401 break;
8402 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008403
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008404 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008405 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008406 if ((bp->link_params.req_flow_ctrl[idx] ==
8407 BNX2X_FLOW_CTRL_AUTO) &&
8408 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
8409 bp->link_params.req_flow_ctrl[idx] =
8410 BNX2X_FLOW_CTRL_NONE;
8411 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008412
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008413 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
8414 " 0x%x advertising 0x%x\n",
8415 bp->link_params.req_line_speed[idx],
8416 bp->link_params.req_duplex[idx],
8417 bp->link_params.req_flow_ctrl[idx],
8418 bp->port.advertising[idx]);
8419 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008420}
8421
Michael Chane665bfd2009-10-10 13:46:54 +00008422static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8423{
8424 mac_hi = cpu_to_be16(mac_hi);
8425 mac_lo = cpu_to_be32(mac_lo);
8426 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8427 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8428}
8429
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008430static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008431{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008432 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00008433 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00008434 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008435
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008436 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008437 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008438
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008439 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008440 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008441
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008442 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008443 SHMEM_RD(bp,
8444 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008445 bp->link_params.speed_cap_mask[1] =
8446 SHMEM_RD(bp,
8447 dev_info.port_hw_config[port].speed_capability_mask2);
8448 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008449 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8450
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008451 bp->port.link_config[1] =
8452 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008453
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008454 bp->link_params.multi_phy_config =
8455 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008456 /* If the device is capable of WoL, set the default state according
8457 * to the HW
8458 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008459 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008460 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8461 (config & PORT_FEATURE_WOL_ENABLED));
8462
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008463 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008464 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008465 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008466 bp->link_params.speed_cap_mask[0],
8467 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008468
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008469 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008470 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008471 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008472 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008473
8474 bnx2x_link_settings_requested(bp);
8475
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008476 /*
8477 * If connected directly, work with the internal PHY, otherwise, work
8478 * with the external PHY
8479 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008480 ext_phy_config =
8481 SHMEM_RD(bp,
8482 dev_info.port_hw_config[port].external_phy_config);
8483 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008484 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008485 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008486
8487 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8488 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8489 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008490 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00008491
8492 /*
8493 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
8494 * In MF mode, it is set to cover self test cases
8495 */
8496 if (IS_MF(bp))
8497 bp->port.need_hw_lock = 1;
8498 else
8499 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
8500 bp->common.shmem_base,
8501 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008502}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008503
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008504#ifdef BCM_CNIC
8505static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
8506{
8507 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8508 drv_lic_key[BP_PORT(bp)].max_iscsi_conn);
8509 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8510 drv_lic_key[BP_PORT(bp)].max_fcoe_conn);
8511
8512 /* Get the number of maximum allowed iSCSI and FCoE connections */
8513 bp->cnic_eth_dev.max_iscsi_conn =
8514 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
8515 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
8516
8517 bp->cnic_eth_dev.max_fcoe_conn =
8518 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
8519 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
8520
8521 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
8522 bp->cnic_eth_dev.max_iscsi_conn,
8523 bp->cnic_eth_dev.max_fcoe_conn);
8524
8525 /* If mamimum allowed number of connections is zero -
8526 * disable the feature.
8527 */
8528 if (!bp->cnic_eth_dev.max_iscsi_conn)
8529 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8530
8531 if (!bp->cnic_eth_dev.max_fcoe_conn)
8532 bp->flags |= NO_FCOE_FLAG;
8533}
8534#endif
8535
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008536static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
8537{
8538 u32 val, val2;
8539 int func = BP_ABS_FUNC(bp);
8540 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008541#ifdef BCM_CNIC
8542 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
8543 u8 *fip_mac = bp->fip_mac;
8544#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008545
8546 if (BP_NOMCP(bp)) {
8547 BNX2X_ERROR("warning: random MAC workaround active\n");
8548 random_ether_addr(bp->dev->dev_addr);
8549 } else if (IS_MF(bp)) {
8550 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
8551 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
8552 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8553 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
8554 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8555
8556#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008557 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
8558 * FCoE MAC then the appropriate feature should be disabled.
8559 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008560 if (IS_MF_SI(bp)) {
8561 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
8562 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
8563 val2 = MF_CFG_RD(bp, func_ext_config[func].
8564 iscsi_mac_addr_upper);
8565 val = MF_CFG_RD(bp, func_ext_config[func].
8566 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008567 BNX2X_DEV_INFO("Read iSCSI MAC: "
8568 "0x%x:0x%04x\n", val2, val);
8569 bnx2x_set_mac_buf(iscsi_mac, val, val2);
8570
8571 /* Disable iSCSI OOO if MAC configuration is
8572 * invalid.
8573 */
8574 if (!is_valid_ether_addr(iscsi_mac)) {
8575 bp->flags |= NO_ISCSI_OOO_FLAG |
8576 NO_ISCSI_FLAG;
8577 memset(iscsi_mac, 0, ETH_ALEN);
8578 }
8579 } else
8580 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8581
8582 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
8583 val2 = MF_CFG_RD(bp, func_ext_config[func].
8584 fcoe_mac_addr_upper);
8585 val = MF_CFG_RD(bp, func_ext_config[func].
8586 fcoe_mac_addr_lower);
8587 BNX2X_DEV_INFO("Read FCoE MAC to "
8588 "0x%x:0x%04x\n", val2, val);
8589 bnx2x_set_mac_buf(fip_mac, val, val2);
8590
8591 /* Disable FCoE if MAC configuration is
8592 * invalid.
8593 */
8594 if (!is_valid_ether_addr(fip_mac)) {
8595 bp->flags |= NO_FCOE_FLAG;
8596 memset(bp->fip_mac, 0, ETH_ALEN);
8597 }
8598 } else
8599 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008600 }
8601#endif
8602 } else {
8603 /* in SF read MACs from port configuration */
8604 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8605 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8606 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8607
8608#ifdef BCM_CNIC
8609 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
8610 iscsi_mac_upper);
8611 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
8612 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008613 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008614#endif
8615 }
8616
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008617 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8618 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008619
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008620#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008621 /* Set the FCoE MAC in modes other then MF_SI */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008622 if (!CHIP_IS_E1x(bp)) {
8623 if (IS_MF_SD(bp))
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008624 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
8625 else if (!IS_MF(bp))
8626 memcpy(fip_mac, iscsi_mac, ETH_ALEN);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008627 }
8628#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008629}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008631static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8632{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008633 int /*abs*/func = BP_ABS_FUNC(bp);
8634 int vn, port;
8635 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008636 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008638 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008639
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008640 if (CHIP_IS_E1x(bp)) {
8641 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008643 bp->igu_dsb_id = DEF_SB_IGU_ID;
8644 bp->igu_base_sb = 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008645 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
8646 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008647 } else {
8648 bp->common.int_block = INT_BLOCK_IGU;
8649 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8650 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8651 DP(NETIF_MSG_PROBE, "IGU Backward Compatible Mode\n");
8652 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
8653 } else
8654 DP(NETIF_MSG_PROBE, "IGU Normal Mode\n");
8655
8656 bnx2x_get_igu_cam_info(bp);
8657
8658 }
8659 DP(NETIF_MSG_PROBE, "igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n",
8660 bp->igu_dsb_id, bp->igu_base_sb, bp->igu_sb_cnt);
8661
8662 /*
8663 * Initialize MF configuration
8664 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008665
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008666 bp->mf_ov = 0;
8667 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008668 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008669 port = BP_PORT(bp);
8670
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008671 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008672 DP(NETIF_MSG_PROBE,
8673 "shmem2base 0x%x, size %d, mfcfg offset %d\n",
8674 bp->common.shmem2_base, SHMEM2_RD(bp, size),
8675 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008676 if (SHMEM2_HAS(bp, mf_cfg_addr))
8677 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
8678 else
8679 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008680 offsetof(struct shmem_region, func_mb) +
8681 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008682 /*
8683 * get mf configuration:
8684 * 1. existance of MF configuration
8685 * 2. MAC address must be legal (check only upper bytes)
8686 * for Switch-Independent mode;
8687 * OVLAN must be legal for Switch-Dependent mode
8688 * 3. SF_MODE configures specific MF mode
8689 */
8690 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
8691 /* get mf configuration */
8692 val = SHMEM_RD(bp,
8693 dev_info.shared_feature_config.config);
8694 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008695
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008696 switch (val) {
8697 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
8698 val = MF_CFG_RD(bp, func_mf_config[func].
8699 mac_upper);
8700 /* check for legal mac (upper bytes)*/
8701 if (val != 0xffff) {
8702 bp->mf_mode = MULTI_FUNCTION_SI;
8703 bp->mf_config[vn] = MF_CFG_RD(bp,
8704 func_mf_config[func].config);
8705 } else
8706 DP(NETIF_MSG_PROBE, "illegal MAC "
8707 "address for SI\n");
8708 break;
8709 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
8710 /* get OV configuration */
8711 val = MF_CFG_RD(bp,
8712 func_mf_config[FUNC_0].e1hov_tag);
8713 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
8714
8715 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
8716 bp->mf_mode = MULTI_FUNCTION_SD;
8717 bp->mf_config[vn] = MF_CFG_RD(bp,
8718 func_mf_config[func].config);
8719 } else
8720 DP(NETIF_MSG_PROBE, "illegal OV for "
8721 "SD\n");
8722 break;
8723 default:
8724 /* Unknown configuration: reset mf_config */
8725 bp->mf_config[vn] = 0;
8726 DP(NETIF_MSG_PROBE, "Unkown MF mode 0x%x\n",
8727 val);
8728 }
8729 }
8730
Eilon Greenstein2691d512009-08-12 08:22:08 +00008731 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008732 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00008733
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008734 switch (bp->mf_mode) {
8735 case MULTI_FUNCTION_SD:
8736 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
8737 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008738 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008739 bp->mf_ov = val;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008740 BNX2X_DEV_INFO("MF OV for func %d is %d"
8741 " (0x%04x)\n", func,
8742 bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008743 } else {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008744 BNX2X_ERR("No valid MF OV for func %d,"
8745 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008746 rc = -EPERM;
8747 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008748 break;
8749 case MULTI_FUNCTION_SI:
8750 BNX2X_DEV_INFO("func %d is in MF "
8751 "switch-independent mode\n", func);
8752 break;
8753 default:
8754 if (vn) {
8755 BNX2X_ERR("VN %d in single function mode,"
8756 " aborting\n", vn);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008757 rc = -EPERM;
8758 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008759 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008760 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008762 }
8763
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008764 /* adjust igu_sb_cnt to MF for E1x */
8765 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008766 bp->igu_sb_cnt /= E1HVN_MAX;
8767
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008768 /*
8769 * adjust E2 sb count: to be removed when FW will support
8770 * more then 16 L2 clients
8771 */
8772#define MAX_L2_CLIENTS 16
8773 if (CHIP_IS_E2(bp))
8774 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt,
8775 MAX_L2_CLIENTS / (IS_MF(bp) ? 4 : 1));
8776
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008777 if (!BP_NOMCP(bp)) {
8778 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008779
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008780 bp->fw_seq =
8781 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
8782 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008783 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8784 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008785
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008786 /* Get MAC addresses */
8787 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008788
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008789#ifdef BCM_CNIC
8790 bnx2x_get_cnic_info(bp);
8791#endif
8792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008793 return rc;
8794}
8795
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00008796static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
8797{
8798 int cnt, i, block_end, rodi;
8799 char vpd_data[BNX2X_VPD_LEN+1];
8800 char str_id_reg[VENDOR_ID_LEN+1];
8801 char str_id_cap[VENDOR_ID_LEN+1];
8802 u8 len;
8803
8804 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
8805 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
8806
8807 if (cnt < BNX2X_VPD_LEN)
8808 goto out_not_found;
8809
8810 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
8811 PCI_VPD_LRDT_RO_DATA);
8812 if (i < 0)
8813 goto out_not_found;
8814
8815
8816 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
8817 pci_vpd_lrdt_size(&vpd_data[i]);
8818
8819 i += PCI_VPD_LRDT_TAG_SIZE;
8820
8821 if (block_end > BNX2X_VPD_LEN)
8822 goto out_not_found;
8823
8824 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
8825 PCI_VPD_RO_KEYWORD_MFR_ID);
8826 if (rodi < 0)
8827 goto out_not_found;
8828
8829 len = pci_vpd_info_field_size(&vpd_data[rodi]);
8830
8831 if (len != VENDOR_ID_LEN)
8832 goto out_not_found;
8833
8834 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
8835
8836 /* vendor specific info */
8837 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
8838 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
8839 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
8840 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
8841
8842 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
8843 PCI_VPD_RO_KEYWORD_VENDOR0);
8844 if (rodi >= 0) {
8845 len = pci_vpd_info_field_size(&vpd_data[rodi]);
8846
8847 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
8848
8849 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
8850 memcpy(bp->fw_ver, &vpd_data[rodi], len);
8851 bp->fw_ver[len] = ' ';
8852 }
8853 }
8854 return;
8855 }
8856out_not_found:
8857 return;
8858}
8859
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008860static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8861{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008862 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00008863 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008864 int rc;
8865
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008866 /* Disable interrupt handling until HW is initialized */
8867 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00008868 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008869
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008870 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07008871 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07008872 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00008873#ifdef BCM_CNIC
8874 mutex_init(&bp->cnic_mutex);
8875#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008876
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008877 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008878 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008879
8880 rc = bnx2x_get_hwinfo(bp);
8881
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008882 if (!rc)
8883 rc = bnx2x_alloc_mem_bp(bp);
8884
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00008885 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008886
8887 func = BP_FUNC(bp);
8888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008889 /* need to reset chip if undi was active */
8890 if (!BP_NOMCP(bp))
8891 bnx2x_undi_unload(bp);
8892
8893 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008894 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008895
8896 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008897 dev_err(&bp->pdev->dev, "MCP disabled, "
8898 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008899
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008900 bp->multi_mode = multi_mode;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00008901 bp->int_mode = int_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008902
Dmitry Kravkov4fd89b7a2010-04-01 19:45:34 -07008903 bp->dev->features |= NETIF_F_GRO;
8904
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008905 /* Set TPA flags */
8906 if (disable_tpa) {
8907 bp->flags &= ~TPA_ENABLE_FLAG;
8908 bp->dev->features &= ~NETIF_F_LRO;
8909 } else {
8910 bp->flags |= TPA_ENABLE_FLAG;
8911 bp->dev->features |= NETIF_F_LRO;
8912 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00008913 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008914
Eilon Greensteina18f5122009-08-12 08:23:26 +00008915 if (CHIP_IS_E1(bp))
8916 bp->dropless_fc = 0;
8917 else
8918 bp->dropless_fc = dropless_fc;
8919
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00008920 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008921
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008922 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008923
8924 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008925
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00008926 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008927 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
8928 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008929
Eilon Greenstein87942b42009-02-12 08:36:49 +00008930 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8931 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008932
8933 init_timer(&bp->timer);
8934 bp->timer.expires = jiffies + bp->current_interval;
8935 bp->timer.data = (unsigned long) bp;
8936 bp->timer.function = bnx2x_timer;
8937
Shmulik Ravid785b9b12010-12-30 06:27:03 +00008938 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00008939 bnx2x_dcbx_init_params(bp);
8940
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008941 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008942}
8943
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008944
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00008945/****************************************************************************
8946* General service functions
8947****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008948
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008949/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008950static int bnx2x_open(struct net_device *dev)
8951{
8952 struct bnx2x *bp = netdev_priv(dev);
8953
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00008954 netif_carrier_off(dev);
8955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008956 bnx2x_set_power_state(bp, PCI_D0);
8957
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008958 if (!bnx2x_reset_is_done(bp)) {
8959 do {
8960 /* Reset MCP mail box sequence if there is on going
8961 * recovery
8962 */
8963 bp->fw_seq = 0;
8964
8965 /* If it's the first function to load and reset done
8966 * is still not cleared it may mean that. We don't
8967 * check the attention state here because it may have
8968 * already been cleared by a "common" reset but we
8969 * shell proceed with "process kill" anyway.
8970 */
8971 if ((bnx2x_get_load_cnt(bp) == 0) &&
8972 bnx2x_trylock_hw_lock(bp,
8973 HW_LOCK_RESOURCE_RESERVED_08) &&
8974 (!bnx2x_leader_reset(bp))) {
8975 DP(NETIF_MSG_HW, "Recovered in open\n");
8976 break;
8977 }
8978
8979 bnx2x_set_power_state(bp, PCI_D3hot);
8980
8981 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
8982 " completed yet. Try again later. If u still see this"
8983 " message after a few retries then power cycle is"
8984 " required.\n", bp->dev->name);
8985
8986 return -EAGAIN;
8987 } while (0);
8988 }
8989
8990 bp->recovery_state = BNX2X_RECOVERY_DONE;
8991
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008992 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008993}
8994
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008995/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008996static int bnx2x_close(struct net_device *dev)
8997{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008998 struct bnx2x *bp = netdev_priv(dev);
8999
9000 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009001 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00009002 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009003
9004 return 0;
9005}
9006
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009007#define E1_MAX_UC_LIST 29
9008#define E1H_MAX_UC_LIST 30
9009#define E2_MAX_UC_LIST 14
9010static inline u8 bnx2x_max_uc_list(struct bnx2x *bp)
9011{
9012 if (CHIP_IS_E1(bp))
9013 return E1_MAX_UC_LIST;
9014 else if (CHIP_IS_E1H(bp))
9015 return E1H_MAX_UC_LIST;
9016 else
9017 return E2_MAX_UC_LIST;
9018}
9019
9020
9021static inline u8 bnx2x_uc_list_cam_offset(struct bnx2x *bp)
9022{
9023 if (CHIP_IS_E1(bp))
9024 /* CAM Entries for Port0:
9025 * 0 - prim ETH MAC
9026 * 1 - BCAST MAC
9027 * 2 - iSCSI L2 ring ETH MAC
9028 * 3-31 - UC MACs
9029 *
9030 * Port1 entries are allocated the same way starting from
9031 * entry 32.
9032 */
9033 return 3 + 32 * BP_PORT(bp);
9034 else if (CHIP_IS_E1H(bp)) {
9035 /* CAM Entries:
9036 * 0-7 - prim ETH MAC for each function
9037 * 8-15 - iSCSI L2 ring ETH MAC for each function
9038 * 16 till 255 UC MAC lists for each function
9039 *
9040 * Remark: There is no FCoE support for E1H, thus FCoE related
9041 * MACs are not considered.
9042 */
9043 return E1H_FUNC_MAX * (CAM_ISCSI_ETH_LINE + 1) +
9044 bnx2x_max_uc_list(bp) * BP_FUNC(bp);
9045 } else {
9046 /* CAM Entries (there is a separate CAM per engine):
9047 * 0-4 - prim ETH MAC for each function
9048 * 4-7 - iSCSI L2 ring ETH MAC for each function
9049 * 8-11 - FIP ucast L2 MAC for each function
9050 * 12-15 - ALL_ENODE_MACS mcast MAC for each function
9051 * 16 till 71 UC MAC lists for each function
9052 */
9053 u8 func_idx =
9054 (CHIP_MODE_IS_4_PORT(bp) ? BP_FUNC(bp) : BP_VN(bp));
9055
9056 return E2_FUNC_MAX * (CAM_MAX_PF_LINE + 1) +
9057 bnx2x_max_uc_list(bp) * func_idx;
9058 }
9059}
9060
9061/* set uc list, do not wait as wait implies sleep and
9062 * set_rx_mode can be invoked from non-sleepable context.
9063 *
9064 * Instead we use the same ramrod data buffer each time we need
9065 * to configure a list of addresses, and use the fact that the
9066 * list of MACs is changed in an incremental way and that the
9067 * function is called under the netif_addr_lock. A temporary
9068 * inconsistent CAM configuration (possible in case of very fast
9069 * sequence of add/del/add on the host side) will shortly be
9070 * restored by the handler of the last ramrod.
9071 */
9072static int bnx2x_set_uc_list(struct bnx2x *bp)
9073{
9074 int i = 0, old;
9075 struct net_device *dev = bp->dev;
9076 u8 offset = bnx2x_uc_list_cam_offset(bp);
9077 struct netdev_hw_addr *ha;
9078 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, uc_mac_config);
9079 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, uc_mac_config);
9080
9081 if (netdev_uc_count(dev) > bnx2x_max_uc_list(bp))
9082 return -EINVAL;
9083
9084 netdev_for_each_uc_addr(ha, dev) {
9085 /* copy mac */
9086 config_cmd->config_table[i].msb_mac_addr =
9087 swab16(*(u16 *)&bnx2x_uc_addr(ha)[0]);
9088 config_cmd->config_table[i].middle_mac_addr =
9089 swab16(*(u16 *)&bnx2x_uc_addr(ha)[2]);
9090 config_cmd->config_table[i].lsb_mac_addr =
9091 swab16(*(u16 *)&bnx2x_uc_addr(ha)[4]);
9092
9093 config_cmd->config_table[i].vlan_id = 0;
9094 config_cmd->config_table[i].pf_id = BP_FUNC(bp);
9095 config_cmd->config_table[i].clients_bit_vector =
9096 cpu_to_le32(1 << BP_L_ID(bp));
9097
9098 SET_FLAG(config_cmd->config_table[i].flags,
9099 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9100 T_ETH_MAC_COMMAND_SET);
9101
9102 DP(NETIF_MSG_IFUP,
9103 "setting UCAST[%d] (%04x:%04x:%04x)\n", i,
9104 config_cmd->config_table[i].msb_mac_addr,
9105 config_cmd->config_table[i].middle_mac_addr,
9106 config_cmd->config_table[i].lsb_mac_addr);
9107
9108 i++;
9109
9110 /* Set uc MAC in NIG */
9111 bnx2x_set_mac_in_nig(bp, 1, bnx2x_uc_addr(ha),
9112 LLH_CAM_ETH_LINE + i);
9113 }
9114 old = config_cmd->hdr.length;
9115 if (old > i) {
9116 for (; i < old; i++) {
9117 if (CAM_IS_INVALID(config_cmd->
9118 config_table[i])) {
9119 /* already invalidated */
9120 break;
9121 }
9122 /* invalidate */
9123 SET_FLAG(config_cmd->config_table[i].flags,
9124 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9125 T_ETH_MAC_COMMAND_INVALIDATE);
9126 }
9127 }
9128
9129 wmb();
9130
9131 config_cmd->hdr.length = i;
9132 config_cmd->hdr.offset = offset;
9133 config_cmd->hdr.client_id = 0xff;
9134 /* Mark that this ramrod doesn't use bp->set_mac_pending for
9135 * synchronization.
9136 */
9137 config_cmd->hdr.echo = 0;
9138
9139 mb();
9140
9141 return bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
9142 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
9143
9144}
9145
9146void bnx2x_invalidate_uc_list(struct bnx2x *bp)
9147{
9148 int i;
9149 struct mac_configuration_cmd *config_cmd = bnx2x_sp(bp, uc_mac_config);
9150 dma_addr_t config_cmd_map = bnx2x_sp_mapping(bp, uc_mac_config);
9151 int ramrod_flags = WAIT_RAMROD_COMMON;
9152 u8 offset = bnx2x_uc_list_cam_offset(bp);
9153 u8 max_list_size = bnx2x_max_uc_list(bp);
9154
9155 for (i = 0; i < max_list_size; i++) {
9156 SET_FLAG(config_cmd->config_table[i].flags,
9157 MAC_CONFIGURATION_ENTRY_ACTION_TYPE,
9158 T_ETH_MAC_COMMAND_INVALIDATE);
9159 bnx2x_set_mac_in_nig(bp, 0, NULL, LLH_CAM_ETH_LINE + 1 + i);
9160 }
9161
9162 wmb();
9163
9164 config_cmd->hdr.length = max_list_size;
9165 config_cmd->hdr.offset = offset;
9166 config_cmd->hdr.client_id = 0xff;
9167 /* We'll wait for a completion this time... */
9168 config_cmd->hdr.echo = 1;
9169
9170 bp->set_mac_pending = 1;
9171
9172 mb();
9173
9174 bnx2x_sp_post(bp, RAMROD_CMD_ID_COMMON_SET_MAC, 0,
9175 U64_HI(config_cmd_map), U64_LO(config_cmd_map), 1);
9176
9177 /* Wait for a completion */
9178 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending,
9179 ramrod_flags);
9180
9181}
9182
9183static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9184{
9185 /* some multicasts */
9186 if (CHIP_IS_E1(bp)) {
9187 return bnx2x_set_e1_mc_list(bp);
9188 } else { /* E1H and newer */
9189 return bnx2x_set_e1h_mc_list(bp);
9190 }
9191}
9192
Eilon Greensteinf5372252009-02-12 08:38:30 +00009193/* called with netif_tx_lock from dev_mcast.c */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009194void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009195{
9196 struct bnx2x *bp = netdev_priv(dev);
9197 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009198
9199 if (bp->state != BNX2X_STATE_OPEN) {
9200 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9201 return;
9202 }
9203
9204 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
9205
9206 if (dev->flags & IFF_PROMISC)
9207 rx_mode = BNX2X_RX_MODE_PROMISC;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009208 else if (dev->flags & IFF_ALLMULTI)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009209 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009210 else {
9211 /* some multicasts */
9212 if (bnx2x_set_mc_list(bp))
9213 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009214
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009215 /* some unicasts */
9216 if (bnx2x_set_uc_list(bp))
9217 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009218 }
9219
9220 bp->rx_mode = rx_mode;
9221 bnx2x_set_storm_rx_mode(bp);
9222}
9223
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009224/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009225static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
9226 int devad, u16 addr)
9227{
9228 struct bnx2x *bp = netdev_priv(netdev);
9229 u16 value;
9230 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009231
9232 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
9233 prtad, devad, addr);
9234
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009235 /* The HW expects different devad if CL22 is used */
9236 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9237
9238 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009239 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009240 bnx2x_release_phy_lock(bp);
9241 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
9242
9243 if (!rc)
9244 rc = value;
9245 return rc;
9246}
9247
9248/* called with rtnl_lock */
9249static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
9250 u16 addr, u16 value)
9251{
9252 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009253 int rc;
9254
9255 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
9256 " value 0x%x\n", prtad, devad, addr, value);
9257
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009258 /* The HW expects different devad if CL22 is used */
9259 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9260
9261 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009262 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009263 bnx2x_release_phy_lock(bp);
9264 return rc;
9265}
9266
9267/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009268static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9269{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009270 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009271 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009272
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009273 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
9274 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009275
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009276 if (!netif_running(dev))
9277 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009278
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009279 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009280}
9281
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009282#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009283static void poll_bnx2x(struct net_device *dev)
9284{
9285 struct bnx2x *bp = netdev_priv(dev);
9286
9287 disable_irq(bp->pdev->irq);
9288 bnx2x_interrupt(bp->pdev->irq, dev);
9289 enable_irq(bp->pdev->irq);
9290}
9291#endif
9292
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009293static const struct net_device_ops bnx2x_netdev_ops = {
9294 .ndo_open = bnx2x_open,
9295 .ndo_stop = bnx2x_close,
9296 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +00009297 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009298 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009299 .ndo_set_mac_address = bnx2x_change_mac_addr,
9300 .ndo_validate_addr = eth_validate_addr,
9301 .ndo_do_ioctl = bnx2x_ioctl,
9302 .ndo_change_mtu = bnx2x_change_mtu,
9303 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009304#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009305 .ndo_poll_controller = poll_bnx2x,
9306#endif
9307};
9308
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009309static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
9310 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009311{
9312 struct bnx2x *bp;
9313 int rc;
9314
9315 SET_NETDEV_DEV(dev, &pdev->dev);
9316 bp = netdev_priv(dev);
9317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009318 bp->dev = dev;
9319 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009320 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009321 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009322
9323 rc = pci_enable_device(pdev);
9324 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009325 dev_err(&bp->pdev->dev,
9326 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009327 goto err_out;
9328 }
9329
9330 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009331 dev_err(&bp->pdev->dev,
9332 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009333 rc = -ENODEV;
9334 goto err_out_disable;
9335 }
9336
9337 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009338 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
9339 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009340 rc = -ENODEV;
9341 goto err_out_disable;
9342 }
9343
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009344 if (atomic_read(&pdev->enable_cnt) == 1) {
9345 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
9346 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009347 dev_err(&bp->pdev->dev,
9348 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009349 goto err_out_disable;
9350 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009351
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009352 pci_set_master(pdev);
9353 pci_save_state(pdev);
9354 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009355
9356 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
9357 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009358 dev_err(&bp->pdev->dev,
9359 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009360 rc = -EIO;
9361 goto err_out_release;
9362 }
9363
9364 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
9365 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009366 dev_err(&bp->pdev->dev,
9367 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009368 rc = -EIO;
9369 goto err_out_release;
9370 }
9371
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009372 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009373 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009374 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009375 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
9376 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009377 rc = -EIO;
9378 goto err_out_release;
9379 }
9380
FUJITA Tomonori1a983142010-04-04 01:51:03 +00009381 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009382 dev_err(&bp->pdev->dev,
9383 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009384 rc = -EIO;
9385 goto err_out_release;
9386 }
9387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009388 dev->mem_start = pci_resource_start(pdev, 0);
9389 dev->base_addr = dev->mem_start;
9390 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009391
9392 dev->irq = pdev->irq;
9393
Arjan van de Ven275f1652008-10-20 21:42:39 -07009394 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009395 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009396 dev_err(&bp->pdev->dev,
9397 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009398 rc = -ENOMEM;
9399 goto err_out_release;
9400 }
9401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009402 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009403 min_t(u64, BNX2X_DB_SIZE(bp),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009404 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009405 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009406 dev_err(&bp->pdev->dev,
9407 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009408 rc = -ENOMEM;
9409 goto err_out_unmap;
9410 }
9411
9412 bnx2x_set_power_state(bp, PCI_D0);
9413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009414 /* clean indirect addresses */
9415 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
9416 PCICFG_VENDOR_ID_OFFSET);
9417 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
9418 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
9419 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
9420 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009421
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009422 /* Reset the load counter */
9423 bnx2x_clear_load_cnt(bp);
9424
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009425 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009426
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009427 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009428 bnx2x_set_ethtool_ops(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009429 dev->features |= NETIF_F_SG;
Michał Mirosław79032642010-11-30 06:38:00 +00009430 dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009431 if (bp->flags & USING_DAC_FLAG)
9432 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009433 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
9434 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009435 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009436
9437 dev->vlan_features |= NETIF_F_SG;
Michał Mirosław79032642010-11-30 06:38:00 +00009438 dev->vlan_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00009439 if (bp->flags & USING_DAC_FLAG)
9440 dev->vlan_features |= NETIF_F_HIGHDMA;
9441 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
9442 dev->vlan_features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009443
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009444#ifdef BCM_DCB
9445 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
9446#endif
9447
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009448 /* get_port_hwinfo() will set prtad and mmds properly */
9449 bp->mdio.prtad = MDIO_PRTAD_NONE;
9450 bp->mdio.mmds = 0;
9451 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
9452 bp->mdio.dev = dev;
9453 bp->mdio.mdio_read = bnx2x_mdio_read;
9454 bp->mdio.mdio_write = bnx2x_mdio_write;
9455
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009456 return 0;
9457
9458err_out_unmap:
9459 if (bp->regview) {
9460 iounmap(bp->regview);
9461 bp->regview = NULL;
9462 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009463 if (bp->doorbells) {
9464 iounmap(bp->doorbells);
9465 bp->doorbells = NULL;
9466 }
9467
9468err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009469 if (atomic_read(&pdev->enable_cnt) == 1)
9470 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009471
9472err_out_disable:
9473 pci_disable_device(pdev);
9474 pci_set_drvdata(pdev, NULL);
9475
9476err_out:
9477 return rc;
9478}
9479
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009480static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
9481 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08009482{
9483 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
9484
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009485 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
9486
9487 /* return value of 1=2.5GHz 2=5GHz */
9488 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08009489}
9490
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009491static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009492{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009493 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009494 struct bnx2x_fw_file_hdr *fw_hdr;
9495 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009496 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009497 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009498 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009499 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009500
9501 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
9502 return -EINVAL;
9503
9504 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
9505 sections = (struct bnx2x_fw_file_section *)fw_hdr;
9506
9507 /* Make sure none of the offsets and sizes make us read beyond
9508 * the end of the firmware data */
9509 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
9510 offset = be32_to_cpu(sections[i].offset);
9511 len = be32_to_cpu(sections[i].len);
9512 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009513 dev_err(&bp->pdev->dev,
9514 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009515 return -EINVAL;
9516 }
9517 }
9518
9519 /* Likewise for the init_ops offsets */
9520 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
9521 ops_offsets = (u16 *)(firmware->data + offset);
9522 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
9523
9524 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
9525 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009526 dev_err(&bp->pdev->dev,
9527 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009528 return -EINVAL;
9529 }
9530 }
9531
9532 /* Check FW version */
9533 offset = be32_to_cpu(fw_hdr->fw_version.offset);
9534 fw_ver = firmware->data + offset;
9535 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
9536 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
9537 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
9538 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009539 dev_err(&bp->pdev->dev,
9540 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009541 fw_ver[0], fw_ver[1], fw_ver[2],
9542 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
9543 BCM_5710_FW_MINOR_VERSION,
9544 BCM_5710_FW_REVISION_VERSION,
9545 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009546 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009547 }
9548
9549 return 0;
9550}
9551
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009552static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009553{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009554 const __be32 *source = (const __be32 *)_source;
9555 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009556 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009557
9558 for (i = 0; i < n/4; i++)
9559 target[i] = be32_to_cpu(source[i]);
9560}
9561
9562/*
9563 Ops array is stored in the following format:
9564 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
9565 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009566static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009567{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009568 const __be32 *source = (const __be32 *)_source;
9569 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009570 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009571
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009572 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009573 tmp = be32_to_cpu(source[j]);
9574 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009575 target[i].offset = tmp & 0xffffff;
9576 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009577 }
9578}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009579
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009580/**
9581 * IRO array is stored in the following format:
9582 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
9583 */
9584static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
9585{
9586 const __be32 *source = (const __be32 *)_source;
9587 struct iro *target = (struct iro *)_target;
9588 u32 i, j, tmp;
9589
9590 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
9591 target[i].base = be32_to_cpu(source[j]);
9592 j++;
9593 tmp = be32_to_cpu(source[j]);
9594 target[i].m1 = (tmp >> 16) & 0xffff;
9595 target[i].m2 = tmp & 0xffff;
9596 j++;
9597 tmp = be32_to_cpu(source[j]);
9598 target[i].m3 = (tmp >> 16) & 0xffff;
9599 target[i].size = tmp & 0xffff;
9600 j++;
9601 }
9602}
9603
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009604static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009605{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009606 const __be16 *source = (const __be16 *)_source;
9607 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009608 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009609
9610 for (i = 0; i < n/2; i++)
9611 target[i] = be16_to_cpu(source[i]);
9612}
9613
Joe Perches7995c642010-02-17 15:01:52 +00009614#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
9615do { \
9616 u32 len = be32_to_cpu(fw_hdr->arr.len); \
9617 bp->arr = kmalloc(len, GFP_KERNEL); \
9618 if (!bp->arr) { \
9619 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
9620 goto lbl; \
9621 } \
9622 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
9623 (u8 *)bp->arr, len); \
9624} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009625
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009626int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009627{
Ben Hutchings45229b42009-11-07 11:53:39 +00009628 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009629 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +00009630 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009631
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009632 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009633 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009634 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00009635 fw_file_name = FW_FILE_NAME_E1H;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009636 else if (CHIP_IS_E2(bp))
9637 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009638 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009639 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009640 return -EINVAL;
9641 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009642
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009643 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009644
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009645 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009646 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009647 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009648 goto request_firmware_exit;
9649 }
9650
9651 rc = bnx2x_check_firmware(bp);
9652 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009653 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009654 goto request_firmware_exit;
9655 }
9656
9657 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
9658
9659 /* Initialize the pointers to the init arrays */
9660 /* Blob */
9661 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
9662
9663 /* Opcodes */
9664 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
9665
9666 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009667 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
9668 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009669
9670 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +00009671 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9672 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
9673 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
9674 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
9675 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9676 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
9677 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
9678 be32_to_cpu(fw_hdr->usem_pram_data.offset);
9679 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9680 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
9681 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
9682 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
9683 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
9684 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
9685 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
9686 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009687 /* IRO */
9688 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009689
9690 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009691
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009692iro_alloc_err:
9693 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009694init_offsets_alloc_err:
9695 kfree(bp->init_ops);
9696init_ops_alloc_err:
9697 kfree(bp->init_data);
9698request_firmware_exit:
9699 release_firmware(bp->firmware);
9700
9701 return rc;
9702}
9703
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009704static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp, int l2_cid_count)
9705{
9706 int cid_count = L2_FP_COUNT(l2_cid_count);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009707
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009708#ifdef BCM_CNIC
9709 cid_count += CNIC_CID_MAX;
9710#endif
9711 return roundup(cid_count, QM_CID_ROUND);
9712}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009714static int __devinit bnx2x_init_one(struct pci_dev *pdev,
9715 const struct pci_device_id *ent)
9716{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009717 struct net_device *dev = NULL;
9718 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009719 int pcie_width, pcie_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009720 int rc, cid_count;
9721
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009722 switch (ent->driver_data) {
9723 case BCM57710:
9724 case BCM57711:
9725 case BCM57711E:
9726 cid_count = FP_SB_MAX_E1x;
9727 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009728
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009729 case BCM57712:
9730 case BCM57712E:
9731 cid_count = FP_SB_MAX_E2;
9732 break;
9733
9734 default:
9735 pr_err("Unknown board_type (%ld), aborting\n",
9736 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +00009737 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009738 }
9739
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009740 cid_count += NONE_ETH_CONTEXT_USE + CNIC_CONTEXT_USE;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009742 /* dev zeroed in init_etherdev */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009743 dev = alloc_etherdev_mq(sizeof(*bp), cid_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009744 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009745 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009746 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009747 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009748
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009749 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +00009750 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009751
Eilon Greensteindf4770de2009-08-12 08:23:28 +00009752 pci_set_drvdata(pdev, dev);
9753
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009754 bp->l2_cid_count = cid_count;
9755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009756 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009757 if (rc < 0) {
9758 free_netdev(dev);
9759 return rc;
9760 }
9761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009762 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00009763 if (rc)
9764 goto init_one_exit;
9765
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009766 /* calc qm_cid_count */
9767 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp, cid_count);
9768
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009769#ifdef BCM_CNIC
9770 /* disable FCOE L2 queue for E1x*/
9771 if (CHIP_IS_E1x(bp))
9772 bp->flags |= NO_FCOE_FLAG;
9773
9774#endif
9775
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009776 /* Configure interupt mode: try to enable MSI-X/MSI if
9777 * needed, set bp->num_queues appropriately.
9778 */
9779 bnx2x_set_int_mode(bp);
9780
9781 /* Add all NAPI objects */
9782 bnx2x_add_all_napi(bp);
9783
Vladislav Zolotarovb3400072010-11-24 11:09:50 -08009784 rc = register_netdev(dev);
9785 if (rc) {
9786 dev_err(&pdev->dev, "Cannot register net device\n");
9787 goto init_one_exit;
9788 }
9789
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009790#ifdef BCM_CNIC
9791 if (!NO_FCOE(bp)) {
9792 /* Add storage MAC address */
9793 rtnl_lock();
9794 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
9795 rtnl_unlock();
9796 }
9797#endif
9798
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009799 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009800
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009801 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
9802 " IRQ %d, ", board_info[ent->driver_data].name,
9803 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009804 pcie_width,
9805 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
9806 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
9807 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009808 dev->base_addr, bp->pdev->irq);
9809 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +00009810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009811 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009812
9813init_one_exit:
9814 if (bp->regview)
9815 iounmap(bp->regview);
9816
9817 if (bp->doorbells)
9818 iounmap(bp->doorbells);
9819
9820 free_netdev(dev);
9821
9822 if (atomic_read(&pdev->enable_cnt) == 1)
9823 pci_release_regions(pdev);
9824
9825 pci_disable_device(pdev);
9826 pci_set_drvdata(pdev, NULL);
9827
9828 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009829}
9830
9831static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
9832{
9833 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -08009834 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009835
Eliezer Tamir228241e2008-02-28 11:56:57 -08009836 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009837 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08009838 return;
9839 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08009840 bp = netdev_priv(dev);
9841
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009842#ifdef BCM_CNIC
9843 /* Delete storage MAC address */
9844 if (!NO_FCOE(bp)) {
9845 rtnl_lock();
9846 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
9847 rtnl_unlock();
9848 }
9849#endif
9850
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009851 unregister_netdev(dev);
9852
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009853 /* Delete all NAPI objects */
9854 bnx2x_del_all_napi(bp);
9855
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +00009856 /* Power on: we can't let PCI layer write to us while we are in D3 */
9857 bnx2x_set_power_state(bp, PCI_D0);
9858
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009859 /* Disable MSI/MSI-X */
9860 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009861
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +00009862 /* Power off */
9863 bnx2x_set_power_state(bp, PCI_D3hot);
9864
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009865 /* Make sure RESET task is not scheduled before continuing */
9866 cancel_delayed_work_sync(&bp->reset_task);
9867
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009868 if (bp->regview)
9869 iounmap(bp->regview);
9870
9871 if (bp->doorbells)
9872 iounmap(bp->doorbells);
9873
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009874 bnx2x_free_mem_bp(bp);
9875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009876 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009877
9878 if (atomic_read(&pdev->enable_cnt) == 1)
9879 pci_release_regions(pdev);
9880
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009881 pci_disable_device(pdev);
9882 pci_set_drvdata(pdev, NULL);
9883}
9884
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009885static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
9886{
9887 int i;
9888
9889 bp->state = BNX2X_STATE_ERROR;
9890
9891 bp->rx_mode = BNX2X_RX_MODE_NONE;
9892
9893 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07009894 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009895
9896 del_timer_sync(&bp->timer);
9897 bp->stats_state = STATS_STATE_DISABLED;
9898 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
9899
9900 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009901 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009902
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009903 /* Free SKBs, SGEs, TPA pool and driver internals */
9904 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009905
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009906 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009907 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009908
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009909 bnx2x_free_mem(bp);
9910
9911 bp->state = BNX2X_STATE_CLOSED;
9912
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009913 return 0;
9914}
9915
9916static void bnx2x_eeh_recover(struct bnx2x *bp)
9917{
9918 u32 val;
9919
9920 mutex_init(&bp->port.phy_mutex);
9921
9922 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9923 bp->link_params.shmem_base = bp->common.shmem_base;
9924 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
9925
9926 if (!bp->common.shmem_base ||
9927 (bp->common.shmem_base < 0xA0000) ||
9928 (bp->common.shmem_base >= 0xC0000)) {
9929 BNX2X_DEV_INFO("MCP not active\n");
9930 bp->flags |= NO_MCP_FLAG;
9931 return;
9932 }
9933
9934 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9935 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9936 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
9937 BNX2X_ERR("BAD MCP validity signature\n");
9938
9939 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009940 bp->fw_seq =
9941 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9942 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009943 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9944 }
9945}
9946
Wendy Xiong493adb12008-06-23 20:36:22 -07009947/**
9948 * bnx2x_io_error_detected - called when PCI error is detected
9949 * @pdev: Pointer to PCI device
9950 * @state: The current pci connection state
9951 *
9952 * This function is called after a PCI bus error affecting
9953 * this device has been detected.
9954 */
9955static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
9956 pci_channel_state_t state)
9957{
9958 struct net_device *dev = pci_get_drvdata(pdev);
9959 struct bnx2x *bp = netdev_priv(dev);
9960
9961 rtnl_lock();
9962
9963 netif_device_detach(dev);
9964
Dean Nelson07ce50e2009-07-31 09:13:25 +00009965 if (state == pci_channel_io_perm_failure) {
9966 rtnl_unlock();
9967 return PCI_ERS_RESULT_DISCONNECT;
9968 }
9969
Wendy Xiong493adb12008-06-23 20:36:22 -07009970 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009971 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -07009972
9973 pci_disable_device(pdev);
9974
9975 rtnl_unlock();
9976
9977 /* Request a slot reset */
9978 return PCI_ERS_RESULT_NEED_RESET;
9979}
9980
9981/**
9982 * bnx2x_io_slot_reset - called after the PCI bus has been reset
9983 * @pdev: Pointer to PCI device
9984 *
9985 * Restart the card from scratch, as if from a cold-boot.
9986 */
9987static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
9988{
9989 struct net_device *dev = pci_get_drvdata(pdev);
9990 struct bnx2x *bp = netdev_priv(dev);
9991
9992 rtnl_lock();
9993
9994 if (pci_enable_device(pdev)) {
9995 dev_err(&pdev->dev,
9996 "Cannot re-enable PCI device after reset\n");
9997 rtnl_unlock();
9998 return PCI_ERS_RESULT_DISCONNECT;
9999 }
10000
10001 pci_set_master(pdev);
10002 pci_restore_state(pdev);
10003
10004 if (netif_running(dev))
10005 bnx2x_set_power_state(bp, PCI_D0);
10006
10007 rtnl_unlock();
10008
10009 return PCI_ERS_RESULT_RECOVERED;
10010}
10011
10012/**
10013 * bnx2x_io_resume - called when traffic can start flowing again
10014 * @pdev: Pointer to PCI device
10015 *
10016 * This callback is called when the error recovery driver tells us that
10017 * its OK to resume normal operation.
10018 */
10019static void bnx2x_io_resume(struct pci_dev *pdev)
10020{
10021 struct net_device *dev = pci_get_drvdata(pdev);
10022 struct bnx2x *bp = netdev_priv(dev);
10023
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010024 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010025 printk(KERN_ERR "Handling parity error recovery. "
10026 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010027 return;
10028 }
10029
Wendy Xiong493adb12008-06-23 20:36:22 -070010030 rtnl_lock();
10031
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010032 bnx2x_eeh_recover(bp);
10033
Wendy Xiong493adb12008-06-23 20:36:22 -070010034 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010035 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010036
10037 netif_device_attach(dev);
10038
10039 rtnl_unlock();
10040}
10041
10042static struct pci_error_handlers bnx2x_err_handler = {
10043 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010044 .slot_reset = bnx2x_io_slot_reset,
10045 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070010046};
10047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010049 .name = DRV_MODULE_NAME,
10050 .id_table = bnx2x_pci_tbl,
10051 .probe = bnx2x_init_one,
10052 .remove = __devexit_p(bnx2x_remove_one),
10053 .suspend = bnx2x_suspend,
10054 .resume = bnx2x_resume,
10055 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010056};
10057
10058static int __init bnx2x_init(void)
10059{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010060 int ret;
10061
Joe Perches7995c642010-02-17 15:01:52 +000010062 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000010063
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010064 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10065 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000010066 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010067 return -ENOMEM;
10068 }
10069
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010070 ret = pci_register_driver(&bnx2x_pci_driver);
10071 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000010072 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010073 destroy_workqueue(bnx2x_wq);
10074 }
10075 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010076}
10077
10078static void __exit bnx2x_cleanup(void)
10079{
10080 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010081
10082 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010083}
10084
10085module_init(bnx2x_init);
10086module_exit(bnx2x_cleanup);
10087
Michael Chan993ac7b2009-10-10 13:46:56 +000010088#ifdef BCM_CNIC
10089
10090/* count denotes the number of new completions we have seen */
10091static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
10092{
10093 struct eth_spe *spe;
10094
10095#ifdef BNX2X_STOP_ON_ERROR
10096 if (unlikely(bp->panic))
10097 return;
10098#endif
10099
10100 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010101 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000010102 bp->cnic_spq_pending -= count;
10103
Michael Chan993ac7b2009-10-10 13:46:56 +000010104
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010105 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
10106 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
10107 & SPE_HDR_CONN_TYPE) >>
10108 SPE_HDR_CONN_TYPE_SHIFT;
10109
10110 /* Set validation for iSCSI L2 client before sending SETUP
10111 * ramrod
10112 */
10113 if (type == ETH_CONNECTION_TYPE) {
10114 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->
10115 hdr.conn_and_cmd_data) >>
10116 SPE_HDR_CMD_ID_SHIFT) & 0xff;
10117
10118 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
10119 bnx2x_set_ctx_validation(&bp->context.
10120 vcxt[BNX2X_ISCSI_ETH_CID].eth,
10121 HW_CID(bp, BNX2X_ISCSI_ETH_CID));
10122 }
10123
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010124 /* There may be not more than 8 L2 and not more than 8 L5 SPEs
10125 * We also check that the number of outstanding
10126 * COMMON ramrods is not more than the EQ and SPQ can
10127 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010128 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010129 if (type == ETH_CONNECTION_TYPE) {
10130 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010131 break;
10132 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010133 atomic_dec(&bp->cq_spq_left);
10134 } else if (type == NONE_CONNECTION_TYPE) {
10135 if (!atomic_read(&bp->eq_spq_left))
10136 break;
10137 else
10138 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010139 } else if ((type == ISCSI_CONNECTION_TYPE) ||
10140 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010141 if (bp->cnic_spq_pending >=
10142 bp->cnic_eth_dev.max_kwqe_pending)
10143 break;
10144 else
10145 bp->cnic_spq_pending++;
10146 } else {
10147 BNX2X_ERR("Unknown SPE type: %d\n", type);
10148 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000010149 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010150 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010151
10152 spe = bnx2x_sp_get_next(bp);
10153 *spe = *bp->cnic_kwq_cons;
10154
Michael Chan993ac7b2009-10-10 13:46:56 +000010155 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
10156 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
10157
10158 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
10159 bp->cnic_kwq_cons = bp->cnic_kwq;
10160 else
10161 bp->cnic_kwq_cons++;
10162 }
10163 bnx2x_sp_prod_update(bp);
10164 spin_unlock_bh(&bp->spq_lock);
10165}
10166
10167static int bnx2x_cnic_sp_queue(struct net_device *dev,
10168 struct kwqe_16 *kwqes[], u32 count)
10169{
10170 struct bnx2x *bp = netdev_priv(dev);
10171 int i;
10172
10173#ifdef BNX2X_STOP_ON_ERROR
10174 if (unlikely(bp->panic))
10175 return -EIO;
10176#endif
10177
10178 spin_lock_bh(&bp->spq_lock);
10179
10180 for (i = 0; i < count; i++) {
10181 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
10182
10183 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
10184 break;
10185
10186 *bp->cnic_kwq_prod = *spe;
10187
10188 bp->cnic_kwq_pending++;
10189
10190 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
10191 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010192 spe->data.update_data_addr.hi,
10193 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000010194 bp->cnic_kwq_pending);
10195
10196 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
10197 bp->cnic_kwq_prod = bp->cnic_kwq;
10198 else
10199 bp->cnic_kwq_prod++;
10200 }
10201
10202 spin_unlock_bh(&bp->spq_lock);
10203
10204 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
10205 bnx2x_cnic_sp_post(bp, 0);
10206
10207 return i;
10208}
10209
10210static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10211{
10212 struct cnic_ops *c_ops;
10213 int rc = 0;
10214
10215 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000010216 c_ops = rcu_dereference_protected(bp->cnic_ops,
10217 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000010218 if (c_ops)
10219 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10220 mutex_unlock(&bp->cnic_mutex);
10221
10222 return rc;
10223}
10224
10225static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10226{
10227 struct cnic_ops *c_ops;
10228 int rc = 0;
10229
10230 rcu_read_lock();
10231 c_ops = rcu_dereference(bp->cnic_ops);
10232 if (c_ops)
10233 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10234 rcu_read_unlock();
10235
10236 return rc;
10237}
10238
10239/*
10240 * for commands that have no data
10241 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010242int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000010243{
10244 struct cnic_ctl_info ctl = {0};
10245
10246 ctl.cmd = cmd;
10247
10248 return bnx2x_cnic_ctl_send(bp, &ctl);
10249}
10250
10251static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
10252{
10253 struct cnic_ctl_info ctl;
10254
10255 /* first we tell CNIC and only then we count this as a completion */
10256 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
10257 ctl.data.comp.cid = cid;
10258
10259 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010260 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010261}
10262
10263static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
10264{
10265 struct bnx2x *bp = netdev_priv(dev);
10266 int rc = 0;
10267
10268 switch (ctl->cmd) {
10269 case DRV_CTL_CTXTBL_WR_CMD: {
10270 u32 index = ctl->data.io.offset;
10271 dma_addr_t addr = ctl->data.io.dma_addr;
10272
10273 bnx2x_ilt_wr(bp, index, addr);
10274 break;
10275 }
10276
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010277 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
10278 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000010279
10280 bnx2x_cnic_sp_post(bp, count);
10281 break;
10282 }
10283
10284 /* rtnl_lock is held. */
10285 case DRV_CTL_START_L2_CMD: {
10286 u32 cli = ctl->data.ring.client_id;
10287
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010288 /* Clear FCoE FIP and ALL ENODE MACs addresses first */
10289 bnx2x_del_fcoe_eth_macs(bp);
10290
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010291 /* Set iSCSI MAC address */
10292 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
10293
10294 mmiowb();
10295 barrier();
10296
10297 /* Start accepting on iSCSI L2 ring. Accept all multicasts
10298 * because it's the only way for UIO Client to accept
10299 * multicasts (in non-promiscuous mode only one Client per
10300 * function will receive multicast packets (leading in our
10301 * case).
10302 */
10303 bnx2x_rxq_set_mac_filters(bp, cli,
10304 BNX2X_ACCEPT_UNICAST |
10305 BNX2X_ACCEPT_BROADCAST |
10306 BNX2X_ACCEPT_ALL_MULTICAST);
10307 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
10308
Michael Chan993ac7b2009-10-10 13:46:56 +000010309 break;
10310 }
10311
10312 /* rtnl_lock is held. */
10313 case DRV_CTL_STOP_L2_CMD: {
10314 u32 cli = ctl->data.ring.client_id;
10315
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010316 /* Stop accepting on iSCSI L2 ring */
10317 bnx2x_rxq_set_mac_filters(bp, cli, BNX2X_ACCEPT_NONE);
10318 storm_memset_mac_filters(bp, &bp->mac_filters, BP_FUNC(bp));
10319
10320 mmiowb();
10321 barrier();
10322
10323 /* Unset iSCSI L2 MAC */
10324 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010325 break;
10326 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010327 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
10328 int count = ctl->data.credit.credit_count;
10329
10330 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010331 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010332 smp_mb__after_atomic_inc();
10333 break;
10334 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010335
10336 default:
10337 BNX2X_ERR("unknown command %x\n", ctl->cmd);
10338 rc = -EINVAL;
10339 }
10340
10341 return rc;
10342}
10343
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010344void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000010345{
10346 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10347
10348 if (bp->flags & USING_MSIX_FLAG) {
10349 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
10350 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
10351 cp->irq_arr[0].vector = bp->msix_table[1].vector;
10352 } else {
10353 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
10354 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
10355 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010356 if (CHIP_IS_E2(bp))
10357 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
10358 else
10359 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
10360
Michael Chan993ac7b2009-10-10 13:46:56 +000010361 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010362 cp->irq_arr[0].status_blk_num2 = CNIC_IGU_SB_ID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010363 cp->irq_arr[1].status_blk = bp->def_status_blk;
10364 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010365 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010366
10367 cp->num_irq = 2;
10368}
10369
10370static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
10371 void *data)
10372{
10373 struct bnx2x *bp = netdev_priv(dev);
10374 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10375
10376 if (ops == NULL)
10377 return -EINVAL;
10378
10379 if (atomic_read(&bp->intr_sem) != 0)
10380 return -EBUSY;
10381
10382 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
10383 if (!bp->cnic_kwq)
10384 return -ENOMEM;
10385
10386 bp->cnic_kwq_cons = bp->cnic_kwq;
10387 bp->cnic_kwq_prod = bp->cnic_kwq;
10388 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
10389
10390 bp->cnic_spq_pending = 0;
10391 bp->cnic_kwq_pending = 0;
10392
10393 bp->cnic_data = data;
10394
10395 cp->num_irq = 0;
10396 cp->drv_state = CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010397 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000010398
Michael Chan993ac7b2009-10-10 13:46:56 +000010399 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010400
Michael Chan993ac7b2009-10-10 13:46:56 +000010401 rcu_assign_pointer(bp->cnic_ops, ops);
10402
10403 return 0;
10404}
10405
10406static int bnx2x_unregister_cnic(struct net_device *dev)
10407{
10408 struct bnx2x *bp = netdev_priv(dev);
10409 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10410
10411 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000010412 cp->drv_state = 0;
10413 rcu_assign_pointer(bp->cnic_ops, NULL);
10414 mutex_unlock(&bp->cnic_mutex);
10415 synchronize_rcu();
10416 kfree(bp->cnic_kwq);
10417 bp->cnic_kwq = NULL;
10418
10419 return 0;
10420}
10421
10422struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
10423{
10424 struct bnx2x *bp = netdev_priv(dev);
10425 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10426
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010427 /* If both iSCSI and FCoE are disabled - return NULL in
10428 * order to indicate CNIC that it should not try to work
10429 * with this device.
10430 */
10431 if (NO_ISCSI(bp) && NO_FCOE(bp))
10432 return NULL;
10433
Michael Chan993ac7b2009-10-10 13:46:56 +000010434 cp->drv_owner = THIS_MODULE;
10435 cp->chip_id = CHIP_ID(bp);
10436 cp->pdev = bp->pdev;
10437 cp->io_base = bp->regview;
10438 cp->io_base2 = bp->doorbells;
10439 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010440 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010441 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
10442 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010443 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010444 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000010445 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
10446 cp->drv_ctl = bnx2x_drv_ctl;
10447 cp->drv_register_cnic = bnx2x_register_cnic;
10448 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010449 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
10450 cp->iscsi_l2_client_id = BNX2X_ISCSI_ETH_CL_ID +
10451 BP_E1HVN(bp) * NONE_ETH_CONTEXT_USE;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010452 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010453
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010454 if (NO_ISCSI_OOO(bp))
10455 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
10456
10457 if (NO_ISCSI(bp))
10458 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
10459
10460 if (NO_FCOE(bp))
10461 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
10462
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010463 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
10464 "starting cid %d\n",
10465 cp->ctx_blk_size,
10466 cp->ctx_tbl_offset,
10467 cp->ctx_tbl_len,
10468 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000010469 return cp;
10470}
10471EXPORT_SYMBOL(bnx2x_cnic_probe);
10472
10473#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010474