blob: 174ed8b4587eeb5f98d5818bfd698697a00c8153 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +000054#define BNX2X_MAIN
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000058#include "bnx2x_cmn.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include <linux/firmware.h>
62#include "bnx2x_fw_file_hdr.h"
63/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000064#define FW_FILE_VERSION \
65 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
66 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
67 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
68 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
69#define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw"
70#define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070071
Eilon Greenstein34f80b02008-06-23 20:33:01 -070072/* Time in jiffies before concluding the transmitter is hung */
73#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074
Andrew Morton53a10562008-02-09 23:16:41 -080075static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070076 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
78
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070079MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000080MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081MODULE_LICENSE("GPL");
82MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000083MODULE_FIRMWARE(FW_FILE_NAME_E1);
84MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085
Eilon Greenstein555f6c72009-02-12 08:36:11 +000086static int multi_mode = 1;
87module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070088MODULE_PARM_DESC(multi_mode, " Multi queue mode "
89 "(0 Disable; 1 Enable (default))");
90
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000091static int num_queues;
92module_param(num_queues, int, 0);
93MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
94 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000095
Eilon Greenstein19680c42008-08-13 15:47:33 -070096static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070097module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000098MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000099
100static int int_mode;
101module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000102MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
103 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Eilon Greensteina18f5122009-08-12 08:23:26 +0000105static int dropless_fc;
106module_param(dropless_fc, int, 0);
107MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
108
Eilon Greenstein9898f862009-02-12 08:38:27 +0000109static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200110module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000111MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000112
113static int mrrs = -1;
114module_param(mrrs, int, 0);
115MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
116
Eilon Greenstein9898f862009-02-12 08:38:27 +0000117static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119MODULE_PARM_DESC(debug, " Default debug msglevel");
120
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800121static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122
123enum bnx2x_board_type {
124 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700125 BCM57711 = 1,
126 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127};
128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700129/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800130static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131 char *name;
132} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700133 { "Broadcom NetXtreme II BCM57710 XGb" },
134 { "Broadcom NetXtreme II BCM57711 XGb" },
135 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136};
137
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700138
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000139static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000140 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
141 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
142 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143 { 0 }
144};
145
146MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
147
148/****************************************************************************
149* General service functions
150****************************************************************************/
151
152/* used only at init
153 * locking is done by mcp
154 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000155void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200156{
157 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
158 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
159 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
160 PCICFG_VENDOR_ID_OFFSET);
161}
162
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
164{
165 u32 val;
166
167 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
168 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
169 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
170 PCICFG_VENDOR_ID_OFFSET);
171
172 return val;
173}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200174
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000175const u32 dmae_reg_go_c[] = {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200176 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
177 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
178 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
179 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
180};
181
182/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000183void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184{
185 u32 cmd_offset;
186 int i;
187
188 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
189 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
190 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
191
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700192 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
193 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194 }
195 REG_WR(bp, dmae_reg_go_c[idx], 1);
196}
197
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700198void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
199 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000201 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700203 int cnt = 200;
204
205 if (!bp->dmae_ready) {
206 u32 *data = bnx2x_sp(bp, wb_data[0]);
207
208 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
209 " using indirect\n", dst_addr, len32);
210 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
211 return;
212 }
213
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000214 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000216 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
217 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
218 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200219#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000220 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000224 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
225 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
226 dmae.src_addr_lo = U64_LO(dma_addr);
227 dmae.src_addr_hi = U64_HI(dma_addr);
228 dmae.dst_addr_lo = dst_addr >> 2;
229 dmae.dst_addr_hi = 0;
230 dmae.len = len32;
231 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
232 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
233 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200234
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000235 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200236 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
237 "dst_addr [%x:%08x (%08x)]\n"
238 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000239 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
240 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
241 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700242 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200243 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
244 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000246 mutex_lock(&bp->dmae_mutex);
247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200248 *wb_comp = 0;
249
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000250 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251
252 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253
254 while (*wb_comp != DMAE_COMP_VAL) {
255 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
256
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700257 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000258 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200259 break;
260 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700261 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700262 /* adjust delay for emulation/FPGA */
263 if (CHIP_REV_IS_SLOW(bp))
264 msleep(100);
265 else
266 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200267 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700268
269 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200270}
271
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700272void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000274 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200275 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700276 int cnt = 200;
277
278 if (!bp->dmae_ready) {
279 u32 *data = bnx2x_sp(bp, wb_data[0]);
280 int i;
281
282 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
283 " using indirect\n", src_addr, len32);
284 for (i = 0; i < len32; i++)
285 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
286 return;
287 }
288
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000289 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200290
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000291 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
292 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
293 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200294#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000295 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000299 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
300 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
301 dmae.src_addr_lo = src_addr >> 2;
302 dmae.src_addr_hi = 0;
303 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
304 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
305 dmae.len = len32;
306 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
307 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
308 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000310 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
312 "dst_addr [%x:%08x (%08x)]\n"
313 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000314 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
315 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
316 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200317
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000318 mutex_lock(&bp->dmae_mutex);
319
320 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321 *wb_comp = 0;
322
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000323 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324
325 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326
327 while (*wb_comp != DMAE_COMP_VAL) {
328
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700329 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000330 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200331 break;
332 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700333 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700334 /* adjust delay for emulation/FPGA */
335 if (CHIP_REV_IS_SLOW(bp))
336 msleep(100);
337 else
338 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200339 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700340 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
342 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700343
344 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200346
Eilon Greenstein573f2032009-08-12 08:24:14 +0000347void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
348 u32 addr, u32 len)
349{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000350 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000351 int offset = 0;
352
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000353 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000354 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000355 addr + offset, dmae_wr_max);
356 offset += dmae_wr_max * 4;
357 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000358 }
359
360 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
361}
362
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700363/* used only for slowpath so not inlined */
364static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
365{
366 u32 wb_write[2];
367
368 wb_write[0] = val_hi;
369 wb_write[1] = val_lo;
370 REG_WR_DMAE(bp, reg, wb_write, 2);
371}
372
373#ifdef USE_WB_RD
374static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
375{
376 u32 wb_data[2];
377
378 REG_RD_DMAE(bp, reg, wb_data, 2);
379
380 return HILO_U64(wb_data[0], wb_data[1]);
381}
382#endif
383
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200384static int bnx2x_mc_assert(struct bnx2x *bp)
385{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200386 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700387 int i, rc = 0;
388 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200389
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700390 /* XSTORM */
391 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
392 XSTORM_ASSERT_LIST_INDEX_OFFSET);
393 if (last_idx)
394 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200395
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700396 /* print the asserts */
397 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200398
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700399 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
400 XSTORM_ASSERT_LIST_OFFSET(i));
401 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
402 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
403 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
404 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
405 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
406 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200407
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700408 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
409 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
410 " 0x%08x 0x%08x 0x%08x\n",
411 i, row3, row2, row1, row0);
412 rc++;
413 } else {
414 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200415 }
416 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700417
418 /* TSTORM */
419 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
420 TSTORM_ASSERT_LIST_INDEX_OFFSET);
421 if (last_idx)
422 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
423
424 /* print the asserts */
425 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
426
427 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
428 TSTORM_ASSERT_LIST_OFFSET(i));
429 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
430 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
431 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
432 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
433 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
434 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
435
436 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
437 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
438 " 0x%08x 0x%08x 0x%08x\n",
439 i, row3, row2, row1, row0);
440 rc++;
441 } else {
442 break;
443 }
444 }
445
446 /* CSTORM */
447 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
448 CSTORM_ASSERT_LIST_INDEX_OFFSET);
449 if (last_idx)
450 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
451
452 /* print the asserts */
453 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
454
455 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
456 CSTORM_ASSERT_LIST_OFFSET(i));
457 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
458 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
459 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
460 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
461 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
462 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
463
464 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
465 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
466 " 0x%08x 0x%08x 0x%08x\n",
467 i, row3, row2, row1, row0);
468 rc++;
469 } else {
470 break;
471 }
472 }
473
474 /* USTORM */
475 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
476 USTORM_ASSERT_LIST_INDEX_OFFSET);
477 if (last_idx)
478 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
479
480 /* print the asserts */
481 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
482
483 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
484 USTORM_ASSERT_LIST_OFFSET(i));
485 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
486 USTORM_ASSERT_LIST_OFFSET(i) + 4);
487 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
488 USTORM_ASSERT_LIST_OFFSET(i) + 8);
489 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
490 USTORM_ASSERT_LIST_OFFSET(i) + 12);
491
492 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
493 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
494 " 0x%08x 0x%08x 0x%08x\n",
495 i, row3, row2, row1, row0);
496 rc++;
497 } else {
498 break;
499 }
500 }
501
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200502 return rc;
503}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200505static void bnx2x_fw_dump(struct bnx2x *bp)
506{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000507 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000509 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510 int word;
511
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000512 if (BP_NOMCP(bp)) {
513 BNX2X_ERR("NO MCP - can not dump\n");
514 return;
515 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000516
517 addr = bp->common.shmem_base - 0x0800 + 4;
518 mark = REG_RD(bp, addr);
519 mark = MCP_REG_MCPR_SCRATCH + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000520 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200521
Joe Perches7995c642010-02-17 15:01:52 +0000522 pr_err("");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000523 for (offset = mark; offset <= bp->common.shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200524 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000525 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000527 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000529 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000531 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000533 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 }
Joe Perches7995c642010-02-17 15:01:52 +0000535 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536}
537
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000538void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200539{
540 int i;
541 u16 j, start, end;
542
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700543 bp->stats_state = STATS_STATE_DISABLED;
544 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
545
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200546 BNX2X_ERR("begin crash dump -----------------\n");
547
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000548 /* Indices */
549 /* Common */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000550 BNX2X_ERR("def_c_idx(0x%x) def_u_idx(0x%x) def_x_idx(0x%x)"
551 " def_t_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
552 " spq_prod_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000553 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
554 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
555
556 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000557 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000558 struct bnx2x_fastpath *fp = &bp->fp[i];
559
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000560 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
561 " *rx_bd_cons_sb(0x%x) rx_comp_prod(0x%x)"
562 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000563 i, fp->rx_bd_prod, fp->rx_bd_cons,
564 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
565 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000566 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
567 " fp_u_idx(0x%x) *sb_u_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000568 fp->rx_sge_prod, fp->last_max_sge,
569 le16_to_cpu(fp->fp_u_idx),
570 fp->status_blk->u_status_block.status_block_index);
571 }
572
573 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000574 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000577 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
578 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
579 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700581 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000582 BNX2X_ERR(" fp_c_idx(0x%x) *sb_c_idx(0x%x)"
583 " tx_db_prod(0x%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700584 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700585 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000586 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000588 /* Rings */
589 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000590 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000591 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592
593 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
594 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000595 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
597 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
598
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000599 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
600 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601 }
602
Eilon Greenstein3196a882008-08-13 15:58:49 -0700603 start = RX_SGE(fp->rx_sge_prod);
604 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000605 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700606 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
607 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
608
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000609 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
610 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700611 }
612
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613 start = RCQ_BD(fp->rx_comp_cons - 10);
614 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000615 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
617
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000618 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
619 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 }
621 }
622
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000623 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000624 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000625 struct bnx2x_fastpath *fp = &bp->fp[i];
626
627 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
628 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
629 for (j = start; j != end; j = TX_BD(j + 1)) {
630 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
631
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000632 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
633 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000634 }
635
636 start = TX_BD(fp->tx_bd_cons - 10);
637 end = TX_BD(fp->tx_bd_cons + 254);
638 for (j = start; j != end; j = TX_BD(j + 1)) {
639 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
640
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000641 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
642 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000643 }
644 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200645
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700646 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647 bnx2x_mc_assert(bp);
648 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649}
650
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000651void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700653 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200654 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
655 u32 val = REG_RD(bp, addr);
656 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000657 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658
659 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000660 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
661 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
663 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 } else if (msi) {
665 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
666 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
667 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
668 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 } else {
670 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800671 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672 HC_CONFIG_0_REG_INT_LINE_EN_0 |
673 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800674
Eilon Greenstein8badd272009-02-12 08:36:15 +0000675 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
676 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800677
678 REG_WR(bp, addr, val);
679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
681 }
682
Eilon Greenstein8badd272009-02-12 08:36:15 +0000683 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
684 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685
686 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000687 /*
688 * Ensure that HC_CONFIG is written before leading/trailing edge config
689 */
690 mmiowb();
691 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692
693 if (CHIP_IS_E1H(bp)) {
694 /* init leading/trailing edge */
695 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000696 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700697 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000698 /* enable nig and gpio3 attention */
699 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700700 } else
701 val = 0xffff;
702
703 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
704 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
705 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000706
707 /* Make sure that interrupts are indeed enabled from here on */
708 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709}
710
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800711static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700713 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
715 u32 val = REG_RD(bp, addr);
716
717 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
718 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
719 HC_CONFIG_0_REG_INT_LINE_EN_0 |
720 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
721
722 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
723 val, port, addr);
724
Eilon Greenstein8badd272009-02-12 08:36:15 +0000725 /* flush all outstanding writes */
726 mmiowb();
727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728 REG_WR(bp, addr, val);
729 if (REG_RD(bp, addr) != val)
730 BNX2X_ERR("BUG! proper val not read from IGU!\n");
731}
732
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000733void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200735 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000736 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700738 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000740 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
741
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700742 if (disable_hw)
743 /* prevent the HW from sending interrupts */
744 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745
746 /* make sure all ISRs are done */
747 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000748 synchronize_irq(bp->msix_table[0].vector);
749 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000750#ifdef BCM_CNIC
751 offset++;
752#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000754 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200755 } else
756 synchronize_irq(bp->pdev->irq);
757
758 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800759 cancel_delayed_work(&bp->sp_task);
760 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761}
762
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700763/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200764
765/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700766 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767 */
768
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000769/* Return true if succeeded to acquire the lock */
770static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
771{
772 u32 lock_status;
773 u32 resource_bit = (1 << resource);
774 int func = BP_FUNC(bp);
775 u32 hw_lock_control_reg;
776
777 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
778
779 /* Validating that the resource is within range */
780 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
781 DP(NETIF_MSG_HW,
782 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
783 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -0700784 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000785 }
786
787 if (func <= 5)
788 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
789 else
790 hw_lock_control_reg =
791 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
792
793 /* Try to acquire the lock */
794 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
795 lock_status = REG_RD(bp, hw_lock_control_reg);
796 if (lock_status & resource_bit)
797 return true;
798
799 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
800 return false;
801}
802
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200803
Michael Chan993ac7b2009-10-10 13:46:56 +0000804#ifdef BCM_CNIC
805static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
806#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700807
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000808void bnx2x_sp_event(struct bnx2x_fastpath *fp,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809 union eth_rx_cqe *rr_cqe)
810{
811 struct bnx2x *bp = fp->bp;
812 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
813 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
814
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700815 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200816 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000817 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819
820 bp->spq_left++;
821
Eilon Greenstein0626b892009-02-12 08:38:14 +0000822 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823 switch (command | fp->state) {
824 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
825 BNX2X_FP_STATE_OPENING):
826 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
827 cid);
828 fp->state = BNX2X_FP_STATE_OPEN;
829 break;
830
831 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
832 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
833 cid);
834 fp->state = BNX2X_FP_STATE_HALTED;
835 break;
836
837 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700838 BNX2X_ERR("unexpected MC reply (%d) "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000839 "fp[%d] state is %x\n",
840 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700841 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200842 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700843 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844 return;
845 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800846
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847 switch (command | bp->state) {
848 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
849 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
850 bp->state = BNX2X_STATE_OPEN;
851 break;
852
853 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
854 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
855 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
856 fp->state = BNX2X_FP_STATE_HALTED;
857 break;
858
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200859 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700860 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800861 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200862 break;
863
Michael Chan993ac7b2009-10-10 13:46:56 +0000864#ifdef BCM_CNIC
865 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
866 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
867 bnx2x_cnic_cfc_comp(bp, cid);
868 break;
869#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700870
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700872 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200873 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +0000874 bp->set_mac_pending--;
875 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200876 break;
877
Eliezer Tamir49d66772008-02-28 11:53:13 -0800878 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700879 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +0000880 bp->set_mac_pending--;
881 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -0800882 break;
883
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700885 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700887 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200888 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700889 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890}
891
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000892irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200893{
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000894 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200895 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700896 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -0700897 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700899 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900 if (unlikely(status == 0)) {
901 DP(NETIF_MSG_INTR, "not our interrupt!\n");
902 return IRQ_NONE;
903 }
Eilon Greensteinf5372252009-02-12 08:38:30 +0000904 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
908 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
909 return IRQ_HANDLED;
910 }
911
Eilon Greenstein3196a882008-08-13 15:58:49 -0700912#ifdef BNX2X_STOP_ON_ERROR
913 if (unlikely(bp->panic))
914 return IRQ_HANDLED;
915#endif
916
Eilon Greensteinca003922009-08-12 22:53:28 -0700917 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
918 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919
Eilon Greensteinca003922009-08-12 22:53:28 -0700920 mask = 0x2 << fp->sb_id;
921 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000922 /* Handle Rx and Tx according to SB id */
923 prefetch(fp->rx_cons_sb);
924 prefetch(&fp->status_blk->u_status_block.
925 status_block_index);
926 prefetch(fp->tx_cons_sb);
927 prefetch(&fp->status_blk->c_status_block.
928 status_block_index);
929 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -0700930 status &= ~mask;
931 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200932 }
933
Michael Chan993ac7b2009-10-10 13:46:56 +0000934#ifdef BCM_CNIC
935 mask = 0x2 << CNIC_SB_ID(bp);
936 if (status & (mask | 0x1)) {
937 struct cnic_ops *c_ops = NULL;
938
939 rcu_read_lock();
940 c_ops = rcu_dereference(bp->cnic_ops);
941 if (c_ops)
942 c_ops->cnic_handler(bp->cnic_data, NULL);
943 rcu_read_unlock();
944
945 status &= ~mask;
946 }
947#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200948
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800950 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951
952 status &= ~0x1;
953 if (!status)
954 return IRQ_HANDLED;
955 }
956
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000957 if (unlikely(status))
958 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700959 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200960
961 return IRQ_HANDLED;
962}
963
964/* end of fast path */
965
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700966
967/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968
969/*
970 * General service functions
971 */
972
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000973int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -0800974{
Eliezer Tamirf1410642008-02-28 11:51:50 -0800975 u32 lock_status;
976 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700977 int func = BP_FUNC(bp);
978 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700979 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800980
981 /* Validating that the resource is within range */
982 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
983 DP(NETIF_MSG_HW,
984 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
985 resource, HW_LOCK_MAX_RESOURCE_VALUE);
986 return -EINVAL;
987 }
988
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700989 if (func <= 5) {
990 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
991 } else {
992 hw_lock_control_reg =
993 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
994 }
995
Eliezer Tamirf1410642008-02-28 11:51:50 -0800996 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700997 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -0800998 if (lock_status & resource_bit) {
999 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1000 lock_status, resource_bit);
1001 return -EEXIST;
1002 }
1003
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001004 /* Try for 5 second every 5ms */
1005 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001006 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001007 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1008 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001009 if (lock_status & resource_bit)
1010 return 0;
1011
1012 msleep(5);
1013 }
1014 DP(NETIF_MSG_HW, "Timeout\n");
1015 return -EAGAIN;
1016}
1017
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001018int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001019{
1020 u32 lock_status;
1021 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001022 int func = BP_FUNC(bp);
1023 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001024
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001025 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1026
Eliezer Tamirf1410642008-02-28 11:51:50 -08001027 /* Validating that the resource is within range */
1028 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1029 DP(NETIF_MSG_HW,
1030 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1031 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1032 return -EINVAL;
1033 }
1034
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001035 if (func <= 5) {
1036 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1037 } else {
1038 hw_lock_control_reg =
1039 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1040 }
1041
Eliezer Tamirf1410642008-02-28 11:51:50 -08001042 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001043 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001044 if (!(lock_status & resource_bit)) {
1045 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1046 lock_status, resource_bit);
1047 return -EFAULT;
1048 }
1049
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001050 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001051 return 0;
1052}
1053
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001054
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001055int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1056{
1057 /* The GPIO should be swapped if swap register is set and active */
1058 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1059 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1060 int gpio_shift = gpio_num +
1061 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1062 u32 gpio_mask = (1 << gpio_shift);
1063 u32 gpio_reg;
1064 int value;
1065
1066 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1067 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1068 return -EINVAL;
1069 }
1070
1071 /* read GPIO value */
1072 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1073
1074 /* get the requested pin value */
1075 if ((gpio_reg & gpio_mask) == gpio_mask)
1076 value = 1;
1077 else
1078 value = 0;
1079
1080 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1081
1082 return value;
1083}
1084
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001085int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001086{
1087 /* The GPIO should be swapped if swap register is set and active */
1088 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001089 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001090 int gpio_shift = gpio_num +
1091 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1092 u32 gpio_mask = (1 << gpio_shift);
1093 u32 gpio_reg;
1094
1095 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1096 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1097 return -EINVAL;
1098 }
1099
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001100 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001101 /* read GPIO and mask except the float bits */
1102 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1103
1104 switch (mode) {
1105 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1106 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1107 gpio_num, gpio_shift);
1108 /* clear FLOAT and set CLR */
1109 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1110 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1111 break;
1112
1113 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1114 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1115 gpio_num, gpio_shift);
1116 /* clear FLOAT and set SET */
1117 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1118 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1119 break;
1120
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001121 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001122 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1123 gpio_num, gpio_shift);
1124 /* set FLOAT */
1125 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1126 break;
1127
1128 default:
1129 break;
1130 }
1131
1132 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001133 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001134
1135 return 0;
1136}
1137
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001138int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1139{
1140 /* The GPIO should be swapped if swap register is set and active */
1141 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1142 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1143 int gpio_shift = gpio_num +
1144 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1145 u32 gpio_mask = (1 << gpio_shift);
1146 u32 gpio_reg;
1147
1148 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1149 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1150 return -EINVAL;
1151 }
1152
1153 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1154 /* read GPIO int */
1155 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1156
1157 switch (mode) {
1158 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1159 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1160 "output low\n", gpio_num, gpio_shift);
1161 /* clear SET and set CLR */
1162 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1163 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1164 break;
1165
1166 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1167 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1168 "output high\n", gpio_num, gpio_shift);
1169 /* clear CLR and set SET */
1170 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1171 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1172 break;
1173
1174 default:
1175 break;
1176 }
1177
1178 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1179 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1180
1181 return 0;
1182}
1183
Eliezer Tamirf1410642008-02-28 11:51:50 -08001184static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1185{
1186 u32 spio_mask = (1 << spio_num);
1187 u32 spio_reg;
1188
1189 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1190 (spio_num > MISC_REGISTERS_SPIO_7)) {
1191 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1192 return -EINVAL;
1193 }
1194
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001195 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001196 /* read SPIO and mask except the float bits */
1197 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1198
1199 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001200 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001201 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1202 /* clear FLOAT and set CLR */
1203 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1204 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1205 break;
1206
Eilon Greenstein6378c022008-08-13 15:59:25 -07001207 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001208 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1209 /* clear FLOAT and set SET */
1210 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1211 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1212 break;
1213
1214 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1215 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1216 /* set FLOAT */
1217 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1218 break;
1219
1220 default:
1221 break;
1222 }
1223
1224 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001225 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001226
1227 return 0;
1228}
1229
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001230void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001231{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001232 switch (bp->link_vars.ieee_fc &
1233 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001234 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001235 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001236 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001237 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001238
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001239 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001240 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001241 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001242 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001243
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001244 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001245 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001246 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001247
Eliezer Tamirf1410642008-02-28 11:51:50 -08001248 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001249 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001250 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001251 break;
1252 }
1253}
1254
Eilon Greenstein2691d512009-08-12 08:22:08 +00001255
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001256u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001257{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001258 if (!BP_NOMCP(bp)) {
1259 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001260
Eilon Greenstein19680c42008-08-13 15:47:33 -07001261 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001262 /* It is recommended to turn off RX FC for jumbo frames
1263 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00001264 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08001265 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001266 else
David S. Millerc0700f92008-12-16 23:53:20 -08001267 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001268
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001269 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001270
1271 if (load_mode == LOAD_DIAG)
1272 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
1273
Eilon Greenstein19680c42008-08-13 15:47:33 -07001274 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001275
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001276 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001277
Eilon Greenstein3c96c682009-01-14 21:25:31 -08001278 bnx2x_calc_fc_adv(bp);
1279
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001280 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
1281 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001282 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001283 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001284
Eilon Greenstein19680c42008-08-13 15:47:33 -07001285 return rc;
1286 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001287 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07001288 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001289}
1290
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001291void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001293 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001294 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00001295 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001296 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001297 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001298
Eilon Greenstein19680c42008-08-13 15:47:33 -07001299 bnx2x_calc_fc_adv(bp);
1300 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001301 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001302}
1303
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001304static void bnx2x__link_reset(struct bnx2x *bp)
1305{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001306 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001307 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00001308 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001309 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001310 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001311 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001312}
1313
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001314u8 bnx2x_link_test(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001315{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001316 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001317
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001318 if (!BP_NOMCP(bp)) {
1319 bnx2x_acquire_phy_lock(bp);
1320 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
1321 bnx2x_release_phy_lock(bp);
1322 } else
1323 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001324
1325 return rc;
1326}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001327
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001328static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001329{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001330 u32 r_param = bp->link_vars.line_speed / 8;
1331 u32 fair_periodic_timeout_usec;
1332 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001333
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001334 memset(&(bp->cmng.rs_vars), 0,
1335 sizeof(struct rate_shaping_vars_per_port));
1336 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001337
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001338 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
1339 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001340
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001341 /* this is the threshold below which no timer arming will occur
1342 1.25 coefficient is for the threshold to be a little bigger
1343 than the real time, to compensate for timer in-accuracy */
1344 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001345 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
1346
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001347 /* resolution of fairness timer */
1348 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
1349 /* for 10G it is 1000usec. for 1G it is 10000usec. */
1350 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001351
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001352 /* this is the threshold below which we won't arm the timer anymore */
1353 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001354
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001355 /* we multiply by 1e3/8 to get bytes/msec.
1356 We don't want the credits to pass a credit
1357 of the t_fair*FAIR_MEM (algorithm resolution) */
1358 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
1359 /* since each tick is 4 usec */
1360 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001361}
1362
Eilon Greenstein2691d512009-08-12 08:22:08 +00001363/* Calculates the sum of vn_min_rates.
1364 It's needed for further normalizing of the min_rates.
1365 Returns:
1366 sum of vn_min_rates.
1367 or
1368 0 - if all the min_rates are 0.
1369 In the later case fainess algorithm should be deactivated.
1370 If not all min_rates are zero then those that are zeroes will be set to 1.
1371 */
1372static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
1373{
1374 int all_zero = 1;
1375 int port = BP_PORT(bp);
1376 int vn;
1377
1378 bp->vn_weight_sum = 0;
1379 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1380 int func = 2*vn + port;
1381 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
1382 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1383 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
1384
1385 /* Skip hidden vns */
1386 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
1387 continue;
1388
1389 /* If min rate is zero - set it to 1 */
1390 if (!vn_min_rate)
1391 vn_min_rate = DEF_MIN_RATE;
1392 else
1393 all_zero = 0;
1394
1395 bp->vn_weight_sum += vn_min_rate;
1396 }
1397
1398 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001399 if (all_zero) {
1400 bp->cmng.flags.cmng_enables &=
1401 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
1402 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
1403 " fairness will be disabled\n");
1404 } else
1405 bp->cmng.flags.cmng_enables |=
1406 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001407}
1408
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001409static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001410{
1411 struct rate_shaping_vars_per_vn m_rs_vn;
1412 struct fairness_vars_per_vn m_fair_vn;
1413 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
1414 u16 vn_min_rate, vn_max_rate;
1415 int i;
1416
1417 /* If function is hidden - set min and max to zeroes */
1418 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
1419 vn_min_rate = 0;
1420 vn_max_rate = 0;
1421
1422 } else {
1423 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1424 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001425 /* If min rate is zero - set it to 1 */
1426 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001427 vn_min_rate = DEF_MIN_RATE;
1428 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1429 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
1430 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001431 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001432 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001433 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001434
1435 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
1436 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
1437
1438 /* global vn counter - maximal Mbps for this vn */
1439 m_rs_vn.vn_counter.rate = vn_max_rate;
1440
1441 /* quota - number of bytes transmitted in this period */
1442 m_rs_vn.vn_counter.quota =
1443 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
1444
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001445 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001446 /* credit for each period of the fairness algorithm:
1447 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001448 vn_weight_sum should not be larger than 10000, thus
1449 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
1450 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001451 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001452 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
1453 (8 * bp->vn_weight_sum))),
1454 (bp->cmng.fair_vars.fair_threshold * 2));
1455 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001456 m_fair_vn.vn_credit_delta);
1457 }
1458
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001459 /* Store it to internal memory */
1460 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
1461 REG_WR(bp, BAR_XSTRORM_INTMEM +
1462 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
1463 ((u32 *)(&m_rs_vn))[i]);
1464
1465 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
1466 REG_WR(bp, BAR_XSTRORM_INTMEM +
1467 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
1468 ((u32 *)(&m_fair_vn))[i]);
1469}
1470
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001471
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001473static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001474{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00001475 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001476 /* Make sure that we are synced with the current statistics */
1477 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1478
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001479 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001481 if (bp->link_vars.link_up) {
1482
Eilon Greenstein1c063282009-02-12 08:36:43 +00001483 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00001484 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00001485 int port = BP_PORT(bp);
1486 u32 pause_enabled = 0;
1487
1488 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
1489 pause_enabled = 1;
1490
1491 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07001492 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00001493 pause_enabled);
1494 }
1495
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001496 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
1497 struct host_port_stats *pstats;
1498
1499 pstats = bnx2x_sp(bp, port_stats);
1500 /* reset old bmac stats */
1501 memset(&(pstats->mac_stx[0]), 0,
1502 sizeof(struct mac_stx));
1503 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001504 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001505 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
1506 }
1507
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00001508 /* indicate link status only if link status actually changed */
1509 if (prev_link_status != bp->link_vars.link_status)
1510 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001511
1512 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001513 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001514 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001515 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001516
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001517 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001518 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1519 if (vn == BP_E1HVN(bp))
1520 continue;
1521
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001522 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001523 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1524 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1525 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001526
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001527 if (bp->link_vars.link_up) {
1528 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001530 /* Init rate shaping and fairness contexts */
1531 bnx2x_init_port_minmax(bp);
1532
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001533 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001534 bnx2x_init_vn_minmax(bp, 2*vn + port);
1535
1536 /* Store it to internal memory */
1537 for (i = 0;
1538 i < sizeof(struct cmng_struct_per_port) / 4; i++)
1539 REG_WR(bp, BAR_XSTRORM_INTMEM +
1540 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
1541 ((u32 *)(&bp->cmng))[i]);
1542 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001543 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544}
1545
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001546void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001548 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001549 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001550
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001551 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
1552
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001553 if (bp->link_vars.link_up)
1554 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
1555 else
1556 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1557
Eilon Greenstein2691d512009-08-12 08:22:08 +00001558 bnx2x_calc_vn_weight_sum(bp);
1559
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001560 /* indicate link status */
1561 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562}
1563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001564static void bnx2x_pmf_update(struct bnx2x *bp)
1565{
1566 int port = BP_PORT(bp);
1567 u32 val;
1568
1569 bp->port.pmf = 1;
1570 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
1571
1572 /* enable nig attention */
1573 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
1574 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1575 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001576
1577 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001578}
1579
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001580/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581
1582/* slow path */
1583
1584/*
1585 * General service functions
1586 */
1587
Eilon Greenstein2691d512009-08-12 08:22:08 +00001588/* send the MCP a request, block until there is a reply */
1589u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
1590{
1591 int func = BP_FUNC(bp);
1592 u32 seq = ++bp->fw_seq;
1593 u32 rc = 0;
1594 u32 cnt = 1;
1595 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
1596
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001597 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001598 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
1599 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
1600
1601 do {
1602 /* let the FW do it's magic ... */
1603 msleep(delay);
1604
1605 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
1606
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001607 /* Give the FW up to 5 second (500*10ms) */
1608 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00001609
1610 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
1611 cnt*delay, rc, seq);
1612
1613 /* is this a reply to our command? */
1614 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
1615 rc &= FW_MSG_CODE_MASK;
1616 else {
1617 /* FW BUG! */
1618 BNX2X_ERR("FW failed to respond!\n");
1619 bnx2x_fw_dump(bp);
1620 rc = 0;
1621 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001622 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001623
1624 return rc;
1625}
1626
Eilon Greenstein2691d512009-08-12 08:22:08 +00001627static void bnx2x_e1h_disable(struct bnx2x *bp)
1628{
1629 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001630
1631 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001632
1633 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
1634
Eilon Greenstein2691d512009-08-12 08:22:08 +00001635 netif_carrier_off(bp->dev);
1636}
1637
1638static void bnx2x_e1h_enable(struct bnx2x *bp)
1639{
1640 int port = BP_PORT(bp);
1641
1642 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
1643
Eilon Greenstein2691d512009-08-12 08:22:08 +00001644 /* Tx queue should be only reenabled */
1645 netif_tx_wake_all_queues(bp->dev);
1646
Eilon Greenstein061bc702009-10-15 00:18:47 -07001647 /*
1648 * Should not call netif_carrier_on since it will be called if the link
1649 * is up when checking for link state
1650 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001651}
1652
1653static void bnx2x_update_min_max(struct bnx2x *bp)
1654{
1655 int port = BP_PORT(bp);
1656 int vn, i;
1657
1658 /* Init rate shaping and fairness contexts */
1659 bnx2x_init_port_minmax(bp);
1660
1661 bnx2x_calc_vn_weight_sum(bp);
1662
1663 for (vn = VN_0; vn < E1HVN_MAX; vn++)
1664 bnx2x_init_vn_minmax(bp, 2*vn + port);
1665
1666 if (bp->port.pmf) {
1667 int func;
1668
1669 /* Set the attention towards other drivers on the same port */
1670 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1671 if (vn == BP_E1HVN(bp))
1672 continue;
1673
1674 func = ((vn << 1) | port);
1675 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1676 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1677 }
1678
1679 /* Store it to internal memory */
1680 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
1681 REG_WR(bp, BAR_XSTRORM_INTMEM +
1682 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
1683 ((u32 *)(&bp->cmng))[i]);
1684 }
1685}
1686
1687static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
1688{
Eilon Greenstein2691d512009-08-12 08:22:08 +00001689 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001690
1691 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
1692
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001693 /*
1694 * This is the only place besides the function initialization
1695 * where the bp->flags can change so it is done without any
1696 * locks
1697 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001698 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
1699 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001700 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001701
1702 bnx2x_e1h_disable(bp);
1703 } else {
1704 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001705 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001706
1707 bnx2x_e1h_enable(bp);
1708 }
1709 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
1710 }
1711 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
1712
1713 bnx2x_update_min_max(bp);
1714 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
1715 }
1716
1717 /* Report results to MCP */
1718 if (dcc_event)
1719 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
1720 else
1721 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
1722}
1723
Michael Chan28912902009-10-10 13:46:53 +00001724/* must be called under the spq lock */
1725static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
1726{
1727 struct eth_spe *next_spe = bp->spq_prod_bd;
1728
1729 if (bp->spq_prod_bd == bp->spq_last_bd) {
1730 bp->spq_prod_bd = bp->spq;
1731 bp->spq_prod_idx = 0;
1732 DP(NETIF_MSG_TIMER, "end of spq\n");
1733 } else {
1734 bp->spq_prod_bd++;
1735 bp->spq_prod_idx++;
1736 }
1737 return next_spe;
1738}
1739
1740/* must be called under the spq lock */
1741static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
1742{
1743 int func = BP_FUNC(bp);
1744
1745 /* Make sure that BD data is updated before writing the producer */
1746 wmb();
1747
1748 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
1749 bp->spq_prod_idx);
1750 mmiowb();
1751}
1752
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753/* the slow path queue is odd since completions arrive on the fastpath ring */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001754int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001755 u32 data_hi, u32 data_lo, int common)
1756{
Michael Chan28912902009-10-10 13:46:53 +00001757 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759#ifdef BNX2X_STOP_ON_ERROR
1760 if (unlikely(bp->panic))
1761 return -EIO;
1762#endif
1763
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001764 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001765
1766 if (!bp->spq_left) {
1767 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 bnx2x_panic();
1770 return -EBUSY;
1771 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08001772
Michael Chan28912902009-10-10 13:46:53 +00001773 spe = bnx2x_sp_get_next(bp);
1774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00001776 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001777 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
1778 HW_CID(bp, cid));
Michael Chan28912902009-10-10 13:46:53 +00001779 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001780 if (common)
Michael Chan28912902009-10-10 13:46:53 +00001781 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
1783
Michael Chan28912902009-10-10 13:46:53 +00001784 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
1785 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786
1787 bp->spq_left--;
1788
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001789 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
1790 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
1791 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
1792 (u32)(U64_LO(bp->spq_mapping) +
1793 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
1794 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
1795
Michael Chan28912902009-10-10 13:46:53 +00001796 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001797 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001798 return 0;
1799}
1800
1801/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001802static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001804 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001805 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001806
1807 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001808 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 val = (1UL << 31);
1810 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
1811 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
1812 if (val & (1L << 31))
1813 break;
1814
1815 msleep(5);
1816 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001817 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07001818 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001819 rc = -EBUSY;
1820 }
1821
1822 return rc;
1823}
1824
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001825/* release split MCP access lock register */
1826static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001827{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001828 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829}
1830
1831static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
1832{
1833 struct host_def_status_block *def_sb = bp->def_status_blk;
1834 u16 rc = 0;
1835
1836 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001837 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
1838 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
1839 rc |= 1;
1840 }
1841 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
1842 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
1843 rc |= 2;
1844 }
1845 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
1846 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
1847 rc |= 4;
1848 }
1849 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
1850 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
1851 rc |= 8;
1852 }
1853 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
1854 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
1855 rc |= 16;
1856 }
1857 return rc;
1858}
1859
1860/*
1861 * slow path service functions
1862 */
1863
1864static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
1865{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001866 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07001867 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
1868 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
1870 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001871 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
1872 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001873 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00001874 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001876 if (bp->attn_state & asserted)
1877 BNX2X_ERR("IGU ERROR\n");
1878
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001879 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
1880 aeu_mask = REG_RD(bp, aeu_addr);
1881
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001883 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001884 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001885 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001886
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001887 REG_WR(bp, aeu_addr, aeu_mask);
1888 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001889
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001890 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001891 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001892 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001893
1894 if (asserted & ATTN_HARD_WIRED_MASK) {
1895 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001896
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001897 bnx2x_acquire_phy_lock(bp);
1898
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001899 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00001900 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001901 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001902
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001903 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001904
1905 /* handle unicore attn? */
1906 }
1907 if (asserted & ATTN_SW_TIMER_4_FUNC)
1908 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
1909
1910 if (asserted & GPIO_2_FUNC)
1911 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
1912
1913 if (asserted & GPIO_3_FUNC)
1914 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
1915
1916 if (asserted & GPIO_4_FUNC)
1917 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
1918
1919 if (port == 0) {
1920 if (asserted & ATTN_GENERAL_ATTN_1) {
1921 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
1922 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
1923 }
1924 if (asserted & ATTN_GENERAL_ATTN_2) {
1925 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
1926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
1927 }
1928 if (asserted & ATTN_GENERAL_ATTN_3) {
1929 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
1930 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
1931 }
1932 } else {
1933 if (asserted & ATTN_GENERAL_ATTN_4) {
1934 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
1935 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
1936 }
1937 if (asserted & ATTN_GENERAL_ATTN_5) {
1938 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
1939 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
1940 }
1941 if (asserted & ATTN_GENERAL_ATTN_6) {
1942 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
1943 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
1944 }
1945 }
1946
1947 } /* if hardwired */
1948
Eilon Greenstein5c862842008-08-13 15:51:48 -07001949 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
1950 asserted, hc_addr);
1951 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001952
1953 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001954 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00001955 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001956 bnx2x_release_phy_lock(bp);
1957 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001958}
1959
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001960static inline void bnx2x_fan_failure(struct bnx2x *bp)
1961{
1962 int port = BP_PORT(bp);
1963
1964 /* mark the failure */
1965 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
1966 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
1967 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
1968 bp->link_params.ext_phy_config);
1969
1970 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001971 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
1972 " the driver to shutdown the card to prevent permanent"
1973 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001974}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001975
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001976static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
1977{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001978 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001979 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001980 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001982 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
1983 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001984
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001985 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001986
1987 val = REG_RD(bp, reg_offset);
1988 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
1989 REG_WR(bp, reg_offset, val);
1990
1991 BNX2X_ERR("SPIO5 hw attention\n");
1992
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001993 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00001994 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
1995 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001996 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001997 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001998 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001999 /* The PHY reset is controlled by GPIO 1 */
2000 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2001 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002002 break;
2003
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002004 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2005 /* The PHY reset is controlled by GPIO 1 */
2006 /* fake the port number to cancel the swap done in
2007 set_gpio() */
2008 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
2009 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
2010 port = (swap_val && swap_override) ^ 1;
2011 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2012 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2013 break;
2014
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002015 default:
2016 break;
2017 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002018 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002019 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002020
Eilon Greenstein589abe32009-02-12 08:36:55 +00002021 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2022 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2023 bnx2x_acquire_phy_lock(bp);
2024 bnx2x_handle_module_detect_int(&bp->link_params);
2025 bnx2x_release_phy_lock(bp);
2026 }
2027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002028 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2029
2030 val = REG_RD(bp, reg_offset);
2031 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2032 REG_WR(bp, reg_offset, val);
2033
2034 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002035 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002036 bnx2x_panic();
2037 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002038}
2039
2040static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2041{
2042 u32 val;
2043
Eilon Greenstein0626b892009-02-12 08:38:14 +00002044 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002045
2046 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2047 BNX2X_ERR("DB hw attention 0x%x\n", val);
2048 /* DORQ discard attention */
2049 if (val & 0x2)
2050 BNX2X_ERR("FATAL error from DORQ\n");
2051 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002052
2053 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2054
2055 int port = BP_PORT(bp);
2056 int reg_offset;
2057
2058 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2059 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2060
2061 val = REG_RD(bp, reg_offset);
2062 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2063 REG_WR(bp, reg_offset, val);
2064
2065 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002066 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002067 bnx2x_panic();
2068 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002069}
2070
2071static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2072{
2073 u32 val;
2074
2075 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2076
2077 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2078 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2079 /* CFC error attention */
2080 if (val & 0x2)
2081 BNX2X_ERR("FATAL error from CFC\n");
2082 }
2083
2084 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2085
2086 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2087 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2088 /* RQ_USDMDP_FIFO_OVERFLOW */
2089 if (val & 0x18000)
2090 BNX2X_ERR("FATAL error from PXP\n");
2091 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002092
2093 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2094
2095 int port = BP_PORT(bp);
2096 int reg_offset;
2097
2098 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2099 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2100
2101 val = REG_RD(bp, reg_offset);
2102 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2103 REG_WR(bp, reg_offset, val);
2104
2105 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002106 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002107 bnx2x_panic();
2108 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002109}
2110
2111static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2112{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002113 u32 val;
2114
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002115 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002117 if (attn & BNX2X_PMF_LINK_ASSERT) {
2118 int func = BP_FUNC(bp);
2119
2120 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002121 bp->mf_config = SHMEM_RD(bp,
2122 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002123 val = SHMEM_RD(bp, func_mb[func].drv_status);
2124 if (val & DRV_STATUS_DCC_EVENT_MASK)
2125 bnx2x_dcc_event(bp,
2126 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002127 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002128 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002129 bnx2x_pmf_update(bp);
2130
2131 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002132
2133 BNX2X_ERR("MC assert!\n");
2134 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2135 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2136 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2137 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2138 bnx2x_panic();
2139
2140 } else if (attn & BNX2X_MCP_ASSERT) {
2141
2142 BNX2X_ERR("MCP assert!\n");
2143 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002144 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002145
2146 } else
2147 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2148 }
2149
2150 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002151 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2152 if (attn & BNX2X_GRC_TIMEOUT) {
2153 val = CHIP_IS_E1H(bp) ?
2154 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2155 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2156 }
2157 if (attn & BNX2X_GRC_RSV) {
2158 val = CHIP_IS_E1H(bp) ?
2159 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2160 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2161 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002162 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002163 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002164}
2165
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002166#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
2167#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
2168#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
2169#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
2170#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
2171#define CHIP_PARITY_SUPPORTED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
2172/*
2173 * should be run under rtnl lock
2174 */
2175static inline void bnx2x_set_reset_done(struct bnx2x *bp)
2176{
2177 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2178 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
2179 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
2180 barrier();
2181 mmiowb();
2182}
2183
2184/*
2185 * should be run under rtnl lock
2186 */
2187static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
2188{
2189 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2190 val |= (1 << 16);
2191 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
2192 barrier();
2193 mmiowb();
2194}
2195
2196/*
2197 * should be run under rtnl lock
2198 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002199bool bnx2x_reset_is_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002200{
2201 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2202 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
2203 return (val & RESET_DONE_FLAG_MASK) ? false : true;
2204}
2205
2206/*
2207 * should be run under rtnl lock
2208 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002209inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002210{
2211 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2212
2213 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
2214
2215 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
2216 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
2217 barrier();
2218 mmiowb();
2219}
2220
2221/*
2222 * should be run under rtnl lock
2223 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002224u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002225{
2226 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2227
2228 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
2229
2230 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
2231 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
2232 barrier();
2233 mmiowb();
2234
2235 return val1;
2236}
2237
2238/*
2239 * should be run under rtnl lock
2240 */
2241static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
2242{
2243 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
2244}
2245
2246static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
2247{
2248 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2249 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
2250}
2251
2252static inline void _print_next_block(int idx, const char *blk)
2253{
2254 if (idx)
2255 pr_cont(", ");
2256 pr_cont("%s", blk);
2257}
2258
2259static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
2260{
2261 int i = 0;
2262 u32 cur_bit = 0;
2263 for (i = 0; sig; i++) {
2264 cur_bit = ((u32)0x1 << i);
2265 if (sig & cur_bit) {
2266 switch (cur_bit) {
2267 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
2268 _print_next_block(par_num++, "BRB");
2269 break;
2270 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
2271 _print_next_block(par_num++, "PARSER");
2272 break;
2273 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
2274 _print_next_block(par_num++, "TSDM");
2275 break;
2276 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
2277 _print_next_block(par_num++, "SEARCHER");
2278 break;
2279 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
2280 _print_next_block(par_num++, "TSEMI");
2281 break;
2282 }
2283
2284 /* Clear the bit */
2285 sig &= ~cur_bit;
2286 }
2287 }
2288
2289 return par_num;
2290}
2291
2292static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
2293{
2294 int i = 0;
2295 u32 cur_bit = 0;
2296 for (i = 0; sig; i++) {
2297 cur_bit = ((u32)0x1 << i);
2298 if (sig & cur_bit) {
2299 switch (cur_bit) {
2300 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
2301 _print_next_block(par_num++, "PBCLIENT");
2302 break;
2303 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
2304 _print_next_block(par_num++, "QM");
2305 break;
2306 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
2307 _print_next_block(par_num++, "XSDM");
2308 break;
2309 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
2310 _print_next_block(par_num++, "XSEMI");
2311 break;
2312 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
2313 _print_next_block(par_num++, "DOORBELLQ");
2314 break;
2315 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
2316 _print_next_block(par_num++, "VAUX PCI CORE");
2317 break;
2318 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
2319 _print_next_block(par_num++, "DEBUG");
2320 break;
2321 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
2322 _print_next_block(par_num++, "USDM");
2323 break;
2324 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
2325 _print_next_block(par_num++, "USEMI");
2326 break;
2327 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
2328 _print_next_block(par_num++, "UPB");
2329 break;
2330 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
2331 _print_next_block(par_num++, "CSDM");
2332 break;
2333 }
2334
2335 /* Clear the bit */
2336 sig &= ~cur_bit;
2337 }
2338 }
2339
2340 return par_num;
2341}
2342
2343static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
2344{
2345 int i = 0;
2346 u32 cur_bit = 0;
2347 for (i = 0; sig; i++) {
2348 cur_bit = ((u32)0x1 << i);
2349 if (sig & cur_bit) {
2350 switch (cur_bit) {
2351 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
2352 _print_next_block(par_num++, "CSEMI");
2353 break;
2354 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
2355 _print_next_block(par_num++, "PXP");
2356 break;
2357 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
2358 _print_next_block(par_num++,
2359 "PXPPCICLOCKCLIENT");
2360 break;
2361 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
2362 _print_next_block(par_num++, "CFC");
2363 break;
2364 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
2365 _print_next_block(par_num++, "CDU");
2366 break;
2367 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
2368 _print_next_block(par_num++, "IGU");
2369 break;
2370 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
2371 _print_next_block(par_num++, "MISC");
2372 break;
2373 }
2374
2375 /* Clear the bit */
2376 sig &= ~cur_bit;
2377 }
2378 }
2379
2380 return par_num;
2381}
2382
2383static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
2384{
2385 int i = 0;
2386 u32 cur_bit = 0;
2387 for (i = 0; sig; i++) {
2388 cur_bit = ((u32)0x1 << i);
2389 if (sig & cur_bit) {
2390 switch (cur_bit) {
2391 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
2392 _print_next_block(par_num++, "MCP ROM");
2393 break;
2394 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
2395 _print_next_block(par_num++, "MCP UMP RX");
2396 break;
2397 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
2398 _print_next_block(par_num++, "MCP UMP TX");
2399 break;
2400 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
2401 _print_next_block(par_num++, "MCP SCPAD");
2402 break;
2403 }
2404
2405 /* Clear the bit */
2406 sig &= ~cur_bit;
2407 }
2408 }
2409
2410 return par_num;
2411}
2412
2413static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
2414 u32 sig2, u32 sig3)
2415{
2416 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
2417 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
2418 int par_num = 0;
2419 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
2420 "[0]:0x%08x [1]:0x%08x "
2421 "[2]:0x%08x [3]:0x%08x\n",
2422 sig0 & HW_PRTY_ASSERT_SET_0,
2423 sig1 & HW_PRTY_ASSERT_SET_1,
2424 sig2 & HW_PRTY_ASSERT_SET_2,
2425 sig3 & HW_PRTY_ASSERT_SET_3);
2426 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
2427 bp->dev->name);
2428 par_num = bnx2x_print_blocks_with_parity0(
2429 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
2430 par_num = bnx2x_print_blocks_with_parity1(
2431 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
2432 par_num = bnx2x_print_blocks_with_parity2(
2433 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
2434 par_num = bnx2x_print_blocks_with_parity3(
2435 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
2436 printk("\n");
2437 return true;
2438 } else
2439 return false;
2440}
2441
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002442bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002443{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002444 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002445 int port = BP_PORT(bp);
2446
2447 attn.sig[0] = REG_RD(bp,
2448 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
2449 port*4);
2450 attn.sig[1] = REG_RD(bp,
2451 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
2452 port*4);
2453 attn.sig[2] = REG_RD(bp,
2454 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
2455 port*4);
2456 attn.sig[3] = REG_RD(bp,
2457 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
2458 port*4);
2459
2460 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
2461 attn.sig[3]);
2462}
2463
2464static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2465{
2466 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002468 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002469 u32 reg_addr;
2470 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002471 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002472
2473 /* need to take HW lock because MCP or other port might also
2474 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002475 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002476
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002477 if (bnx2x_chk_parity_attn(bp)) {
2478 bp->recovery_state = BNX2X_RECOVERY_INIT;
2479 bnx2x_set_reset_in_progress(bp);
2480 schedule_delayed_work(&bp->reset_task, 0);
2481 /* Disable HW interrupts */
2482 bnx2x_int_disable(bp);
2483 bnx2x_release_alr(bp);
2484 /* In case of parity errors don't handle attentions so that
2485 * other function would "see" parity errors.
2486 */
2487 return;
2488 }
2489
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002490 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2491 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2492 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2493 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002494 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2495 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002496
2497 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2498 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002499 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002500
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002501 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002502 index, group_mask->sig[0], group_mask->sig[1],
2503 group_mask->sig[2], group_mask->sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002504
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002505 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002506 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002507 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002508 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002509 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002510 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002511 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002512 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002513 }
2514 }
2515
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002516 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002517
Eilon Greenstein5c862842008-08-13 15:51:48 -07002518 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002519
2520 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002521 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2522 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002523 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002524
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002525 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002526 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002527
2528 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2529 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2530
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002531 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2532 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002533
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002534 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2535 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002536 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002537 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2538
2539 REG_WR(bp, reg_addr, aeu_mask);
2540 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002541
2542 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2543 bp->attn_state &= ~deasserted;
2544 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2545}
2546
2547static void bnx2x_attn_int(struct bnx2x *bp)
2548{
2549 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002550 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2551 attn_bits);
2552 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2553 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002554 u32 attn_state = bp->attn_state;
2555
2556 /* look for changed bits */
2557 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2558 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2559
2560 DP(NETIF_MSG_HW,
2561 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2562 attn_bits, attn_ack, asserted, deasserted);
2563
2564 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002565 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002566
2567 /* handle bits that were raised */
2568 if (asserted)
2569 bnx2x_attn_int_asserted(bp, asserted);
2570
2571 if (deasserted)
2572 bnx2x_attn_int_deasserted(bp, deasserted);
2573}
2574
2575static void bnx2x_sp_task(struct work_struct *work)
2576{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002577 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002578 u16 status;
2579
2580 /* Return here if interrupt is disabled */
2581 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002582 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002583 return;
2584 }
2585
2586 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002587/* if (status == 0) */
2588/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002589
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002590 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002591
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002592 /* HW attentions */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002593 if (status & 0x1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002594 bnx2x_attn_int(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002595 status &= ~0x1;
2596 }
2597
2598 /* CStorm events: STAT_QUERY */
2599 if (status & 0x2) {
2600 DP(BNX2X_MSG_SP, "CStorm events: STAT_QUERY\n");
2601 status &= ~0x2;
2602 }
2603
2604 if (unlikely(status))
2605 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
2606 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002607
Eilon Greenstein68d59482009-01-14 21:27:36 -08002608 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002609 IGU_INT_NOP, 1);
2610 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2611 IGU_INT_NOP, 1);
2612 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2613 IGU_INT_NOP, 1);
2614 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2615 IGU_INT_NOP, 1);
2616 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2617 IGU_INT_ENABLE, 1);
2618}
2619
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002620irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002621{
2622 struct net_device *dev = dev_instance;
2623 struct bnx2x *bp = netdev_priv(dev);
2624
2625 /* Return here if interrupt is disabled */
2626 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002627 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002628 return IRQ_HANDLED;
2629 }
2630
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002631 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002632
2633#ifdef BNX2X_STOP_ON_ERROR
2634 if (unlikely(bp->panic))
2635 return IRQ_HANDLED;
2636#endif
2637
Michael Chan993ac7b2009-10-10 13:46:56 +00002638#ifdef BCM_CNIC
2639 {
2640 struct cnic_ops *c_ops;
2641
2642 rcu_read_lock();
2643 c_ops = rcu_dereference(bp->cnic_ops);
2644 if (c_ops)
2645 c_ops->cnic_handler(bp->cnic_data, NULL);
2646 rcu_read_unlock();
2647 }
2648#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002649 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002650
2651 return IRQ_HANDLED;
2652}
2653
2654/* end of slow path */
2655
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002656static void bnx2x_timer(unsigned long data)
2657{
2658 struct bnx2x *bp = (struct bnx2x *) data;
2659
2660 if (!netif_running(bp->dev))
2661 return;
2662
2663 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002664 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002665
2666 if (poll) {
2667 struct bnx2x_fastpath *fp = &bp->fp[0];
2668 int rc;
2669
Eilon Greenstein7961f792009-03-02 07:59:31 +00002670 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002671 rc = bnx2x_rx_int(fp, 1000);
2672 }
2673
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002674 if (!BP_NOMCP(bp)) {
2675 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002676 u32 drv_pulse;
2677 u32 mcp_pulse;
2678
2679 ++bp->fw_drv_pulse_wr_seq;
2680 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
2681 /* TBD - add SYSTEM_TIME */
2682 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002683 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002684
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002685 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002686 MCP_PULSE_SEQ_MASK);
2687 /* The delta between driver pulse and mcp response
2688 * should be 1 (before mcp response) or 0 (after mcp response)
2689 */
2690 if ((drv_pulse != mcp_pulse) &&
2691 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
2692 /* someone lost a heartbeat... */
2693 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
2694 drv_pulse, mcp_pulse);
2695 }
2696 }
2697
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002698 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002699 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002700
Eliezer Tamirf1410642008-02-28 11:51:50 -08002701timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002702 mod_timer(&bp->timer, jiffies + bp->current_interval);
2703}
2704
2705/* end of Statistics */
2706
2707/* nic init */
2708
2709/*
2710 * nic init service functions
2711 */
2712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002713static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002714{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002715 int port = BP_PORT(bp);
2716
Eilon Greensteinca003922009-08-12 22:53:28 -07002717 /* "CSTORM" */
2718 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2719 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
2720 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
2721 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2722 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
2723 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002724}
2725
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002726void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
Eilon Greenstein5c862842008-08-13 15:51:48 -07002727 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002728{
2729 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002730 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002731 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002732 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002733
2734 /* USTORM */
2735 section = ((u64)mapping) + offsetof(struct host_status_block,
2736 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002737 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002738
Eilon Greensteinca003922009-08-12 22:53:28 -07002739 REG_WR(bp, BAR_CSTRORM_INTMEM +
2740 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
2741 REG_WR(bp, BAR_CSTRORM_INTMEM +
2742 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002743 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07002744 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
2745 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002746
2747 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07002748 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2749 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002750
2751 /* CSTORM */
2752 section = ((u64)mapping) + offsetof(struct host_status_block,
2753 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002754 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002755
2756 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002757 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002758 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002759 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002760 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002761 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07002762 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002763
2764 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
2765 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002766 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002768 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
2769}
2770
2771static void bnx2x_zero_def_sb(struct bnx2x *bp)
2772{
2773 int func = BP_FUNC(bp);
2774
Eilon Greensteinca003922009-08-12 22:53:28 -07002775 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002776 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
2777 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07002778 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2779 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
2780 sizeof(struct cstorm_def_status_block_u)/4);
2781 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2782 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
2783 sizeof(struct cstorm_def_status_block_c)/4);
2784 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00002785 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
2786 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002787}
2788
2789static void bnx2x_init_def_sb(struct bnx2x *bp,
2790 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002791 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002792{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002793 int port = BP_PORT(bp);
2794 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002795 int index, val, reg_offset;
2796 u64 section;
2797
2798 /* ATTN */
2799 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2800 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002801 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002802
Eliezer Tamir49d66772008-02-28 11:53:13 -08002803 bp->attn_state = 0;
2804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002805 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2806 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
2807
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002808 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002809 bp->attn_group[index].sig[0] = REG_RD(bp,
2810 reg_offset + 0x10*index);
2811 bp->attn_group[index].sig[1] = REG_RD(bp,
2812 reg_offset + 0x4 + 0x10*index);
2813 bp->attn_group[index].sig[2] = REG_RD(bp,
2814 reg_offset + 0x8 + 0x10*index);
2815 bp->attn_group[index].sig[3] = REG_RD(bp,
2816 reg_offset + 0xc + 0x10*index);
2817 }
2818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
2820 HC_REG_ATTN_MSG0_ADDR_L);
2821
2822 REG_WR(bp, reg_offset, U64_LO(section));
2823 REG_WR(bp, reg_offset + 4, U64_HI(section));
2824
2825 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
2826
2827 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002828 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002829 REG_WR(bp, reg_offset, val);
2830
2831 /* USTORM */
2832 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2833 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002834 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002835
Eilon Greensteinca003922009-08-12 22:53:28 -07002836 REG_WR(bp, BAR_CSTRORM_INTMEM +
2837 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
2838 REG_WR(bp, BAR_CSTRORM_INTMEM +
2839 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002840 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07002841 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
2842 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843
2844 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07002845 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2846 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002847
2848 /* CSTORM */
2849 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2850 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002851 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002852
2853 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002854 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002855 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002856 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002857 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002858 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07002859 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002860
2861 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
2862 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002863 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002864
2865 /* TSTORM */
2866 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2867 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002868 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869
2870 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002871 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002872 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002873 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002874 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002875 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002876 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877
2878 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
2879 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002880 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002881
2882 /* XSTORM */
2883 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2884 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002885 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002886
2887 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002888 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002889 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002890 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002891 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002892 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002893 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002894
2895 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
2896 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002897 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002899 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07002900 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002901
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002902 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002903}
2904
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002905void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002906{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002907 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002908 int i;
2909
2910 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002911 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002912
2913 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07002914 REG_WR8(bp, BAR_CSTRORM_INTMEM +
2915 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
2916 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002917 bp->rx_ticks/(4 * BNX2X_BTR));
Eilon Greensteinca003922009-08-12 22:53:28 -07002918 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2919 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
2920 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002921 (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002922
2923 /* HC_INDEX_C_ETH_TX_CQ_CONS */
2924 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002925 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
2926 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002927 bp->tx_ticks/(4 * BNX2X_BTR));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002928 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002929 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
2930 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002931 (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002932 }
2933}
2934
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002935static void bnx2x_init_sp_ring(struct bnx2x *bp)
2936{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002937 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938
2939 spin_lock_init(&bp->spq_lock);
2940
2941 bp->spq_left = MAX_SPQ_PENDING;
2942 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002943 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
2944 bp->spq_prod_bd = bp->spq;
2945 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
2946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002947 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002948 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002949 REG_WR(bp,
2950 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002951 U64_HI(bp->spq_mapping));
2952
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002953 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954 bp->spq_prod_idx);
2955}
2956
2957static void bnx2x_init_context(struct bnx2x *bp)
2958{
2959 int i;
2960
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00002961 /* Rx */
2962 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002963 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
2964 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00002965 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002966
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002967 context->ustorm_st_context.common.sb_index_numbers =
2968 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00002969 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07002970 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002971 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00002972 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
2973 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
2974 context->ustorm_st_context.common.statistics_counter_id =
2975 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002976 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00002977 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002978 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07002979 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002980 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002981 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002982 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002983 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002984 if (!fp->disable_tpa) {
2985 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07002986 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002987 context->ustorm_st_context.common.sge_buff_size =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002988 (u16)min_t(u32, SGE_PAGE_SIZE*PAGES_PER_SGE,
2989 0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002990 context->ustorm_st_context.common.sge_page_base_hi =
2991 U64_HI(fp->rx_sge_mapping);
2992 context->ustorm_st_context.common.sge_page_base_lo =
2993 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07002994
2995 context->ustorm_st_context.common.max_sges_for_packet =
2996 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
2997 context->ustorm_st_context.common.max_sges_for_packet =
2998 ((context->ustorm_st_context.common.
2999 max_sges_for_packet + PAGES_PER_SGE - 1) &
3000 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003001 }
3002
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003003 context->ustorm_ag_context.cdu_usage =
3004 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
3005 CDU_REGION_NUMBER_UCM_AG,
3006 ETH_CONNECTION_TYPE);
3007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003008 context->xstorm_ag_context.cdu_reserved =
3009 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
3010 CDU_REGION_NUMBER_XCM_AG,
3011 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003012 }
Eilon Greensteinca003922009-08-12 22:53:28 -07003013
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003014 /* Tx */
3015 for_each_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07003016 struct bnx2x_fastpath *fp = &bp->fp[i];
3017 struct eth_context *context =
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003018 bnx2x_sp(bp, context[i].eth);
Eilon Greensteinca003922009-08-12 22:53:28 -07003019
3020 context->cstorm_st_context.sb_index_number =
3021 C_SB_ETH_TX_CQ_INDEX;
3022 context->cstorm_st_context.status_block_id = fp->sb_id;
3023
3024 context->xstorm_st_context.tx_bd_page_base_hi =
3025 U64_HI(fp->tx_desc_mapping);
3026 context->xstorm_st_context.tx_bd_page_base_lo =
3027 U64_LO(fp->tx_desc_mapping);
3028 context->xstorm_st_context.statistics_data = (fp->cl_id |
3029 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
3030 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003031}
3032
3033static void bnx2x_init_ind_table(struct bnx2x *bp)
3034{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08003035 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003036 int i;
3037
Eilon Greenstein555f6c72009-02-12 08:36:11 +00003038 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003039 return;
3040
Eilon Greenstein555f6c72009-02-12 08:36:11 +00003041 DP(NETIF_MSG_IFUP,
3042 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003043 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003044 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08003045 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003046 bp->fp->cl_id + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003047}
3048
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003049void bnx2x_set_client_config(struct bnx2x *bp)
Eliezer Tamir49d66772008-02-28 11:53:13 -08003050{
Eliezer Tamir49d66772008-02-28 11:53:13 -08003051 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003052 int port = BP_PORT(bp);
3053 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003054
Eilon Greensteine7799c52009-01-14 21:30:27 -08003055 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003056 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003057 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
3058 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08003059#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08003060 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08003061 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003062 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003063 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
3064 }
3065#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08003066
3067 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003068 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
3069
Eliezer Tamir49d66772008-02-28 11:53:13 -08003070 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003071 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08003072 ((u32 *)&tstorm_client)[0]);
3073 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003074 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08003075 ((u32 *)&tstorm_client)[1]);
3076 }
3077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003078 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
3079 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08003080}
3081
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003082void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003083{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003084 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003085 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00003086 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003087 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00003088 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003089 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00003090 /* All but management unicast packets should pass to the host as well */
3091 u32 llh_mask =
3092 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
3093 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
3094 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
3095 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003096
Eilon Greenstein3196a882008-08-13 15:58:49 -07003097 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003098
3099 switch (mode) {
3100 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003101 tstorm_mac_filter.ucast_drop_all = mask;
3102 tstorm_mac_filter.mcast_drop_all = mask;
3103 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003104 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003105
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003106 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003107 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003108 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003109
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003110 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003111 tstorm_mac_filter.mcast_accept_all = mask;
3112 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003113 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003115 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003116 tstorm_mac_filter.ucast_accept_all = mask;
3117 tstorm_mac_filter.mcast_accept_all = mask;
3118 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00003119 /* pass management unicast packets as well */
3120 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003121 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003122
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003123 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003124 BNX2X_ERR("BAD rx mode (%d)\n", mode);
3125 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003126 }
3127
Eilon Greenstein581ce432009-07-29 00:20:04 +00003128 REG_WR(bp,
3129 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
3130 llh_mask);
3131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003132 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
3133 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003134 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003135 ((u32 *)&tstorm_mac_filter)[i]);
3136
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003137/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003138 ((u32 *)&tstorm_mac_filter)[i]); */
3139 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003140
Eliezer Tamir49d66772008-02-28 11:53:13 -08003141 if (mode != BNX2X_RX_MODE_NONE)
3142 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003143}
3144
Eilon Greenstein471de712008-08-13 15:49:35 -07003145static void bnx2x_init_internal_common(struct bnx2x *bp)
3146{
3147 int i;
3148
3149 /* Zero this manually as its initialization is
3150 currently missing in the initTool */
3151 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
3152 REG_WR(bp, BAR_USTRORM_INTMEM +
3153 USTORM_AGG_DATA_OFFSET + i * 4, 0);
3154}
3155
3156static void bnx2x_init_internal_port(struct bnx2x *bp)
3157{
3158 int port = BP_PORT(bp);
3159
Eilon Greensteinca003922009-08-12 22:53:28 -07003160 REG_WR(bp,
3161 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
3162 REG_WR(bp,
3163 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07003164 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
3165 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
3166}
3167
3168static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003169{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003170 struct tstorm_eth_function_common_config tstorm_config = {0};
3171 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003172 int port = BP_PORT(bp);
3173 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003174 int i, j;
3175 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07003176 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003177
Tom Herbertc68ed252010-04-23 00:10:52 -07003178 tstorm_config.config_flags = RSS_FLAGS(bp);
3179
3180 if (is_multi(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003181 tstorm_config.rss_result_mask = MULTI_MASK;
Eilon Greensteinca003922009-08-12 22:53:28 -07003182
3183 /* Enable TPA if needed */
3184 if (bp->flags & TPA_ENABLE_FLAG)
3185 tstorm_config.config_flags |=
3186 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
3187
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003188 if (IS_E1HMF(bp))
3189 tstorm_config.config_flags |=
3190 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003191
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003192 tstorm_config.leading_client_id = BP_L_ID(bp);
3193
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003194 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003195 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003196 (*(u32 *)&tstorm_config));
3197
Eliezer Tamirc14423f2008-02-28 11:49:42 -08003198 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00003199 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003200 bnx2x_set_storm_rx_mode(bp);
3201
Eilon Greensteinde832a52009-02-12 08:36:33 +00003202 for_each_queue(bp, i) {
3203 u8 cl_id = bp->fp[i].cl_id;
3204
3205 /* reset xstorm per client statistics */
3206 offset = BAR_XSTRORM_INTMEM +
3207 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3208 for (j = 0;
3209 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
3210 REG_WR(bp, offset + j*4, 0);
3211
3212 /* reset tstorm per client statistics */
3213 offset = BAR_TSTRORM_INTMEM +
3214 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3215 for (j = 0;
3216 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
3217 REG_WR(bp, offset + j*4, 0);
3218
3219 /* reset ustorm per client statistics */
3220 offset = BAR_USTRORM_INTMEM +
3221 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3222 for (j = 0;
3223 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
3224 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003225 }
3226
3227 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003228 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003229
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003230 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003231 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003232 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003233 ((u32 *)&stats_flags)[1]);
3234
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003235 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003236 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003237 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003238 ((u32 *)&stats_flags)[1]);
3239
Eilon Greensteinde832a52009-02-12 08:36:33 +00003240 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
3241 ((u32 *)&stats_flags)[0]);
3242 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
3243 ((u32 *)&stats_flags)[1]);
3244
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003245 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003246 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003247 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003248 ((u32 *)&stats_flags)[1]);
3249
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003250 REG_WR(bp, BAR_XSTRORM_INTMEM +
3251 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3252 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3253 REG_WR(bp, BAR_XSTRORM_INTMEM +
3254 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3255 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
3256
3257 REG_WR(bp, BAR_TSTRORM_INTMEM +
3258 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3259 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3260 REG_WR(bp, BAR_TSTRORM_INTMEM +
3261 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3262 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003263
Eilon Greensteinde832a52009-02-12 08:36:33 +00003264 REG_WR(bp, BAR_USTRORM_INTMEM +
3265 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3266 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3267 REG_WR(bp, BAR_USTRORM_INTMEM +
3268 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3269 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
3270
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003271 if (CHIP_IS_E1H(bp)) {
3272 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
3273 IS_E1HMF(bp));
3274 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
3275 IS_E1HMF(bp));
3276 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
3277 IS_E1HMF(bp));
3278 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
3279 IS_E1HMF(bp));
3280
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003281 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
3282 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003283 }
3284
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08003285 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003286 max_agg_size = min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) *
3287 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003288 for_each_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003289 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003290
3291 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003292 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003293 U64_LO(fp->rx_comp_mapping));
3294 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003295 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003296 U64_HI(fp->rx_comp_mapping));
3297
Eilon Greensteinca003922009-08-12 22:53:28 -07003298 /* Next page */
3299 REG_WR(bp, BAR_USTRORM_INTMEM +
3300 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
3301 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
3302 REG_WR(bp, BAR_USTRORM_INTMEM +
3303 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
3304 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
3305
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003306 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003307 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003308 max_agg_size);
3309 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003310
Eilon Greenstein1c063282009-02-12 08:36:43 +00003311 /* dropless flow control */
3312 if (CHIP_IS_E1H(bp)) {
3313 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
3314
3315 rx_pause.bd_thr_low = 250;
3316 rx_pause.cqe_thr_low = 250;
3317 rx_pause.cos = 1;
3318 rx_pause.sge_thr_low = 0;
3319 rx_pause.bd_thr_high = 350;
3320 rx_pause.cqe_thr_high = 350;
3321 rx_pause.sge_thr_high = 0;
3322
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003323 for_each_queue(bp, i) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00003324 struct bnx2x_fastpath *fp = &bp->fp[i];
3325
3326 if (!fp->disable_tpa) {
3327 rx_pause.sge_thr_low = 150;
3328 rx_pause.sge_thr_high = 250;
3329 }
3330
3331
3332 offset = BAR_USTRORM_INTMEM +
3333 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
3334 fp->cl_id);
3335 for (j = 0;
3336 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
3337 j++)
3338 REG_WR(bp, offset + j*4,
3339 ((u32 *)&rx_pause)[j]);
3340 }
3341 }
3342
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003343 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3344
3345 /* Init rate shaping and fairness contexts */
3346 if (IS_E1HMF(bp)) {
3347 int vn;
3348
3349 /* During init there is no active link
3350 Until link is up, set link rate to 10Gbps */
3351 bp->link_vars.line_speed = SPEED_10000;
3352 bnx2x_init_port_minmax(bp);
3353
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003354 if (!BP_NOMCP(bp))
3355 bp->mf_config =
3356 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003357 bnx2x_calc_vn_weight_sum(bp);
3358
3359 for (vn = VN_0; vn < E1HVN_MAX; vn++)
3360 bnx2x_init_vn_minmax(bp, 2*vn + port);
3361
3362 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003363 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003364 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003365
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003366 } else {
3367 /* rate shaping and fairness are disabled */
3368 DP(NETIF_MSG_IFUP,
3369 "single function mode minmax will be disabled\n");
3370 }
3371
3372
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003373 /* Store cmng structures to internal memory */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003374 if (bp->port.pmf)
3375 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
3376 REG_WR(bp, BAR_XSTRORM_INTMEM +
3377 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
3378 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003379}
3380
Eilon Greenstein471de712008-08-13 15:49:35 -07003381static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
3382{
3383 switch (load_code) {
3384 case FW_MSG_CODE_DRV_LOAD_COMMON:
3385 bnx2x_init_internal_common(bp);
3386 /* no break */
3387
3388 case FW_MSG_CODE_DRV_LOAD_PORT:
3389 bnx2x_init_internal_port(bp);
3390 /* no break */
3391
3392 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
3393 bnx2x_init_internal_func(bp);
3394 break;
3395
3396 default:
3397 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
3398 break;
3399 }
3400}
3401
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003402void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003403{
3404 int i;
3405
3406 for_each_queue(bp, i) {
3407 struct bnx2x_fastpath *fp = &bp->fp[i];
3408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003409 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003411 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003412 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00003413#ifdef BCM_CNIC
3414 fp->sb_id = fp->cl_id + 1;
3415#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003416 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00003417#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003418 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00003419 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
3420 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003421 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00003422 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003423 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003424 }
3425
Eilon Greenstein16119782009-03-02 07:59:27 +00003426 /* ensure status block indices were read */
3427 rmb();
3428
3429
Eilon Greenstein5c862842008-08-13 15:51:48 -07003430 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
3431 DEF_SB_ID);
3432 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003433 bnx2x_update_coalesce(bp);
3434 bnx2x_init_rx_rings(bp);
3435 bnx2x_init_tx_ring(bp);
3436 bnx2x_init_sp_ring(bp);
3437 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07003438 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08003440 bnx2x_stats_init(bp);
3441
3442 /* At this point, we are ready for interrupts */
3443 atomic_set(&bp->intr_sem, 0);
3444
3445 /* flush all before enabling interrupts */
3446 mb();
3447 mmiowb();
3448
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08003449 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00003450
3451 /* Check for SPIO5 */
3452 bnx2x_attn_int_deasserted0(bp,
3453 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
3454 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003455}
3456
3457/* end of nic init */
3458
3459/*
3460 * gzip service functions
3461 */
3462
3463static int bnx2x_gunzip_init(struct bnx2x *bp)
3464{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003465 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
3466 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003467 if (bp->gunzip_buf == NULL)
3468 goto gunzip_nomem1;
3469
3470 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
3471 if (bp->strm == NULL)
3472 goto gunzip_nomem2;
3473
3474 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
3475 GFP_KERNEL);
3476 if (bp->strm->workspace == NULL)
3477 goto gunzip_nomem3;
3478
3479 return 0;
3480
3481gunzip_nomem3:
3482 kfree(bp->strm);
3483 bp->strm = NULL;
3484
3485gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003486 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
3487 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003488 bp->gunzip_buf = NULL;
3489
3490gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003491 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
3492 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003493 return -ENOMEM;
3494}
3495
3496static void bnx2x_gunzip_end(struct bnx2x *bp)
3497{
3498 kfree(bp->strm->workspace);
3499
3500 kfree(bp->strm);
3501 bp->strm = NULL;
3502
3503 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003504 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
3505 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003506 bp->gunzip_buf = NULL;
3507 }
3508}
3509
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003510static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003511{
3512 int n, rc;
3513
3514 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003515 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
3516 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003517 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003518 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003519
3520 n = 10;
3521
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003522#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003523
3524 if (zbuf[3] & FNAME)
3525 while ((zbuf[n++] != 0) && (n < len));
3526
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003527 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003528 bp->strm->avail_in = len - n;
3529 bp->strm->next_out = bp->gunzip_buf;
3530 bp->strm->avail_out = FW_BUF_SIZE;
3531
3532 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
3533 if (rc != Z_OK)
3534 return rc;
3535
3536 rc = zlib_inflate(bp->strm, Z_FINISH);
3537 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00003538 netdev_err(bp->dev, "Firmware decompression error: %s\n",
3539 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003540
3541 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
3542 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003543 netdev_err(bp->dev, "Firmware decompression error:"
3544 " gunzip_outlen (%d) not aligned\n",
3545 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003546 bp->gunzip_outlen >>= 2;
3547
3548 zlib_inflateEnd(bp->strm);
3549
3550 if (rc == Z_STREAM_END)
3551 return 0;
3552
3553 return rc;
3554}
3555
3556/* nic load/unload */
3557
3558/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003559 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003560 */
3561
3562/* send a NIG loopback debug packet */
3563static void bnx2x_lb_pckt(struct bnx2x *bp)
3564{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003565 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003566
3567 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003568 wb_write[0] = 0x55555555;
3569 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003570 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003571 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572
3573 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003574 wb_write[0] = 0x09000000;
3575 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003576 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003577 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003578}
3579
3580/* some of the internal memories
3581 * are not directly readable from the driver
3582 * to test them we send debug packets
3583 */
3584static int bnx2x_int_mem_test(struct bnx2x *bp)
3585{
3586 int factor;
3587 int count, i;
3588 u32 val = 0;
3589
Eilon Greensteinad8d3942008-06-23 20:29:02 -07003590 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003591 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07003592 else if (CHIP_REV_IS_EMUL(bp))
3593 factor = 200;
3594 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003595 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003596
3597 DP(NETIF_MSG_HW, "start part1\n");
3598
3599 /* Disable inputs of parser neighbor blocks */
3600 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
3601 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
3602 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003603 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003604
3605 /* Write 0 to parser credits for CFC search request */
3606 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
3607
3608 /* send Ethernet packet */
3609 bnx2x_lb_pckt(bp);
3610
3611 /* TODO do i reset NIG statistic? */
3612 /* Wait until NIG register shows 1 packet of size 0x10 */
3613 count = 1000 * factor;
3614 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003615
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003616 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
3617 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003618 if (val == 0x10)
3619 break;
3620
3621 msleep(10);
3622 count--;
3623 }
3624 if (val != 0x10) {
3625 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
3626 return -1;
3627 }
3628
3629 /* Wait until PRS register shows 1 packet */
3630 count = 1000 * factor;
3631 while (count) {
3632 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633 if (val == 1)
3634 break;
3635
3636 msleep(10);
3637 count--;
3638 }
3639 if (val != 0x1) {
3640 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3641 return -2;
3642 }
3643
3644 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003645 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003646 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003647 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003649 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
3650 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003651
3652 DP(NETIF_MSG_HW, "part2\n");
3653
3654 /* Disable inputs of parser neighbor blocks */
3655 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
3656 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
3657 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003658 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659
3660 /* Write 0 to parser credits for CFC search request */
3661 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
3662
3663 /* send 10 Ethernet packets */
3664 for (i = 0; i < 10; i++)
3665 bnx2x_lb_pckt(bp);
3666
3667 /* Wait until NIG register shows 10 + 1
3668 packets of size 11*0x10 = 0xb0 */
3669 count = 1000 * factor;
3670 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003671
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
3673 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003674 if (val == 0xb0)
3675 break;
3676
3677 msleep(10);
3678 count--;
3679 }
3680 if (val != 0xb0) {
3681 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
3682 return -3;
3683 }
3684
3685 /* Wait until PRS register shows 2 packets */
3686 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
3687 if (val != 2)
3688 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3689
3690 /* Write 1 to parser credits for CFC search request */
3691 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
3692
3693 /* Wait until PRS register shows 3 packets */
3694 msleep(10 * factor);
3695 /* Wait until NIG register shows 1 packet of size 0x10 */
3696 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
3697 if (val != 3)
3698 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3699
3700 /* clear NIG EOP FIFO */
3701 for (i = 0; i < 11; i++)
3702 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
3703 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
3704 if (val != 1) {
3705 BNX2X_ERR("clear of NIG failed\n");
3706 return -4;
3707 }
3708
3709 /* Reset and init BRB, PRS, NIG */
3710 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
3711 msleep(50);
3712 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
3713 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003714 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
3715 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00003716#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717 /* set NIC mode */
3718 REG_WR(bp, PRS_REG_NIC_MODE, 1);
3719#endif
3720
3721 /* Enable inputs of parser neighbor blocks */
3722 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
3723 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
3724 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003725 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003726
3727 DP(NETIF_MSG_HW, "done\n");
3728
3729 return 0; /* OK */
3730}
3731
3732static void enable_blocks_attention(struct bnx2x *bp)
3733{
3734 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
3735 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
3736 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
3737 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
3738 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
3739 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
3740 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
3741 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
3742 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003743/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
3744/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003745 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
3746 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
3747 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003748/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
3749/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003750 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
3751 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
3752 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
3753 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003754/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
3755/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
3756 if (CHIP_REV_IS_FPGA(bp))
3757 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
3758 else
3759 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003760 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
3761 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
3762 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003763/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
3764/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003765 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
3766 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003767/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
3768 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003769}
3770
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003771static const struct {
3772 u32 addr;
3773 u32 mask;
3774} bnx2x_parity_mask[] = {
3775 {PXP_REG_PXP_PRTY_MASK, 0xffffffff},
3776 {PXP2_REG_PXP2_PRTY_MASK_0, 0xffffffff},
3777 {PXP2_REG_PXP2_PRTY_MASK_1, 0xffffffff},
3778 {HC_REG_HC_PRTY_MASK, 0xffffffff},
3779 {MISC_REG_MISC_PRTY_MASK, 0xffffffff},
3780 {QM_REG_QM_PRTY_MASK, 0x0},
3781 {DORQ_REG_DORQ_PRTY_MASK, 0x0},
3782 {GRCBASE_UPB + PB_REG_PB_PRTY_MASK, 0x0},
3783 {GRCBASE_XPB + PB_REG_PB_PRTY_MASK, 0x0},
3784 {SRC_REG_SRC_PRTY_MASK, 0x4}, /* bit 2 */
3785 {CDU_REG_CDU_PRTY_MASK, 0x0},
3786 {CFC_REG_CFC_PRTY_MASK, 0x0},
3787 {DBG_REG_DBG_PRTY_MASK, 0x0},
3788 {DMAE_REG_DMAE_PRTY_MASK, 0x0},
3789 {BRB1_REG_BRB1_PRTY_MASK, 0x0},
3790 {PRS_REG_PRS_PRTY_MASK, (1<<6)},/* bit 6 */
3791 {TSDM_REG_TSDM_PRTY_MASK, 0x18},/* bit 3,4 */
3792 {CSDM_REG_CSDM_PRTY_MASK, 0x8}, /* bit 3 */
3793 {USDM_REG_USDM_PRTY_MASK, 0x38},/* bit 3,4,5 */
3794 {XSDM_REG_XSDM_PRTY_MASK, 0x8}, /* bit 3 */
3795 {TSEM_REG_TSEM_PRTY_MASK_0, 0x0},
3796 {TSEM_REG_TSEM_PRTY_MASK_1, 0x0},
3797 {USEM_REG_USEM_PRTY_MASK_0, 0x0},
3798 {USEM_REG_USEM_PRTY_MASK_1, 0x0},
3799 {CSEM_REG_CSEM_PRTY_MASK_0, 0x0},
3800 {CSEM_REG_CSEM_PRTY_MASK_1, 0x0},
3801 {XSEM_REG_XSEM_PRTY_MASK_0, 0x0},
3802 {XSEM_REG_XSEM_PRTY_MASK_1, 0x0}
3803};
3804
3805static void enable_blocks_parity(struct bnx2x *bp)
3806{
3807 int i, mask_arr_len =
3808 sizeof(bnx2x_parity_mask)/(sizeof(bnx2x_parity_mask[0]));
3809
3810 for (i = 0; i < mask_arr_len; i++)
3811 REG_WR(bp, bnx2x_parity_mask[i].addr,
3812 bnx2x_parity_mask[i].mask);
3813}
3814
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003815
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00003816static void bnx2x_reset_common(struct bnx2x *bp)
3817{
3818 /* reset_common */
3819 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
3820 0xd3ffff7f);
3821 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
3822}
3823
Eilon Greenstein573f2032009-08-12 08:24:14 +00003824static void bnx2x_init_pxp(struct bnx2x *bp)
3825{
3826 u16 devctl;
3827 int r_order, w_order;
3828
3829 pci_read_config_word(bp->pdev,
3830 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
3831 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
3832 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3833 if (bp->mrrs == -1)
3834 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
3835 else {
3836 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
3837 r_order = bp->mrrs;
3838 }
3839
3840 bnx2x_init_pxp_arb(bp, r_order, w_order);
3841}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003842
3843static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
3844{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003845 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003846 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003847 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003848
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003849 if (BP_NOMCP(bp))
3850 return;
3851
3852 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003853 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
3854 SHARED_HW_CFG_FAN_FAILURE_MASK;
3855
3856 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
3857 is_required = 1;
3858
3859 /*
3860 * The fan failure mechanism is usually related to the PHY type since
3861 * the power consumption of the board is affected by the PHY. Currently,
3862 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
3863 */
3864 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
3865 for (port = PORT_0; port < PORT_MAX; port++) {
3866 u32 phy_type =
3867 SHMEM_RD(bp, dev_info.port_hw_config[port].
3868 external_phy_config) &
3869 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3870 is_required |=
3871 ((phy_type ==
3872 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
3873 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003874 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
3875 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003876 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
3877 }
3878
3879 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
3880
3881 if (is_required == 0)
3882 return;
3883
3884 /* Fan failure is indicated by SPIO 5 */
3885 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
3886 MISC_REGISTERS_SPIO_INPUT_HI_Z);
3887
3888 /* set to active low mode */
3889 val = REG_RD(bp, MISC_REG_SPIO_INT);
3890 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003891 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003892 REG_WR(bp, MISC_REG_SPIO_INT, val);
3893
3894 /* enable interrupt to signal the IGU */
3895 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
3896 val |= (1 << MISC_REGISTERS_SPIO_5);
3897 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
3898}
3899
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003900static int bnx2x_init_common(struct bnx2x *bp)
3901{
3902 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00003903#ifdef BCM_CNIC
3904 u32 wb_write[2];
3905#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003906
3907 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
3908
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00003909 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003910 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
3911 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
3912
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003913 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003914 if (CHIP_IS_E1H(bp))
3915 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
3916
3917 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
3918 msleep(30);
3919 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
3920
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003921 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003922 if (CHIP_IS_E1(bp)) {
3923 /* enable HW interrupt from PXP on USDM overflow
3924 bit 16 on INT_MASK_0 */
3925 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003926 }
3927
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003928 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003929 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003930
3931#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003932 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
3933 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
3934 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
3935 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
3936 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00003937 /* make sure this value is 0 */
3938 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003939
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003940/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
3941 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
3942 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
3943 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
3944 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003945#endif
3946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003947 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00003948#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003949 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
3950 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
3951 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003952#endif
3953
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003954 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
3955 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003956
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003957 /* let the HW do it's magic ... */
3958 msleep(100);
3959 /* finish PXP init */
3960 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
3961 if (val != 1) {
3962 BNX2X_ERR("PXP2 CFG failed\n");
3963 return -EBUSY;
3964 }
3965 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
3966 if (val != 1) {
3967 BNX2X_ERR("PXP2 RD_INIT failed\n");
3968 return -EBUSY;
3969 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003970
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003971 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
3972 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003973
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003974 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003975
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003976 /* clean the DMAE memory */
3977 bp->dmae_ready = 1;
3978 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003979
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003980 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
3981 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
3982 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
3983 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003984
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003985 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
3986 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
3987 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
3988 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
3989
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003990 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00003991
3992#ifdef BCM_CNIC
3993 wb_write[0] = 0;
3994 wb_write[1] = 0;
3995 for (i = 0; i < 64; i++) {
3996 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
3997 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
3998
3999 if (CHIP_IS_E1H(bp)) {
4000 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
4001 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
4002 wb_write, 2);
4003 }
4004 }
4005#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004006 /* soft reset pulse */
4007 REG_WR(bp, QM_REG_SOFT_RESET, 1);
4008 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004009
Michael Chan37b091b2009-10-10 13:46:55 +00004010#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004011 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004012#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004013
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004014 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004015 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
4016 if (!CHIP_REV_IS_SLOW(bp)) {
4017 /* enable hw interrupt from doorbell Q */
4018 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
4019 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004020
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004021 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4022 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004023 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00004024#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07004025 /* set NIC mode */
4026 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00004027#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004028 if (CHIP_IS_E1H(bp))
4029 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004030
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004031 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
4032 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
4033 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
4034 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004035
Eilon Greensteinca003922009-08-12 22:53:28 -07004036 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4037 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4038 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4039 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004040
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004041 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
4042 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
4043 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
4044 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004046 /* sync semi rtc */
4047 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
4048 0x80000000);
4049 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
4050 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004051
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004052 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
4053 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
4054 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004055
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004056 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07004057 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
4058 REG_WR(bp, i, random32());
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004059 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00004060#ifdef BCM_CNIC
4061 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
4062 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
4063 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
4064 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
4065 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
4066 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
4067 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
4068 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
4069 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
4070 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
4071#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004072 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004073
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004074 if (sizeof(union cdu_context) != 1024)
4075 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004076 dev_alert(&bp->pdev->dev, "please adjust the size "
4077 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00004078 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004079
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004080 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004081 val = (4 << 24) + (0 << 12) + 1024;
4082 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004083
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004084 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004085 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004086 /* enable context validation interrupt from CFC */
4087 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
4088
4089 /* set the thresholds to prevent CFC/CDU race */
4090 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004091
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004092 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
4093 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004094
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004095 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004096 /* Reset PCIE errors for debug */
4097 REG_WR(bp, 0x2814, 0xffffffff);
4098 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004099
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004100 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004101 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004102 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004103 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004104
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004105 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004106 if (CHIP_IS_E1H(bp)) {
4107 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
4108 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
4109 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004110
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004111 if (CHIP_REV_IS_SLOW(bp))
4112 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004114 /* finish CFC init */
4115 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
4116 if (val != 1) {
4117 BNX2X_ERR("CFC LL_INIT failed\n");
4118 return -EBUSY;
4119 }
4120 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
4121 if (val != 1) {
4122 BNX2X_ERR("CFC AC_INIT failed\n");
4123 return -EBUSY;
4124 }
4125 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
4126 if (val != 1) {
4127 BNX2X_ERR("CFC CAM_INIT failed\n");
4128 return -EBUSY;
4129 }
4130 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004131
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004132 /* read NIG statistic
4133 to see if this is our first up since powerup */
4134 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4135 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004136
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004137 /* do internal memory self test */
4138 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
4139 BNX2X_ERR("internal mem self test failed\n");
4140 return -EBUSY;
4141 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004142
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00004143 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00004144 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4145 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4146 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004147 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00004148 bp->port.need_hw_lock = 1;
4149 break;
4150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004151 default:
4152 break;
4153 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08004154
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004155 bnx2x_setup_fan_failure_detection(bp);
4156
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004157 /* clear PXP2 attentions */
4158 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004160 enable_blocks_attention(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004161 if (CHIP_PARITY_SUPPORTED(bp))
4162 enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004163
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004164 if (!BP_NOMCP(bp)) {
4165 bnx2x_acquire_phy_lock(bp);
4166 bnx2x_common_init_phy(bp, bp->common.shmem_base);
4167 bnx2x_release_phy_lock(bp);
4168 } else
4169 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
4170
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004171 return 0;
4172}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004174static int bnx2x_init_port(struct bnx2x *bp)
4175{
4176 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004177 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00004178 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004179 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004180
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004181 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004182
4183 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004184
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004185 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004186 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07004187
4188 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
4189 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
4190 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004191 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004192
Michael Chan37b091b2009-10-10 13:46:55 +00004193#ifdef BCM_CNIC
4194 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004195
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004196 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00004197 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
4198 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004199#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004200
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004201 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00004202
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004203 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00004204 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
4205 /* no pause for emulation and FPGA */
4206 low = 0;
4207 high = 513;
4208 } else {
4209 if (IS_E1HMF(bp))
4210 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
4211 else if (bp->dev->mtu > 4096) {
4212 if (bp->flags & ONE_PORT_FLAG)
4213 low = 160;
4214 else {
4215 val = bp->dev->mtu;
4216 /* (24*1024 + val*4)/256 */
4217 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
4218 }
4219 } else
4220 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
4221 high = low + 56; /* 14*1024/256 */
4222 }
4223 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
4224 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
4225
4226
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004227 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07004228
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004229 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004230 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004231 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004232 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004233
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004234 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
4235 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
4236 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
4237 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004238
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004239 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004240 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004241
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004242 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004243
4244 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004245 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004246
4247 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004248 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004249 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004250 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004251
4252 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004253 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004254 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004255 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004256
Michael Chan37b091b2009-10-10 13:46:55 +00004257#ifdef BCM_CNIC
4258 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004259#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004260 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004261 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004262
4263 if (CHIP_IS_E1(bp)) {
4264 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
4265 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
4266 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004267 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004268
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004269 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004270 /* init aeu_mask_attn_func_0/1:
4271 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
4272 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
4273 * bits 4-7 are used for "per vn group attention" */
4274 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
4275 (IS_E1HMF(bp) ? 0xF7 : 0x7));
4276
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004277 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004278 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004279 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004280 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004281 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004282
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004283 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004284
4285 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
4286
4287 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004288 /* 0x2 disable e1hov, 0x1 enable */
4289 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
4290 (IS_E1HMF(bp) ? 0x1 : 0x2));
4291
Eilon Greenstein1c063282009-02-12 08:36:43 +00004292 {
4293 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
4294 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
4295 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
4296 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004297 }
4298
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004299 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004300 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004301
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00004302 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004303 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4304 {
4305 u32 swap_val, swap_override, aeu_gpio_mask, offset;
4306
4307 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
4308 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
4309
4310 /* The GPIO should be swapped if the swap register is
4311 set and active */
4312 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
4313 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
4314
4315 /* Select function upon port-swap configuration */
4316 if (port == 0) {
4317 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
4318 aeu_gpio_mask = (swap_val && swap_override) ?
4319 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
4320 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
4321 } else {
4322 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
4323 aeu_gpio_mask = (swap_val && swap_override) ?
4324 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
4325 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
4326 }
4327 val = REG_RD(bp, offset);
4328 /* add GPIO3 to group */
4329 val |= aeu_gpio_mask;
4330 REG_WR(bp, offset, val);
4331 }
Yaniv Rosner3971a232010-08-16 06:34:06 +00004332 bp->port.need_hw_lock = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00004333 break;
4334
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004335 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Yaniv Rosner3971a232010-08-16 06:34:06 +00004336 bp->port.need_hw_lock = 1;
4337 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08004338 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004339 {
4340 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4341 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4342 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08004343 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004344 REG_WR(bp, reg_addr, val);
4345 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08004346 break;
Yaniv Rosner3971a232010-08-16 06:34:06 +00004347 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4348 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4349 bp->port.need_hw_lock = 1;
4350 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08004351 default:
4352 break;
4353 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004354 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004355
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004356 return 0;
4357}
4358
4359#define ILT_PER_FUNC (768/2)
4360#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
4361/* the phys address is shifted right 12 bits and has an added
4362 1=valid bit added to the 53rd bit
4363 then since this is a wide register(TM)
4364 we split it into two 32 bit writes
4365 */
4366#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
4367#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
4368#define PXP_ONE_ILT(x) (((x) << 10) | x)
4369#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
4370
Michael Chan37b091b2009-10-10 13:46:55 +00004371#ifdef BCM_CNIC
4372#define CNIC_ILT_LINES 127
4373#define CNIC_CTX_PER_ILT 16
4374#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004375#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00004376#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004377
4378static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
4379{
4380 int reg;
4381
4382 if (CHIP_IS_E1H(bp))
4383 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
4384 else /* E1 */
4385 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
4386
4387 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
4388}
4389
4390static int bnx2x_init_func(struct bnx2x *bp)
4391{
4392 int port = BP_PORT(bp);
4393 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00004394 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004395 int i;
4396
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004397 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004398
Eilon Greenstein8badd272009-02-12 08:36:15 +00004399 /* set MSI reconfigure capability */
4400 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
4401 val = REG_RD(bp, addr);
4402 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
4403 REG_WR(bp, addr, val);
4404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004405 i = FUNC_ILT_BASE(func);
4406
4407 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
4408 if (CHIP_IS_E1H(bp)) {
4409 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
4410 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
4411 } else /* E1 */
4412 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
4413 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
4414
Michael Chan37b091b2009-10-10 13:46:55 +00004415#ifdef BCM_CNIC
4416 i += 1 + CNIC_ILT_LINES;
4417 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
4418 if (CHIP_IS_E1(bp))
4419 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
4420 else {
4421 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
4422 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
4423 }
4424
4425 i++;
4426 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
4427 if (CHIP_IS_E1(bp))
4428 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
4429 else {
4430 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
4431 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
4432 }
4433
4434 i++;
4435 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
4436 if (CHIP_IS_E1(bp))
4437 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
4438 else {
4439 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
4440 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
4441 }
4442
4443 /* tell the searcher where the T2 table is */
4444 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
4445
4446 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
4447 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
4448
4449 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
4450 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
4451 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
4452
4453 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
4454#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004455
4456 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00004457 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
4458 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
4459 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
4460 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
4461 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
4462 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
4463 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
4464 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
4465 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004466
4467 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
4468 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
4469 }
4470
4471 /* HC init per function */
4472 if (CHIP_IS_E1H(bp)) {
4473 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
4474
4475 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
4476 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
4477 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004478 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004479
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004480 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004481 REG_WR(bp, 0x2114, 0xffffffff);
4482 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004483
4484 return 0;
4485}
4486
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004487int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004488{
4489 int i, rc = 0;
4490
4491 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
4492 BP_FUNC(bp), load_code);
4493
4494 bp->dmae_ready = 0;
4495 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00004496 rc = bnx2x_gunzip_init(bp);
4497 if (rc)
4498 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004499
4500 switch (load_code) {
4501 case FW_MSG_CODE_DRV_LOAD_COMMON:
4502 rc = bnx2x_init_common(bp);
4503 if (rc)
4504 goto init_hw_err;
4505 /* no break */
4506
4507 case FW_MSG_CODE_DRV_LOAD_PORT:
4508 bp->dmae_ready = 1;
4509 rc = bnx2x_init_port(bp);
4510 if (rc)
4511 goto init_hw_err;
4512 /* no break */
4513
4514 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
4515 bp->dmae_ready = 1;
4516 rc = bnx2x_init_func(bp);
4517 if (rc)
4518 goto init_hw_err;
4519 break;
4520
4521 default:
4522 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4523 break;
4524 }
4525
4526 if (!BP_NOMCP(bp)) {
4527 int func = BP_FUNC(bp);
4528
4529 bp->fw_drv_pulse_wr_seq =
4530 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
4531 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004532 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
4533 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004534
4535 /* this needs to be done before gunzip end */
4536 bnx2x_zero_def_sb(bp);
4537 for_each_queue(bp, i)
4538 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00004539#ifdef BCM_CNIC
4540 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
4541#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004542
4543init_hw_err:
4544 bnx2x_gunzip_end(bp);
4545
4546 return rc;
4547}
4548
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004549void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004550{
4551
4552#define BNX2X_PCI_FREE(x, y, size) \
4553 do { \
4554 if (x) { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004555 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004556 x = NULL; \
4557 y = 0; \
4558 } \
4559 } while (0)
4560
4561#define BNX2X_FREE(x) \
4562 do { \
4563 if (x) { \
4564 vfree(x); \
4565 x = NULL; \
4566 } \
4567 } while (0)
4568
4569 int i;
4570
4571 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004572 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004573 for_each_queue(bp, i) {
4574
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004575 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004576 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
4577 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004578 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004579 }
4580 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004581 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004582
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004583 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004584 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
4585 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
4586 bnx2x_fp(bp, i, rx_desc_mapping),
4587 sizeof(struct eth_rx_bd) * NUM_RX_BD);
4588
4589 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
4590 bnx2x_fp(bp, i, rx_comp_mapping),
4591 sizeof(struct eth_fast_path_rx_cqe) *
4592 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004593
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004594 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07004595 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004596 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
4597 bnx2x_fp(bp, i, rx_sge_mapping),
4598 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
4599 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004600 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004601 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004602
4603 /* fastpath tx rings: tx_buf tx_desc */
4604 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
4605 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
4606 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004607 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004608 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609 /* end of fastpath */
4610
4611 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004612 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004613
4614 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004615 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616
Michael Chan37b091b2009-10-10 13:46:55 +00004617#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004618 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
4619 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
4620 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
4621 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00004622 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
4623 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004624#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004625 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004626
4627#undef BNX2X_PCI_FREE
4628#undef BNX2X_KFREE
4629}
4630
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004631int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004632{
4633
4634#define BNX2X_PCI_ALLOC(x, y, size) \
4635 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004636 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004637 if (x == NULL) \
4638 goto alloc_mem_err; \
4639 memset(x, 0, size); \
4640 } while (0)
4641
4642#define BNX2X_ALLOC(x, size) \
4643 do { \
4644 x = vmalloc(size); \
4645 if (x == NULL) \
4646 goto alloc_mem_err; \
4647 memset(x, 0, size); \
4648 } while (0)
4649
4650 int i;
4651
4652 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004653 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654 for_each_queue(bp, i) {
4655 bnx2x_fp(bp, i, bp) = bp;
4656
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004657 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004658 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
4659 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004660 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004661 }
4662 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004663 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004664
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004665 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004666 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
4667 sizeof(struct sw_rx_bd) * NUM_RX_BD);
4668 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
4669 &bnx2x_fp(bp, i, rx_desc_mapping),
4670 sizeof(struct eth_rx_bd) * NUM_RX_BD);
4671
4672 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
4673 &bnx2x_fp(bp, i, rx_comp_mapping),
4674 sizeof(struct eth_fast_path_rx_cqe) *
4675 NUM_RCQ_BD);
4676
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004677 /* SGE ring */
4678 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
4679 sizeof(struct sw_rx_page) * NUM_RX_SGE);
4680 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
4681 &bnx2x_fp(bp, i, rx_sge_mapping),
4682 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004683 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004684 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004685 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004686
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004687 /* fastpath tx rings: tx_buf tx_desc */
4688 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
4689 sizeof(struct sw_tx_bd) * NUM_TX_BD);
4690 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
4691 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004692 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004693 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694 /* end of fastpath */
4695
4696 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
4697 sizeof(struct host_def_status_block));
4698
4699 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
4700 sizeof(struct bnx2x_slowpath));
4701
Michael Chan37b091b2009-10-10 13:46:55 +00004702#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004703 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
4704
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004705 /* allocate searcher T2 table
4706 we allocate 1/4 of alloc num for T2
4707 (which is not entered into the ILT) */
4708 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
4709
Michael Chan37b091b2009-10-10 13:46:55 +00004710 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00004712 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004713
Michael Chan37b091b2009-10-10 13:46:55 +00004714 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
4716
4717 /* QM queues (128*MAX_CONN) */
4718 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00004719
4720 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
4721 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004722#endif
4723
4724 /* Slow path ring */
4725 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
4726
4727 return 0;
4728
4729alloc_mem_err:
4730 bnx2x_free_mem(bp);
4731 return -ENOMEM;
4732
4733#undef BNX2X_PCI_ALLOC
4734#undef BNX2X_ALLOC
4735}
4736
Yitchak Gertner65abd742008-08-25 15:26:24 -07004737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004738/*
4739 * Init service functions
4740 */
4741
Michael Chane665bfd2009-10-10 13:46:54 +00004742/**
4743 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
4744 *
4745 * @param bp driver descriptor
4746 * @param set set or clear an entry (1 or 0)
4747 * @param mac pointer to a buffer containing a MAC
4748 * @param cl_bit_vec bit vector of clients to register a MAC for
4749 * @param cam_offset offset in a CAM to use
4750 * @param with_bcast set broadcast MAC as well
4751 */
4752static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
4753 u32 cl_bit_vec, u8 cam_offset,
4754 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004755{
4756 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004757 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004758
4759 /* CAM allocation
4760 * unicasts 0-31:port0 32-63:port1
4761 * multicast 64-127:port0 128-191:port1
4762 */
Michael Chane665bfd2009-10-10 13:46:54 +00004763 config->hdr.length = 1 + (with_bcast ? 1 : 0);
4764 config->hdr.offset = cam_offset;
4765 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004766 config->hdr.reserved1 = 0;
4767
4768 /* primary MAC */
4769 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004770 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004771 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004772 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004773 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004774 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004775 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004776 if (set)
4777 config->config_table[0].target_table_entry.flags = 0;
4778 else
4779 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07004780 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00004781 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004782 config->config_table[0].target_table_entry.vlan_id = 0;
4783
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004784 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
4785 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004786 config->config_table[0].cam_entry.msb_mac_addr,
4787 config->config_table[0].cam_entry.middle_mac_addr,
4788 config->config_table[0].cam_entry.lsb_mac_addr);
4789
4790 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00004791 if (with_bcast) {
4792 config->config_table[1].cam_entry.msb_mac_addr =
4793 cpu_to_le16(0xffff);
4794 config->config_table[1].cam_entry.middle_mac_addr =
4795 cpu_to_le16(0xffff);
4796 config->config_table[1].cam_entry.lsb_mac_addr =
4797 cpu_to_le16(0xffff);
4798 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
4799 if (set)
4800 config->config_table[1].target_table_entry.flags =
4801 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
4802 else
4803 CAM_INVALIDATE(config->config_table[1]);
4804 config->config_table[1].target_table_entry.clients_bit_vector =
4805 cpu_to_le32(cl_bit_vec);
4806 config->config_table[1].target_table_entry.vlan_id = 0;
4807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004808
4809 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
4810 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
4811 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
4812}
4813
Michael Chane665bfd2009-10-10 13:46:54 +00004814/**
4815 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
4816 *
4817 * @param bp driver descriptor
4818 * @param set set or clear an entry (1 or 0)
4819 * @param mac pointer to a buffer containing a MAC
4820 * @param cl_bit_vec bit vector of clients to register a MAC for
4821 * @param cam_offset offset in a CAM to use
4822 */
4823static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
4824 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004825{
4826 struct mac_configuration_cmd_e1h *config =
4827 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
4828
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004829 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00004830 config->hdr.offset = cam_offset;
4831 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004832 config->hdr.reserved1 = 0;
4833
4834 /* primary MAC */
4835 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004836 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004837 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004838 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004839 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004840 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07004841 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00004842 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004843 config->config_table[0].vlan_id = 0;
4844 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004845 if (set)
4846 config->config_table[0].flags = BP_PORT(bp);
4847 else
4848 config->config_table[0].flags =
4849 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004850
Michael Chane665bfd2009-10-10 13:46:54 +00004851 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004852 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004853 config->config_table[0].msb_mac_addr,
4854 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00004855 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004856
4857 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
4858 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
4859 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
4860}
4861
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004862static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
4863 int *state_p, int poll)
4864{
4865 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004866 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004867
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004868 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
4869 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004870
4871 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004872 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004873 if (poll) {
4874 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004875 /* if index is different from 0
4876 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004877 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004878 */
4879 if (idx)
4880 bnx2x_rx_int(&bp->fp[idx], 10);
4881 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004882
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004883 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004884 if (*state_p == state) {
4885#ifdef BNX2X_STOP_ON_ERROR
4886 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
4887#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004889 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004890
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004891 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00004892
4893 if (bp->panic)
4894 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004895 }
4896
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004897 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08004898 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
4899 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004900#ifdef BNX2X_STOP_ON_ERROR
4901 bnx2x_panic();
4902#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004903
Eliezer Tamir49d66772008-02-28 11:53:13 -08004904 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004905}
4906
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004907void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
Michael Chane665bfd2009-10-10 13:46:54 +00004908{
4909 bp->set_mac_pending++;
4910 smp_wmb();
4911
4912 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
4913 (1 << bp->fp->cl_id), BP_FUNC(bp));
4914
4915 /* Wait for a completion */
4916 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4917}
4918
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004919void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
Michael Chane665bfd2009-10-10 13:46:54 +00004920{
4921 bp->set_mac_pending++;
4922 smp_wmb();
4923
4924 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
4925 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
4926 1);
4927
4928 /* Wait for a completion */
4929 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4930}
4931
Michael Chan993ac7b2009-10-10 13:46:56 +00004932#ifdef BCM_CNIC
4933/**
4934 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
4935 * MAC(s). This function will wait until the ramdord completion
4936 * returns.
4937 *
4938 * @param bp driver handle
4939 * @param set set or clear the CAM entry
4940 *
4941 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
4942 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004943int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
Michael Chan993ac7b2009-10-10 13:46:56 +00004944{
4945 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
4946
4947 bp->set_mac_pending++;
4948 smp_wmb();
4949
4950 /* Send a SET_MAC ramrod */
4951 if (CHIP_IS_E1(bp))
4952 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
4953 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
4954 1);
4955 else
4956 /* CAM allocation for E1H
4957 * unicasts: by func number
4958 * multicast: 20+FUNC*20, 20 each
4959 */
4960 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
4961 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
4962
4963 /* Wait for a completion when setting */
4964 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4965
4966 return 0;
4967}
4968#endif
4969
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004970int bnx2x_setup_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004971{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004972 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004973
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004974 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004975 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004976
4977 /* SETUP ramrod */
4978 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
4979
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004980 /* Wait for completion */
4981 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004983 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004984}
4985
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004986int bnx2x_setup_multi(struct bnx2x *bp, int index)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004987{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004988 struct bnx2x_fastpath *fp = &bp->fp[index];
4989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004990 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004991 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004992
Eliezer Tamir228241e2008-02-28 11:56:57 -08004993 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004994 fp->state = BNX2X_FP_STATE_OPENING;
4995 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
4996 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004997
4998 /* Wait for completion */
4999 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005000 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005001}
5002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005003
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005004void bnx2x_set_num_queues_msix(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005{
Eilon Greensteinca003922009-08-12 22:53:28 -07005006
5007 switch (bp->multi_mode) {
5008 case ETH_RSS_MODE_DISABLED:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005009 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07005010 break;
5011
5012 case ETH_RSS_MODE_REGULAR:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005013 if (num_queues)
5014 bp->num_queues = min_t(u32, num_queues,
5015 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07005016 else
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005017 bp->num_queues = min_t(u32, num_online_cpus(),
5018 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07005019 break;
5020
5021
5022 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005023 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07005024 break;
5025 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005026}
5027
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005028
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005029
5030static int bnx2x_stop_multi(struct bnx2x *bp, int index)
5031{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005032 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033 int rc;
5034
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005035 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005036 fp->state = BNX2X_FP_STATE_HALTING;
5037 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005039 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005040 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005041 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005042 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005043 return rc;
5044
5045 /* delete cfc entry */
5046 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
5047
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005048 /* Wait for completion */
5049 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005050 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005051 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052}
5053
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005054static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005055{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00005056 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005057 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005058 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005059 int cnt = 500;
5060 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005061
5062 might_sleep();
5063
5064 /* Send HALT ramrod */
5065 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005066 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005068 /* Wait for completion */
5069 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
5070 &(bp->fp[0].state), 1);
5071 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005072 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005073
Eliezer Tamir49d66772008-02-28 11:53:13 -08005074 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075
Eliezer Tamir228241e2008-02-28 11:56:57 -08005076 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
5078
Eliezer Tamir49d66772008-02-28 11:53:13 -08005079 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005080 we are going to reset the chip anyway
5081 so there is not much to do if this times out
5082 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005083 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005084 if (!cnt) {
5085 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
5086 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
5087 *bp->dsb_sp_prod, dsb_sp_prod_idx);
5088#ifdef BNX2X_STOP_ON_ERROR
5089 bnx2x_panic();
5090#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00005091 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005092 break;
5093 }
5094 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005095 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00005096 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08005097 }
5098 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
5099 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005100
5101 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005102}
5103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005104static void bnx2x_reset_func(struct bnx2x *bp)
5105{
5106 int port = BP_PORT(bp);
5107 int func = BP_FUNC(bp);
5108 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005109
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005110 /* Configure IGU */
5111 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5112 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5113
Michael Chan37b091b2009-10-10 13:46:55 +00005114#ifdef BCM_CNIC
5115 /* Disable Timer scan */
5116 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
5117 /*
5118 * Wait for at least 10ms and up to 2 second for the timers scan to
5119 * complete
5120 */
5121 for (i = 0; i < 200; i++) {
5122 msleep(10);
5123 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
5124 break;
5125 }
5126#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005127 /* Clear ILT */
5128 base = FUNC_ILT_BASE(func);
5129 for (i = base; i < base + ILT_PER_FUNC; i++)
5130 bnx2x_ilt_wr(bp, i, 0);
5131}
5132
5133static void bnx2x_reset_port(struct bnx2x *bp)
5134{
5135 int port = BP_PORT(bp);
5136 u32 val;
5137
5138 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
5139
5140 /* Do not rcv packets to BRB */
5141 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
5142 /* Do not direct rcv packets that are not for MCP to the BRB */
5143 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
5144 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
5145
5146 /* Configure AEU */
5147 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
5148
5149 msleep(100);
5150 /* Check for BRB port occupancy */
5151 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
5152 if (val)
5153 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07005154 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005155
5156 /* TODO: Close Doorbell port? */
5157}
5158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005159static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
5160{
5161 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
5162 BP_FUNC(bp), reset_code);
5163
5164 switch (reset_code) {
5165 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
5166 bnx2x_reset_port(bp);
5167 bnx2x_reset_func(bp);
5168 bnx2x_reset_common(bp);
5169 break;
5170
5171 case FW_MSG_CODE_DRV_UNLOAD_PORT:
5172 bnx2x_reset_port(bp);
5173 bnx2x_reset_func(bp);
5174 break;
5175
5176 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
5177 bnx2x_reset_func(bp);
5178 break;
5179
5180 default:
5181 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
5182 break;
5183 }
5184}
5185
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005186void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005187{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005188 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005190 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005192 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005193 for_each_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08005194 struct bnx2x_fastpath *fp = &bp->fp[i];
5195
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005196 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08005197 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005198
Eilon Greenstein7961f792009-03-02 07:59:31 +00005199 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005200 if (!cnt) {
5201 BNX2X_ERR("timeout waiting for queue[%d]\n",
5202 i);
5203#ifdef BNX2X_STOP_ON_ERROR
5204 bnx2x_panic();
5205 return -EBUSY;
5206#else
5207 break;
5208#endif
5209 }
5210 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005211 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005212 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08005213 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005214 /* Give HW time to discard old tx messages */
5215 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005216
Yitchak Gertner65abd742008-08-25 15:26:24 -07005217 if (CHIP_IS_E1(bp)) {
5218 struct mac_configuration_cmd *config =
5219 bnx2x_sp(bp, mcast_config);
5220
Michael Chane665bfd2009-10-10 13:46:54 +00005221 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005222
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005223 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07005224 CAM_INVALIDATE(config->config_table[i]);
5225
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005226 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07005227 if (CHIP_REV_IS_SLOW(bp))
5228 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
5229 else
5230 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00005231 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07005232 config->hdr.reserved1 = 0;
5233
Michael Chane665bfd2009-10-10 13:46:54 +00005234 bp->set_mac_pending++;
5235 smp_wmb();
5236
Yitchak Gertner65abd742008-08-25 15:26:24 -07005237 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
5238 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
5239 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
5240
5241 } else { /* E1H */
5242 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
5243
Michael Chane665bfd2009-10-10 13:46:54 +00005244 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005245
5246 for (i = 0; i < MC_HASH_SIZE; i++)
5247 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005248
5249 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005250 }
Michael Chan993ac7b2009-10-10 13:46:56 +00005251#ifdef BCM_CNIC
5252 /* Clear iSCSI L2 MAC */
5253 mutex_lock(&bp->cnic_mutex);
5254 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
5255 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
5256 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
5257 }
5258 mutex_unlock(&bp->cnic_mutex);
5259#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07005260
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005261 if (unload_mode == UNLOAD_NORMAL)
5262 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08005263
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005264 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005265 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005266
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005267 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005268 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005269 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005270 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271 /* The mac address is written to entries 1-4 to
5272 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005273 u8 entry = (BP_E1HVN(bp) + 1)*8;
5274
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005275 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07005276 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005277
5278 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
5279 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07005280 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005281
5282 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08005283
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284 } else
5285 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
5286
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005287 /* Close multi and leading connections
5288 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289 for_each_nondefault_queue(bp, i)
5290 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08005291 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005292
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005293 rc = bnx2x_stop_leading(bp);
5294 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005295 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005296#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005297 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005298#else
5299 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005300#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08005301 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005302
Eliezer Tamir228241e2008-02-28 11:56:57 -08005303unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005304 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08005305 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005306 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00005307 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005308 load_count[0], load_count[1], load_count[2]);
5309 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005310 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00005311 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005312 load_count[0], load_count[1], load_count[2]);
5313 if (load_count[0] == 0)
5314 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005315 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
5317 else
5318 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
5319 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005320
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005321 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
5322 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
5323 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005324
5325 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08005326 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005327
5328 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005329 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005331
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005332}
5333
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005334void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005335{
5336 u32 val;
5337
5338 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
5339
5340 if (CHIP_IS_E1(bp)) {
5341 int port = BP_PORT(bp);
5342 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5343 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5344
5345 val = REG_RD(bp, addr);
5346 val &= ~(0x300);
5347 REG_WR(bp, addr, val);
5348 } else if (CHIP_IS_E1H(bp)) {
5349 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
5350 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
5351 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
5352 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
5353 }
5354}
5355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005356
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005357/* Close gates #2, #3 and #4: */
5358static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
5359{
5360 u32 val, addr;
5361
5362 /* Gates #2 and #4a are closed/opened for "not E1" only */
5363 if (!CHIP_IS_E1(bp)) {
5364 /* #4 */
5365 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
5366 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
5367 close ? (val | 0x1) : (val & (~(u32)1)));
5368 /* #2 */
5369 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
5370 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
5371 close ? (val | 0x1) : (val & (~(u32)1)));
5372 }
5373
5374 /* #3 */
5375 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
5376 val = REG_RD(bp, addr);
5377 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
5378
5379 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
5380 close ? "closing" : "opening");
5381 mmiowb();
5382}
5383
5384#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
5385
5386static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
5387{
5388 /* Do some magic... */
5389 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
5390 *magic_val = val & SHARED_MF_CLP_MAGIC;
5391 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
5392}
5393
5394/* Restore the value of the `magic' bit.
5395 *
5396 * @param pdev Device handle.
5397 * @param magic_val Old value of the `magic' bit.
5398 */
5399static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
5400{
5401 /* Restore the `magic' bit value... */
5402 /* u32 val = SHMEM_RD(bp, mf_cfg.shared_mf_config.clp_mb);
5403 SHMEM_WR(bp, mf_cfg.shared_mf_config.clp_mb,
5404 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); */
5405 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
5406 MF_CFG_WR(bp, shared_mf_config.clp_mb,
5407 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
5408}
5409
5410/* Prepares for MCP reset: takes care of CLP configurations.
5411 *
5412 * @param bp
5413 * @param magic_val Old value of 'magic' bit.
5414 */
5415static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
5416{
5417 u32 shmem;
5418 u32 validity_offset;
5419
5420 DP(NETIF_MSG_HW, "Starting\n");
5421
5422 /* Set `magic' bit in order to save MF config */
5423 if (!CHIP_IS_E1(bp))
5424 bnx2x_clp_reset_prep(bp, magic_val);
5425
5426 /* Get shmem offset */
5427 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
5428 validity_offset = offsetof(struct shmem_region, validity_map[0]);
5429
5430 /* Clear validity map flags */
5431 if (shmem > 0)
5432 REG_WR(bp, shmem + validity_offset, 0);
5433}
5434
5435#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
5436#define MCP_ONE_TIMEOUT 100 /* 100 ms */
5437
5438/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
5439 * depending on the HW type.
5440 *
5441 * @param bp
5442 */
5443static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
5444{
5445 /* special handling for emulation and FPGA,
5446 wait 10 times longer */
5447 if (CHIP_REV_IS_SLOW(bp))
5448 msleep(MCP_ONE_TIMEOUT*10);
5449 else
5450 msleep(MCP_ONE_TIMEOUT);
5451}
5452
5453static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
5454{
5455 u32 shmem, cnt, validity_offset, val;
5456 int rc = 0;
5457
5458 msleep(100);
5459
5460 /* Get shmem offset */
5461 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
5462 if (shmem == 0) {
5463 BNX2X_ERR("Shmem 0 return failure\n");
5464 rc = -ENOTTY;
5465 goto exit_lbl;
5466 }
5467
5468 validity_offset = offsetof(struct shmem_region, validity_map[0]);
5469
5470 /* Wait for MCP to come up */
5471 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
5472 /* TBD: its best to check validity map of last port.
5473 * currently checks on port 0.
5474 */
5475 val = REG_RD(bp, shmem + validity_offset);
5476 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
5477 shmem + validity_offset, val);
5478
5479 /* check that shared memory is valid. */
5480 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
5481 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
5482 break;
5483
5484 bnx2x_mcp_wait_one(bp);
5485 }
5486
5487 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
5488
5489 /* Check that shared memory is valid. This indicates that MCP is up. */
5490 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
5491 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
5492 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
5493 rc = -ENOTTY;
5494 goto exit_lbl;
5495 }
5496
5497exit_lbl:
5498 /* Restore the `magic' bit value */
5499 if (!CHIP_IS_E1(bp))
5500 bnx2x_clp_reset_done(bp, magic_val);
5501
5502 return rc;
5503}
5504
5505static void bnx2x_pxp_prep(struct bnx2x *bp)
5506{
5507 if (!CHIP_IS_E1(bp)) {
5508 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
5509 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
5510 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
5511 mmiowb();
5512 }
5513}
5514
5515/*
5516 * Reset the whole chip except for:
5517 * - PCIE core
5518 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
5519 * one reset bit)
5520 * - IGU
5521 * - MISC (including AEU)
5522 * - GRC
5523 * - RBCN, RBCP
5524 */
5525static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
5526{
5527 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
5528
5529 not_reset_mask1 =
5530 MISC_REGISTERS_RESET_REG_1_RST_HC |
5531 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
5532 MISC_REGISTERS_RESET_REG_1_RST_PXP;
5533
5534 not_reset_mask2 =
5535 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
5536 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
5537 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
5538 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
5539 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
5540 MISC_REGISTERS_RESET_REG_2_RST_GRC |
5541 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
5542 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
5543
5544 reset_mask1 = 0xffffffff;
5545
5546 if (CHIP_IS_E1(bp))
5547 reset_mask2 = 0xffff;
5548 else
5549 reset_mask2 = 0x1ffff;
5550
5551 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5552 reset_mask1 & (~not_reset_mask1));
5553 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5554 reset_mask2 & (~not_reset_mask2));
5555
5556 barrier();
5557 mmiowb();
5558
5559 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
5560 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
5561 mmiowb();
5562}
5563
5564static int bnx2x_process_kill(struct bnx2x *bp)
5565{
5566 int cnt = 1000;
5567 u32 val = 0;
5568 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
5569
5570
5571 /* Empty the Tetris buffer, wait for 1s */
5572 do {
5573 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
5574 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
5575 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
5576 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
5577 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
5578 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
5579 ((port_is_idle_0 & 0x1) == 0x1) &&
5580 ((port_is_idle_1 & 0x1) == 0x1) &&
5581 (pgl_exp_rom2 == 0xffffffff))
5582 break;
5583 msleep(1);
5584 } while (cnt-- > 0);
5585
5586 if (cnt <= 0) {
5587 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
5588 " are still"
5589 " outstanding read requests after 1s!\n");
5590 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
5591 " port_is_idle_0=0x%08x,"
5592 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
5593 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
5594 pgl_exp_rom2);
5595 return -EAGAIN;
5596 }
5597
5598 barrier();
5599
5600 /* Close gates #2, #3 and #4 */
5601 bnx2x_set_234_gates(bp, true);
5602
5603 /* TBD: Indicate that "process kill" is in progress to MCP */
5604
5605 /* Clear "unprepared" bit */
5606 REG_WR(bp, MISC_REG_UNPREPARED, 0);
5607 barrier();
5608
5609 /* Make sure all is written to the chip before the reset */
5610 mmiowb();
5611
5612 /* Wait for 1ms to empty GLUE and PCI-E core queues,
5613 * PSWHST, GRC and PSWRD Tetris buffer.
5614 */
5615 msleep(1);
5616
5617 /* Prepare to chip reset: */
5618 /* MCP */
5619 bnx2x_reset_mcp_prep(bp, &val);
5620
5621 /* PXP */
5622 bnx2x_pxp_prep(bp);
5623 barrier();
5624
5625 /* reset the chip */
5626 bnx2x_process_kill_chip_reset(bp);
5627 barrier();
5628
5629 /* Recover after reset: */
5630 /* MCP */
5631 if (bnx2x_reset_mcp_comp(bp, val))
5632 return -EAGAIN;
5633
5634 /* PXP */
5635 bnx2x_pxp_prep(bp);
5636
5637 /* Open the gates #2, #3 and #4 */
5638 bnx2x_set_234_gates(bp, false);
5639
5640 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
5641 * reset state, re-enable attentions. */
5642
5643 return 0;
5644}
5645
5646static int bnx2x_leader_reset(struct bnx2x *bp)
5647{
5648 int rc = 0;
5649 /* Try to recover after the failure */
5650 if (bnx2x_process_kill(bp)) {
5651 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
5652 bp->dev->name);
5653 rc = -EAGAIN;
5654 goto exit_leader_reset;
5655 }
5656
5657 /* Clear "reset is in progress" bit and update the driver state */
5658 bnx2x_set_reset_done(bp);
5659 bp->recovery_state = BNX2X_RECOVERY_DONE;
5660
5661exit_leader_reset:
5662 bp->is_leader = 0;
5663 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
5664 smp_wmb();
5665 return rc;
5666}
5667
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005668/* Assumption: runs under rtnl lock. This together with the fact
5669 * that it's called only from bnx2x_reset_task() ensure that it
5670 * will never be called when netif_running(bp->dev) is false.
5671 */
5672static void bnx2x_parity_recover(struct bnx2x *bp)
5673{
5674 DP(NETIF_MSG_HW, "Handling parity\n");
5675 while (1) {
5676 switch (bp->recovery_state) {
5677 case BNX2X_RECOVERY_INIT:
5678 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
5679 /* Try to get a LEADER_LOCK HW lock */
5680 if (bnx2x_trylock_hw_lock(bp,
5681 HW_LOCK_RESOURCE_RESERVED_08))
5682 bp->is_leader = 1;
5683
5684 /* Stop the driver */
5685 /* If interface has been removed - break */
5686 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
5687 return;
5688
5689 bp->recovery_state = BNX2X_RECOVERY_WAIT;
5690 /* Ensure "is_leader" and "recovery_state"
5691 * update values are seen on other CPUs
5692 */
5693 smp_wmb();
5694 break;
5695
5696 case BNX2X_RECOVERY_WAIT:
5697 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
5698 if (bp->is_leader) {
5699 u32 load_counter = bnx2x_get_load_cnt(bp);
5700 if (load_counter) {
5701 /* Wait until all other functions get
5702 * down.
5703 */
5704 schedule_delayed_work(&bp->reset_task,
5705 HZ/10);
5706 return;
5707 } else {
5708 /* If all other functions got down -
5709 * try to bring the chip back to
5710 * normal. In any case it's an exit
5711 * point for a leader.
5712 */
5713 if (bnx2x_leader_reset(bp) ||
5714 bnx2x_nic_load(bp, LOAD_NORMAL)) {
5715 printk(KERN_ERR"%s: Recovery "
5716 "has failed. Power cycle is "
5717 "needed.\n", bp->dev->name);
5718 /* Disconnect this device */
5719 netif_device_detach(bp->dev);
5720 /* Block ifup for all function
5721 * of this ASIC until
5722 * "process kill" or power
5723 * cycle.
5724 */
5725 bnx2x_set_reset_in_progress(bp);
5726 /* Shut down the power */
5727 bnx2x_set_power_state(bp,
5728 PCI_D3hot);
5729 return;
5730 }
5731
5732 return;
5733 }
5734 } else { /* non-leader */
5735 if (!bnx2x_reset_is_done(bp)) {
5736 /* Try to get a LEADER_LOCK HW lock as
5737 * long as a former leader may have
5738 * been unloaded by the user or
5739 * released a leadership by another
5740 * reason.
5741 */
5742 if (bnx2x_trylock_hw_lock(bp,
5743 HW_LOCK_RESOURCE_RESERVED_08)) {
5744 /* I'm a leader now! Restart a
5745 * switch case.
5746 */
5747 bp->is_leader = 1;
5748 break;
5749 }
5750
5751 schedule_delayed_work(&bp->reset_task,
5752 HZ/10);
5753 return;
5754
5755 } else { /* A leader has completed
5756 * the "process kill". It's an exit
5757 * point for a non-leader.
5758 */
5759 bnx2x_nic_load(bp, LOAD_NORMAL);
5760 bp->recovery_state =
5761 BNX2X_RECOVERY_DONE;
5762 smp_wmb();
5763 return;
5764 }
5765 }
5766 default:
5767 return;
5768 }
5769 }
5770}
5771
5772/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
5773 * scheduled on a general queue in order to prevent a dead lock.
5774 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005775static void bnx2x_reset_task(struct work_struct *work)
5776{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005777 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005778
5779#ifdef BNX2X_STOP_ON_ERROR
5780 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
5781 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005782 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005783 return;
5784#endif
5785
5786 rtnl_lock();
5787
5788 if (!netif_running(bp->dev))
5789 goto reset_task_exit;
5790
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005791 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
5792 bnx2x_parity_recover(bp);
5793 else {
5794 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
5795 bnx2x_nic_load(bp, LOAD_NORMAL);
5796 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005797
5798reset_task_exit:
5799 rtnl_unlock();
5800}
5801
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802/* end of nic load/unload */
5803
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005804/*
5805 * Init service functions
5806 */
5807
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00005808static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
5809{
5810 switch (func) {
5811 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
5812 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
5813 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
5814 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
5815 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
5816 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
5817 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
5818 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
5819 default:
5820 BNX2X_ERR("Unsupported function index: %d\n", func);
5821 return (u32)(-1);
5822 }
5823}
5824
5825static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
5826{
5827 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
5828
5829 /* Flush all outstanding writes */
5830 mmiowb();
5831
5832 /* Pretend to be function 0 */
5833 REG_WR(bp, reg, 0);
5834 /* Flush the GRC transaction (in the chip) */
5835 new_val = REG_RD(bp, reg);
5836 if (new_val != 0) {
5837 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
5838 new_val);
5839 BUG();
5840 }
5841
5842 /* From now we are in the "like-E1" mode */
5843 bnx2x_int_disable(bp);
5844
5845 /* Flush all outstanding writes */
5846 mmiowb();
5847
5848 /* Restore the original funtion settings */
5849 REG_WR(bp, reg, orig_func);
5850 new_val = REG_RD(bp, reg);
5851 if (new_val != orig_func) {
5852 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
5853 orig_func, new_val);
5854 BUG();
5855 }
5856}
5857
5858static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
5859{
5860 if (CHIP_IS_E1H(bp))
5861 bnx2x_undi_int_disable_e1h(bp, func);
5862 else
5863 bnx2x_int_disable(bp);
5864}
5865
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005866static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005867{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005868 u32 val;
5869
5870 /* Check if there is any driver already loaded */
5871 val = REG_RD(bp, MISC_REG_UNPREPARED);
5872 if (val == 0x1) {
5873 /* Check if it is the UNDI driver
5874 * UNDI driver initializes CID offset for normal bell to 0x7
5875 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005876 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005877 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
5878 if (val == 0x7) {
5879 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005880 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005881 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005882 u32 swap_en;
5883 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005884
Eilon Greensteinb4661732009-01-14 06:43:56 +00005885 /* clear the UNDI indication */
5886 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
5887
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005888 BNX2X_DEV_INFO("UNDI is active! reset device\n");
5889
5890 /* try unload UNDI on port 0 */
5891 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005892 bp->fw_seq =
5893 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5894 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005895 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005896
5897 /* if UNDI is loaded on the other port */
5898 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
5899
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005900 /* send "DONE" for previous unload */
5901 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
5902
5903 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005904 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005905 bp->fw_seq =
5906 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5907 DRV_MSG_SEQ_NUMBER_MASK);
5908 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005909
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005910 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005911 }
5912
Eilon Greensteinb4661732009-01-14 06:43:56 +00005913 /* now it's safe to release the lock */
5914 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
5915
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00005916 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005917
5918 /* close input traffic and wait for it */
5919 /* Do not rcv packets to BRB */
5920 REG_WR(bp,
5921 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
5922 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
5923 /* Do not direct rcv packets that are not for MCP to
5924 * the BRB */
5925 REG_WR(bp,
5926 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
5927 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
5928 /* clear AEU */
5929 REG_WR(bp,
5930 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5931 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
5932 msleep(10);
5933
5934 /* save NIG port swap info */
5935 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5936 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005937 /* reset device */
5938 REG_WR(bp,
5939 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005940 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005941 REG_WR(bp,
5942 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5943 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005944 /* take the NIG out of reset and restore swap values */
5945 REG_WR(bp,
5946 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5947 MISC_REGISTERS_RESET_REG_1_RST_NIG);
5948 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
5949 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
5950
5951 /* send unload done to the MCP */
5952 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
5953
5954 /* restore our func and fw_seq */
5955 bp->func = func;
5956 bp->fw_seq =
5957 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5958 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00005959
5960 } else
5961 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005962 }
5963}
5964
5965static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
5966{
5967 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07005968 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005969
5970 /* Get the chip revision id and number. */
5971 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
5972 val = REG_RD(bp, MISC_REG_CHIP_NUM);
5973 id = ((val & 0xffff) << 16);
5974 val = REG_RD(bp, MISC_REG_CHIP_REV);
5975 id |= ((val & 0xf) << 12);
5976 val = REG_RD(bp, MISC_REG_CHIP_METAL);
5977 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00005978 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005979 id |= (val & 0xf);
5980 bp->common.chip_id = id;
5981 bp->link_params.chip_id = bp->common.chip_id;
5982 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
5983
Eilon Greenstein1c063282009-02-12 08:36:43 +00005984 val = (REG_RD(bp, 0x2874) & 0x55);
5985 if ((bp->common.chip_id & 0x1) ||
5986 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
5987 bp->flags |= ONE_PORT_FLAG;
5988 BNX2X_DEV_INFO("single port device\n");
5989 }
5990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005991 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
5992 bp->common.flash_size = (NVRAM_1MB_SIZE <<
5993 (val & MCPR_NVM_CFG4_FLASH_SIZE));
5994 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
5995 bp->common.flash_size, bp->common.flash_size);
5996
5997 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00005998 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005999 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00006000 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
6001 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006002
6003 if (!bp->common.shmem_base ||
6004 (bp->common.shmem_base < 0xA0000) ||
6005 (bp->common.shmem_base >= 0xC0000)) {
6006 BNX2X_DEV_INFO("MCP not active\n");
6007 bp->flags |= NO_MCP_FLAG;
6008 return;
6009 }
6010
6011 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
6012 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
6013 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006014 BNX2X_ERROR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006015
6016 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006017 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006018
6019 bp->link_params.hw_led_mode = ((bp->common.hw_config &
6020 SHARED_HW_CFG_LED_MODE_MASK) >>
6021 SHARED_HW_CFG_LED_MODE_SHIFT);
6022
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006023 bp->link_params.feature_config_flags = 0;
6024 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
6025 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
6026 bp->link_params.feature_config_flags |=
6027 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
6028 else
6029 bp->link_params.feature_config_flags &=
6030 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
6031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006032 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
6033 bp->common.bc_ver = val;
6034 BNX2X_DEV_INFO("bc_ver %X\n", val);
6035 if (val < BNX2X_BC_VER) {
6036 /* for now only warn
6037 * later we might need to enforce this */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006038 BNX2X_ERROR("This driver needs bc_ver %X but found %X, "
6039 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006040 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006041 bp->link_params.feature_config_flags |=
6042 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
6043 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07006044
6045 if (BP_E1HVN(bp) == 0) {
6046 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
6047 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
6048 } else {
6049 /* no WOL capability for E1HVN != 0 */
6050 bp->flags |= NO_WOL_FLAG;
6051 }
6052 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00006053 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006054
6055 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
6056 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
6057 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
6058 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
6059
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006060 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
6061 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006062}
6063
6064static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
6065 u32 switch_cfg)
6066{
6067 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006068 u32 ext_phy_type;
6069
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070 switch (switch_cfg) {
6071 case SWITCH_CFG_1G:
6072 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
6073
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006074 ext_phy_type =
6075 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006076 switch (ext_phy_type) {
6077 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
6078 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
6079 ext_phy_type);
6080
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006081 bp->port.supported |= (SUPPORTED_10baseT_Half |
6082 SUPPORTED_10baseT_Full |
6083 SUPPORTED_100baseT_Half |
6084 SUPPORTED_100baseT_Full |
6085 SUPPORTED_1000baseT_Full |
6086 SUPPORTED_2500baseX_Full |
6087 SUPPORTED_TP |
6088 SUPPORTED_FIBRE |
6089 SUPPORTED_Autoneg |
6090 SUPPORTED_Pause |
6091 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006092 break;
6093
6094 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
6095 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
6096 ext_phy_type);
6097
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006098 bp->port.supported |= (SUPPORTED_10baseT_Half |
6099 SUPPORTED_10baseT_Full |
6100 SUPPORTED_100baseT_Half |
6101 SUPPORTED_100baseT_Full |
6102 SUPPORTED_1000baseT_Full |
6103 SUPPORTED_TP |
6104 SUPPORTED_FIBRE |
6105 SUPPORTED_Autoneg |
6106 SUPPORTED_Pause |
6107 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006108 break;
6109
6110 default:
6111 BNX2X_ERR("NVRAM config error. "
6112 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006113 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114 return;
6115 }
6116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006117 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
6118 port*0x10);
6119 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120 break;
6121
6122 case SWITCH_CFG_10G:
6123 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
6124
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006125 ext_phy_type =
6126 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006127 switch (ext_phy_type) {
6128 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
6129 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
6130 ext_phy_type);
6131
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006132 bp->port.supported |= (SUPPORTED_10baseT_Half |
6133 SUPPORTED_10baseT_Full |
6134 SUPPORTED_100baseT_Half |
6135 SUPPORTED_100baseT_Full |
6136 SUPPORTED_1000baseT_Full |
6137 SUPPORTED_2500baseX_Full |
6138 SUPPORTED_10000baseT_Full |
6139 SUPPORTED_TP |
6140 SUPPORTED_FIBRE |
6141 SUPPORTED_Autoneg |
6142 SUPPORTED_Pause |
6143 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006144 break;
6145
Eliezer Tamirf1410642008-02-28 11:51:50 -08006146 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6147 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
6148 ext_phy_type);
6149
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006150 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6151 SUPPORTED_1000baseT_Full |
6152 SUPPORTED_FIBRE |
6153 SUPPORTED_Autoneg |
6154 SUPPORTED_Pause |
6155 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006156 break;
6157
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006158 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6159 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
6160 ext_phy_type);
6161
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006162 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6163 SUPPORTED_2500baseX_Full |
6164 SUPPORTED_1000baseT_Full |
6165 SUPPORTED_FIBRE |
6166 SUPPORTED_Autoneg |
6167 SUPPORTED_Pause |
6168 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006169 break;
6170
Eilon Greenstein589abe32009-02-12 08:36:55 +00006171 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
6172 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
6173 ext_phy_type);
6174
6175 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6176 SUPPORTED_FIBRE |
6177 SUPPORTED_Pause |
6178 SUPPORTED_Asym_Pause);
6179 break;
6180
6181 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
6182 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
6183 ext_phy_type);
6184
6185 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6186 SUPPORTED_1000baseT_Full |
6187 SUPPORTED_FIBRE |
6188 SUPPORTED_Pause |
6189 SUPPORTED_Asym_Pause);
6190 break;
6191
6192 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6193 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
6194 ext_phy_type);
6195
6196 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6197 SUPPORTED_1000baseT_Full |
6198 SUPPORTED_Autoneg |
6199 SUPPORTED_FIBRE |
6200 SUPPORTED_Pause |
6201 SUPPORTED_Asym_Pause);
6202 break;
6203
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006204 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
6205 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
6206 ext_phy_type);
6207
6208 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6209 SUPPORTED_1000baseT_Full |
6210 SUPPORTED_Autoneg |
6211 SUPPORTED_FIBRE |
6212 SUPPORTED_Pause |
6213 SUPPORTED_Asym_Pause);
6214 break;
6215
Eliezer Tamirf1410642008-02-28 11:51:50 -08006216 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
6217 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
6218 ext_phy_type);
6219
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006220 bp->port.supported |= (SUPPORTED_10000baseT_Full |
6221 SUPPORTED_TP |
6222 SUPPORTED_Autoneg |
6223 SUPPORTED_Pause |
6224 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006225 break;
6226
Eilon Greenstein28577182009-02-12 08:37:00 +00006227 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Yaniv Rosner9a8a97e2010-09-01 09:51:35 +00006228 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
6229 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM848xx)\n",
Eilon Greenstein28577182009-02-12 08:37:00 +00006230 ext_phy_type);
6231
6232 bp->port.supported |= (SUPPORTED_10baseT_Half |
6233 SUPPORTED_10baseT_Full |
6234 SUPPORTED_100baseT_Half |
6235 SUPPORTED_100baseT_Full |
6236 SUPPORTED_1000baseT_Full |
6237 SUPPORTED_10000baseT_Full |
6238 SUPPORTED_TP |
6239 SUPPORTED_Autoneg |
6240 SUPPORTED_Pause |
6241 SUPPORTED_Asym_Pause);
6242 break;
6243
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006244 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
6245 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
6246 bp->link_params.ext_phy_config);
6247 break;
6248
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249 default:
6250 BNX2X_ERR("NVRAM config error. "
6251 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006252 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006253 return;
6254 }
6255
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006256 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
6257 port*0x18);
6258 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006259
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006260 break;
6261
6262 default:
6263 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006264 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006265 return;
6266 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006267 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006268
6269 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006270 if (!(bp->link_params.speed_cap_mask &
6271 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006272 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006274 if (!(bp->link_params.speed_cap_mask &
6275 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006276 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006278 if (!(bp->link_params.speed_cap_mask &
6279 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006280 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006281
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006282 if (!(bp->link_params.speed_cap_mask &
6283 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006284 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006285
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006286 if (!(bp->link_params.speed_cap_mask &
6287 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006288 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
6289 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006291 if (!(bp->link_params.speed_cap_mask &
6292 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006293 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006294
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006295 if (!(bp->link_params.speed_cap_mask &
6296 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006297 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006299 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006300}
6301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006302static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006303{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006304 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006305
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006306 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006307 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006308 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006309 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006310 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006311 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006312 u32 ext_phy_type =
6313 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
6314
6315 if ((ext_phy_type ==
6316 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
6317 (ext_phy_type ==
6318 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006320 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006321 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006322 (ADVERTISED_10000baseT_Full |
6323 ADVERTISED_FIBRE);
6324 break;
6325 }
6326 BNX2X_ERR("NVRAM config error. "
6327 "Invalid link_config 0x%x"
6328 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006329 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006330 return;
6331 }
6332 break;
6333
6334 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006335 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006336 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006337 bp->port.advertising = (ADVERTISED_10baseT_Full |
6338 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006339 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006340 BNX2X_ERROR("NVRAM config error. "
6341 "Invalid link_config 0x%x"
6342 " speed_cap_mask 0x%x\n",
6343 bp->port.link_config,
6344 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006345 return;
6346 }
6347 break;
6348
6349 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006350 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006351 bp->link_params.req_line_speed = SPEED_10;
6352 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006353 bp->port.advertising = (ADVERTISED_10baseT_Half |
6354 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006355 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006356 BNX2X_ERROR("NVRAM config error. "
6357 "Invalid link_config 0x%x"
6358 " speed_cap_mask 0x%x\n",
6359 bp->port.link_config,
6360 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 return;
6362 }
6363 break;
6364
6365 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006366 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006367 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006368 bp->port.advertising = (ADVERTISED_100baseT_Full |
6369 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006370 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006371 BNX2X_ERROR("NVRAM config error. "
6372 "Invalid link_config 0x%x"
6373 " speed_cap_mask 0x%x\n",
6374 bp->port.link_config,
6375 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006376 return;
6377 }
6378 break;
6379
6380 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006381 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006382 bp->link_params.req_line_speed = SPEED_100;
6383 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006384 bp->port.advertising = (ADVERTISED_100baseT_Half |
6385 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006386 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006387 BNX2X_ERROR("NVRAM config error. "
6388 "Invalid link_config 0x%x"
6389 " speed_cap_mask 0x%x\n",
6390 bp->port.link_config,
6391 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006392 return;
6393 }
6394 break;
6395
6396 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006397 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006398 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006399 bp->port.advertising = (ADVERTISED_1000baseT_Full |
6400 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006401 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006402 BNX2X_ERROR("NVRAM config error. "
6403 "Invalid link_config 0x%x"
6404 " speed_cap_mask 0x%x\n",
6405 bp->port.link_config,
6406 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006407 return;
6408 }
6409 break;
6410
6411 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006412 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006413 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006414 bp->port.advertising = (ADVERTISED_2500baseX_Full |
6415 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006416 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006417 BNX2X_ERROR("NVRAM config error. "
6418 "Invalid link_config 0x%x"
6419 " speed_cap_mask 0x%x\n",
6420 bp->port.link_config,
6421 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006422 return;
6423 }
6424 break;
6425
6426 case PORT_FEATURE_LINK_SPEED_10G_CX4:
6427 case PORT_FEATURE_LINK_SPEED_10G_KX4:
6428 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006429 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006430 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006431 bp->port.advertising = (ADVERTISED_10000baseT_Full |
6432 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006433 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006434 BNX2X_ERROR("NVRAM config error. "
6435 "Invalid link_config 0x%x"
6436 " speed_cap_mask 0x%x\n",
6437 bp->port.link_config,
6438 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006439 return;
6440 }
6441 break;
6442
6443 default:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006444 BNX2X_ERROR("NVRAM config error. "
6445 "BAD link speed link_config 0x%x\n",
6446 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006447 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006448 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006449 break;
6450 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006451
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006452 bp->link_params.req_flow_ctrl = (bp->port.link_config &
6453 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08006454 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07006455 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08006456 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006458 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08006459 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006460 bp->link_params.req_line_speed,
6461 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006462 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006463}
6464
Michael Chane665bfd2009-10-10 13:46:54 +00006465static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
6466{
6467 mac_hi = cpu_to_be16(mac_hi);
6468 mac_lo = cpu_to_be32(mac_lo);
6469 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
6470 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
6471}
6472
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006473static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006474{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006475 int port = BP_PORT(bp);
6476 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00006477 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006478 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006479 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006480
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006481 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006482 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006483
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006484 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006485 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006486 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006487 SHMEM_RD(bp,
6488 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006489 /* BCM8727_NOC => BCM8727 no over current */
6490 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
6491 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
6492 bp->link_params.ext_phy_config &=
6493 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6494 bp->link_params.ext_phy_config |=
6495 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
6496 bp->link_params.feature_config_flags |=
6497 FEATURE_CONFIG_BCM8727_NOC;
6498 }
6499
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006500 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501 SHMEM_RD(bp,
6502 dev_info.port_hw_config[port].speed_capability_mask);
6503
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006505 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
6506
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006507 /* Get the 4 lanes xgxs config rx and tx */
6508 for (i = 0; i < 2; i++) {
6509 val = SHMEM_RD(bp,
6510 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
6511 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
6512 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
6513
6514 val = SHMEM_RD(bp,
6515 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
6516 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
6517 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
6518 }
6519
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00006520 /* If the device is capable of WoL, set the default state according
6521 * to the HW
6522 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006523 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00006524 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
6525 (config & PORT_FEATURE_WOL_ENABLED));
6526
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006527 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
6528 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006529 bp->link_params.lane_config,
6530 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006532
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006533 bp->link_params.switch_cfg |= (bp->port.link_config &
6534 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006535 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006536
6537 bnx2x_link_settings_requested(bp);
6538
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006539 /*
6540 * If connected directly, work with the internal PHY, otherwise, work
6541 * with the external PHY
6542 */
6543 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
6544 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
6545 bp->mdio.prtad = bp->link_params.phy_addr;
6546
6547 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
6548 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
6549 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00006550 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006551
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
6553 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00006554 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006555 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
6556 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00006557
6558#ifdef BCM_CNIC
6559 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
6560 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
6561 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
6562#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006563}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006564
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006565static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
6566{
6567 int func = BP_FUNC(bp);
6568 u32 val, val2;
6569 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006570
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006571 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006573 bp->e1hov = 0;
6574 bp->e1hmf = 0;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006575 if (CHIP_IS_E1H(bp) && !BP_NOMCP(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006576 bp->mf_config =
6577 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006578
Eilon Greenstein2691d512009-08-12 08:22:08 +00006579 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07006580 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00006581 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006582 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00006583 BNX2X_DEV_INFO("%s function mode\n",
6584 IS_E1HMF(bp) ? "multi" : "single");
6585
6586 if (IS_E1HMF(bp)) {
6587 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
6588 e1hov_tag) &
6589 FUNC_MF_CFG_E1HOV_TAG_MASK);
6590 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
6591 bp->e1hov = val;
6592 BNX2X_DEV_INFO("E1HOV for func %d is %d "
6593 "(0x%04x)\n",
6594 func, bp->e1hov, bp->e1hov);
6595 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006596 BNX2X_ERROR("No valid E1HOV for func %d,"
6597 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006598 rc = -EPERM;
6599 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00006600 } else {
6601 if (BP_E1HVN(bp)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006602 BNX2X_ERROR("VN %d in single function mode,"
6603 " aborting\n", BP_E1HVN(bp));
Eilon Greenstein2691d512009-08-12 08:22:08 +00006604 rc = -EPERM;
6605 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006606 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006607 }
6608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006609 if (!BP_NOMCP(bp)) {
6610 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006612 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
6613 DRV_MSG_SEQ_NUMBER_MASK);
6614 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
6615 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006616
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006617 if (IS_E1HMF(bp)) {
6618 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
6619 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
6620 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
6621 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
6622 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
6623 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
6624 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
6625 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
6626 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
6627 bp->dev->dev_addr[5] = (u8)(val & 0xff);
6628 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
6629 ETH_ALEN);
6630 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
6631 ETH_ALEN);
6632 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006634 return rc;
6635 }
6636
6637 if (BP_NOMCP(bp)) {
6638 /* only supposed to happen on emulation/FPGA */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006639 BNX2X_ERROR("warning: random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006640 random_ether_addr(bp->dev->dev_addr);
6641 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
6642 }
6643
6644 return rc;
6645}
6646
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00006647static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
6648{
6649 int cnt, i, block_end, rodi;
6650 char vpd_data[BNX2X_VPD_LEN+1];
6651 char str_id_reg[VENDOR_ID_LEN+1];
6652 char str_id_cap[VENDOR_ID_LEN+1];
6653 u8 len;
6654
6655 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
6656 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
6657
6658 if (cnt < BNX2X_VPD_LEN)
6659 goto out_not_found;
6660
6661 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
6662 PCI_VPD_LRDT_RO_DATA);
6663 if (i < 0)
6664 goto out_not_found;
6665
6666
6667 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
6668 pci_vpd_lrdt_size(&vpd_data[i]);
6669
6670 i += PCI_VPD_LRDT_TAG_SIZE;
6671
6672 if (block_end > BNX2X_VPD_LEN)
6673 goto out_not_found;
6674
6675 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
6676 PCI_VPD_RO_KEYWORD_MFR_ID);
6677 if (rodi < 0)
6678 goto out_not_found;
6679
6680 len = pci_vpd_info_field_size(&vpd_data[rodi]);
6681
6682 if (len != VENDOR_ID_LEN)
6683 goto out_not_found;
6684
6685 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
6686
6687 /* vendor specific info */
6688 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
6689 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
6690 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
6691 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
6692
6693 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
6694 PCI_VPD_RO_KEYWORD_VENDOR0);
6695 if (rodi >= 0) {
6696 len = pci_vpd_info_field_size(&vpd_data[rodi]);
6697
6698 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
6699
6700 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
6701 memcpy(bp->fw_ver, &vpd_data[rodi], len);
6702 bp->fw_ver[len] = ' ';
6703 }
6704 }
6705 return;
6706 }
6707out_not_found:
6708 return;
6709}
6710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006711static int __devinit bnx2x_init_bp(struct bnx2x *bp)
6712{
6713 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00006714 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006715 int rc;
6716
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006717 /* Disable interrupt handling until HW is initialized */
6718 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00006719 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006720
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006721 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07006722 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07006723 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00006724#ifdef BCM_CNIC
6725 mutex_init(&bp->cnic_mutex);
6726#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006727
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08006728 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006729 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006730
6731 rc = bnx2x_get_hwinfo(bp);
6732
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00006733 bnx2x_read_fwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006734 /* need to reset chip if undi was active */
6735 if (!BP_NOMCP(bp))
6736 bnx2x_undi_unload(bp);
6737
6738 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006739 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006740
6741 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006742 dev_err(&bp->pdev->dev, "MCP disabled, "
6743 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006744
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006745 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006746 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
6747 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006748 dev_err(&bp->pdev->dev, "Multi disabled since int_mode "
6749 "requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006750 multi_mode = ETH_RSS_MODE_DISABLED;
6751 }
6752 bp->multi_mode = multi_mode;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00006753 bp->int_mode = int_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006754
Dmitry Kravkov4fd89b7a2010-04-01 19:45:34 -07006755 bp->dev->features |= NETIF_F_GRO;
6756
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006757 /* Set TPA flags */
6758 if (disable_tpa) {
6759 bp->flags &= ~TPA_ENABLE_FLAG;
6760 bp->dev->features &= ~NETIF_F_LRO;
6761 } else {
6762 bp->flags |= TPA_ENABLE_FLAG;
6763 bp->dev->features |= NETIF_F_LRO;
6764 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00006765 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006766
Eilon Greensteina18f5122009-08-12 08:23:26 +00006767 if (CHIP_IS_E1(bp))
6768 bp->dropless_fc = 0;
6769 else
6770 bp->dropless_fc = dropless_fc;
6771
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00006772 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006773
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006774 bp->tx_ring_size = MAX_TX_AVAIL;
6775 bp->rx_ring_size = MAX_RX_AVAIL;
6776
6777 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006778
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00006779 /* make sure that the numbers are in the right granularity */
6780 bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
6781 bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006782
Eilon Greenstein87942b42009-02-12 08:36:49 +00006783 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
6784 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006785
6786 init_timer(&bp->timer);
6787 bp->timer.expires = jiffies + bp->current_interval;
6788 bp->timer.data = (unsigned long) bp;
6789 bp->timer.function = bnx2x_timer;
6790
6791 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006792}
6793
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006794
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00006795/****************************************************************************
6796* General service functions
6797****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006798
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006799/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006800static int bnx2x_open(struct net_device *dev)
6801{
6802 struct bnx2x *bp = netdev_priv(dev);
6803
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00006804 netif_carrier_off(dev);
6805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006806 bnx2x_set_power_state(bp, PCI_D0);
6807
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006808 if (!bnx2x_reset_is_done(bp)) {
6809 do {
6810 /* Reset MCP mail box sequence if there is on going
6811 * recovery
6812 */
6813 bp->fw_seq = 0;
6814
6815 /* If it's the first function to load and reset done
6816 * is still not cleared it may mean that. We don't
6817 * check the attention state here because it may have
6818 * already been cleared by a "common" reset but we
6819 * shell proceed with "process kill" anyway.
6820 */
6821 if ((bnx2x_get_load_cnt(bp) == 0) &&
6822 bnx2x_trylock_hw_lock(bp,
6823 HW_LOCK_RESOURCE_RESERVED_08) &&
6824 (!bnx2x_leader_reset(bp))) {
6825 DP(NETIF_MSG_HW, "Recovered in open\n");
6826 break;
6827 }
6828
6829 bnx2x_set_power_state(bp, PCI_D3hot);
6830
6831 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
6832 " completed yet. Try again later. If u still see this"
6833 " message after a few retries then power cycle is"
6834 " required.\n", bp->dev->name);
6835
6836 return -EAGAIN;
6837 } while (0);
6838 }
6839
6840 bp->recovery_state = BNX2X_RECOVERY_DONE;
6841
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006842 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006843}
6844
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006845/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846static int bnx2x_close(struct net_device *dev)
6847{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006848 struct bnx2x *bp = netdev_priv(dev);
6849
6850 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006851 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00006852 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006853
6854 return 0;
6855}
6856
Eilon Greensteinf5372252009-02-12 08:38:30 +00006857/* called with netif_tx_lock from dev_mcast.c */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006858void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006859{
6860 struct bnx2x *bp = netdev_priv(dev);
6861 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
6862 int port = BP_PORT(bp);
6863
6864 if (bp->state != BNX2X_STATE_OPEN) {
6865 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6866 return;
6867 }
6868
6869 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
6870
6871 if (dev->flags & IFF_PROMISC)
6872 rx_mode = BNX2X_RX_MODE_PROMISC;
6873
6874 else if ((dev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00006875 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
6876 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877 rx_mode = BNX2X_RX_MODE_ALLMULTI;
6878
6879 else { /* some multicasts */
6880 if (CHIP_IS_E1(bp)) {
6881 int i, old, offset;
Jiri Pirko22bedad32010-04-01 21:22:57 +00006882 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006883 struct mac_configuration_cmd *config =
6884 bnx2x_sp(bp, mcast_config);
6885
Jiri Pirko0ddf4772010-02-20 00:13:58 +00006886 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00006887 netdev_for_each_mc_addr(ha, dev) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888 config->config_table[i].
6889 cam_entry.msb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006890 swab16(*(u16 *)&ha->addr[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006891 config->config_table[i].
6892 cam_entry.middle_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006893 swab16(*(u16 *)&ha->addr[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006894 config->config_table[i].
6895 cam_entry.lsb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006896 swab16(*(u16 *)&ha->addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006897 config->config_table[i].cam_entry.flags =
6898 cpu_to_le16(port);
6899 config->config_table[i].
6900 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07006901 config->config_table[i].target_table_entry.
6902 clients_bit_vector =
6903 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006904 config->config_table[i].
6905 target_table_entry.vlan_id = 0;
6906
6907 DP(NETIF_MSG_IFUP,
6908 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
6909 config->config_table[i].
6910 cam_entry.msb_mac_addr,
6911 config->config_table[i].
6912 cam_entry.middle_mac_addr,
6913 config->config_table[i].
6914 cam_entry.lsb_mac_addr);
Jiri Pirko0ddf4772010-02-20 00:13:58 +00006915 i++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006916 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006917 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006918 if (old > i) {
6919 for (; i < old; i++) {
6920 if (CAM_IS_INVALID(config->
6921 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +00006922 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006923 break;
6924 }
6925 /* invalidate */
6926 CAM_INVALIDATE(config->
6927 config_table[i]);
6928 }
6929 }
6930
6931 if (CHIP_REV_IS_SLOW(bp))
6932 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
6933 else
6934 offset = BNX2X_MAX_MULTICAST*(1 + port);
6935
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006936 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006937 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006938 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 config->hdr.reserved1 = 0;
6940
Michael Chane665bfd2009-10-10 13:46:54 +00006941 bp->set_mac_pending++;
6942 smp_wmb();
6943
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006944 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6945 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
6946 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
6947 0);
6948 } else { /* E1H */
6949 /* Accept one or more multicasts */
Jiri Pirko22bedad32010-04-01 21:22:57 +00006950 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006951 u32 mc_filter[MC_HASH_SIZE];
6952 u32 crc, bit, regidx;
6953 int i;
6954
6955 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
6956
Jiri Pirko22bedad32010-04-01 21:22:57 +00006957 netdev_for_each_mc_addr(ha, dev) {
Johannes Berg7c510e42008-10-27 17:47:26 -07006958 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
Jiri Pirko22bedad32010-04-01 21:22:57 +00006959 ha->addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006960
Jiri Pirko22bedad32010-04-01 21:22:57 +00006961 crc = crc32c_le(0, ha->addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006962 bit = (crc >> 24) & 0xff;
6963 regidx = bit >> 5;
6964 bit &= 0x1f;
6965 mc_filter[regidx] |= (1 << bit);
6966 }
6967
6968 for (i = 0; i < MC_HASH_SIZE; i++)
6969 REG_WR(bp, MC_HASH_OFFSET(bp, i),
6970 mc_filter[i]);
6971 }
6972 }
6973
6974 bp->rx_mode = rx_mode;
6975 bnx2x_set_storm_rx_mode(bp);
6976}
6977
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006978
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006979/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006980static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
6981 int devad, u16 addr)
6982{
6983 struct bnx2x *bp = netdev_priv(netdev);
6984 u16 value;
6985 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006986
6987 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
6988 prtad, devad, addr);
6989
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006990 /* The HW expects different devad if CL22 is used */
6991 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
6992
6993 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006994 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006995 bnx2x_release_phy_lock(bp);
6996 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
6997
6998 if (!rc)
6999 rc = value;
7000 return rc;
7001}
7002
7003/* called with rtnl_lock */
7004static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
7005 u16 addr, u16 value)
7006{
7007 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007008 int rc;
7009
7010 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
7011 " value 0x%x\n", prtad, devad, addr, value);
7012
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007013 /* The HW expects different devad if CL22 is used */
7014 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
7015
7016 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007017 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007018 bnx2x_release_phy_lock(bp);
7019 return rc;
7020}
7021
7022/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007023static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7024{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007025 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007026 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007027
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007028 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
7029 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007030
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007031 if (!netif_running(dev))
7032 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007033
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007034 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007035}
7036
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007037#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007038static void poll_bnx2x(struct net_device *dev)
7039{
7040 struct bnx2x *bp = netdev_priv(dev);
7041
7042 disable_irq(bp->pdev->irq);
7043 bnx2x_interrupt(bp->pdev->irq, dev);
7044 enable_irq(bp->pdev->irq);
7045}
7046#endif
7047
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08007048static const struct net_device_ops bnx2x_netdev_ops = {
7049 .ndo_open = bnx2x_open,
7050 .ndo_stop = bnx2x_close,
7051 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +00007052 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08007053 .ndo_set_mac_address = bnx2x_change_mac_addr,
7054 .ndo_validate_addr = eth_validate_addr,
7055 .ndo_do_ioctl = bnx2x_ioctl,
7056 .ndo_change_mtu = bnx2x_change_mtu,
7057 .ndo_tx_timeout = bnx2x_tx_timeout,
7058#ifdef BCM_VLAN
7059 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
7060#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007061#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08007062 .ndo_poll_controller = poll_bnx2x,
7063#endif
7064};
7065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007066static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
7067 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007068{
7069 struct bnx2x *bp;
7070 int rc;
7071
7072 SET_NETDEV_DEV(dev, &pdev->dev);
7073 bp = netdev_priv(dev);
7074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007075 bp->dev = dev;
7076 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007077 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007078 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007079
7080 rc = pci_enable_device(pdev);
7081 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007082 dev_err(&bp->pdev->dev,
7083 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007084 goto err_out;
7085 }
7086
7087 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007088 dev_err(&bp->pdev->dev,
7089 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007090 rc = -ENODEV;
7091 goto err_out_disable;
7092 }
7093
7094 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007095 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
7096 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007097 rc = -ENODEV;
7098 goto err_out_disable;
7099 }
7100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007101 if (atomic_read(&pdev->enable_cnt) == 1) {
7102 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7103 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007104 dev_err(&bp->pdev->dev,
7105 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007106 goto err_out_disable;
7107 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007109 pci_set_master(pdev);
7110 pci_save_state(pdev);
7111 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007112
7113 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7114 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007115 dev_err(&bp->pdev->dev,
7116 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007117 rc = -EIO;
7118 goto err_out_release;
7119 }
7120
7121 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
7122 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007123 dev_err(&bp->pdev->dev,
7124 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007125 rc = -EIO;
7126 goto err_out_release;
7127 }
7128
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007129 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007131 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007132 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
7133 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007134 rc = -EIO;
7135 goto err_out_release;
7136 }
7137
FUJITA Tomonori1a983142010-04-04 01:51:03 +00007138 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007139 dev_err(&bp->pdev->dev,
7140 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007141 rc = -EIO;
7142 goto err_out_release;
7143 }
7144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007145 dev->mem_start = pci_resource_start(pdev, 0);
7146 dev->base_addr = dev->mem_start;
7147 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007148
7149 dev->irq = pdev->irq;
7150
Arjan van de Ven275f1652008-10-20 21:42:39 -07007151 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007152 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007153 dev_err(&bp->pdev->dev,
7154 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007155 rc = -ENOMEM;
7156 goto err_out_release;
7157 }
7158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007159 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
7160 min_t(u64, BNX2X_DB_SIZE,
7161 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007162 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007163 dev_err(&bp->pdev->dev,
7164 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007165 rc = -ENOMEM;
7166 goto err_out_unmap;
7167 }
7168
7169 bnx2x_set_power_state(bp, PCI_D0);
7170
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007171 /* clean indirect addresses */
7172 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
7173 PCICFG_VENDOR_ID_OFFSET);
7174 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
7175 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
7176 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
7177 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007178
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007179 /* Reset the load counter */
7180 bnx2x_clear_load_cnt(bp);
7181
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007182 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007183
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08007184 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00007185 bnx2x_set_ethtool_ops(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007186 dev->features |= NETIF_F_SG;
7187 dev->features |= NETIF_F_HW_CSUM;
7188 if (bp->flags & USING_DAC_FLAG)
7189 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00007190 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
7191 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007192#ifdef BCM_VLAN
7193 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08007194 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +00007195
7196 dev->vlan_features |= NETIF_F_SG;
7197 dev->vlan_features |= NETIF_F_HW_CSUM;
7198 if (bp->flags & USING_DAC_FLAG)
7199 dev->vlan_features |= NETIF_F_HIGHDMA;
7200 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
7201 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007202#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007203
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007204 /* get_port_hwinfo() will set prtad and mmds properly */
7205 bp->mdio.prtad = MDIO_PRTAD_NONE;
7206 bp->mdio.mmds = 0;
7207 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7208 bp->mdio.dev = dev;
7209 bp->mdio.mdio_read = bnx2x_mdio_read;
7210 bp->mdio.mdio_write = bnx2x_mdio_write;
7211
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007212 return 0;
7213
7214err_out_unmap:
7215 if (bp->regview) {
7216 iounmap(bp->regview);
7217 bp->regview = NULL;
7218 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007219 if (bp->doorbells) {
7220 iounmap(bp->doorbells);
7221 bp->doorbells = NULL;
7222 }
7223
7224err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225 if (atomic_read(&pdev->enable_cnt) == 1)
7226 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007227
7228err_out_disable:
7229 pci_disable_device(pdev);
7230 pci_set_drvdata(pdev, NULL);
7231
7232err_out:
7233 return rc;
7234}
7235
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007236static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
7237 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08007238{
7239 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
7240
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007241 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
7242
7243 /* return value of 1=2.5GHz 2=5GHz */
7244 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08007245}
7246
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007247static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007248{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007249 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007250 struct bnx2x_fw_file_hdr *fw_hdr;
7251 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007252 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007253 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007254 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007255 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007256
7257 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
7258 return -EINVAL;
7259
7260 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
7261 sections = (struct bnx2x_fw_file_section *)fw_hdr;
7262
7263 /* Make sure none of the offsets and sizes make us read beyond
7264 * the end of the firmware data */
7265 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
7266 offset = be32_to_cpu(sections[i].offset);
7267 len = be32_to_cpu(sections[i].len);
7268 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007269 dev_err(&bp->pdev->dev,
7270 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007271 return -EINVAL;
7272 }
7273 }
7274
7275 /* Likewise for the init_ops offsets */
7276 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
7277 ops_offsets = (u16 *)(firmware->data + offset);
7278 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
7279
7280 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
7281 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007282 dev_err(&bp->pdev->dev,
7283 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007284 return -EINVAL;
7285 }
7286 }
7287
7288 /* Check FW version */
7289 offset = be32_to_cpu(fw_hdr->fw_version.offset);
7290 fw_ver = firmware->data + offset;
7291 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
7292 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
7293 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
7294 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007295 dev_err(&bp->pdev->dev,
7296 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007297 fw_ver[0], fw_ver[1], fw_ver[2],
7298 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
7299 BCM_5710_FW_MINOR_VERSION,
7300 BCM_5710_FW_REVISION_VERSION,
7301 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007302 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007303 }
7304
7305 return 0;
7306}
7307
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007308static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007309{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007310 const __be32 *source = (const __be32 *)_source;
7311 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007312 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007313
7314 for (i = 0; i < n/4; i++)
7315 target[i] = be32_to_cpu(source[i]);
7316}
7317
7318/*
7319 Ops array is stored in the following format:
7320 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
7321 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007322static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007323{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007324 const __be32 *source = (const __be32 *)_source;
7325 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007326 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007327
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007328 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007329 tmp = be32_to_cpu(source[j]);
7330 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007331 target[i].offset = tmp & 0xffffff;
7332 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007333 }
7334}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007335
7336static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007337{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007338 const __be16 *source = (const __be16 *)_source;
7339 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007340 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007341
7342 for (i = 0; i < n/2; i++)
7343 target[i] = be16_to_cpu(source[i]);
7344}
7345
Joe Perches7995c642010-02-17 15:01:52 +00007346#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
7347do { \
7348 u32 len = be32_to_cpu(fw_hdr->arr.len); \
7349 bp->arr = kmalloc(len, GFP_KERNEL); \
7350 if (!bp->arr) { \
7351 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
7352 goto lbl; \
7353 } \
7354 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
7355 (u8 *)bp->arr, len); \
7356} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007357
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007358int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007359{
Ben Hutchings45229b42009-11-07 11:53:39 +00007360 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007361 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +00007362 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007363
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007364 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00007365 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007366 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00007367 fw_file_name = FW_FILE_NAME_E1H;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007368 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007369 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007370 return -EINVAL;
7371 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007372
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007373 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007374
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007375 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007376 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007377 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007378 goto request_firmware_exit;
7379 }
7380
7381 rc = bnx2x_check_firmware(bp);
7382 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007383 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007384 goto request_firmware_exit;
7385 }
7386
7387 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
7388
7389 /* Initialize the pointers to the init arrays */
7390 /* Blob */
7391 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
7392
7393 /* Opcodes */
7394 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
7395
7396 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007397 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
7398 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007399
7400 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +00007401 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7402 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
7403 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
7404 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
7405 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7406 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
7407 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
7408 be32_to_cpu(fw_hdr->usem_pram_data.offset);
7409 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7410 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
7411 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
7412 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
7413 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7414 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
7415 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
7416 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007417
7418 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007419
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007420init_offsets_alloc_err:
7421 kfree(bp->init_ops);
7422init_ops_alloc_err:
7423 kfree(bp->init_data);
7424request_firmware_exit:
7425 release_firmware(bp->firmware);
7426
7427 return rc;
7428}
7429
7430
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007431static int __devinit bnx2x_init_one(struct pci_dev *pdev,
7432 const struct pci_device_id *ent)
7433{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007434 struct net_device *dev = NULL;
7435 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007436 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -08007437 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007439 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007440 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007441 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007442 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007443 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007444 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007446 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +00007447 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007448
Eilon Greensteindf4770de2009-08-12 08:23:28 +00007449 pci_set_drvdata(pdev, dev);
7450
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007451 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007452 if (rc < 0) {
7453 free_netdev(dev);
7454 return rc;
7455 }
7456
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007457 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00007458 if (rc)
7459 goto init_one_exit;
7460
7461 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007462 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00007463 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007464 goto init_one_exit;
7465 }
7466
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007467 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007468 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
7469 " IRQ %d, ", board_info[ent->driver_data].name,
7470 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
7471 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
7472 dev->base_addr, bp->pdev->irq);
7473 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +00007474
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007475 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007476
7477init_one_exit:
7478 if (bp->regview)
7479 iounmap(bp->regview);
7480
7481 if (bp->doorbells)
7482 iounmap(bp->doorbells);
7483
7484 free_netdev(dev);
7485
7486 if (atomic_read(&pdev->enable_cnt) == 1)
7487 pci_release_regions(pdev);
7488
7489 pci_disable_device(pdev);
7490 pci_set_drvdata(pdev, NULL);
7491
7492 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007493}
7494
7495static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
7496{
7497 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -08007498 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499
Eliezer Tamir228241e2008-02-28 11:56:57 -08007500 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007501 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08007502 return;
7503 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007504 bp = netdev_priv(dev);
7505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007506 unregister_netdev(dev);
7507
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007508 /* Make sure RESET task is not scheduled before continuing */
7509 cancel_delayed_work_sync(&bp->reset_task);
7510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007511 if (bp->regview)
7512 iounmap(bp->regview);
7513
7514 if (bp->doorbells)
7515 iounmap(bp->doorbells);
7516
7517 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007518
7519 if (atomic_read(&pdev->enable_cnt) == 1)
7520 pci_release_regions(pdev);
7521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007522 pci_disable_device(pdev);
7523 pci_set_drvdata(pdev, NULL);
7524}
7525
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007526static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
7527{
7528 int i;
7529
7530 bp->state = BNX2X_STATE_ERROR;
7531
7532 bp->rx_mode = BNX2X_RX_MODE_NONE;
7533
7534 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07007535 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007536
7537 del_timer_sync(&bp->timer);
7538 bp->stats_state = STATS_STATE_DISABLED;
7539 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
7540
7541 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007542 bnx2x_free_irq(bp, false);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007543
7544 if (CHIP_IS_E1(bp)) {
7545 struct mac_configuration_cmd *config =
7546 bnx2x_sp(bp, mcast_config);
7547
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007548 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007549 CAM_INVALIDATE(config->config_table[i]);
7550 }
7551
7552 /* Free SKBs, SGEs, TPA pool and driver internals */
7553 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007554 for_each_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007555 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007556 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007557 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007558 bnx2x_free_mem(bp);
7559
7560 bp->state = BNX2X_STATE_CLOSED;
7561
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007562 return 0;
7563}
7564
7565static void bnx2x_eeh_recover(struct bnx2x *bp)
7566{
7567 u32 val;
7568
7569 mutex_init(&bp->port.phy_mutex);
7570
7571 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7572 bp->link_params.shmem_base = bp->common.shmem_base;
7573 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7574
7575 if (!bp->common.shmem_base ||
7576 (bp->common.shmem_base < 0xA0000) ||
7577 (bp->common.shmem_base >= 0xC0000)) {
7578 BNX2X_DEV_INFO("MCP not active\n");
7579 bp->flags |= NO_MCP_FLAG;
7580 return;
7581 }
7582
7583 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7584 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7585 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7586 BNX2X_ERR("BAD MCP validity signature\n");
7587
7588 if (!BP_NOMCP(bp)) {
7589 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
7590 & DRV_MSG_SEQ_NUMBER_MASK);
7591 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7592 }
7593}
7594
Wendy Xiong493adb12008-06-23 20:36:22 -07007595/**
7596 * bnx2x_io_error_detected - called when PCI error is detected
7597 * @pdev: Pointer to PCI device
7598 * @state: The current pci connection state
7599 *
7600 * This function is called after a PCI bus error affecting
7601 * this device has been detected.
7602 */
7603static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
7604 pci_channel_state_t state)
7605{
7606 struct net_device *dev = pci_get_drvdata(pdev);
7607 struct bnx2x *bp = netdev_priv(dev);
7608
7609 rtnl_lock();
7610
7611 netif_device_detach(dev);
7612
Dean Nelson07ce50e2009-07-31 09:13:25 +00007613 if (state == pci_channel_io_perm_failure) {
7614 rtnl_unlock();
7615 return PCI_ERS_RESULT_DISCONNECT;
7616 }
7617
Wendy Xiong493adb12008-06-23 20:36:22 -07007618 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007619 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -07007620
7621 pci_disable_device(pdev);
7622
7623 rtnl_unlock();
7624
7625 /* Request a slot reset */
7626 return PCI_ERS_RESULT_NEED_RESET;
7627}
7628
7629/**
7630 * bnx2x_io_slot_reset - called after the PCI bus has been reset
7631 * @pdev: Pointer to PCI device
7632 *
7633 * Restart the card from scratch, as if from a cold-boot.
7634 */
7635static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
7636{
7637 struct net_device *dev = pci_get_drvdata(pdev);
7638 struct bnx2x *bp = netdev_priv(dev);
7639
7640 rtnl_lock();
7641
7642 if (pci_enable_device(pdev)) {
7643 dev_err(&pdev->dev,
7644 "Cannot re-enable PCI device after reset\n");
7645 rtnl_unlock();
7646 return PCI_ERS_RESULT_DISCONNECT;
7647 }
7648
7649 pci_set_master(pdev);
7650 pci_restore_state(pdev);
7651
7652 if (netif_running(dev))
7653 bnx2x_set_power_state(bp, PCI_D0);
7654
7655 rtnl_unlock();
7656
7657 return PCI_ERS_RESULT_RECOVERED;
7658}
7659
7660/**
7661 * bnx2x_io_resume - called when traffic can start flowing again
7662 * @pdev: Pointer to PCI device
7663 *
7664 * This callback is called when the error recovery driver tells us that
7665 * its OK to resume normal operation.
7666 */
7667static void bnx2x_io_resume(struct pci_dev *pdev)
7668{
7669 struct net_device *dev = pci_get_drvdata(pdev);
7670 struct bnx2x *bp = netdev_priv(dev);
7671
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007672 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
7673 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
7674 return;
7675 }
7676
Wendy Xiong493adb12008-06-23 20:36:22 -07007677 rtnl_lock();
7678
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007679 bnx2x_eeh_recover(bp);
7680
Wendy Xiong493adb12008-06-23 20:36:22 -07007681 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007682 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -07007683
7684 netif_device_attach(dev);
7685
7686 rtnl_unlock();
7687}
7688
7689static struct pci_error_handlers bnx2x_err_handler = {
7690 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +00007691 .slot_reset = bnx2x_io_slot_reset,
7692 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -07007693};
7694
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007695static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -07007696 .name = DRV_MODULE_NAME,
7697 .id_table = bnx2x_pci_tbl,
7698 .probe = bnx2x_init_one,
7699 .remove = __devexit_p(bnx2x_remove_one),
7700 .suspend = bnx2x_suspend,
7701 .resume = bnx2x_resume,
7702 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007703};
7704
7705static int __init bnx2x_init(void)
7706{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007707 int ret;
7708
Joe Perches7995c642010-02-17 15:01:52 +00007709 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +00007710
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007711 bnx2x_wq = create_singlethread_workqueue("bnx2x");
7712 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +00007713 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007714 return -ENOMEM;
7715 }
7716
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007717 ret = pci_register_driver(&bnx2x_pci_driver);
7718 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +00007719 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007720 destroy_workqueue(bnx2x_wq);
7721 }
7722 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007723}
7724
7725static void __exit bnx2x_cleanup(void)
7726{
7727 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007728
7729 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007730}
7731
7732module_init(bnx2x_init);
7733module_exit(bnx2x_cleanup);
7734
Michael Chan993ac7b2009-10-10 13:46:56 +00007735#ifdef BCM_CNIC
7736
7737/* count denotes the number of new completions we have seen */
7738static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
7739{
7740 struct eth_spe *spe;
7741
7742#ifdef BNX2X_STOP_ON_ERROR
7743 if (unlikely(bp->panic))
7744 return;
7745#endif
7746
7747 spin_lock_bh(&bp->spq_lock);
7748 bp->cnic_spq_pending -= count;
7749
7750 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
7751 bp->cnic_spq_pending++) {
7752
7753 if (!bp->cnic_kwq_pending)
7754 break;
7755
7756 spe = bnx2x_sp_get_next(bp);
7757 *spe = *bp->cnic_kwq_cons;
7758
7759 bp->cnic_kwq_pending--;
7760
7761 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
7762 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
7763
7764 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
7765 bp->cnic_kwq_cons = bp->cnic_kwq;
7766 else
7767 bp->cnic_kwq_cons++;
7768 }
7769 bnx2x_sp_prod_update(bp);
7770 spin_unlock_bh(&bp->spq_lock);
7771}
7772
7773static int bnx2x_cnic_sp_queue(struct net_device *dev,
7774 struct kwqe_16 *kwqes[], u32 count)
7775{
7776 struct bnx2x *bp = netdev_priv(dev);
7777 int i;
7778
7779#ifdef BNX2X_STOP_ON_ERROR
7780 if (unlikely(bp->panic))
7781 return -EIO;
7782#endif
7783
7784 spin_lock_bh(&bp->spq_lock);
7785
7786 for (i = 0; i < count; i++) {
7787 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
7788
7789 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
7790 break;
7791
7792 *bp->cnic_kwq_prod = *spe;
7793
7794 bp->cnic_kwq_pending++;
7795
7796 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
7797 spe->hdr.conn_and_cmd_data, spe->hdr.type,
7798 spe->data.mac_config_addr.hi,
7799 spe->data.mac_config_addr.lo,
7800 bp->cnic_kwq_pending);
7801
7802 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
7803 bp->cnic_kwq_prod = bp->cnic_kwq;
7804 else
7805 bp->cnic_kwq_prod++;
7806 }
7807
7808 spin_unlock_bh(&bp->spq_lock);
7809
7810 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
7811 bnx2x_cnic_sp_post(bp, 0);
7812
7813 return i;
7814}
7815
7816static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
7817{
7818 struct cnic_ops *c_ops;
7819 int rc = 0;
7820
7821 mutex_lock(&bp->cnic_mutex);
7822 c_ops = bp->cnic_ops;
7823 if (c_ops)
7824 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
7825 mutex_unlock(&bp->cnic_mutex);
7826
7827 return rc;
7828}
7829
7830static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
7831{
7832 struct cnic_ops *c_ops;
7833 int rc = 0;
7834
7835 rcu_read_lock();
7836 c_ops = rcu_dereference(bp->cnic_ops);
7837 if (c_ops)
7838 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
7839 rcu_read_unlock();
7840
7841 return rc;
7842}
7843
7844/*
7845 * for commands that have no data
7846 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007847int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +00007848{
7849 struct cnic_ctl_info ctl = {0};
7850
7851 ctl.cmd = cmd;
7852
7853 return bnx2x_cnic_ctl_send(bp, &ctl);
7854}
7855
7856static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
7857{
7858 struct cnic_ctl_info ctl;
7859
7860 /* first we tell CNIC and only then we count this as a completion */
7861 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
7862 ctl.data.comp.cid = cid;
7863
7864 bnx2x_cnic_ctl_send_bh(bp, &ctl);
7865 bnx2x_cnic_sp_post(bp, 1);
7866}
7867
7868static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
7869{
7870 struct bnx2x *bp = netdev_priv(dev);
7871 int rc = 0;
7872
7873 switch (ctl->cmd) {
7874 case DRV_CTL_CTXTBL_WR_CMD: {
7875 u32 index = ctl->data.io.offset;
7876 dma_addr_t addr = ctl->data.io.dma_addr;
7877
7878 bnx2x_ilt_wr(bp, index, addr);
7879 break;
7880 }
7881
7882 case DRV_CTL_COMPLETION_CMD: {
7883 int count = ctl->data.comp.comp_count;
7884
7885 bnx2x_cnic_sp_post(bp, count);
7886 break;
7887 }
7888
7889 /* rtnl_lock is held. */
7890 case DRV_CTL_START_L2_CMD: {
7891 u32 cli = ctl->data.ring.client_id;
7892
7893 bp->rx_mode_cl_mask |= (1 << cli);
7894 bnx2x_set_storm_rx_mode(bp);
7895 break;
7896 }
7897
7898 /* rtnl_lock is held. */
7899 case DRV_CTL_STOP_L2_CMD: {
7900 u32 cli = ctl->data.ring.client_id;
7901
7902 bp->rx_mode_cl_mask &= ~(1 << cli);
7903 bnx2x_set_storm_rx_mode(bp);
7904 break;
7905 }
7906
7907 default:
7908 BNX2X_ERR("unknown command %x\n", ctl->cmd);
7909 rc = -EINVAL;
7910 }
7911
7912 return rc;
7913}
7914
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007915void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +00007916{
7917 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7918
7919 if (bp->flags & USING_MSIX_FLAG) {
7920 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
7921 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
7922 cp->irq_arr[0].vector = bp->msix_table[1].vector;
7923 } else {
7924 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
7925 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
7926 }
7927 cp->irq_arr[0].status_blk = bp->cnic_sb;
7928 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
7929 cp->irq_arr[1].status_blk = bp->def_status_blk;
7930 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
7931
7932 cp->num_irq = 2;
7933}
7934
7935static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
7936 void *data)
7937{
7938 struct bnx2x *bp = netdev_priv(dev);
7939 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7940
7941 if (ops == NULL)
7942 return -EINVAL;
7943
7944 if (atomic_read(&bp->intr_sem) != 0)
7945 return -EBUSY;
7946
7947 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
7948 if (!bp->cnic_kwq)
7949 return -ENOMEM;
7950
7951 bp->cnic_kwq_cons = bp->cnic_kwq;
7952 bp->cnic_kwq_prod = bp->cnic_kwq;
7953 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
7954
7955 bp->cnic_spq_pending = 0;
7956 bp->cnic_kwq_pending = 0;
7957
7958 bp->cnic_data = data;
7959
7960 cp->num_irq = 0;
7961 cp->drv_state = CNIC_DRV_STATE_REGD;
7962
7963 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
7964
7965 bnx2x_setup_cnic_irq_info(bp);
7966 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
7967 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
7968 rcu_assign_pointer(bp->cnic_ops, ops);
7969
7970 return 0;
7971}
7972
7973static int bnx2x_unregister_cnic(struct net_device *dev)
7974{
7975 struct bnx2x *bp = netdev_priv(dev);
7976 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7977
7978 mutex_lock(&bp->cnic_mutex);
7979 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
7980 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
7981 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
7982 }
7983 cp->drv_state = 0;
7984 rcu_assign_pointer(bp->cnic_ops, NULL);
7985 mutex_unlock(&bp->cnic_mutex);
7986 synchronize_rcu();
7987 kfree(bp->cnic_kwq);
7988 bp->cnic_kwq = NULL;
7989
7990 return 0;
7991}
7992
7993struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
7994{
7995 struct bnx2x *bp = netdev_priv(dev);
7996 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7997
7998 cp->drv_owner = THIS_MODULE;
7999 cp->chip_id = CHIP_ID(bp);
8000 cp->pdev = bp->pdev;
8001 cp->io_base = bp->regview;
8002 cp->io_base2 = bp->doorbells;
8003 cp->max_kwqe_pending = 8;
8004 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
8005 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
8006 cp->ctx_tbl_len = CNIC_ILT_LINES;
8007 cp->starting_cid = BCM_CNIC_CID_START;
8008 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
8009 cp->drv_ctl = bnx2x_drv_ctl;
8010 cp->drv_register_cnic = bnx2x_register_cnic;
8011 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
8012
8013 return cp;
8014}
8015EXPORT_SYMBOL(bnx2x_cnic_probe);
8016
8017#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07008018