blob: 18c380330bedad710a8d25e09bc84dc325aec7db [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000057#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Vladislav Zolotarov56ed4352009-04-27 03:28:25 -070059#define DRV_MODULE_VERSION "1.48.105-1"
60#define DRV_MODULE_RELDATE "2009/04/22"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070063#include <linux/firmware.h>
64#include "bnx2x_fw_file_hdr.h"
65/* FW files */
66#define FW_FILE_PREFIX_E1 "bnx2x-e1-"
67#define FW_FILE_PREFIX_E1H "bnx2x-e1h-"
68
Eilon Greenstein34f80b02008-06-23 20:33:01 -070069/* Time in jiffies before concluding the transmitter is hung */
70#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020071
Andrew Morton53a10562008-02-09 23:16:41 -080072static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070073 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070076MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Eilon Greenstein555f6c72009-02-12 08:36:11 +000081static int multi_mode = 1;
82module_param(multi_mode, int, 0);
Eilon Greenstein2059aba2009-03-02 07:59:48 +000083MODULE_PARM_DESC(multi_mode, " Use per-CPU queues");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000084
Eilon Greenstein19680c42008-08-13 15:47:33 -070085static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070086module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000087MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000088
89static int int_mode;
90module_param(int_mode, int, 0);
91MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
92
Eilon Greenstein9898f862009-02-12 08:38:27 +000093static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000095MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000096
97static int mrrs = -1;
98module_param(mrrs, int, 0);
99MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
100
Eilon Greenstein9898f862009-02-12 08:38:27 +0000101static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(debug, " Default debug msglevel");
104
105static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200106
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800107static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200108
109enum bnx2x_board_type {
110 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700111 BCM57711 = 1,
112 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113};
114
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700115/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800116static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200117 char *name;
118} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700119 { "Broadcom NetXtreme II BCM57710 XGb" },
120 { "Broadcom NetXtreme II BCM57711 XGb" },
121 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122};
123
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125static const struct pci_device_id bnx2x_pci_tbl[] = {
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
127 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132 { 0 }
133};
134
135MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
136
137/****************************************************************************
138* General service functions
139****************************************************************************/
140
141/* used only at init
142 * locking is done by mcp
143 */
144static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
145{
146 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
148 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
149 PCICFG_VENDOR_ID_OFFSET);
150}
151
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
153{
154 u32 val;
155
156 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
157 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
158 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
159 PCICFG_VENDOR_ID_OFFSET);
160
161 return val;
162}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163
164static const u32 dmae_reg_go_c[] = {
165 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
166 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
167 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
168 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
169};
170
171/* copy command into DMAE command memory and set DMAE command go */
172static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
173 int idx)
174{
175 u32 cmd_offset;
176 int i;
177
178 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
179 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
180 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
181
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
183 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184 }
185 REG_WR(bp, dmae_reg_go_c[idx], 1);
186}
187
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700188void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
189 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200190{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700191 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200192 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700193 int cnt = 200;
194
195 if (!bp->dmae_ready) {
196 u32 *data = bnx2x_sp(bp, wb_data[0]);
197
198 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
199 " using indirect\n", dst_addr, len32);
200 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
201 return;
202 }
203
204 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200205
206 memset(dmae, 0, sizeof(struct dmae_command));
207
208 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
209 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
210 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
211#ifdef __BIG_ENDIAN
212 DMAE_CMD_ENDIANITY_B_DW_SWAP |
213#else
214 DMAE_CMD_ENDIANITY_DW_SWAP |
215#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700216 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
217 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200218 dmae->src_addr_lo = U64_LO(dma_addr);
219 dmae->src_addr_hi = U64_HI(dma_addr);
220 dmae->dst_addr_lo = dst_addr >> 2;
221 dmae->dst_addr_hi = 0;
222 dmae->len = len32;
223 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
224 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700225 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000227 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200228 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
229 "dst_addr [%x:%08x (%08x)]\n"
230 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
231 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
232 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
233 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700234 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200235 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
236 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200237
238 *wb_comp = 0;
239
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700240 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200241
242 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700243
244 while (*wb_comp != DMAE_COMP_VAL) {
245 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
246
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700247 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000248 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249 break;
250 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700251 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700252 /* adjust delay for emulation/FPGA */
253 if (CHIP_REV_IS_SLOW(bp))
254 msleep(100);
255 else
256 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700258
259 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200260}
261
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700262void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200263{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700264 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200265 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700266 int cnt = 200;
267
268 if (!bp->dmae_ready) {
269 u32 *data = bnx2x_sp(bp, wb_data[0]);
270 int i;
271
272 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
273 " using indirect\n", src_addr, len32);
274 for (i = 0; i < len32; i++)
275 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
276 return;
277 }
278
279 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200280
281 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
282 memset(dmae, 0, sizeof(struct dmae_command));
283
284 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
285 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
286 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
287#ifdef __BIG_ENDIAN
288 DMAE_CMD_ENDIANITY_B_DW_SWAP |
289#else
290 DMAE_CMD_ENDIANITY_DW_SWAP |
291#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700292 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
293 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200294 dmae->src_addr_lo = src_addr >> 2;
295 dmae->src_addr_hi = 0;
296 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
297 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
298 dmae->len = len32;
299 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
300 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700301 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200302
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000303 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
305 "dst_addr [%x:%08x (%08x)]\n"
306 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
307 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
308 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
309 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200310
311 *wb_comp = 0;
312
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700313 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200314
315 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700316
317 while (*wb_comp != DMAE_COMP_VAL) {
318
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700319 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000320 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321 break;
322 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700323 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700324 /* adjust delay for emulation/FPGA */
325 if (CHIP_REV_IS_SLOW(bp))
326 msleep(100);
327 else
328 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200329 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700330 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200331 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
332 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700333
334 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200335}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200336
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700337/* used only for slowpath so not inlined */
338static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
339{
340 u32 wb_write[2];
341
342 wb_write[0] = val_hi;
343 wb_write[1] = val_lo;
344 REG_WR_DMAE(bp, reg, wb_write, 2);
345}
346
347#ifdef USE_WB_RD
348static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
349{
350 u32 wb_data[2];
351
352 REG_RD_DMAE(bp, reg, wb_data, 2);
353
354 return HILO_U64(wb_data[0], wb_data[1]);
355}
356#endif
357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358static int bnx2x_mc_assert(struct bnx2x *bp)
359{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200360 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700361 int i, rc = 0;
362 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700364 /* XSTORM */
365 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
366 XSTORM_ASSERT_LIST_INDEX_OFFSET);
367 if (last_idx)
368 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200369
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700370 /* print the asserts */
371 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700373 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
374 XSTORM_ASSERT_LIST_OFFSET(i));
375 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
376 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
377 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
378 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
379 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
380 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200381
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700382 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
383 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
384 " 0x%08x 0x%08x 0x%08x\n",
385 i, row3, row2, row1, row0);
386 rc++;
387 } else {
388 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200389 }
390 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700391
392 /* TSTORM */
393 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
394 TSTORM_ASSERT_LIST_INDEX_OFFSET);
395 if (last_idx)
396 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
397
398 /* print the asserts */
399 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
400
401 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
402 TSTORM_ASSERT_LIST_OFFSET(i));
403 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
404 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
405 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
406 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
407 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
408 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
409
410 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
411 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
412 " 0x%08x 0x%08x 0x%08x\n",
413 i, row3, row2, row1, row0);
414 rc++;
415 } else {
416 break;
417 }
418 }
419
420 /* CSTORM */
421 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
422 CSTORM_ASSERT_LIST_INDEX_OFFSET);
423 if (last_idx)
424 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
425
426 /* print the asserts */
427 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
428
429 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
430 CSTORM_ASSERT_LIST_OFFSET(i));
431 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
432 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
433 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
434 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
435 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
436 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
437
438 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
439 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
440 " 0x%08x 0x%08x 0x%08x\n",
441 i, row3, row2, row1, row0);
442 rc++;
443 } else {
444 break;
445 }
446 }
447
448 /* USTORM */
449 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
450 USTORM_ASSERT_LIST_INDEX_OFFSET);
451 if (last_idx)
452 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
453
454 /* print the asserts */
455 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
456
457 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
458 USTORM_ASSERT_LIST_OFFSET(i));
459 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
460 USTORM_ASSERT_LIST_OFFSET(i) + 4);
461 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
462 USTORM_ASSERT_LIST_OFFSET(i) + 8);
463 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
464 USTORM_ASSERT_LIST_OFFSET(i) + 12);
465
466 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
467 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
468 " 0x%08x 0x%08x 0x%08x\n",
469 i, row3, row2, row1, row0);
470 rc++;
471 } else {
472 break;
473 }
474 }
475
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200476 return rc;
477}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200479static void bnx2x_fw_dump(struct bnx2x *bp)
480{
481 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000482 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200483 int word;
484
485 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800486 mark = ((mark + 0x3) & ~0x3);
487 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488
489 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
490 for (word = 0; word < 8; word++)
491 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
492 offset + 4*word));
493 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800494 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200495 }
496 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
497 for (word = 0; word < 8; word++)
498 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
499 offset + 4*word));
500 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800501 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200502 }
503 printk("\n" KERN_ERR PFX "end of fw dump\n");
504}
505
506static void bnx2x_panic_dump(struct bnx2x *bp)
507{
508 int i;
509 u16 j, start, end;
510
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700511 bp->stats_state = STATS_STATE_DISABLED;
512 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
513
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514 BNX2X_ERR("begin crash dump -----------------\n");
515
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000516 /* Indices */
517 /* Common */
518 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
519 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
520 " spq_prod_idx(%u)\n",
521 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
522 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
523
524 /* Rx */
525 for_each_rx_queue(bp, i) {
526 struct bnx2x_fastpath *fp = &bp->fp[i];
527
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000528 BNX2X_ERR("fp%d: rx_bd_prod(%x) rx_bd_cons(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000529 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
530 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
531 i, fp->rx_bd_prod, fp->rx_bd_cons,
532 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
533 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000534 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000535 " fp_u_idx(%x) *sb_u_idx(%x)\n",
536 fp->rx_sge_prod, fp->last_max_sge,
537 le16_to_cpu(fp->fp_u_idx),
538 fp->status_blk->u_status_block.status_block_index);
539 }
540
541 /* Tx */
542 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200543 struct bnx2x_fastpath *fp = &bp->fp[i];
544 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
545
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000546 BNX2X_ERR("fp%d: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700547 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200548 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700549 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000550 BNX2X_ERR(" fp_c_idx(%x) *sb_c_idx(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000551 " bd data(%x,%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700552 fp->status_blk->c_status_block.status_block_index,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700553 hw_prods->packets_prod, hw_prods->bds_prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000554 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200555
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000556 /* Rings */
557 /* Rx */
558 for_each_rx_queue(bp, i) {
559 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200560
561 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
562 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000563 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
565 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
566
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000567 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
568 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200569 }
570
Eilon Greenstein3196a882008-08-13 15:58:49 -0700571 start = RX_SGE(fp->rx_sge_prod);
572 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000573 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700574 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
575 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
576
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000577 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
578 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700579 }
580
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200581 start = RCQ_BD(fp->rx_comp_cons - 10);
582 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000583 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200584 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
585
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000586 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
587 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588 }
589 }
590
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000591 /* Tx */
592 for_each_tx_queue(bp, i) {
593 struct bnx2x_fastpath *fp = &bp->fp[i];
594
595 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
596 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
597 for (j = start; j != end; j = TX_BD(j + 1)) {
598 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
599
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000600 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
601 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000602 }
603
604 start = TX_BD(fp->tx_bd_cons - 10);
605 end = TX_BD(fp->tx_bd_cons + 254);
606 for (j = start; j != end; j = TX_BD(j + 1)) {
607 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
608
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000609 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
610 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000611 }
612 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700614 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615 bnx2x_mc_assert(bp);
616 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617}
618
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800619static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700621 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
623 u32 val = REG_RD(bp, addr);
624 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000625 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626
627 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000628 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
629 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
631 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000632 } else if (msi) {
633 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
634 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
635 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
636 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637 } else {
638 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800639 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640 HC_CONFIG_0_REG_INT_LINE_EN_0 |
641 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800642
Eilon Greenstein8badd272009-02-12 08:36:15 +0000643 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
644 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800645
646 REG_WR(bp, addr, val);
647
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
649 }
650
Eilon Greenstein8badd272009-02-12 08:36:15 +0000651 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
652 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653
654 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000655 /*
656 * Ensure that HC_CONFIG is written before leading/trailing edge config
657 */
658 mmiowb();
659 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700660
661 if (CHIP_IS_E1H(bp)) {
662 /* init leading/trailing edge */
663 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700665 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000666 /* enable nig and gpio3 attention */
667 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668 } else
669 val = 0xffff;
670
671 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
672 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
673 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000674
675 /* Make sure that interrupts are indeed enabled from here on */
676 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200677}
678
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800679static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700681 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
683 u32 val = REG_RD(bp, addr);
684
685 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
686 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
687 HC_CONFIG_0_REG_INT_LINE_EN_0 |
688 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
689
690 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
691 val, port, addr);
692
Eilon Greenstein8badd272009-02-12 08:36:15 +0000693 /* flush all outstanding writes */
694 mmiowb();
695
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200696 REG_WR(bp, addr, val);
697 if (REG_RD(bp, addr) != val)
698 BNX2X_ERR("BUG! proper val not read from IGU!\n");
Eilon Greenstein356e2382009-02-12 08:38:32 +0000699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200700}
701
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700702static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200703{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200704 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000705 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200706
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700707 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200708 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000709 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
710
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700711 if (disable_hw)
712 /* prevent the HW from sending interrupts */
713 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714
715 /* make sure all ISRs are done */
716 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000717 synchronize_irq(bp->msix_table[0].vector);
718 offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000720 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200721 } else
722 synchronize_irq(bp->pdev->irq);
723
724 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800725 cancel_delayed_work(&bp->sp_task);
726 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200727}
728
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700729/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200730
731/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700732 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733 */
734
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700735static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736 u8 storm, u16 index, u8 op, u8 update)
737{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700738 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
739 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740 struct igu_ack_register igu_ack;
741
742 igu_ack.status_block_index = index;
743 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
746 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
747 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
748
Eilon Greenstein5c862842008-08-13 15:51:48 -0700749 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
750 (*(u32 *)&igu_ack), hc_addr);
751 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000752
753 /* Make sure that ACK is written */
754 mmiowb();
755 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756}
757
758static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
759{
760 struct host_status_block *fpsb = fp->status_blk;
761 u16 rc = 0;
762
763 barrier(); /* status block is written to by the chip */
764 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
765 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
766 rc |= 1;
767 }
768 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
769 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
770 rc |= 2;
771 }
772 return rc;
773}
774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775static u16 bnx2x_ack_int(struct bnx2x *bp)
776{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700777 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
778 COMMAND_REG_SIMD_MASK);
779 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200780
Eilon Greenstein5c862842008-08-13 15:51:48 -0700781 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
782 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200783
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200784 return result;
785}
786
787
788/*
789 * fast path service functions
790 */
791
Eilon Greenstein237907c2009-01-14 06:42:44 +0000792static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
793{
794 u16 tx_cons_sb;
795
796 /* Tell compiler that status block fields can change */
797 barrier();
798 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800799 return (fp->tx_pkt_cons != tx_cons_sb);
800}
801
802static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
803{
804 /* Tell compiler that consumer and producer can change */
805 barrier();
806 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000807}
808
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809/* free skb in the packet ring at pos idx
810 * return idx of last bd freed
811 */
812static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
813 u16 idx)
814{
815 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
816 struct eth_tx_bd *tx_bd;
817 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819 int nbd;
820
821 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
822 idx, tx_buf, skb);
823
824 /* unmap first bd */
825 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
826 tx_bd = &fp->tx_desc_ring[bd_idx];
827 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
828 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
829
830 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700831 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832#ifdef BNX2X_STOP_ON_ERROR
833 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700834 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835 bnx2x_panic();
836 }
837#endif
838
839 /* Skip a parse bd and the TSO split header bd
840 since they have no mapping */
841 if (nbd)
842 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
843
844 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
845 ETH_TX_BD_FLAGS_TCP_CSUM |
846 ETH_TX_BD_FLAGS_SW_LSO)) {
847 if (--nbd)
848 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
849 tx_bd = &fp->tx_desc_ring[bd_idx];
850 /* is this a TSO split header bd? */
851 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
852 if (--nbd)
853 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
854 }
855 }
856
857 /* now free frags */
858 while (nbd > 0) {
859
860 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
861 tx_bd = &fp->tx_desc_ring[bd_idx];
862 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
863 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
864 if (--nbd)
865 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
866 }
867
868 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700869 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200870 dev_kfree_skb(skb);
871 tx_buf->first_bd = 0;
872 tx_buf->skb = NULL;
873
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700874 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875}
876
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700877static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700879 s16 used;
880 u16 prod;
881 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200882
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700883 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884 prod = fp->tx_bd_prod;
885 cons = fp->tx_bd_cons;
886
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700887 /* NUM_TX_RINGS = number of "next-page" entries
888 It will be used as a threshold */
889 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700891#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700892 WARN_ON(used < 0);
893 WARN_ON(used > fp->bp->tx_ring_size);
894 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700895#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700897 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898}
899
Eilon Greenstein7961f792009-03-02 07:59:31 +0000900static void bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200901{
902 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000903 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200904 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
905 int done = 0;
906
907#ifdef BNX2X_STOP_ON_ERROR
908 if (unlikely(bp->panic))
909 return;
910#endif
911
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000912 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
914 sw_cons = fp->tx_pkt_cons;
915
916 while (sw_cons != hw_cons) {
917 u16 pkt_cons;
918
919 pkt_cons = TX_BD(sw_cons);
920
921 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
922
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700923 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200924 hw_cons, sw_cons, pkt_cons);
925
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700926/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200927 rmb();
928 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
929 }
930*/
931 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
932 sw_cons++;
933 done++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200934 }
935
936 fp->tx_pkt_cons = sw_cons;
937 fp->tx_bd_cons = bd_cons;
938
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200939 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000940 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200941
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000942 __netif_tx_lock(txq, smp_processor_id());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200943
Eilon Greenstein60447352009-03-02 07:59:24 +0000944 /* Need to make the tx_bd_cons update visible to start_xmit()
945 * before checking for netif_tx_queue_stopped(). Without the
946 * memory barrier, there is a small possibility that
947 * start_xmit() will miss it and cause the queue to be stopped
948 * forever.
949 */
950 smp_mb();
951
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000952 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700953 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200954 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000955 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000957 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200958 }
959}
960
Eilon Greenstein3196a882008-08-13 15:58:49 -0700961
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200962static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
963 union eth_rx_cqe *rr_cqe)
964{
965 struct bnx2x *bp = fp->bp;
966 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
967 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
968
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700969 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200970 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000971 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700972 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200973
974 bp->spq_left++;
975
Eilon Greenstein0626b892009-02-12 08:38:14 +0000976 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200977 switch (command | fp->state) {
978 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
979 BNX2X_FP_STATE_OPENING):
980 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
981 cid);
982 fp->state = BNX2X_FP_STATE_OPEN;
983 break;
984
985 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
986 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
987 cid);
988 fp->state = BNX2X_FP_STATE_HALTED;
989 break;
990
991 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700992 BNX2X_ERR("unexpected MC reply (%d) "
993 "fp->state is %x\n", command, fp->state);
994 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200995 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700996 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200997 return;
998 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800999
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001000 switch (command | bp->state) {
1001 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1002 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1003 bp->state = BNX2X_STATE_OPEN;
1004 break;
1005
1006 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1007 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1008 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1009 fp->state = BNX2X_FP_STATE_HALTED;
1010 break;
1011
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001012 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001013 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001014 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001015 break;
1016
Eilon Greenstein3196a882008-08-13 15:58:49 -07001017
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001018 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001019 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001020 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001021 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001022 break;
1023
Eliezer Tamir49d66772008-02-28 11:53:13 -08001024 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001025 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -08001026 break;
1027
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001028 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001029 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001030 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001031 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001032 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001033 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001034}
1035
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001036static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1037 struct bnx2x_fastpath *fp, u16 index)
1038{
1039 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1040 struct page *page = sw_buf->page;
1041 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1042
1043 /* Skip "next page" elements */
1044 if (!page)
1045 return;
1046
1047 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001048 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001049 __free_pages(page, PAGES_PER_SGE_SHIFT);
1050
1051 sw_buf->page = NULL;
1052 sge->addr_hi = 0;
1053 sge->addr_lo = 0;
1054}
1055
1056static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1057 struct bnx2x_fastpath *fp, int last)
1058{
1059 int i;
1060
1061 for (i = 0; i < last; i++)
1062 bnx2x_free_rx_sge(bp, fp, i);
1063}
1064
1065static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1066 struct bnx2x_fastpath *fp, u16 index)
1067{
1068 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1069 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1070 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1071 dma_addr_t mapping;
1072
1073 if (unlikely(page == NULL))
1074 return -ENOMEM;
1075
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001076 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001077 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001078 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001079 __free_pages(page, PAGES_PER_SGE_SHIFT);
1080 return -ENOMEM;
1081 }
1082
1083 sw_buf->page = page;
1084 pci_unmap_addr_set(sw_buf, mapping, mapping);
1085
1086 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1087 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1088
1089 return 0;
1090}
1091
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001092static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1093 struct bnx2x_fastpath *fp, u16 index)
1094{
1095 struct sk_buff *skb;
1096 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1097 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1098 dma_addr_t mapping;
1099
1100 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1101 if (unlikely(skb == NULL))
1102 return -ENOMEM;
1103
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001104 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001106 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001107 dev_kfree_skb(skb);
1108 return -ENOMEM;
1109 }
1110
1111 rx_buf->skb = skb;
1112 pci_unmap_addr_set(rx_buf, mapping, mapping);
1113
1114 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1115 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1116
1117 return 0;
1118}
1119
1120/* note that we are not allocating a new skb,
1121 * we are just moving one from cons to prod
1122 * we are not creating a new mapping,
1123 * so there is no need to check for dma_mapping_error().
1124 */
1125static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1126 struct sk_buff *skb, u16 cons, u16 prod)
1127{
1128 struct bnx2x *bp = fp->bp;
1129 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1130 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1131 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1132 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1133
1134 pci_dma_sync_single_for_device(bp->pdev,
1135 pci_unmap_addr(cons_rx_buf, mapping),
Eilon Greenstein87942b42009-02-12 08:36:49 +00001136 RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001137
1138 prod_rx_buf->skb = cons_rx_buf->skb;
1139 pci_unmap_addr_set(prod_rx_buf, mapping,
1140 pci_unmap_addr(cons_rx_buf, mapping));
1141 *prod_bd = *cons_bd;
1142}
1143
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001144static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1145 u16 idx)
1146{
1147 u16 last_max = fp->last_max_sge;
1148
1149 if (SUB_S16(idx, last_max) > 0)
1150 fp->last_max_sge = idx;
1151}
1152
1153static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1154{
1155 int i, j;
1156
1157 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1158 int idx = RX_SGE_CNT * i - 1;
1159
1160 for (j = 0; j < 2; j++) {
1161 SGE_MASK_CLEAR_BIT(fp, idx);
1162 idx--;
1163 }
1164 }
1165}
1166
1167static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1168 struct eth_fast_path_rx_cqe *fp_cqe)
1169{
1170 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001171 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001172 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001173 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001174 u16 last_max, last_elem, first_elem;
1175 u16 delta = 0;
1176 u16 i;
1177
1178 if (!sge_len)
1179 return;
1180
1181 /* First mark all used pages */
1182 for (i = 0; i < sge_len; i++)
1183 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1184
1185 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1186 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1187
1188 /* Here we assume that the last SGE index is the biggest */
1189 prefetch((void *)(fp->sge_mask));
1190 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1191
1192 last_max = RX_SGE(fp->last_max_sge);
1193 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1194 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1195
1196 /* If ring is not full */
1197 if (last_elem + 1 != first_elem)
1198 last_elem++;
1199
1200 /* Now update the prod */
1201 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1202 if (likely(fp->sge_mask[i]))
1203 break;
1204
1205 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1206 delta += RX_SGE_MASK_ELEM_SZ;
1207 }
1208
1209 if (delta > 0) {
1210 fp->rx_sge_prod += delta;
1211 /* clear page-end entries */
1212 bnx2x_clear_sge_mask_next_elems(fp);
1213 }
1214
1215 DP(NETIF_MSG_RX_STATUS,
1216 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1217 fp->last_max_sge, fp->rx_sge_prod);
1218}
1219
1220static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1221{
1222 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1223 memset(fp->sge_mask, 0xff,
1224 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1225
Eilon Greenstein33471622008-08-13 15:59:08 -07001226 /* Clear the two last indices in the page to 1:
1227 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001228 hence will never be indicated and should be removed from
1229 the calculations. */
1230 bnx2x_clear_sge_mask_next_elems(fp);
1231}
1232
1233static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1234 struct sk_buff *skb, u16 cons, u16 prod)
1235{
1236 struct bnx2x *bp = fp->bp;
1237 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1238 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1239 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1240 dma_addr_t mapping;
1241
1242 /* move empty skb from pool to prod and map it */
1243 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1244 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001245 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001246 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1247
1248 /* move partial skb from cons to pool (don't unmap yet) */
1249 fp->tpa_pool[queue] = *cons_rx_buf;
1250
1251 /* mark bin state as start - print error if current state != stop */
1252 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1253 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1254
1255 fp->tpa_state[queue] = BNX2X_TPA_START;
1256
1257 /* point prod_bd to new skb */
1258 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1259 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1260
1261#ifdef BNX2X_STOP_ON_ERROR
1262 fp->tpa_queue_used |= (1 << queue);
1263#ifdef __powerpc64__
1264 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1265#else
1266 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1267#endif
1268 fp->tpa_queue_used);
1269#endif
1270}
1271
1272static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1273 struct sk_buff *skb,
1274 struct eth_fast_path_rx_cqe *fp_cqe,
1275 u16 cqe_idx)
1276{
1277 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001278 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1279 u32 i, frag_len, frag_size, pages;
1280 int err;
1281 int j;
1282
1283 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001284 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001285
1286 /* This is needed in order to enable forwarding support */
1287 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001288 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001289 max(frag_size, (u32)len_on_bd));
1290
1291#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001292 if (pages >
1293 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001294 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1295 pages, cqe_idx);
1296 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1297 fp_cqe->pkt_len, len_on_bd);
1298 bnx2x_panic();
1299 return -EINVAL;
1300 }
1301#endif
1302
1303 /* Run through the SGL and compose the fragmented skb */
1304 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1305 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1306
1307 /* FW gives the indices of the SGE as if the ring is an array
1308 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001309 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001310 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001311 old_rx_pg = *rx_pg;
1312
1313 /* If we fail to allocate a substitute page, we simply stop
1314 where we are and drop the whole packet */
1315 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1316 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001317 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001318 return err;
1319 }
1320
1321 /* Unmap the page as we r going to pass it to the stack */
1322 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001323 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001324
1325 /* Add one frag and update the appropriate fields in the skb */
1326 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1327
1328 skb->data_len += frag_len;
1329 skb->truesize += frag_len;
1330 skb->len += frag_len;
1331
1332 frag_size -= frag_len;
1333 }
1334
1335 return 0;
1336}
1337
1338static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1339 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1340 u16 cqe_idx)
1341{
1342 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1343 struct sk_buff *skb = rx_buf->skb;
1344 /* alloc new skb */
1345 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1346
1347 /* Unmap skb in the pool anyway, as we are going to change
1348 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1349 fails. */
1350 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001351 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001352
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001353 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001354 /* fix ip xsum and give it to the stack */
1355 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001356#ifdef BCM_VLAN
1357 int is_vlan_cqe =
1358 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1359 PARSING_FLAGS_VLAN);
1360 int is_not_hwaccel_vlan_cqe =
1361 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1362#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001363
1364 prefetch(skb);
1365 prefetch(((char *)(skb)) + 128);
1366
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001367#ifdef BNX2X_STOP_ON_ERROR
1368 if (pad + len > bp->rx_buf_size) {
1369 BNX2X_ERR("skb_put is about to fail... "
1370 "pad %d len %d rx_buf_size %d\n",
1371 pad, len, bp->rx_buf_size);
1372 bnx2x_panic();
1373 return;
1374 }
1375#endif
1376
1377 skb_reserve(skb, pad);
1378 skb_put(skb, len);
1379
1380 skb->protocol = eth_type_trans(skb, bp->dev);
1381 skb->ip_summed = CHECKSUM_UNNECESSARY;
1382
1383 {
1384 struct iphdr *iph;
1385
1386 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001387#ifdef BCM_VLAN
1388 /* If there is no Rx VLAN offloading -
1389 take VLAN tag into an account */
1390 if (unlikely(is_not_hwaccel_vlan_cqe))
1391 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1392#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001393 iph->check = 0;
1394 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1395 }
1396
1397 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1398 &cqe->fast_path_cqe, cqe_idx)) {
1399#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001400 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1401 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001402 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1403 le16_to_cpu(cqe->fast_path_cqe.
1404 vlan_tag));
1405 else
1406#endif
1407 netif_receive_skb(skb);
1408 } else {
1409 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1410 " - dropping packet!\n");
1411 dev_kfree_skb(skb);
1412 }
1413
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001414
1415 /* put new skb in bin */
1416 fp->tpa_pool[queue].skb = new_skb;
1417
1418 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001419 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001420 DP(NETIF_MSG_RX_STATUS,
1421 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001422 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001423 }
1424
1425 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1426}
1427
1428static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1429 struct bnx2x_fastpath *fp,
1430 u16 bd_prod, u16 rx_comp_prod,
1431 u16 rx_sge_prod)
1432{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001433 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001434 int i;
1435
1436 /* Update producers */
1437 rx_prods.bd_prod = bd_prod;
1438 rx_prods.cqe_prod = rx_comp_prod;
1439 rx_prods.sge_prod = rx_sge_prod;
1440
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001441 /*
1442 * Make sure that the BD and SGE data is updated before updating the
1443 * producers since FW might read the BD/SGE right after the producer
1444 * is updated.
1445 * This is only applicable for weak-ordered memory model archs such
1446 * as IA-64. The following barrier is also mandatory since FW will
1447 * assumes BDs must have buffers.
1448 */
1449 wmb();
1450
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001451 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1452 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001453 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001454 ((u32 *)&rx_prods)[i]);
1455
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001456 mmiowb(); /* keep prod updates ordered */
1457
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001458 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001459 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1460 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001461}
1462
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001463static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1464{
1465 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001466 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001467 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1468 int rx_pkt = 0;
1469
1470#ifdef BNX2X_STOP_ON_ERROR
1471 if (unlikely(bp->panic))
1472 return 0;
1473#endif
1474
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001475 /* CQ "next element" is of the size of the regular element,
1476 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1478 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1479 hw_comp_cons++;
1480
1481 bd_cons = fp->rx_bd_cons;
1482 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001483 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484 sw_comp_cons = fp->rx_comp_cons;
1485 sw_comp_prod = fp->rx_comp_prod;
1486
1487 /* Memory barrier necessary as speculative reads of the rx
1488 * buffer can be ahead of the index in the status block
1489 */
1490 rmb();
1491
1492 DP(NETIF_MSG_RX_STATUS,
1493 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001494 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001495
1496 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001497 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001498 struct sk_buff *skb;
1499 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001500 u8 cqe_fp_flags;
1501 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001502
1503 comp_ring_cons = RCQ_BD(sw_comp_cons);
1504 bd_prod = RX_BD(bd_prod);
1505 bd_cons = RX_BD(bd_cons);
1506
1507 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001508 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001509
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001510 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001511 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1512 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001513 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001514 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1515 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001516
1517 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001518 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001519 bnx2x_sp_event(fp, cqe);
1520 goto next_cqe;
1521
1522 /* this is an rx packet */
1523 } else {
1524 rx_buf = &fp->rx_buf_ring[bd_cons];
1525 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001526 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1527 pad = cqe->fast_path_cqe.placement_offset;
1528
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001529 /* If CQE is marked both TPA_START and TPA_END
1530 it is a non-TPA CQE */
1531 if ((!fp->disable_tpa) &&
1532 (TPA_TYPE(cqe_fp_flags) !=
1533 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001534 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001535
1536 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1537 DP(NETIF_MSG_RX_STATUS,
1538 "calling tpa_start on queue %d\n",
1539 queue);
1540
1541 bnx2x_tpa_start(fp, queue, skb,
1542 bd_cons, bd_prod);
1543 goto next_rx;
1544 }
1545
1546 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1547 DP(NETIF_MSG_RX_STATUS,
1548 "calling tpa_stop on queue %d\n",
1549 queue);
1550
1551 if (!BNX2X_RX_SUM_FIX(cqe))
1552 BNX2X_ERR("STOP on none TCP "
1553 "data\n");
1554
1555 /* This is a size of the linear data
1556 on this skb */
1557 len = le16_to_cpu(cqe->fast_path_cqe.
1558 len_on_bd);
1559 bnx2x_tpa_stop(bp, fp, queue, pad,
1560 len, cqe, comp_ring_cons);
1561#ifdef BNX2X_STOP_ON_ERROR
1562 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001563 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001564#endif
1565
1566 bnx2x_update_sge_prod(fp,
1567 &cqe->fast_path_cqe);
1568 goto next_cqe;
1569 }
1570 }
1571
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001572 pci_dma_sync_single_for_device(bp->pdev,
1573 pci_unmap_addr(rx_buf, mapping),
1574 pad + RX_COPY_THRESH,
1575 PCI_DMA_FROMDEVICE);
1576 prefetch(skb);
1577 prefetch(((char *)(skb)) + 128);
1578
1579 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001580 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 "ERROR flags %x rx packet %u\n",
1583 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001584 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585 goto reuse_rx;
1586 }
1587
1588 /* Since we don't have a jumbo ring
1589 * copy small packets if mtu > 1500
1590 */
1591 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1592 (len <= RX_COPY_THRESH)) {
1593 struct sk_buff *new_skb;
1594
1595 new_skb = netdev_alloc_skb(bp->dev,
1596 len + pad);
1597 if (new_skb == NULL) {
1598 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001599 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001600 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001601 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 goto reuse_rx;
1603 }
1604
1605 /* aligned copy */
1606 skb_copy_from_linear_data_offset(skb, pad,
1607 new_skb->data + pad, len);
1608 skb_reserve(new_skb, pad);
1609 skb_put(new_skb, len);
1610
1611 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1612
1613 skb = new_skb;
1614
1615 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1616 pci_unmap_single(bp->pdev,
1617 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001618 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001619 PCI_DMA_FROMDEVICE);
1620 skb_reserve(skb, pad);
1621 skb_put(skb, len);
1622
1623 } else {
1624 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001625 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001626 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001627 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001628reuse_rx:
1629 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1630 goto next_rx;
1631 }
1632
1633 skb->protocol = eth_type_trans(skb, bp->dev);
1634
1635 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001636 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001637 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1638 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001639 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001640 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001641 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001642 }
1643
Eilon Greenstein748e5432009-02-12 08:36:37 +00001644 skb_record_rx_queue(skb, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001645#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001646 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001647 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1648 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001649 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1650 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1651 else
1652#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001653 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001654
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001655
1656next_rx:
1657 rx_buf->skb = NULL;
1658
1659 bd_cons = NEXT_RX_IDX(bd_cons);
1660 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001661 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1662 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663next_cqe:
1664 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1665 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001667 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668 break;
1669 } /* while */
1670
1671 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001672 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 fp->rx_comp_cons = sw_comp_cons;
1674 fp->rx_comp_prod = sw_comp_prod;
1675
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001676 /* Update producers */
1677 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1678 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679
1680 fp->rx_pkt += rx_pkt;
1681 fp->rx_calls++;
1682
1683 return rx_pkt;
1684}
1685
1686static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1687{
1688 struct bnx2x_fastpath *fp = fp_cookie;
1689 struct bnx2x *bp = fp->bp;
Eilon Greenstein0626b892009-02-12 08:38:14 +00001690 int index = fp->index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001692 /* Return here if interrupt is disabled */
1693 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1694 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1695 return IRQ_HANDLED;
1696 }
1697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001698 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001699 index, fp->sb_id);
1700 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001701
1702#ifdef BNX2X_STOP_ON_ERROR
1703 if (unlikely(bp->panic))
1704 return IRQ_HANDLED;
1705#endif
1706
1707 prefetch(fp->rx_cons_sb);
1708 prefetch(fp->tx_cons_sb);
1709 prefetch(&fp->status_blk->c_status_block.status_block_index);
1710 prefetch(&fp->status_blk->u_status_block.status_block_index);
1711
Ben Hutchings288379f2009-01-19 16:43:59 -08001712 napi_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001714 return IRQ_HANDLED;
1715}
1716
1717static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1718{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001719 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001720 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001721 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001723 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724 if (unlikely(status == 0)) {
1725 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1726 return IRQ_NONE;
1727 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001728 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001730 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001731 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1732 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1733 return IRQ_HANDLED;
1734 }
1735
Eilon Greenstein3196a882008-08-13 15:58:49 -07001736#ifdef BNX2X_STOP_ON_ERROR
1737 if (unlikely(bp->panic))
1738 return IRQ_HANDLED;
1739#endif
1740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001741 mask = 0x2 << bp->fp[0].sb_id;
1742 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743 struct bnx2x_fastpath *fp = &bp->fp[0];
1744
1745 prefetch(fp->rx_cons_sb);
1746 prefetch(fp->tx_cons_sb);
1747 prefetch(&fp->status_blk->c_status_block.status_block_index);
1748 prefetch(&fp->status_blk->u_status_block.status_block_index);
1749
Ben Hutchings288379f2009-01-19 16:43:59 -08001750 napi_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001751
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001752 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753 }
1754
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001756 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001757 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001758
1759 status &= ~0x1;
1760 if (!status)
1761 return IRQ_HANDLED;
1762 }
1763
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001764 if (status)
1765 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1766 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
1768 return IRQ_HANDLED;
1769}
1770
1771/* end of fast path */
1772
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001773static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001774
1775/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001776
1777/*
1778 * General service functions
1779 */
1780
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001781static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001782{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001783 u32 lock_status;
1784 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001785 int func = BP_FUNC(bp);
1786 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001787 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001788
1789 /* Validating that the resource is within range */
1790 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1791 DP(NETIF_MSG_HW,
1792 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1793 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1794 return -EINVAL;
1795 }
1796
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001797 if (func <= 5) {
1798 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1799 } else {
1800 hw_lock_control_reg =
1801 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1802 }
1803
Eliezer Tamirf1410642008-02-28 11:51:50 -08001804 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001805 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 if (lock_status & resource_bit) {
1807 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1808 lock_status, resource_bit);
1809 return -EEXIST;
1810 }
1811
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001812 /* Try for 5 second every 5ms */
1813 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001815 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1816 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001817 if (lock_status & resource_bit)
1818 return 0;
1819
1820 msleep(5);
1821 }
1822 DP(NETIF_MSG_HW, "Timeout\n");
1823 return -EAGAIN;
1824}
1825
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001826static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001827{
1828 u32 lock_status;
1829 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001830 int func = BP_FUNC(bp);
1831 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001832
1833 /* Validating that the resource is within range */
1834 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1835 DP(NETIF_MSG_HW,
1836 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1837 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1838 return -EINVAL;
1839 }
1840
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001841 if (func <= 5) {
1842 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1843 } else {
1844 hw_lock_control_reg =
1845 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1846 }
1847
Eliezer Tamirf1410642008-02-28 11:51:50 -08001848 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001849 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001850 if (!(lock_status & resource_bit)) {
1851 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1852 lock_status, resource_bit);
1853 return -EFAULT;
1854 }
1855
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001856 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001857 return 0;
1858}
1859
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001860/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001861static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001862{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001863 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001864
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001865 if (bp->port.need_hw_lock)
1866 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001867}
1868
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001869static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001870{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001871 if (bp->port.need_hw_lock)
1872 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001873
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001874 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001875}
1876
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001877int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1878{
1879 /* The GPIO should be swapped if swap register is set and active */
1880 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1881 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1882 int gpio_shift = gpio_num +
1883 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1884 u32 gpio_mask = (1 << gpio_shift);
1885 u32 gpio_reg;
1886 int value;
1887
1888 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1889 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1890 return -EINVAL;
1891 }
1892
1893 /* read GPIO value */
1894 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1895
1896 /* get the requested pin value */
1897 if ((gpio_reg & gpio_mask) == gpio_mask)
1898 value = 1;
1899 else
1900 value = 0;
1901
1902 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1903
1904 return value;
1905}
1906
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001907int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001908{
1909 /* The GPIO should be swapped if swap register is set and active */
1910 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001911 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912 int gpio_shift = gpio_num +
1913 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1914 u32 gpio_mask = (1 << gpio_shift);
1915 u32 gpio_reg;
1916
1917 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1918 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1919 return -EINVAL;
1920 }
1921
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001922 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923 /* read GPIO and mask except the float bits */
1924 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1925
1926 switch (mode) {
1927 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1928 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1929 gpio_num, gpio_shift);
1930 /* clear FLOAT and set CLR */
1931 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1932 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1933 break;
1934
1935 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1936 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1937 gpio_num, gpio_shift);
1938 /* clear FLOAT and set SET */
1939 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1940 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1941 break;
1942
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001943 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1945 gpio_num, gpio_shift);
1946 /* set FLOAT */
1947 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1948 break;
1949
1950 default:
1951 break;
1952 }
1953
1954 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001955 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001956
1957 return 0;
1958}
1959
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001960int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1961{
1962 /* The GPIO should be swapped if swap register is set and active */
1963 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1964 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1965 int gpio_shift = gpio_num +
1966 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1967 u32 gpio_mask = (1 << gpio_shift);
1968 u32 gpio_reg;
1969
1970 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1971 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1972 return -EINVAL;
1973 }
1974
1975 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1976 /* read GPIO int */
1977 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1978
1979 switch (mode) {
1980 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1981 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1982 "output low\n", gpio_num, gpio_shift);
1983 /* clear SET and set CLR */
1984 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1985 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1986 break;
1987
1988 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1989 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1990 "output high\n", gpio_num, gpio_shift);
1991 /* clear CLR and set SET */
1992 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1993 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1994 break;
1995
1996 default:
1997 break;
1998 }
1999
2000 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2001 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2002
2003 return 0;
2004}
2005
Eliezer Tamirf1410642008-02-28 11:51:50 -08002006static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2007{
2008 u32 spio_mask = (1 << spio_num);
2009 u32 spio_reg;
2010
2011 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2012 (spio_num > MISC_REGISTERS_SPIO_7)) {
2013 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2014 return -EINVAL;
2015 }
2016
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002017 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002018 /* read SPIO and mask except the float bits */
2019 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2020
2021 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002022 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002023 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2024 /* clear FLOAT and set CLR */
2025 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2026 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2027 break;
2028
Eilon Greenstein6378c022008-08-13 15:59:25 -07002029 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2031 /* clear FLOAT and set SET */
2032 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2033 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2034 break;
2035
2036 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2037 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2038 /* set FLOAT */
2039 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2040 break;
2041
2042 default:
2043 break;
2044 }
2045
2046 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002047 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048
2049 return 0;
2050}
2051
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002052static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002053{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002054 switch (bp->link_vars.ieee_fc &
2055 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002056 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002057 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002058 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002060
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002061 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002062 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002063 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002064 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002065
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002066 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002067 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002068 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002069
Eliezer Tamirf1410642008-02-28 11:51:50 -08002070 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002071 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002072 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002073 break;
2074 }
2075}
2076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002077static void bnx2x_link_report(struct bnx2x *bp)
2078{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002079 if (bp->link_vars.link_up) {
2080 if (bp->state == BNX2X_STATE_OPEN)
2081 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002082 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
2083
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002084 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002085
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002086 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002087 printk("full duplex");
2088 else
2089 printk("half duplex");
2090
David S. Millerc0700f92008-12-16 23:53:20 -08002091 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2092 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002093 printk(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002094 if (bp->link_vars.flow_ctrl &
2095 BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002096 printk("& transmit ");
2097 } else {
2098 printk(", transmit ");
2099 }
2100 printk("flow control ON");
2101 }
2102 printk("\n");
2103
2104 } else { /* link_down */
2105 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002106 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002107 }
2108}
2109
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002110static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002111{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002112 if (!BP_NOMCP(bp)) {
2113 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002114
Eilon Greenstein19680c42008-08-13 15:47:33 -07002115 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002116 /* It is recommended to turn off RX FC for jumbo frames
2117 for better performance */
2118 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08002119 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002120 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002121 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002122 else
David S. Millerc0700f92008-12-16 23:53:20 -08002123 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002124
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002125 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002126
2127 if (load_mode == LOAD_DIAG)
2128 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2129
Eilon Greenstein19680c42008-08-13 15:47:33 -07002130 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002131
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002133
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002134 bnx2x_calc_fc_adv(bp);
2135
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002136 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2137 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002138 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002139 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002140
Eilon Greenstein19680c42008-08-13 15:47:33 -07002141 return rc;
2142 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002143 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002144 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002145}
2146
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002147static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002148{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002149 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002150 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002151 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002152 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002153
Eilon Greenstein19680c42008-08-13 15:47:33 -07002154 bnx2x_calc_fc_adv(bp);
2155 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002156 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002157}
2158
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002159static void bnx2x__link_reset(struct bnx2x *bp)
2160{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002161 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002162 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002163 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002164 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002165 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002166 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002167}
2168
2169static u8 bnx2x_link_test(struct bnx2x *bp)
2170{
2171 u8 rc;
2172
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002173 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002174 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002175 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176
2177 return rc;
2178}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002180static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002181{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002182 u32 r_param = bp->link_vars.line_speed / 8;
2183 u32 fair_periodic_timeout_usec;
2184 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002185
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002186 memset(&(bp->cmng.rs_vars), 0,
2187 sizeof(struct rate_shaping_vars_per_port));
2188 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002189
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002190 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2191 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002192
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002193 /* this is the threshold below which no timer arming will occur
2194 1.25 coefficient is for the threshold to be a little bigger
2195 than the real time, to compensate for timer in-accuracy */
2196 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002197 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2198
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002199 /* resolution of fairness timer */
2200 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2201 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2202 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002203
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002204 /* this is the threshold below which we won't arm the timer anymore */
2205 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002206
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002207 /* we multiply by 1e3/8 to get bytes/msec.
2208 We don't want the credits to pass a credit
2209 of the t_fair*FAIR_MEM (algorithm resolution) */
2210 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2211 /* since each tick is 4 usec */
2212 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002213}
2214
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002215static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002216{
2217 struct rate_shaping_vars_per_vn m_rs_vn;
2218 struct fairness_vars_per_vn m_fair_vn;
2219 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2220 u16 vn_min_rate, vn_max_rate;
2221 int i;
2222
2223 /* If function is hidden - set min and max to zeroes */
2224 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2225 vn_min_rate = 0;
2226 vn_max_rate = 0;
2227
2228 } else {
2229 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2230 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002231 /* If fairness is enabled (not all min rates are zeroes) and
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002232 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002233 This is a requirement of the algorithm. */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002234 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002235 vn_min_rate = DEF_MIN_RATE;
2236 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2237 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2238 }
2239
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002240 DP(NETIF_MSG_IFUP,
2241 "func %d: vn_min_rate=%d vn_max_rate=%d vn_weight_sum=%d\n",
2242 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002243
2244 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2245 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2246
2247 /* global vn counter - maximal Mbps for this vn */
2248 m_rs_vn.vn_counter.rate = vn_max_rate;
2249
2250 /* quota - number of bytes transmitted in this period */
2251 m_rs_vn.vn_counter.quota =
2252 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2253
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002254 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002255 /* credit for each period of the fairness algorithm:
2256 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002257 vn_weight_sum should not be larger than 10000, thus
2258 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2259 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002260 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002261 max((u32)(vn_min_rate * (T_FAIR_COEF /
2262 (8 * bp->vn_weight_sum))),
2263 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002264 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2265 m_fair_vn.vn_credit_delta);
2266 }
2267
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002268 /* Store it to internal memory */
2269 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2270 REG_WR(bp, BAR_XSTRORM_INTMEM +
2271 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2272 ((u32 *)(&m_rs_vn))[i]);
2273
2274 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2275 REG_WR(bp, BAR_XSTRORM_INTMEM +
2276 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2277 ((u32 *)(&m_fair_vn))[i]);
2278}
2279
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002280
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002282static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002283{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002284 /* Make sure that we are synced with the current statistics */
2285 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2286
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002287 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002288
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002289 if (bp->link_vars.link_up) {
2290
Eilon Greenstein1c063282009-02-12 08:36:43 +00002291 /* dropless flow control */
2292 if (CHIP_IS_E1H(bp)) {
2293 int port = BP_PORT(bp);
2294 u32 pause_enabled = 0;
2295
2296 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2297 pause_enabled = 1;
2298
2299 REG_WR(bp, BAR_USTRORM_INTMEM +
2300 USTORM_PAUSE_ENABLED_OFFSET(port),
2301 pause_enabled);
2302 }
2303
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002304 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2305 struct host_port_stats *pstats;
2306
2307 pstats = bnx2x_sp(bp, port_stats);
2308 /* reset old bmac stats */
2309 memset(&(pstats->mac_stx[0]), 0,
2310 sizeof(struct mac_stx));
2311 }
2312 if ((bp->state == BNX2X_STATE_OPEN) ||
2313 (bp->state == BNX2X_STATE_DISABLED))
2314 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2315 }
2316
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002317 /* indicate link status */
2318 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002319
2320 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002321 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002322 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002323 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002324
2325 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2326 if (vn == BP_E1HVN(bp))
2327 continue;
2328
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002329 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002330
2331 /* Set the attention towards other drivers
2332 on the same port */
2333 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2334 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2335 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002336
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002337 if (bp->link_vars.link_up) {
2338 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002339
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002340 /* Init rate shaping and fairness contexts */
2341 bnx2x_init_port_minmax(bp);
2342
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002344 bnx2x_init_vn_minmax(bp, 2*vn + port);
2345
2346 /* Store it to internal memory */
2347 for (i = 0;
2348 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2349 REG_WR(bp, BAR_XSTRORM_INTMEM +
2350 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2351 ((u32 *)(&bp->cmng))[i]);
2352 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002353 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002354}
2355
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002356static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002358 if (bp->state != BNX2X_STATE_OPEN)
2359 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002361 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2362
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002363 if (bp->link_vars.link_up)
2364 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2365 else
2366 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2367
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002368 /* indicate link status */
2369 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002370}
2371
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002372static void bnx2x_pmf_update(struct bnx2x *bp)
2373{
2374 int port = BP_PORT(bp);
2375 u32 val;
2376
2377 bp->port.pmf = 1;
2378 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2379
2380 /* enable nig attention */
2381 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2382 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2383 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002384
2385 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002386}
2387
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002388/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002389
2390/* slow path */
2391
2392/*
2393 * General service functions
2394 */
2395
2396/* the slow path queue is odd since completions arrive on the fastpath ring */
2397static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2398 u32 data_hi, u32 data_lo, int common)
2399{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002402 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2403 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002404 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2405 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2406 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2407
2408#ifdef BNX2X_STOP_ON_ERROR
2409 if (unlikely(bp->panic))
2410 return -EIO;
2411#endif
2412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002413 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414
2415 if (!bp->spq_left) {
2416 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002417 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002418 bnx2x_panic();
2419 return -EBUSY;
2420 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002421
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422 /* CID needs port number to be encoded int it */
2423 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2424 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2425 HW_CID(bp, cid)));
2426 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2427 if (common)
2428 bp->spq_prod_bd->hdr.type |=
2429 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2430
2431 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2432 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2433
2434 bp->spq_left--;
2435
2436 if (bp->spq_prod_bd == bp->spq_last_bd) {
2437 bp->spq_prod_bd = bp->spq;
2438 bp->spq_prod_idx = 0;
2439 DP(NETIF_MSG_TIMER, "end of spq\n");
2440
2441 } else {
2442 bp->spq_prod_bd++;
2443 bp->spq_prod_idx++;
2444 }
2445
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00002446 /* Make sure that BD data is updated before writing the producer */
2447 wmb();
2448
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002449 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002450 bp->spq_prod_idx);
2451
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00002452 mmiowb();
2453
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002454 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002455 return 0;
2456}
2457
2458/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002459static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002460{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002461 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002462 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002463
2464 might_sleep();
2465 i = 100;
2466 for (j = 0; j < i*10; j++) {
2467 val = (1UL << 31);
2468 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2469 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2470 if (val & (1L << 31))
2471 break;
2472
2473 msleep(5);
2474 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002475 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002476 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002477 rc = -EBUSY;
2478 }
2479
2480 return rc;
2481}
2482
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002483/* release split MCP access lock register */
2484static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002485{
2486 u32 val = 0;
2487
2488 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2489}
2490
2491static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2492{
2493 struct host_def_status_block *def_sb = bp->def_status_blk;
2494 u16 rc = 0;
2495
2496 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2498 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2499 rc |= 1;
2500 }
2501 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2502 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2503 rc |= 2;
2504 }
2505 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2506 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2507 rc |= 4;
2508 }
2509 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2510 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2511 rc |= 8;
2512 }
2513 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2514 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2515 rc |= 16;
2516 }
2517 return rc;
2518}
2519
2520/*
2521 * slow path service functions
2522 */
2523
2524static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2525{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002526 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002527 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2528 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002529 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2530 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002531 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2532 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002533 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002534 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002535
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002536 if (bp->attn_state & asserted)
2537 BNX2X_ERR("IGU ERROR\n");
2538
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002539 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2540 aeu_mask = REG_RD(bp, aeu_addr);
2541
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002542 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002543 aeu_mask, asserted);
2544 aeu_mask &= ~(asserted & 0xff);
2545 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002546
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002547 REG_WR(bp, aeu_addr, aeu_mask);
2548 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002549
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002550 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002551 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002552 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002553
2554 if (asserted & ATTN_HARD_WIRED_MASK) {
2555 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002556
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002557 bnx2x_acquire_phy_lock(bp);
2558
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002559 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002560 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002561 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002562
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002563 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002564
2565 /* handle unicore attn? */
2566 }
2567 if (asserted & ATTN_SW_TIMER_4_FUNC)
2568 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2569
2570 if (asserted & GPIO_2_FUNC)
2571 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2572
2573 if (asserted & GPIO_3_FUNC)
2574 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2575
2576 if (asserted & GPIO_4_FUNC)
2577 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2578
2579 if (port == 0) {
2580 if (asserted & ATTN_GENERAL_ATTN_1) {
2581 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2582 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2583 }
2584 if (asserted & ATTN_GENERAL_ATTN_2) {
2585 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2586 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2587 }
2588 if (asserted & ATTN_GENERAL_ATTN_3) {
2589 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2590 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2591 }
2592 } else {
2593 if (asserted & ATTN_GENERAL_ATTN_4) {
2594 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2595 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2596 }
2597 if (asserted & ATTN_GENERAL_ATTN_5) {
2598 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2599 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2600 }
2601 if (asserted & ATTN_GENERAL_ATTN_6) {
2602 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2603 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2604 }
2605 }
2606
2607 } /* if hardwired */
2608
Eilon Greenstein5c862842008-08-13 15:51:48 -07002609 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2610 asserted, hc_addr);
2611 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002612
2613 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002614 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002615 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002616 bnx2x_release_phy_lock(bp);
2617 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002618}
2619
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002620static inline void bnx2x_fan_failure(struct bnx2x *bp)
2621{
2622 int port = BP_PORT(bp);
2623
2624 /* mark the failure */
2625 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2626 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2627 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2628 bp->link_params.ext_phy_config);
2629
2630 /* log the failure */
2631 printk(KERN_ERR PFX "Fan Failure on Network Controller %s has caused"
2632 " the driver to shutdown the card to prevent permanent"
2633 " damage. Please contact Dell Support for assistance\n",
2634 bp->dev->name);
2635}
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002636static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2637{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002638 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002639 int reg_offset;
2640 u32 val;
2641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002642 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2643 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002644
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002645 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002646
2647 val = REG_RD(bp, reg_offset);
2648 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2649 REG_WR(bp, reg_offset, val);
2650
2651 BNX2X_ERR("SPIO5 hw attention\n");
2652
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002653 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002654 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2655 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002656 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002657 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002658 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002659 /* The PHY reset is controlled by GPIO 1 */
2660 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2661 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002662 break;
2663
2664 default:
2665 break;
2666 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002667 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002668 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002669
Eilon Greenstein589abe32009-02-12 08:36:55 +00002670 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2671 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2672 bnx2x_acquire_phy_lock(bp);
2673 bnx2x_handle_module_detect_int(&bp->link_params);
2674 bnx2x_release_phy_lock(bp);
2675 }
2676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002677 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2678
2679 val = REG_RD(bp, reg_offset);
2680 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2681 REG_WR(bp, reg_offset, val);
2682
2683 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2684 (attn & HW_INTERRUT_ASSERT_SET_0));
2685 bnx2x_panic();
2686 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002687}
2688
2689static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2690{
2691 u32 val;
2692
Eilon Greenstein0626b892009-02-12 08:38:14 +00002693 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002694
2695 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2696 BNX2X_ERR("DB hw attention 0x%x\n", val);
2697 /* DORQ discard attention */
2698 if (val & 0x2)
2699 BNX2X_ERR("FATAL error from DORQ\n");
2700 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002701
2702 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2703
2704 int port = BP_PORT(bp);
2705 int reg_offset;
2706
2707 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2708 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2709
2710 val = REG_RD(bp, reg_offset);
2711 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2712 REG_WR(bp, reg_offset, val);
2713
2714 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2715 (attn & HW_INTERRUT_ASSERT_SET_1));
2716 bnx2x_panic();
2717 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002718}
2719
2720static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2721{
2722 u32 val;
2723
2724 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2725
2726 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2727 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2728 /* CFC error attention */
2729 if (val & 0x2)
2730 BNX2X_ERR("FATAL error from CFC\n");
2731 }
2732
2733 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2734
2735 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2736 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2737 /* RQ_USDMDP_FIFO_OVERFLOW */
2738 if (val & 0x18000)
2739 BNX2X_ERR("FATAL error from PXP\n");
2740 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002741
2742 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2743
2744 int port = BP_PORT(bp);
2745 int reg_offset;
2746
2747 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2748 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2749
2750 val = REG_RD(bp, reg_offset);
2751 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2752 REG_WR(bp, reg_offset, val);
2753
2754 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2755 (attn & HW_INTERRUT_ASSERT_SET_2));
2756 bnx2x_panic();
2757 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002758}
2759
2760static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2761{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002762 u32 val;
2763
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002764 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2765
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002766 if (attn & BNX2X_PMF_LINK_ASSERT) {
2767 int func = BP_FUNC(bp);
2768
2769 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2770 bnx2x__link_status_update(bp);
2771 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2772 DRV_STATUS_PMF)
2773 bnx2x_pmf_update(bp);
2774
2775 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002776
2777 BNX2X_ERR("MC assert!\n");
2778 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2779 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2780 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2781 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2782 bnx2x_panic();
2783
2784 } else if (attn & BNX2X_MCP_ASSERT) {
2785
2786 BNX2X_ERR("MCP assert!\n");
2787 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002788 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002789
2790 } else
2791 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2792 }
2793
2794 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002795 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2796 if (attn & BNX2X_GRC_TIMEOUT) {
2797 val = CHIP_IS_E1H(bp) ?
2798 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2799 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2800 }
2801 if (attn & BNX2X_GRC_RSV) {
2802 val = CHIP_IS_E1H(bp) ?
2803 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2804 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2805 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002806 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002808}
2809
2810static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2811{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002812 struct attn_route attn;
2813 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002814 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002815 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002816 u32 reg_addr;
2817 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002818 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819
2820 /* need to take HW lock because MCP or other port might also
2821 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002822 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823
2824 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2825 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2826 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2827 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002828 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2829 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002830
2831 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2832 if (deasserted & (1 << index)) {
2833 group_mask = bp->attn_group[index];
2834
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002835 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2836 index, group_mask.sig[0], group_mask.sig[1],
2837 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002838
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002839 bnx2x_attn_int_deasserted3(bp,
2840 attn.sig[3] & group_mask.sig[3]);
2841 bnx2x_attn_int_deasserted1(bp,
2842 attn.sig[1] & group_mask.sig[1]);
2843 bnx2x_attn_int_deasserted2(bp,
2844 attn.sig[2] & group_mask.sig[2]);
2845 bnx2x_attn_int_deasserted0(bp,
2846 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002847
2848 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002849 HW_PRTY_ASSERT_SET_0) ||
2850 (attn.sig[1] & group_mask.sig[1] &
2851 HW_PRTY_ASSERT_SET_1) ||
2852 (attn.sig[2] & group_mask.sig[2] &
2853 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002854 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002855 }
2856 }
2857
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002858 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002859
Eilon Greenstein5c862842008-08-13 15:51:48 -07002860 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861
2862 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002863 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2864 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002865 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002866
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002867 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002868 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869
2870 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2871 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2872
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002873 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2874 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002875
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002876 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2877 aeu_mask, deasserted);
2878 aeu_mask |= (deasserted & 0xff);
2879 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2880
2881 REG_WR(bp, reg_addr, aeu_mask);
2882 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002883
2884 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2885 bp->attn_state &= ~deasserted;
2886 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2887}
2888
2889static void bnx2x_attn_int(struct bnx2x *bp)
2890{
2891 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002892 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2893 attn_bits);
2894 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2895 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002896 u32 attn_state = bp->attn_state;
2897
2898 /* look for changed bits */
2899 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2900 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2901
2902 DP(NETIF_MSG_HW,
2903 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2904 attn_bits, attn_ack, asserted, deasserted);
2905
2906 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002907 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002908
2909 /* handle bits that were raised */
2910 if (asserted)
2911 bnx2x_attn_int_asserted(bp, asserted);
2912
2913 if (deasserted)
2914 bnx2x_attn_int_deasserted(bp, deasserted);
2915}
2916
2917static void bnx2x_sp_task(struct work_struct *work)
2918{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002919 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002920 u16 status;
2921
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002923 /* Return here if interrupt is disabled */
2924 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002925 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002926 return;
2927 }
2928
2929 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002930/* if (status == 0) */
2931/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002932
Eilon Greenstein3196a882008-08-13 15:58:49 -07002933 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002934
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002935 /* HW attentions */
2936 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002937 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938
Eilon Greenstein68d59482009-01-14 21:27:36 -08002939 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002940 IGU_INT_NOP, 1);
2941 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2942 IGU_INT_NOP, 1);
2943 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2944 IGU_INT_NOP, 1);
2945 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2946 IGU_INT_NOP, 1);
2947 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2948 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002949
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002950}
2951
2952static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2953{
2954 struct net_device *dev = dev_instance;
2955 struct bnx2x *bp = netdev_priv(dev);
2956
2957 /* Return here if interrupt is disabled */
2958 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002959 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002960 return IRQ_HANDLED;
2961 }
2962
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002963 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002964
2965#ifdef BNX2X_STOP_ON_ERROR
2966 if (unlikely(bp->panic))
2967 return IRQ_HANDLED;
2968#endif
2969
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002970 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002971
2972 return IRQ_HANDLED;
2973}
2974
2975/* end of slow path */
2976
2977/* Statistics */
2978
2979/****************************************************************************
2980* Macros
2981****************************************************************************/
2982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002983/* sum[hi:lo] += add[hi:lo] */
2984#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2985 do { \
2986 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002987 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002988 } while (0)
2989
2990/* difference = minuend - subtrahend */
2991#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2992 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002993 if (m_lo < s_lo) { \
2994 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002995 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002996 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002997 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002998 d_hi--; \
2999 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003000 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003001 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003002 d_hi = 0; \
3003 d_lo = 0; \
3004 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003005 } else { \
3006 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003007 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003008 d_hi = 0; \
3009 d_lo = 0; \
3010 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003011 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003012 d_hi = m_hi - s_hi; \
3013 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003014 } \
3015 } \
3016 } while (0)
3017
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003018#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003019 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003020 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3021 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3022 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3023 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3024 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3025 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003026 } while (0)
3027
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003028#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003029 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003030 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3031 diff.lo, new->s##_lo, old->s##_lo); \
3032 ADD_64(estats->t##_hi, diff.hi, \
3033 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003034 } while (0)
3035
3036/* sum[hi:lo] += add */
3037#define ADD_EXTEND_64(s_hi, s_lo, a) \
3038 do { \
3039 s_lo += a; \
3040 s_hi += (s_lo < a) ? 1 : 0; \
3041 } while (0)
3042
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003043#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003044 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003045 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3046 pstats->mac_stx[1].s##_lo, \
3047 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003048 } while (0)
3049
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003050#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003051 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003052 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3053 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003054 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3055 } while (0)
3056
3057#define UPDATE_EXTEND_USTAT(s, t) \
3058 do { \
3059 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3060 old_uclient->s = uclient->s; \
3061 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003062 } while (0)
3063
3064#define UPDATE_EXTEND_XSTAT(s, t) \
3065 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003066 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3067 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003068 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3069 } while (0)
3070
3071/* minuend -= subtrahend */
3072#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3073 do { \
3074 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3075 } while (0)
3076
3077/* minuend[hi:lo] -= subtrahend */
3078#define SUB_EXTEND_64(m_hi, m_lo, s) \
3079 do { \
3080 SUB_64(m_hi, 0, m_lo, s); \
3081 } while (0)
3082
3083#define SUB_EXTEND_USTAT(s, t) \
3084 do { \
3085 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3086 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003087 } while (0)
3088
3089/*
3090 * General service functions
3091 */
3092
3093static inline long bnx2x_hilo(u32 *hiref)
3094{
3095 u32 lo = *(hiref + 1);
3096#if (BITS_PER_LONG == 64)
3097 u32 hi = *hiref;
3098
3099 return HILO_U64(hi, lo);
3100#else
3101 return lo;
3102#endif
3103}
3104
3105/*
3106 * Init service functions
3107 */
3108
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003109static void bnx2x_storm_stats_post(struct bnx2x *bp)
3110{
3111 if (!bp->stats_pending) {
3112 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003113 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003114
3115 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003116 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003117 for_each_queue(bp, i)
3118 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003119
3120 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3121 ((u32 *)&ramrod_data)[1],
3122 ((u32 *)&ramrod_data)[0], 0);
3123 if (rc == 0) {
3124 /* stats ramrod has it's own slot on the spq */
3125 bp->spq_left++;
3126 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003127 }
3128 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003129}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003130
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003131static void bnx2x_stats_init(struct bnx2x *bp)
3132{
3133 int port = BP_PORT(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003134 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003135
Eilon Greensteinde832a52009-02-12 08:36:33 +00003136 bp->stats_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003137 bp->executer_idx = 0;
3138 bp->stats_counter = 0;
3139
3140 /* port stats */
3141 if (!BP_NOMCP(bp))
3142 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3143 else
3144 bp->port.port_stx = 0;
3145 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3146
3147 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3148 bp->port.old_nig_stats.brb_discard =
3149 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003150 bp->port.old_nig_stats.brb_truncate =
3151 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003152 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3153 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3154 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3155 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3156
3157 /* function stats */
Eilon Greensteinde832a52009-02-12 08:36:33 +00003158 for_each_queue(bp, i) {
3159 struct bnx2x_fastpath *fp = &bp->fp[i];
3160
3161 memset(&fp->old_tclient, 0,
3162 sizeof(struct tstorm_per_client_stats));
3163 memset(&fp->old_uclient, 0,
3164 sizeof(struct ustorm_per_client_stats));
3165 memset(&fp->old_xclient, 0,
3166 sizeof(struct xstorm_per_client_stats));
3167 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
3168 }
3169
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003170 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003171 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3172
3173 bp->stats_state = STATS_STATE_DISABLED;
3174 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3175 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3176}
3177
3178static void bnx2x_hw_stats_post(struct bnx2x *bp)
3179{
3180 struct dmae_command *dmae = &bp->stats_dmae;
3181 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3182
3183 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003184 if (CHIP_REV_IS_SLOW(bp))
3185 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003186
3187 /* loader */
3188 if (bp->executer_idx) {
3189 int loader_idx = PMF_DMAE_C(bp);
3190
3191 memset(dmae, 0, sizeof(struct dmae_command));
3192
3193 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3194 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3195 DMAE_CMD_DST_RESET |
3196#ifdef __BIG_ENDIAN
3197 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3198#else
3199 DMAE_CMD_ENDIANITY_DW_SWAP |
3200#endif
3201 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3202 DMAE_CMD_PORT_0) |
3203 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3204 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3205 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3206 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3207 sizeof(struct dmae_command) *
3208 (loader_idx + 1)) >> 2;
3209 dmae->dst_addr_hi = 0;
3210 dmae->len = sizeof(struct dmae_command) >> 2;
3211 if (CHIP_IS_E1(bp))
3212 dmae->len--;
3213 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3214 dmae->comp_addr_hi = 0;
3215 dmae->comp_val = 1;
3216
3217 *stats_comp = 0;
3218 bnx2x_post_dmae(bp, dmae, loader_idx);
3219
3220 } else if (bp->func_stx) {
3221 *stats_comp = 0;
3222 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3223 }
3224}
3225
3226static int bnx2x_stats_comp(struct bnx2x *bp)
3227{
3228 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3229 int cnt = 10;
3230
3231 might_sleep();
3232 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003233 if (!cnt) {
3234 BNX2X_ERR("timeout waiting for stats finished\n");
3235 break;
3236 }
3237 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003238 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003239 }
3240 return 1;
3241}
3242
3243/*
3244 * Statistics service functions
3245 */
3246
3247static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3248{
3249 struct dmae_command *dmae;
3250 u32 opcode;
3251 int loader_idx = PMF_DMAE_C(bp);
3252 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3253
3254 /* sanity */
3255 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3256 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003257 return;
3258 }
3259
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003260 bp->executer_idx = 0;
3261
3262 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3263 DMAE_CMD_C_ENABLE |
3264 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3265#ifdef __BIG_ENDIAN
3266 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3267#else
3268 DMAE_CMD_ENDIANITY_DW_SWAP |
3269#endif
3270 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3271 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3272
3273 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3274 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3275 dmae->src_addr_lo = bp->port.port_stx >> 2;
3276 dmae->src_addr_hi = 0;
3277 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3278 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3279 dmae->len = DMAE_LEN32_RD_MAX;
3280 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3281 dmae->comp_addr_hi = 0;
3282 dmae->comp_val = 1;
3283
3284 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3285 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3286 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3287 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003288 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3289 DMAE_LEN32_RD_MAX * 4);
3290 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3291 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003292 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3293 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3294 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3295 dmae->comp_val = DMAE_COMP_VAL;
3296
3297 *stats_comp = 0;
3298 bnx2x_hw_stats_post(bp);
3299 bnx2x_stats_comp(bp);
3300}
3301
3302static void bnx2x_port_stats_init(struct bnx2x *bp)
3303{
3304 struct dmae_command *dmae;
3305 int port = BP_PORT(bp);
3306 int vn = BP_E1HVN(bp);
3307 u32 opcode;
3308 int loader_idx = PMF_DMAE_C(bp);
3309 u32 mac_addr;
3310 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3311
3312 /* sanity */
3313 if (!bp->link_vars.link_up || !bp->port.pmf) {
3314 BNX2X_ERR("BUG!\n");
3315 return;
3316 }
3317
3318 bp->executer_idx = 0;
3319
3320 /* MCP */
3321 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3322 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3323 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3324#ifdef __BIG_ENDIAN
3325 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3326#else
3327 DMAE_CMD_ENDIANITY_DW_SWAP |
3328#endif
3329 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3330 (vn << DMAE_CMD_E1HVN_SHIFT));
3331
3332 if (bp->port.port_stx) {
3333
3334 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3335 dmae->opcode = opcode;
3336 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3337 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3338 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3339 dmae->dst_addr_hi = 0;
3340 dmae->len = sizeof(struct host_port_stats) >> 2;
3341 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3342 dmae->comp_addr_hi = 0;
3343 dmae->comp_val = 1;
3344 }
3345
3346 if (bp->func_stx) {
3347
3348 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3349 dmae->opcode = opcode;
3350 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3351 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3352 dmae->dst_addr_lo = bp->func_stx >> 2;
3353 dmae->dst_addr_hi = 0;
3354 dmae->len = sizeof(struct host_func_stats) >> 2;
3355 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3356 dmae->comp_addr_hi = 0;
3357 dmae->comp_val = 1;
3358 }
3359
3360 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003361 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3362 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3363 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3364#ifdef __BIG_ENDIAN
3365 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3366#else
3367 DMAE_CMD_ENDIANITY_DW_SWAP |
3368#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003369 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3370 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003371
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003372 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003373
3374 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3375 NIG_REG_INGRESS_BMAC0_MEM);
3376
3377 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3378 BIGMAC_REGISTER_TX_STAT_GTBYT */
3379 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3380 dmae->opcode = opcode;
3381 dmae->src_addr_lo = (mac_addr +
3382 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3383 dmae->src_addr_hi = 0;
3384 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3385 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3386 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3387 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3388 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3389 dmae->comp_addr_hi = 0;
3390 dmae->comp_val = 1;
3391
3392 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3393 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3394 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3395 dmae->opcode = opcode;
3396 dmae->src_addr_lo = (mac_addr +
3397 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3398 dmae->src_addr_hi = 0;
3399 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003400 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003402 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003403 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3404 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3405 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3406 dmae->comp_addr_hi = 0;
3407 dmae->comp_val = 1;
3408
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003409 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410
3411 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3412
3413 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3414 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3415 dmae->opcode = opcode;
3416 dmae->src_addr_lo = (mac_addr +
3417 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3418 dmae->src_addr_hi = 0;
3419 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3420 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3421 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3422 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3423 dmae->comp_addr_hi = 0;
3424 dmae->comp_val = 1;
3425
3426 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3427 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3428 dmae->opcode = opcode;
3429 dmae->src_addr_lo = (mac_addr +
3430 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3431 dmae->src_addr_hi = 0;
3432 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003433 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003434 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003435 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003436 dmae->len = 1;
3437 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3438 dmae->comp_addr_hi = 0;
3439 dmae->comp_val = 1;
3440
3441 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3442 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3443 dmae->opcode = opcode;
3444 dmae->src_addr_lo = (mac_addr +
3445 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3446 dmae->src_addr_hi = 0;
3447 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003448 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003449 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003450 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003451 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3452 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3453 dmae->comp_addr_hi = 0;
3454 dmae->comp_val = 1;
3455 }
3456
3457 /* NIG */
3458 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003459 dmae->opcode = opcode;
3460 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3461 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3462 dmae->src_addr_hi = 0;
3463 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3464 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3465 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3466 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3467 dmae->comp_addr_hi = 0;
3468 dmae->comp_val = 1;
3469
3470 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3471 dmae->opcode = opcode;
3472 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3473 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3474 dmae->src_addr_hi = 0;
3475 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3476 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3477 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3478 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3479 dmae->len = (2*sizeof(u32)) >> 2;
3480 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3481 dmae->comp_addr_hi = 0;
3482 dmae->comp_val = 1;
3483
3484 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3486 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3487 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3488#ifdef __BIG_ENDIAN
3489 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3490#else
3491 DMAE_CMD_ENDIANITY_DW_SWAP |
3492#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003493 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3494 (vn << DMAE_CMD_E1HVN_SHIFT));
3495 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3496 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003497 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003498 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3499 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3500 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3501 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3502 dmae->len = (2*sizeof(u32)) >> 2;
3503 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3504 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3505 dmae->comp_val = DMAE_COMP_VAL;
3506
3507 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003508}
3509
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003510static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003511{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003512 struct dmae_command *dmae = &bp->stats_dmae;
3513 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003514
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003515 /* sanity */
3516 if (!bp->func_stx) {
3517 BNX2X_ERR("BUG!\n");
3518 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003519 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003520
3521 bp->executer_idx = 0;
3522 memset(dmae, 0, sizeof(struct dmae_command));
3523
3524 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3525 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3526 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3527#ifdef __BIG_ENDIAN
3528 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3529#else
3530 DMAE_CMD_ENDIANITY_DW_SWAP |
3531#endif
3532 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3533 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3534 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3535 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3536 dmae->dst_addr_lo = bp->func_stx >> 2;
3537 dmae->dst_addr_hi = 0;
3538 dmae->len = sizeof(struct host_func_stats) >> 2;
3539 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3540 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3541 dmae->comp_val = DMAE_COMP_VAL;
3542
3543 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544}
3545
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003546static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003547{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003548 if (bp->port.pmf)
3549 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003550
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003551 else if (bp->func_stx)
3552 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003553
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003554 bnx2x_hw_stats_post(bp);
3555 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556}
3557
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003558static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003559{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003560 bnx2x_stats_comp(bp);
3561 bnx2x_stats_pmf_update(bp);
3562 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003563}
3564
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003565static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003566{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003567 bnx2x_stats_comp(bp);
3568 bnx2x_stats_start(bp);
3569}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003570
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003571static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3572{
3573 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3574 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003575 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003576 struct {
3577 u32 lo;
3578 u32 hi;
3579 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003580
3581 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3582 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3583 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3584 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3585 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3586 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003587 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003588 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003589 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003590 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3591 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3592 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3593 UPDATE_STAT64(tx_stat_gt127,
3594 tx_stat_etherstatspkts65octetsto127octets);
3595 UPDATE_STAT64(tx_stat_gt255,
3596 tx_stat_etherstatspkts128octetsto255octets);
3597 UPDATE_STAT64(tx_stat_gt511,
3598 tx_stat_etherstatspkts256octetsto511octets);
3599 UPDATE_STAT64(tx_stat_gt1023,
3600 tx_stat_etherstatspkts512octetsto1023octets);
3601 UPDATE_STAT64(tx_stat_gt1518,
3602 tx_stat_etherstatspkts1024octetsto1522octets);
3603 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3604 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3605 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3606 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3607 UPDATE_STAT64(tx_stat_gterr,
3608 tx_stat_dot3statsinternalmactransmiterrors);
3609 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003610
3611 estats->pause_frames_received_hi =
3612 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3613 estats->pause_frames_received_lo =
3614 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3615
3616 estats->pause_frames_sent_hi =
3617 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3618 estats->pause_frames_sent_lo =
3619 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003620}
3621
3622static void bnx2x_emac_stats_update(struct bnx2x *bp)
3623{
3624 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3625 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003626 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003627
3628 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3629 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3630 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3631 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3632 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3633 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3634 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3635 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3636 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3637 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3638 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3639 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3640 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3641 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3642 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3643 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3644 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3645 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3646 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3647 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3648 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3649 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3650 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3651 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3652 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3653 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3654 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3655 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3656 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3657 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3658 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003659
3660 estats->pause_frames_received_hi =
3661 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3662 estats->pause_frames_received_lo =
3663 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3664 ADD_64(estats->pause_frames_received_hi,
3665 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3666 estats->pause_frames_received_lo,
3667 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3668
3669 estats->pause_frames_sent_hi =
3670 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3671 estats->pause_frames_sent_lo =
3672 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3673 ADD_64(estats->pause_frames_sent_hi,
3674 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3675 estats->pause_frames_sent_lo,
3676 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003677}
3678
3679static int bnx2x_hw_stats_update(struct bnx2x *bp)
3680{
3681 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3682 struct nig_stats *old = &(bp->port.old_nig_stats);
3683 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3684 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003685 struct {
3686 u32 lo;
3687 u32 hi;
3688 } diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003689 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003690
3691 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3692 bnx2x_bmac_stats_update(bp);
3693
3694 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3695 bnx2x_emac_stats_update(bp);
3696
3697 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00003698 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003699 return -1;
3700 }
3701
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003702 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3703 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003704 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3705 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003706
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003707 UPDATE_STAT64_NIG(egress_mac_pkt0,
3708 etherstatspkts1024octetsto1522octets);
3709 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003710
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003711 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003712
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003713 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3714 sizeof(struct mac_stx));
3715 estats->brb_drop_hi = pstats->brb_drop_hi;
3716 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003718 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003719
Eilon Greensteinde832a52009-02-12 08:36:33 +00003720 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3721 if (nig_timer_max != estats->nig_timer_max) {
3722 estats->nig_timer_max = nig_timer_max;
3723 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3724 }
3725
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003726 return 0;
3727}
3728
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003729static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003730{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003731 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003732 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003733 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003734 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3735 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003736 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003737
Eilon Greensteinde832a52009-02-12 08:36:33 +00003738 memset(&(fstats->total_bytes_received_hi), 0,
3739 sizeof(struct host_func_stats) - 2*sizeof(u32));
3740 estats->error_bytes_received_hi = 0;
3741 estats->error_bytes_received_lo = 0;
3742 estats->etherstatsoverrsizepkts_hi = 0;
3743 estats->etherstatsoverrsizepkts_lo = 0;
3744 estats->no_buff_discard_hi = 0;
3745 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003746
Eilon Greensteinde832a52009-02-12 08:36:33 +00003747 for_each_queue(bp, i) {
3748 struct bnx2x_fastpath *fp = &bp->fp[i];
3749 int cl_id = fp->cl_id;
3750 struct tstorm_per_client_stats *tclient =
3751 &stats->tstorm_common.client_statistics[cl_id];
3752 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
3753 struct ustorm_per_client_stats *uclient =
3754 &stats->ustorm_common.client_statistics[cl_id];
3755 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
3756 struct xstorm_per_client_stats *xclient =
3757 &stats->xstorm_common.client_statistics[cl_id];
3758 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
3759 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
3760 u32 diff;
3761
3762 /* are storm stats valid? */
3763 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3764 bp->stats_counter) {
3765 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
3766 " xstorm counter (%d) != stats_counter (%d)\n",
3767 i, xclient->stats_counter, bp->stats_counter);
3768 return -1;
3769 }
3770 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3771 bp->stats_counter) {
3772 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
3773 " tstorm counter (%d) != stats_counter (%d)\n",
3774 i, tclient->stats_counter, bp->stats_counter);
3775 return -2;
3776 }
3777 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
3778 bp->stats_counter) {
3779 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
3780 " ustorm counter (%d) != stats_counter (%d)\n",
3781 i, uclient->stats_counter, bp->stats_counter);
3782 return -4;
3783 }
3784
3785 qstats->total_bytes_received_hi =
3786 qstats->valid_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003787 le32_to_cpu(tclient->total_rcv_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003788 qstats->total_bytes_received_lo =
3789 qstats->valid_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003790 le32_to_cpu(tclient->total_rcv_bytes.lo);
3791
Eilon Greensteinde832a52009-02-12 08:36:33 +00003792 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003793 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003794 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003795 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003796
3797 ADD_64(qstats->total_bytes_received_hi,
3798 qstats->error_bytes_received_hi,
3799 qstats->total_bytes_received_lo,
3800 qstats->error_bytes_received_lo);
3801
3802 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
3803 total_unicast_packets_received);
3804 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3805 total_multicast_packets_received);
3806 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3807 total_broadcast_packets_received);
3808 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
3809 etherstatsoverrsizepkts);
3810 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
3811
3812 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
3813 total_unicast_packets_received);
3814 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
3815 total_multicast_packets_received);
3816 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
3817 total_broadcast_packets_received);
3818 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
3819 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
3820 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
3821
3822 qstats->total_bytes_transmitted_hi =
3823 le32_to_cpu(xclient->total_sent_bytes.hi);
3824 qstats->total_bytes_transmitted_lo =
3825 le32_to_cpu(xclient->total_sent_bytes.lo);
3826
3827 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3828 total_unicast_packets_transmitted);
3829 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3830 total_multicast_packets_transmitted);
3831 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3832 total_broadcast_packets_transmitted);
3833
3834 old_tclient->checksum_discard = tclient->checksum_discard;
3835 old_tclient->ttl0_discard = tclient->ttl0_discard;
3836
3837 ADD_64(fstats->total_bytes_received_hi,
3838 qstats->total_bytes_received_hi,
3839 fstats->total_bytes_received_lo,
3840 qstats->total_bytes_received_lo);
3841 ADD_64(fstats->total_bytes_transmitted_hi,
3842 qstats->total_bytes_transmitted_hi,
3843 fstats->total_bytes_transmitted_lo,
3844 qstats->total_bytes_transmitted_lo);
3845 ADD_64(fstats->total_unicast_packets_received_hi,
3846 qstats->total_unicast_packets_received_hi,
3847 fstats->total_unicast_packets_received_lo,
3848 qstats->total_unicast_packets_received_lo);
3849 ADD_64(fstats->total_multicast_packets_received_hi,
3850 qstats->total_multicast_packets_received_hi,
3851 fstats->total_multicast_packets_received_lo,
3852 qstats->total_multicast_packets_received_lo);
3853 ADD_64(fstats->total_broadcast_packets_received_hi,
3854 qstats->total_broadcast_packets_received_hi,
3855 fstats->total_broadcast_packets_received_lo,
3856 qstats->total_broadcast_packets_received_lo);
3857 ADD_64(fstats->total_unicast_packets_transmitted_hi,
3858 qstats->total_unicast_packets_transmitted_hi,
3859 fstats->total_unicast_packets_transmitted_lo,
3860 qstats->total_unicast_packets_transmitted_lo);
3861 ADD_64(fstats->total_multicast_packets_transmitted_hi,
3862 qstats->total_multicast_packets_transmitted_hi,
3863 fstats->total_multicast_packets_transmitted_lo,
3864 qstats->total_multicast_packets_transmitted_lo);
3865 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
3866 qstats->total_broadcast_packets_transmitted_hi,
3867 fstats->total_broadcast_packets_transmitted_lo,
3868 qstats->total_broadcast_packets_transmitted_lo);
3869 ADD_64(fstats->valid_bytes_received_hi,
3870 qstats->valid_bytes_received_hi,
3871 fstats->valid_bytes_received_lo,
3872 qstats->valid_bytes_received_lo);
3873
3874 ADD_64(estats->error_bytes_received_hi,
3875 qstats->error_bytes_received_hi,
3876 estats->error_bytes_received_lo,
3877 qstats->error_bytes_received_lo);
3878 ADD_64(estats->etherstatsoverrsizepkts_hi,
3879 qstats->etherstatsoverrsizepkts_hi,
3880 estats->etherstatsoverrsizepkts_lo,
3881 qstats->etherstatsoverrsizepkts_lo);
3882 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
3883 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
3884 }
3885
3886 ADD_64(fstats->total_bytes_received_hi,
3887 estats->rx_stat_ifhcinbadoctets_hi,
3888 fstats->total_bytes_received_lo,
3889 estats->rx_stat_ifhcinbadoctets_lo);
3890
3891 memcpy(estats, &(fstats->total_bytes_received_hi),
3892 sizeof(struct host_func_stats) - 2*sizeof(u32));
3893
3894 ADD_64(estats->etherstatsoverrsizepkts_hi,
3895 estats->rx_stat_dot3statsframestoolong_hi,
3896 estats->etherstatsoverrsizepkts_lo,
3897 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003898 ADD_64(estats->error_bytes_received_hi,
3899 estats->rx_stat_ifhcinbadoctets_hi,
3900 estats->error_bytes_received_lo,
3901 estats->rx_stat_ifhcinbadoctets_lo);
3902
Eilon Greensteinde832a52009-02-12 08:36:33 +00003903 if (bp->port.pmf) {
3904 estats->mac_filter_discard =
3905 le32_to_cpu(tport->mac_filter_discard);
3906 estats->xxoverflow_discard =
3907 le32_to_cpu(tport->xxoverflow_discard);
3908 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003909 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003910 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3911 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003912
3913 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3914
Eilon Greensteinde832a52009-02-12 08:36:33 +00003915 bp->stats_pending = 0;
3916
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003917 return 0;
3918}
3919
3920static void bnx2x_net_stats_update(struct bnx2x *bp)
3921{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003922 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003923 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003924 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003925
3926 nstats->rx_packets =
3927 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3928 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3929 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3930
3931 nstats->tx_packets =
3932 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3933 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3934 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3935
Eilon Greensteinde832a52009-02-12 08:36:33 +00003936 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003938 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003939
Eilon Greensteinde832a52009-02-12 08:36:33 +00003940 nstats->rx_dropped = estats->mac_discard;
3941 for_each_queue(bp, i)
3942 nstats->rx_dropped +=
3943 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
3944
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003945 nstats->tx_dropped = 0;
3946
3947 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003948 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003949
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003950 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003951 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003952
3953 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003954 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
3955 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
3956 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
3957 bnx2x_hilo(&estats->brb_truncate_hi);
3958 nstats->rx_crc_errors =
3959 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
3960 nstats->rx_frame_errors =
3961 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
3962 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003963 nstats->rx_missed_errors = estats->xxoverflow_discard;
3964
3965 nstats->rx_errors = nstats->rx_length_errors +
3966 nstats->rx_over_errors +
3967 nstats->rx_crc_errors +
3968 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003969 nstats->rx_fifo_errors +
3970 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003971
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003972 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003973 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
3974 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
3975 nstats->tx_carrier_errors =
3976 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977 nstats->tx_fifo_errors = 0;
3978 nstats->tx_heartbeat_errors = 0;
3979 nstats->tx_window_errors = 0;
3980
3981 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00003982 nstats->tx_carrier_errors +
3983 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
3984}
3985
3986static void bnx2x_drv_stats_update(struct bnx2x *bp)
3987{
3988 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3989 int i;
3990
3991 estats->driver_xoff = 0;
3992 estats->rx_err_discard_pkt = 0;
3993 estats->rx_skb_alloc_failed = 0;
3994 estats->hw_csum_err = 0;
3995 for_each_queue(bp, i) {
3996 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
3997
3998 estats->driver_xoff += qstats->driver_xoff;
3999 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4000 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4001 estats->hw_csum_err += qstats->hw_csum_err;
4002 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003}
4004
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004005static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004006{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004007 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004008
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004009 if (*stats_comp != DMAE_COMP_VAL)
4010 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004011
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004012 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004013 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004014
Eilon Greensteinde832a52009-02-12 08:36:33 +00004015 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4016 BNX2X_ERR("storm stats were not updated for 3 times\n");
4017 bnx2x_panic();
4018 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004019 }
4020
Eilon Greensteinde832a52009-02-12 08:36:33 +00004021 bnx2x_net_stats_update(bp);
4022 bnx2x_drv_stats_update(bp);
4023
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004024 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004025 struct tstorm_per_client_stats *old_tclient =
4026 &bp->fp->old_tclient;
4027 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004028 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004029 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004030 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004031
4032 printk(KERN_DEBUG "%s:\n", bp->dev->name);
4033 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
4034 " tx pkt (%lx)\n",
4035 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004036 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004037 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
4038 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004039 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
4040 bp->fp->rx_comp_cons),
4041 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004042 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
4043 "brb truncate %u\n",
4044 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
4045 qstats->driver_xoff,
4046 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004047 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004048 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004049 "mac_discard %u mac_filter_discard %u "
4050 "xxovrflow_discard %u brb_truncate_discard %u "
4051 "ttl0_discard %u\n",
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004052 le32_to_cpu(old_tclient->checksum_discard),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004053 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
4054 bnx2x_hilo(&qstats->no_buff_discard_hi),
4055 estats->mac_discard, estats->mac_filter_discard,
4056 estats->xxoverflow_discard, estats->brb_truncate_discard,
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004057 le32_to_cpu(old_tclient->ttl0_discard));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004058
4059 for_each_queue(bp, i) {
4060 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
4061 bnx2x_fp(bp, i, tx_pkt),
4062 bnx2x_fp(bp, i, rx_pkt),
4063 bnx2x_fp(bp, i, rx_calls));
4064 }
4065 }
4066
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004067 bnx2x_hw_stats_post(bp);
4068 bnx2x_storm_stats_post(bp);
4069}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004070
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004071static void bnx2x_port_stats_stop(struct bnx2x *bp)
4072{
4073 struct dmae_command *dmae;
4074 u32 opcode;
4075 int loader_idx = PMF_DMAE_C(bp);
4076 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004077
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004078 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004079
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004080 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4081 DMAE_CMD_C_ENABLE |
4082 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004083#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004084 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004085#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004086 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004087#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004088 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4089 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4090
4091 if (bp->port.port_stx) {
4092
4093 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4094 if (bp->func_stx)
4095 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4096 else
4097 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4098 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4099 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4100 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004101 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004102 dmae->len = sizeof(struct host_port_stats) >> 2;
4103 if (bp->func_stx) {
4104 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4105 dmae->comp_addr_hi = 0;
4106 dmae->comp_val = 1;
4107 } else {
4108 dmae->comp_addr_lo =
4109 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4110 dmae->comp_addr_hi =
4111 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4112 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004113
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004114 *stats_comp = 0;
4115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004116 }
4117
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004118 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004119
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004120 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4121 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4122 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4123 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4124 dmae->dst_addr_lo = bp->func_stx >> 2;
4125 dmae->dst_addr_hi = 0;
4126 dmae->len = sizeof(struct host_func_stats) >> 2;
4127 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4128 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4129 dmae->comp_val = DMAE_COMP_VAL;
4130
4131 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004132 }
4133}
4134
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004135static void bnx2x_stats_stop(struct bnx2x *bp)
4136{
4137 int update = 0;
4138
4139 bnx2x_stats_comp(bp);
4140
4141 if (bp->port.pmf)
4142 update = (bnx2x_hw_stats_update(bp) == 0);
4143
4144 update |= (bnx2x_storm_stats_update(bp) == 0);
4145
4146 if (update) {
4147 bnx2x_net_stats_update(bp);
4148
4149 if (bp->port.pmf)
4150 bnx2x_port_stats_stop(bp);
4151
4152 bnx2x_hw_stats_post(bp);
4153 bnx2x_stats_comp(bp);
4154 }
4155}
4156
4157static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4158{
4159}
4160
4161static const struct {
4162 void (*action)(struct bnx2x *bp);
4163 enum bnx2x_stats_state next_state;
4164} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4165/* state event */
4166{
4167/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4168/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4169/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4170/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4171},
4172{
4173/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4174/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4175/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4176/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4177}
4178};
4179
4180static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4181{
4182 enum bnx2x_stats_state state = bp->stats_state;
4183
4184 bnx2x_stats_stm[state][event].action(bp);
4185 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4186
4187 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4188 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4189 state, event, bp->stats_state);
4190}
4191
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004192static void bnx2x_timer(unsigned long data)
4193{
4194 struct bnx2x *bp = (struct bnx2x *) data;
4195
4196 if (!netif_running(bp->dev))
4197 return;
4198
4199 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004200 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004201
4202 if (poll) {
4203 struct bnx2x_fastpath *fp = &bp->fp[0];
4204 int rc;
4205
Eilon Greenstein7961f792009-03-02 07:59:31 +00004206 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004207 rc = bnx2x_rx_int(fp, 1000);
4208 }
4209
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004210 if (!BP_NOMCP(bp)) {
4211 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004212 u32 drv_pulse;
4213 u32 mcp_pulse;
4214
4215 ++bp->fw_drv_pulse_wr_seq;
4216 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4217 /* TBD - add SYSTEM_TIME */
4218 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004219 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004220
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004221 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004222 MCP_PULSE_SEQ_MASK);
4223 /* The delta between driver pulse and mcp response
4224 * should be 1 (before mcp response) or 0 (after mcp response)
4225 */
4226 if ((drv_pulse != mcp_pulse) &&
4227 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4228 /* someone lost a heartbeat... */
4229 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4230 drv_pulse, mcp_pulse);
4231 }
4232 }
4233
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004234 if ((bp->state == BNX2X_STATE_OPEN) ||
4235 (bp->state == BNX2X_STATE_DISABLED))
4236 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004237
Eliezer Tamirf1410642008-02-28 11:51:50 -08004238timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004239 mod_timer(&bp->timer, jiffies + bp->current_interval);
4240}
4241
4242/* end of Statistics */
4243
4244/* nic init */
4245
4246/*
4247 * nic init service functions
4248 */
4249
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004250static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004251{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004252 int port = BP_PORT(bp);
4253
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004254 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004255 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004256 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004257 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004258 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004259 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004260}
4261
Eilon Greenstein5c862842008-08-13 15:51:48 -07004262static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4263 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004264{
4265 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004266 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004268 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004269
4270 /* USTORM */
4271 section = ((u64)mapping) + offsetof(struct host_status_block,
4272 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004273 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004274
4275 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004276 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004277 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004278 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004279 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004280 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4281 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004282
4283 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4284 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004285 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004286
4287 /* CSTORM */
4288 section = ((u64)mapping) + offsetof(struct host_status_block,
4289 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004290 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004291
4292 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004293 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004294 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004295 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004296 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004297 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4298 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004299
4300 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4301 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004302 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004303
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004304 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4305}
4306
4307static void bnx2x_zero_def_sb(struct bnx2x *bp)
4308{
4309 int func = BP_FUNC(bp);
4310
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004311 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004312 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4313 sizeof(struct tstorm_def_status_block)/4);
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004314 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR +
4315 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4316 sizeof(struct ustorm_def_status_block)/4);
4317 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR +
4318 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4319 sizeof(struct cstorm_def_status_block)/4);
4320 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR +
4321 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4322 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004323}
4324
4325static void bnx2x_init_def_sb(struct bnx2x *bp,
4326 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004327 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004329 int port = BP_PORT(bp);
4330 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004331 int index, val, reg_offset;
4332 u64 section;
4333
4334 /* ATTN */
4335 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4336 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004337 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004338
Eliezer Tamir49d66772008-02-28 11:53:13 -08004339 bp->attn_state = 0;
4340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4342 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4343
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004344 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004345 bp->attn_group[index].sig[0] = REG_RD(bp,
4346 reg_offset + 0x10*index);
4347 bp->attn_group[index].sig[1] = REG_RD(bp,
4348 reg_offset + 0x4 + 0x10*index);
4349 bp->attn_group[index].sig[2] = REG_RD(bp,
4350 reg_offset + 0x8 + 0x10*index);
4351 bp->attn_group[index].sig[3] = REG_RD(bp,
4352 reg_offset + 0xc + 0x10*index);
4353 }
4354
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004355 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4356 HC_REG_ATTN_MSG0_ADDR_L);
4357
4358 REG_WR(bp, reg_offset, U64_LO(section));
4359 REG_WR(bp, reg_offset + 4, U64_HI(section));
4360
4361 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4362
4363 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004364 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004365 REG_WR(bp, reg_offset, val);
4366
4367 /* USTORM */
4368 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4369 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004370 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004371
4372 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004373 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004374 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004375 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004376 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004377 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004378 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004379
4380 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4381 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004382 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004383
4384 /* CSTORM */
4385 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4386 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004387 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004388
4389 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004390 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004391 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004392 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004393 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004394 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004395 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004396
4397 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4398 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004399 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004400
4401 /* TSTORM */
4402 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4403 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004404 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004405
4406 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004407 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004408 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004409 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004410 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004411 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004412 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004413
4414 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4415 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004416 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004417
4418 /* XSTORM */
4419 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4420 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004421 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004422
4423 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004424 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004425 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004426 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004427 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004428 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004429 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004430
4431 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4432 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004433 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004434
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004435 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004436 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004437
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004438 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004439}
4440
4441static void bnx2x_update_coalesce(struct bnx2x *bp)
4442{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004443 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004444 int i;
4445
4446 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004447 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004448
4449 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4450 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004451 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004452 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004453 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004454 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004455 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004456 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004457 (bp->rx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004458
4459 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4460 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004461 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004462 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004463 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004464 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004465 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004466 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004467 (bp->tx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004468 }
4469}
4470
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004471static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4472 struct bnx2x_fastpath *fp, int last)
4473{
4474 int i;
4475
4476 for (i = 0; i < last; i++) {
4477 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4478 struct sk_buff *skb = rx_buf->skb;
4479
4480 if (skb == NULL) {
4481 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4482 continue;
4483 }
4484
4485 if (fp->tpa_state[i] == BNX2X_TPA_START)
4486 pci_unmap_single(bp->pdev,
4487 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00004488 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004489
4490 dev_kfree_skb(skb);
4491 rx_buf->skb = NULL;
4492 }
4493}
4494
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004495static void bnx2x_init_rx_rings(struct bnx2x *bp)
4496{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004497 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004498 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4499 ETH_MAX_AGGREGATION_QUEUES_E1H;
4500 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004501 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004502
Eilon Greenstein87942b42009-02-12 08:36:49 +00004503 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00004504 DP(NETIF_MSG_IFUP,
4505 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004506
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004507 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004508
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004509 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004510 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004511
Eilon Greenstein32626232008-08-13 15:51:07 -07004512 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004513 fp->tpa_pool[i].skb =
4514 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4515 if (!fp->tpa_pool[i].skb) {
4516 BNX2X_ERR("Failed to allocate TPA "
4517 "skb pool for queue[%d] - "
4518 "disabling TPA on this "
4519 "queue!\n", j);
4520 bnx2x_free_tpa_pool(bp, fp, i);
4521 fp->disable_tpa = 1;
4522 break;
4523 }
4524 pci_unmap_addr_set((struct sw_rx_bd *)
4525 &bp->fp->tpa_pool[i],
4526 mapping, 0);
4527 fp->tpa_state[i] = BNX2X_TPA_STOP;
4528 }
4529 }
4530 }
4531
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004532 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004533 struct bnx2x_fastpath *fp = &bp->fp[j];
4534
4535 fp->rx_bd_cons = 0;
4536 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004537 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004538
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004539 /* "next page" elements initialization */
4540 /* SGE ring */
4541 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4542 struct eth_rx_sge *sge;
4543
4544 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4545 sge->addr_hi =
4546 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4547 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4548 sge->addr_lo =
4549 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4550 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4551 }
4552
4553 bnx2x_init_sge_ring_bit_mask(fp);
4554
4555 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004556 for (i = 1; i <= NUM_RX_RINGS; i++) {
4557 struct eth_rx_bd *rx_bd;
4558
4559 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4560 rx_bd->addr_hi =
4561 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004562 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004563 rx_bd->addr_lo =
4564 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004565 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004566 }
4567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004568 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004569 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4570 struct eth_rx_cqe_next_page *nextpg;
4571
4572 nextpg = (struct eth_rx_cqe_next_page *)
4573 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4574 nextpg->addr_hi =
4575 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004576 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004577 nextpg->addr_lo =
4578 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004579 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004580 }
4581
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004582 /* Allocate SGEs and initialize the ring elements */
4583 for (i = 0, ring_prod = 0;
4584 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004585
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004586 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4587 BNX2X_ERR("was only able to allocate "
4588 "%d rx sges\n", i);
4589 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4590 /* Cleanup already allocated elements */
4591 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004592 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004593 fp->disable_tpa = 1;
4594 ring_prod = 0;
4595 break;
4596 }
4597 ring_prod = NEXT_SGE_IDX(ring_prod);
4598 }
4599 fp->rx_sge_prod = ring_prod;
4600
4601 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004602 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004603 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004604 for (i = 0; i < bp->rx_ring_size; i++) {
4605 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4606 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004607 "%d rx skbs on queue[%d]\n", i, j);
4608 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609 break;
4610 }
4611 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004612 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004613 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004614 }
4615
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004616 fp->rx_bd_prod = ring_prod;
4617 /* must not have more available CQEs than BDs */
4618 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4619 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004620 fp->rx_pkt = fp->rx_calls = 0;
4621
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004622 /* Warning!
4623 * this will generate an interrupt (to the TSTORM)
4624 * must only be done after chip is initialized
4625 */
4626 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4627 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004628 if (j != 0)
4629 continue;
4630
4631 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004632 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004633 U64_LO(fp->rx_comp_mapping));
4634 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004635 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636 U64_HI(fp->rx_comp_mapping));
4637 }
4638}
4639
4640static void bnx2x_init_tx_ring(struct bnx2x *bp)
4641{
4642 int i, j;
4643
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004644 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004645 struct bnx2x_fastpath *fp = &bp->fp[j];
4646
4647 for (i = 1; i <= NUM_TX_RINGS; i++) {
4648 struct eth_tx_bd *tx_bd =
4649 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4650
4651 tx_bd->addr_hi =
4652 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004653 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654 tx_bd->addr_lo =
4655 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004656 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004657 }
4658
4659 fp->tx_pkt_prod = 0;
4660 fp->tx_pkt_cons = 0;
4661 fp->tx_bd_prod = 0;
4662 fp->tx_bd_cons = 0;
4663 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4664 fp->tx_pkt = 0;
4665 }
4666}
4667
4668static void bnx2x_init_sp_ring(struct bnx2x *bp)
4669{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004670 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004671
4672 spin_lock_init(&bp->spq_lock);
4673
4674 bp->spq_left = MAX_SPQ_PENDING;
4675 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4677 bp->spq_prod_bd = bp->spq;
4678 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004680 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004681 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004682 REG_WR(bp,
4683 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004684 U64_HI(bp->spq_mapping));
4685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004686 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687 bp->spq_prod_idx);
4688}
4689
4690static void bnx2x_init_context(struct bnx2x *bp)
4691{
4692 int i;
4693
4694 for_each_queue(bp, i) {
4695 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4696 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00004697 u8 cl_id = fp->cl_id;
Eilon Greenstein0626b892009-02-12 08:38:14 +00004698 u8 sb_id = fp->sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004699
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004700 context->ustorm_st_context.common.sb_index_numbers =
4701 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00004702 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004703 context->ustorm_st_context.common.status_block_id = sb_id;
4704 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004705 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
4706 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
4707 context->ustorm_st_context.common.statistics_counter_id =
4708 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004709 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00004710 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004711 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004712 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004713 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004714 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004715 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004717 if (!fp->disable_tpa) {
4718 context->ustorm_st_context.common.flags |=
4719 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4720 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4721 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004722 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
4723 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004724 context->ustorm_st_context.common.sge_page_base_hi =
4725 U64_HI(fp->rx_sge_mapping);
4726 context->ustorm_st_context.common.sge_page_base_lo =
4727 U64_LO(fp->rx_sge_mapping);
4728 }
4729
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004730 context->ustorm_ag_context.cdu_usage =
4731 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4732 CDU_REGION_NUMBER_UCM_AG,
4733 ETH_CONNECTION_TYPE);
4734
4735 context->xstorm_st_context.tx_bd_page_base_hi =
4736 U64_HI(fp->tx_desc_mapping);
4737 context->xstorm_st_context.tx_bd_page_base_lo =
4738 U64_LO(fp->tx_desc_mapping);
4739 context->xstorm_st_context.db_data_addr_hi =
4740 U64_HI(fp->tx_prods_mapping);
4741 context->xstorm_st_context.db_data_addr_lo =
4742 U64_LO(fp->tx_prods_mapping);
Eilon Greenstein0626b892009-02-12 08:38:14 +00004743 context->xstorm_st_context.statistics_data = (cl_id |
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004744 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004745 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004746 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004747 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004748
4749 context->xstorm_ag_context.cdu_reserved =
4750 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4751 CDU_REGION_NUMBER_XCM_AG,
4752 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004753 }
4754}
4755
4756static void bnx2x_init_ind_table(struct bnx2x *bp)
4757{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004758 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004759 int i;
4760
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004761 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004762 return;
4763
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004764 DP(NETIF_MSG_IFUP,
4765 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004766 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004767 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004768 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein0626b892009-02-12 08:38:14 +00004769 bp->fp->cl_id + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004770}
4771
Eliezer Tamir49d66772008-02-28 11:53:13 -08004772static void bnx2x_set_client_config(struct bnx2x *bp)
4773{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004774 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004775 int port = BP_PORT(bp);
4776 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004777
Eilon Greensteine7799c52009-01-14 21:30:27 -08004778 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004779 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004780 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
4781 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004782#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004783 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004784 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004785 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004786 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4787 }
4788#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004789
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004790 if (bp->flags & TPA_ENABLE_FLAG) {
4791 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004792 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004793 tstorm_client.max_sges_for_packet =
4794 ((tstorm_client.max_sges_for_packet +
4795 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4796 PAGES_PER_SGE_SHIFT;
4797
4798 tstorm_client.config_flags |=
4799 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4800 }
4801
Eliezer Tamir49d66772008-02-28 11:53:13 -08004802 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004803 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
4804
Eliezer Tamir49d66772008-02-28 11:53:13 -08004805 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004806 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004807 ((u32 *)&tstorm_client)[0]);
4808 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004809 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004810 ((u32 *)&tstorm_client)[1]);
4811 }
4812
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004813 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4814 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004815}
4816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004817static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4818{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004819 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004820 int mode = bp->rx_mode;
4821 int mask = (1 << BP_L_ID(bp));
4822 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004823 int i;
4824
Eilon Greenstein3196a882008-08-13 15:58:49 -07004825 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004826
4827 switch (mode) {
4828 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004829 tstorm_mac_filter.ucast_drop_all = mask;
4830 tstorm_mac_filter.mcast_drop_all = mask;
4831 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004832 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004833
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004834 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004835 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004836 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004837
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004838 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004839 tstorm_mac_filter.mcast_accept_all = mask;
4840 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004841 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004843 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004844 tstorm_mac_filter.ucast_accept_all = mask;
4845 tstorm_mac_filter.mcast_accept_all = mask;
4846 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004847 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004848
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004850 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4851 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004852 }
4853
4854 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4855 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004856 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004857 ((u32 *)&tstorm_mac_filter)[i]);
4858
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004859/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004860 ((u32 *)&tstorm_mac_filter)[i]); */
4861 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004862
Eliezer Tamir49d66772008-02-28 11:53:13 -08004863 if (mode != BNX2X_RX_MODE_NONE)
4864 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004865}
4866
Eilon Greenstein471de712008-08-13 15:49:35 -07004867static void bnx2x_init_internal_common(struct bnx2x *bp)
4868{
4869 int i;
4870
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004871 if (bp->flags & TPA_ENABLE_FLAG) {
4872 struct tstorm_eth_tpa_exist tpa = {0};
4873
4874 tpa.tpa_exist = 1;
4875
4876 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4877 ((u32 *)&tpa)[0]);
4878 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4879 ((u32 *)&tpa)[1]);
4880 }
4881
Eilon Greenstein471de712008-08-13 15:49:35 -07004882 /* Zero this manually as its initialization is
4883 currently missing in the initTool */
4884 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4885 REG_WR(bp, BAR_USTRORM_INTMEM +
4886 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4887}
4888
4889static void bnx2x_init_internal_port(struct bnx2x *bp)
4890{
4891 int port = BP_PORT(bp);
4892
4893 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4894 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4895 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4896 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4897}
4898
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004899/* Calculates the sum of vn_min_rates.
4900 It's needed for further normalizing of the min_rates.
4901 Returns:
4902 sum of vn_min_rates.
4903 or
4904 0 - if all the min_rates are 0.
4905 In the later case fainess algorithm should be deactivated.
4906 If not all min_rates are zero then those that are zeroes will be set to 1.
4907 */
4908static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
4909{
4910 int all_zero = 1;
4911 int port = BP_PORT(bp);
4912 int vn;
4913
4914 bp->vn_weight_sum = 0;
4915 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
4916 int func = 2*vn + port;
4917 u32 vn_cfg =
4918 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
4919 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
4920 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
4921
4922 /* Skip hidden vns */
4923 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
4924 continue;
4925
4926 /* If min rate is zero - set it to 1 */
4927 if (!vn_min_rate)
4928 vn_min_rate = DEF_MIN_RATE;
4929 else
4930 all_zero = 0;
4931
4932 bp->vn_weight_sum += vn_min_rate;
4933 }
4934
4935 /* ... only if all min rates are zeros - disable fairness */
4936 if (all_zero)
4937 bp->vn_weight_sum = 0;
4938}
4939
Eilon Greenstein471de712008-08-13 15:49:35 -07004940static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004941{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004942 struct tstorm_eth_function_common_config tstorm_config = {0};
4943 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004944 int port = BP_PORT(bp);
4945 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004946 int i, j;
4947 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07004948 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004949
4950 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004951 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004952 tstorm_config.rss_result_mask = MULTI_MASK;
4953 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004954 if (IS_E1HMF(bp))
4955 tstorm_config.config_flags |=
4956 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004958 tstorm_config.leading_client_id = BP_L_ID(bp);
4959
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004960 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004961 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962 (*(u32 *)&tstorm_config));
4963
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004964 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004965 bnx2x_set_storm_rx_mode(bp);
4966
Eilon Greensteinde832a52009-02-12 08:36:33 +00004967 for_each_queue(bp, i) {
4968 u8 cl_id = bp->fp[i].cl_id;
4969
4970 /* reset xstorm per client statistics */
4971 offset = BAR_XSTRORM_INTMEM +
4972 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4973 for (j = 0;
4974 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
4975 REG_WR(bp, offset + j*4, 0);
4976
4977 /* reset tstorm per client statistics */
4978 offset = BAR_TSTRORM_INTMEM +
4979 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4980 for (j = 0;
4981 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
4982 REG_WR(bp, offset + j*4, 0);
4983
4984 /* reset ustorm per client statistics */
4985 offset = BAR_USTRORM_INTMEM +
4986 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4987 for (j = 0;
4988 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
4989 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004990 }
4991
4992 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004993 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004994
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004995 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004996 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004997 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004998 ((u32 *)&stats_flags)[1]);
4999
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005000 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005001 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005002 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005003 ((u32 *)&stats_flags)[1]);
5004
Eilon Greensteinde832a52009-02-12 08:36:33 +00005005 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5006 ((u32 *)&stats_flags)[0]);
5007 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5008 ((u32 *)&stats_flags)[1]);
5009
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005010 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005011 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005012 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005013 ((u32 *)&stats_flags)[1]);
5014
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005015 REG_WR(bp, BAR_XSTRORM_INTMEM +
5016 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5017 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5018 REG_WR(bp, BAR_XSTRORM_INTMEM +
5019 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5020 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5021
5022 REG_WR(bp, BAR_TSTRORM_INTMEM +
5023 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5024 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5025 REG_WR(bp, BAR_TSTRORM_INTMEM +
5026 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5027 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005028
Eilon Greensteinde832a52009-02-12 08:36:33 +00005029 REG_WR(bp, BAR_USTRORM_INTMEM +
5030 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5031 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5032 REG_WR(bp, BAR_USTRORM_INTMEM +
5033 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5034 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5035
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005036 if (CHIP_IS_E1H(bp)) {
5037 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5038 IS_E1HMF(bp));
5039 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5040 IS_E1HMF(bp));
5041 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5042 IS_E1HMF(bp));
5043 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5044 IS_E1HMF(bp));
5045
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005046 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5047 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005048 }
5049
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005050 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
5051 max_agg_size =
5052 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
5053 SGE_PAGE_SIZE * PAGES_PER_SGE),
5054 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005055 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005056 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005057
5058 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005059 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005060 U64_LO(fp->rx_comp_mapping));
5061 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005062 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005063 U64_HI(fp->rx_comp_mapping));
5064
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005065 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005066 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005067 max_agg_size);
5068 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005069
Eilon Greenstein1c063282009-02-12 08:36:43 +00005070 /* dropless flow control */
5071 if (CHIP_IS_E1H(bp)) {
5072 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5073
5074 rx_pause.bd_thr_low = 250;
5075 rx_pause.cqe_thr_low = 250;
5076 rx_pause.cos = 1;
5077 rx_pause.sge_thr_low = 0;
5078 rx_pause.bd_thr_high = 350;
5079 rx_pause.cqe_thr_high = 350;
5080 rx_pause.sge_thr_high = 0;
5081
5082 for_each_rx_queue(bp, i) {
5083 struct bnx2x_fastpath *fp = &bp->fp[i];
5084
5085 if (!fp->disable_tpa) {
5086 rx_pause.sge_thr_low = 150;
5087 rx_pause.sge_thr_high = 250;
5088 }
5089
5090
5091 offset = BAR_USTRORM_INTMEM +
5092 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5093 fp->cl_id);
5094 for (j = 0;
5095 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5096 j++)
5097 REG_WR(bp, offset + j*4,
5098 ((u32 *)&rx_pause)[j]);
5099 }
5100 }
5101
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005102 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5103
5104 /* Init rate shaping and fairness contexts */
5105 if (IS_E1HMF(bp)) {
5106 int vn;
5107
5108 /* During init there is no active link
5109 Until link is up, set link rate to 10Gbps */
5110 bp->link_vars.line_speed = SPEED_10000;
5111 bnx2x_init_port_minmax(bp);
5112
5113 bnx2x_calc_vn_weight_sum(bp);
5114
5115 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5116 bnx2x_init_vn_minmax(bp, 2*vn + port);
5117
5118 /* Enable rate shaping and fairness */
5119 bp->cmng.flags.cmng_enables =
5120 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
5121 if (bp->vn_weight_sum)
5122 bp->cmng.flags.cmng_enables |=
5123 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
5124 else
5125 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
5126 " fairness will be disabled\n");
5127 } else {
5128 /* rate shaping and fairness are disabled */
5129 DP(NETIF_MSG_IFUP,
5130 "single function mode minmax will be disabled\n");
5131 }
5132
5133
5134 /* Store it to internal memory */
5135 if (bp->port.pmf)
5136 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5137 REG_WR(bp, BAR_XSTRORM_INTMEM +
5138 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5139 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005140}
5141
Eilon Greenstein471de712008-08-13 15:49:35 -07005142static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5143{
5144 switch (load_code) {
5145 case FW_MSG_CODE_DRV_LOAD_COMMON:
5146 bnx2x_init_internal_common(bp);
5147 /* no break */
5148
5149 case FW_MSG_CODE_DRV_LOAD_PORT:
5150 bnx2x_init_internal_port(bp);
5151 /* no break */
5152
5153 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5154 bnx2x_init_internal_func(bp);
5155 break;
5156
5157 default:
5158 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5159 break;
5160 }
5161}
5162
5163static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005164{
5165 int i;
5166
5167 for_each_queue(bp, i) {
5168 struct bnx2x_fastpath *fp = &bp->fp[i];
5169
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005170 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005171 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005173 fp->cl_id = BP_L_ID(bp) + i;
5174 fp->sb_id = fp->cl_id;
5175 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00005176 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
5177 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005178 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005179 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005180 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005181 }
5182
Eilon Greenstein16119782009-03-02 07:59:27 +00005183 /* ensure status block indices were read */
5184 rmb();
5185
5186
Eilon Greenstein5c862842008-08-13 15:51:48 -07005187 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5188 DEF_SB_ID);
5189 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005190 bnx2x_update_coalesce(bp);
5191 bnx2x_init_rx_rings(bp);
5192 bnx2x_init_tx_ring(bp);
5193 bnx2x_init_sp_ring(bp);
5194 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005195 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005196 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005197 bnx2x_stats_init(bp);
5198
5199 /* At this point, we are ready for interrupts */
5200 atomic_set(&bp->intr_sem, 0);
5201
5202 /* flush all before enabling interrupts */
5203 mb();
5204 mmiowb();
5205
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005206 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005207
5208 /* Check for SPIO5 */
5209 bnx2x_attn_int_deasserted0(bp,
5210 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5211 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005212}
5213
5214/* end of nic init */
5215
5216/*
5217 * gzip service functions
5218 */
5219
5220static int bnx2x_gunzip_init(struct bnx2x *bp)
5221{
5222 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5223 &bp->gunzip_mapping);
5224 if (bp->gunzip_buf == NULL)
5225 goto gunzip_nomem1;
5226
5227 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5228 if (bp->strm == NULL)
5229 goto gunzip_nomem2;
5230
5231 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5232 GFP_KERNEL);
5233 if (bp->strm->workspace == NULL)
5234 goto gunzip_nomem3;
5235
5236 return 0;
5237
5238gunzip_nomem3:
5239 kfree(bp->strm);
5240 bp->strm = NULL;
5241
5242gunzip_nomem2:
5243 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5244 bp->gunzip_mapping);
5245 bp->gunzip_buf = NULL;
5246
5247gunzip_nomem1:
5248 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005249 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005250 return -ENOMEM;
5251}
5252
5253static void bnx2x_gunzip_end(struct bnx2x *bp)
5254{
5255 kfree(bp->strm->workspace);
5256
5257 kfree(bp->strm);
5258 bp->strm = NULL;
5259
5260 if (bp->gunzip_buf) {
5261 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5262 bp->gunzip_mapping);
5263 bp->gunzip_buf = NULL;
5264 }
5265}
5266
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005267static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005268{
5269 int n, rc;
5270
5271 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005272 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5273 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005274 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005275 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005276
5277 n = 10;
5278
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005279#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280
5281 if (zbuf[3] & FNAME)
5282 while ((zbuf[n++] != 0) && (n < len));
5283
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005284 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005285 bp->strm->avail_in = len - n;
5286 bp->strm->next_out = bp->gunzip_buf;
5287 bp->strm->avail_out = FW_BUF_SIZE;
5288
5289 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5290 if (rc != Z_OK)
5291 return rc;
5292
5293 rc = zlib_inflate(bp->strm, Z_FINISH);
5294 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5295 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5296 bp->dev->name, bp->strm->msg);
5297
5298 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5299 if (bp->gunzip_outlen & 0x3)
5300 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5301 " gunzip_outlen (%d) not aligned\n",
5302 bp->dev->name, bp->gunzip_outlen);
5303 bp->gunzip_outlen >>= 2;
5304
5305 zlib_inflateEnd(bp->strm);
5306
5307 if (rc == Z_STREAM_END)
5308 return 0;
5309
5310 return rc;
5311}
5312
5313/* nic load/unload */
5314
5315/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005317 */
5318
5319/* send a NIG loopback debug packet */
5320static void bnx2x_lb_pckt(struct bnx2x *bp)
5321{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005323
5324 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005325 wb_write[0] = 0x55555555;
5326 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005327 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005328 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005329
5330 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331 wb_write[0] = 0x09000000;
5332 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005333 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005334 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335}
5336
5337/* some of the internal memories
5338 * are not directly readable from the driver
5339 * to test them we send debug packets
5340 */
5341static int bnx2x_int_mem_test(struct bnx2x *bp)
5342{
5343 int factor;
5344 int count, i;
5345 u32 val = 0;
5346
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005347 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005348 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005349 else if (CHIP_REV_IS_EMUL(bp))
5350 factor = 200;
5351 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005353
5354 DP(NETIF_MSG_HW, "start part1\n");
5355
5356 /* Disable inputs of parser neighbor blocks */
5357 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5358 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5359 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005360 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005361
5362 /* Write 0 to parser credits for CFC search request */
5363 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5364
5365 /* send Ethernet packet */
5366 bnx2x_lb_pckt(bp);
5367
5368 /* TODO do i reset NIG statistic? */
5369 /* Wait until NIG register shows 1 packet of size 0x10 */
5370 count = 1000 * factor;
5371 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005372
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005373 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5374 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005375 if (val == 0x10)
5376 break;
5377
5378 msleep(10);
5379 count--;
5380 }
5381 if (val != 0x10) {
5382 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5383 return -1;
5384 }
5385
5386 /* Wait until PRS register shows 1 packet */
5387 count = 1000 * factor;
5388 while (count) {
5389 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390 if (val == 1)
5391 break;
5392
5393 msleep(10);
5394 count--;
5395 }
5396 if (val != 0x1) {
5397 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5398 return -2;
5399 }
5400
5401 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005402 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005404 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005406 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5407 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005408
5409 DP(NETIF_MSG_HW, "part2\n");
5410
5411 /* Disable inputs of parser neighbor blocks */
5412 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5413 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5414 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005415 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005416
5417 /* Write 0 to parser credits for CFC search request */
5418 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5419
5420 /* send 10 Ethernet packets */
5421 for (i = 0; i < 10; i++)
5422 bnx2x_lb_pckt(bp);
5423
5424 /* Wait until NIG register shows 10 + 1
5425 packets of size 11*0x10 = 0xb0 */
5426 count = 1000 * factor;
5427 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005428
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005429 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5430 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431 if (val == 0xb0)
5432 break;
5433
5434 msleep(10);
5435 count--;
5436 }
5437 if (val != 0xb0) {
5438 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5439 return -3;
5440 }
5441
5442 /* Wait until PRS register shows 2 packets */
5443 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5444 if (val != 2)
5445 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5446
5447 /* Write 1 to parser credits for CFC search request */
5448 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5449
5450 /* Wait until PRS register shows 3 packets */
5451 msleep(10 * factor);
5452 /* Wait until NIG register shows 1 packet of size 0x10 */
5453 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5454 if (val != 3)
5455 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5456
5457 /* clear NIG EOP FIFO */
5458 for (i = 0; i < 11; i++)
5459 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5460 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5461 if (val != 1) {
5462 BNX2X_ERR("clear of NIG failed\n");
5463 return -4;
5464 }
5465
5466 /* Reset and init BRB, PRS, NIG */
5467 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5468 msleep(50);
5469 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5470 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005471 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5472 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005473#ifndef BCM_ISCSI
5474 /* set NIC mode */
5475 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5476#endif
5477
5478 /* Enable inputs of parser neighbor blocks */
5479 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5480 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5481 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005482 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005483
5484 DP(NETIF_MSG_HW, "done\n");
5485
5486 return 0; /* OK */
5487}
5488
5489static void enable_blocks_attention(struct bnx2x *bp)
5490{
5491 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5492 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5493 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5494 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5495 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5496 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5497 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5498 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5499 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005500/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5501/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005502 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5503 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5504 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005505/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5506/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5508 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5509 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5510 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005511/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5512/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5513 if (CHIP_REV_IS_FPGA(bp))
5514 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5515 else
5516 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005517 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5518 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5519 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005520/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5521/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005522 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5523 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005524/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5525 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005526}
5527
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005528
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005529static void bnx2x_reset_common(struct bnx2x *bp)
5530{
5531 /* reset_common */
5532 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5533 0xd3ffff7f);
5534 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5535}
5536
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005537
5538static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5539{
5540 u32 val;
5541 u8 port;
5542 u8 is_required = 0;
5543
5544 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5545 SHARED_HW_CFG_FAN_FAILURE_MASK;
5546
5547 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5548 is_required = 1;
5549
5550 /*
5551 * The fan failure mechanism is usually related to the PHY type since
5552 * the power consumption of the board is affected by the PHY. Currently,
5553 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5554 */
5555 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5556 for (port = PORT_0; port < PORT_MAX; port++) {
5557 u32 phy_type =
5558 SHMEM_RD(bp, dev_info.port_hw_config[port].
5559 external_phy_config) &
5560 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
5561 is_required |=
5562 ((phy_type ==
5563 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
5564 (phy_type ==
5565 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
5566 }
5567
5568 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5569
5570 if (is_required == 0)
5571 return;
5572
5573 /* Fan failure is indicated by SPIO 5 */
5574 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5575 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5576
5577 /* set to active low mode */
5578 val = REG_RD(bp, MISC_REG_SPIO_INT);
5579 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
5580 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
5581 REG_WR(bp, MISC_REG_SPIO_INT, val);
5582
5583 /* enable interrupt to signal the IGU */
5584 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5585 val |= (1 << MISC_REGISTERS_SPIO_5);
5586 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5587}
5588
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005589static int bnx2x_init_common(struct bnx2x *bp)
5590{
5591 u32 val, i;
5592
5593 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5594
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005595 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005596 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5597 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5598
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005599 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005600 if (CHIP_IS_E1H(bp))
5601 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5602
5603 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5604 msleep(30);
5605 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5606
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005607 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005608 if (CHIP_IS_E1(bp)) {
5609 /* enable HW interrupt from PXP on USDM overflow
5610 bit 16 on INT_MASK_0 */
5611 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612 }
5613
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005614 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005615 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005616
5617#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005618 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5619 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5620 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5621 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5622 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005623 /* make sure this value is 0 */
5624 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005625
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005626/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5627 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5628 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5629 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5630 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005631#endif
5632
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005633 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005634#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005635 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5636 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5637 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005638#endif
5639
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005640 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5641 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005642
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005643 /* let the HW do it's magic ... */
5644 msleep(100);
5645 /* finish PXP init */
5646 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5647 if (val != 1) {
5648 BNX2X_ERR("PXP2 CFG failed\n");
5649 return -EBUSY;
5650 }
5651 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5652 if (val != 1) {
5653 BNX2X_ERR("PXP2 RD_INIT failed\n");
5654 return -EBUSY;
5655 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005656
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005657 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5658 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005660 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005662 /* clean the DMAE memory */
5663 bp->dmae_ready = 1;
5664 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005665
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005666 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
5667 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
5668 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
5669 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005670
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005671 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5672 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5673 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5674 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5675
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005676 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005677 /* soft reset pulse */
5678 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5679 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680
5681#ifdef BCM_ISCSI
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005682 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005683#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005684
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005685 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005686 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5687 if (!CHIP_REV_IS_SLOW(bp)) {
5688 /* enable hw interrupt from doorbell Q */
5689 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5690 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005691
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005692 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5693 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005694 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005695 /* set NIC mode */
5696 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005697 if (CHIP_IS_E1H(bp))
5698 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005699
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005700 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
5701 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
5702 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
5703 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005704
Eilon Greenstein490c3c92009-03-02 07:59:52 +00005705 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0, STORM_INTMEM_SIZE(bp));
5706 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0, STORM_INTMEM_SIZE(bp));
5707 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0, STORM_INTMEM_SIZE(bp));
5708 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005709
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005710 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
5711 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
5712 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
5713 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005715 /* sync semi rtc */
5716 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5717 0x80000000);
5718 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5719 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005720
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005721 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
5722 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
5723 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005725 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5726 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5727 REG_WR(bp, i, 0xc0cac01a);
5728 /* TODO: replace with something meaningful */
5729 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005730 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005731 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005733 if (sizeof(union cdu_context) != 1024)
5734 /* we currently assume that a context is 1024 bytes */
5735 printk(KERN_ALERT PFX "please adjust the size of"
5736 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005737
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005738 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005739 val = (4 << 24) + (0 << 12) + 1024;
5740 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5741 if (CHIP_IS_E1(bp)) {
5742 /* !!! fix pxp client crdit until excel update */
5743 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5744 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5745 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005746
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005747 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005748 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005749 /* enable context validation interrupt from CFC */
5750 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5751
5752 /* set the thresholds to prevent CFC/CDU race */
5753 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005754
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005755 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
5756 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005757
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005758 /* PXPCS COMMON comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005759 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005760 /* Reset PCIE errors for debug */
5761 REG_WR(bp, 0x2814, 0xffffffff);
5762 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005763
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005764 /* EMAC0 COMMON comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005765 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005766 /* EMAC1 COMMON comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005767 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005768 /* DBU COMMON comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005769 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005770 /* DBG COMMON comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005771 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005772
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005773 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005774 if (CHIP_IS_E1H(bp)) {
5775 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5776 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5777 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005778
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005779 if (CHIP_REV_IS_SLOW(bp))
5780 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005781
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005782 /* finish CFC init */
5783 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5784 if (val != 1) {
5785 BNX2X_ERR("CFC LL_INIT failed\n");
5786 return -EBUSY;
5787 }
5788 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5789 if (val != 1) {
5790 BNX2X_ERR("CFC AC_INIT failed\n");
5791 return -EBUSY;
5792 }
5793 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5794 if (val != 1) {
5795 BNX2X_ERR("CFC CAM_INIT failed\n");
5796 return -EBUSY;
5797 }
5798 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005799
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005800 /* read NIG statistic
5801 to see if this is our first up since powerup */
5802 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5803 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005804
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005805 /* do internal memory self test */
5806 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5807 BNX2X_ERR("internal mem self test failed\n");
5808 return -EBUSY;
5809 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005810
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005811 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00005812 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5813 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5814 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5815 bp->port.need_hw_lock = 1;
5816 break;
5817
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005818 default:
5819 break;
5820 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005821
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005822 bnx2x_setup_fan_failure_detection(bp);
5823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005824 /* clear PXP2 attentions */
5825 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005826
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005827 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005828
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005829 if (!BP_NOMCP(bp)) {
5830 bnx2x_acquire_phy_lock(bp);
5831 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5832 bnx2x_release_phy_lock(bp);
5833 } else
5834 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005836 return 0;
5837}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005839static int bnx2x_init_port(struct bnx2x *bp)
5840{
5841 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005842 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00005843 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005844 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005845
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005846 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5847
5848 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005849
5850 /* Port PXP comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005851 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005852 /* Port PXP2 comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005853 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005854#ifdef BCM_ISCSI
5855 /* Port0 1
5856 * Port1 385 */
5857 i++;
5858 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5859 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5860 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5861 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5862
5863 /* Port0 2
5864 * Port1 386 */
5865 i++;
5866 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5867 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5868 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5869 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5870
5871 /* Port0 3
5872 * Port1 387 */
5873 i++;
5874 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5875 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5876 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5877 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5878#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005879 /* Port CMs come here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005880 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005881
5882 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005883#ifdef BCM_ISCSI
5884 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5885 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5886
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005887 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005888#endif
5889 /* Port DQ comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005890 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005891
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005892 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005893 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
5894 /* no pause for emulation and FPGA */
5895 low = 0;
5896 high = 513;
5897 } else {
5898 if (IS_E1HMF(bp))
5899 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5900 else if (bp->dev->mtu > 4096) {
5901 if (bp->flags & ONE_PORT_FLAG)
5902 low = 160;
5903 else {
5904 val = bp->dev->mtu;
5905 /* (24*1024 + val*4)/256 */
5906 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
5907 }
5908 } else
5909 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5910 high = low + 56; /* 14*1024/256 */
5911 }
5912 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5913 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5914
5915
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005916 /* Port PRS comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005917 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918 /* Port TSDM comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005919 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920 /* Port CSDM comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005921 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005922 /* Port USDM comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005923 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005924 /* Port XSDM comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005925 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005926
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005927 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
5928 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
5929 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
5930 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005931
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005932 /* Port UPB comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005933 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005934 /* Port XPB comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005935 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005936
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005937 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005938
5939 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005940 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005941
5942 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005943 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005944 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005945 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005946
5947 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005948 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005949 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005950 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005951
5952#ifdef BCM_ISCSI
5953 /* tell the searcher where the T2 table is */
5954 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5955
5956 wb_write[0] = U64_LO(bp->t2_mapping);
5957 wb_write[1] = U64_HI(bp->t2_mapping);
5958 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5959 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5960 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5961 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5962
5963 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5964 /* Port SRCH comes here */
5965#endif
5966 /* Port CDU comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005967 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968 /* Port CFC comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005969 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005970
5971 if (CHIP_IS_E1(bp)) {
5972 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5973 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5974 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005975 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005976
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005977 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005978 /* init aeu_mask_attn_func_0/1:
5979 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5980 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5981 * bits 4-7 are used for "per vn group attention" */
5982 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5983 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985 /* Port PXPCS comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005986 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005987 /* Port EMAC0 comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005988 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989 /* Port EMAC1 comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005990 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005991 /* Port DBU comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005992 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993 /* Port DBG comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005994 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005995
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005996 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005997
5998 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5999
6000 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006001 /* 0x2 disable e1hov, 0x1 enable */
6002 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6003 (IS_E1HMF(bp) ? 0x1 : 0x2));
6004
Eilon Greenstein1c063282009-02-12 08:36:43 +00006005 /* support pause requests from USDM, TSDM and BRB */
6006 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 + port*4, 0x7);
6007
6008 {
6009 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6010 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6011 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6012 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006013 }
6014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006015 /* Port MCP comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006016 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006017 /* Port DMAE comes here */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006018 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006020 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006021 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6022 {
6023 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6024
6025 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6026 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6027
6028 /* The GPIO should be swapped if the swap register is
6029 set and active */
6030 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6031 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6032
6033 /* Select function upon port-swap configuration */
6034 if (port == 0) {
6035 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6036 aeu_gpio_mask = (swap_val && swap_override) ?
6037 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6038 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6039 } else {
6040 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6041 aeu_gpio_mask = (swap_val && swap_override) ?
6042 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6043 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6044 }
6045 val = REG_RD(bp, offset);
6046 /* add GPIO3 to group */
6047 val |= aeu_gpio_mask;
6048 REG_WR(bp, offset, val);
6049 }
6050 break;
6051
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006052 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006053 /* add SPIO 5 to group 0 */
6054 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6055 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
6056 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
6057 break;
6058
6059 default:
6060 break;
6061 }
6062
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006063 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006065 return 0;
6066}
6067
6068#define ILT_PER_FUNC (768/2)
6069#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6070/* the phys address is shifted right 12 bits and has an added
6071 1=valid bit added to the 53rd bit
6072 then since this is a wide register(TM)
6073 we split it into two 32 bit writes
6074 */
6075#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6076#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6077#define PXP_ONE_ILT(x) (((x) << 10) | x)
6078#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6079
6080#define CNIC_ILT_LINES 0
6081
6082static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6083{
6084 int reg;
6085
6086 if (CHIP_IS_E1H(bp))
6087 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6088 else /* E1 */
6089 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6090
6091 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6092}
6093
6094static int bnx2x_init_func(struct bnx2x *bp)
6095{
6096 int port = BP_PORT(bp);
6097 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006098 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006099 int i;
6100
6101 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
6102
Eilon Greenstein8badd272009-02-12 08:36:15 +00006103 /* set MSI reconfigure capability */
6104 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6105 val = REG_RD(bp, addr);
6106 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6107 REG_WR(bp, addr, val);
6108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006109 i = FUNC_ILT_BASE(func);
6110
6111 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6112 if (CHIP_IS_E1H(bp)) {
6113 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6114 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6115 } else /* E1 */
6116 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6117 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6118
6119
6120 if (CHIP_IS_E1H(bp)) {
6121 for (i = 0; i < 9; i++)
6122 bnx2x_init_block(bp,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006123 cm_blocks[i], FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006124
6125 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
6126 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
6127 }
6128
6129 /* HC init per function */
6130 if (CHIP_IS_E1H(bp)) {
6131 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6132
6133 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6134 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6135 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006136 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006137
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006138 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006139 REG_WR(bp, 0x2114, 0xffffffff);
6140 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006141
6142 return 0;
6143}
6144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006145static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
6146{
6147 int i, rc = 0;
6148
6149 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
6150 BP_FUNC(bp), load_code);
6151
6152 bp->dmae_ready = 0;
6153 mutex_init(&bp->dmae_mutex);
6154 bnx2x_gunzip_init(bp);
6155
6156 switch (load_code) {
6157 case FW_MSG_CODE_DRV_LOAD_COMMON:
6158 rc = bnx2x_init_common(bp);
6159 if (rc)
6160 goto init_hw_err;
6161 /* no break */
6162
6163 case FW_MSG_CODE_DRV_LOAD_PORT:
6164 bp->dmae_ready = 1;
6165 rc = bnx2x_init_port(bp);
6166 if (rc)
6167 goto init_hw_err;
6168 /* no break */
6169
6170 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6171 bp->dmae_ready = 1;
6172 rc = bnx2x_init_func(bp);
6173 if (rc)
6174 goto init_hw_err;
6175 break;
6176
6177 default:
6178 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6179 break;
6180 }
6181
6182 if (!BP_NOMCP(bp)) {
6183 int func = BP_FUNC(bp);
6184
6185 bp->fw_drv_pulse_wr_seq =
6186 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
6187 DRV_PULSE_SEQ_MASK);
6188 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
6189 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
6190 bp->fw_drv_pulse_wr_seq, bp->func_stx);
6191 } else
6192 bp->func_stx = 0;
6193
6194 /* this needs to be done before gunzip end */
6195 bnx2x_zero_def_sb(bp);
6196 for_each_queue(bp, i)
6197 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
6198
6199init_hw_err:
6200 bnx2x_gunzip_end(bp);
6201
6202 return rc;
6203}
6204
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006205/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006206static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
6207{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006208 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006209 u32 seq = ++bp->fw_seq;
6210 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07006211 u32 cnt = 1;
6212 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006213
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006214 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08006215 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216
Eilon Greenstein19680c42008-08-13 15:47:33 -07006217 do {
6218 /* let the FW do it's magic ... */
6219 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006220
Eilon Greenstein19680c42008-08-13 15:47:33 -07006221 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006222
Eilon Greenstein19680c42008-08-13 15:47:33 -07006223 /* Give the FW up to 2 second (200*10ms) */
6224 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
6225
6226 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
6227 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228
6229 /* is this a reply to our command? */
6230 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
6231 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08006232
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006233 } else {
6234 /* FW BUG! */
6235 BNX2X_ERR("FW failed to respond!\n");
6236 bnx2x_fw_dump(bp);
6237 rc = 0;
6238 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006239
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006240 return rc;
6241}
6242
6243static void bnx2x_free_mem(struct bnx2x *bp)
6244{
6245
6246#define BNX2X_PCI_FREE(x, y, size) \
6247 do { \
6248 if (x) { \
6249 pci_free_consistent(bp->pdev, size, x, y); \
6250 x = NULL; \
6251 y = 0; \
6252 } \
6253 } while (0)
6254
6255#define BNX2X_FREE(x) \
6256 do { \
6257 if (x) { \
6258 vfree(x); \
6259 x = NULL; \
6260 } \
6261 } while (0)
6262
6263 int i;
6264
6265 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006266 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006267 for_each_queue(bp, i) {
6268
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006269 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006270 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6271 bnx2x_fp(bp, i, status_blk_mapping),
6272 sizeof(struct host_status_block) +
6273 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006274 }
6275 /* Rx */
6276 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006278 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006279 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6280 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6281 bnx2x_fp(bp, i, rx_desc_mapping),
6282 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6283
6284 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6285 bnx2x_fp(bp, i, rx_comp_mapping),
6286 sizeof(struct eth_fast_path_rx_cqe) *
6287 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006289 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006290 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006291 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6292 bnx2x_fp(bp, i, rx_sge_mapping),
6293 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6294 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006295 /* Tx */
6296 for_each_tx_queue(bp, i) {
6297
6298 /* fastpath tx rings: tx_buf tx_desc */
6299 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6300 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6301 bnx2x_fp(bp, i, tx_desc_mapping),
6302 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6303 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006304 /* end of fastpath */
6305
6306 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006307 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308
6309 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006310 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006311
6312#ifdef BCM_ISCSI
6313 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6314 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6315 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6316 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
6317#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006318 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319
6320#undef BNX2X_PCI_FREE
6321#undef BNX2X_KFREE
6322}
6323
6324static int bnx2x_alloc_mem(struct bnx2x *bp)
6325{
6326
6327#define BNX2X_PCI_ALLOC(x, y, size) \
6328 do { \
6329 x = pci_alloc_consistent(bp->pdev, size, y); \
6330 if (x == NULL) \
6331 goto alloc_mem_err; \
6332 memset(x, 0, size); \
6333 } while (0)
6334
6335#define BNX2X_ALLOC(x, size) \
6336 do { \
6337 x = vmalloc(size); \
6338 if (x == NULL) \
6339 goto alloc_mem_err; \
6340 memset(x, 0, size); \
6341 } while (0)
6342
6343 int i;
6344
6345 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006346 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006347 for_each_queue(bp, i) {
6348 bnx2x_fp(bp, i, bp) = bp;
6349
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006350 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006351 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6352 &bnx2x_fp(bp, i, status_blk_mapping),
6353 sizeof(struct host_status_block) +
6354 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006355 }
6356 /* Rx */
6357 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006359 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006360 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6361 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6362 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6363 &bnx2x_fp(bp, i, rx_desc_mapping),
6364 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6365
6366 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6367 &bnx2x_fp(bp, i, rx_comp_mapping),
6368 sizeof(struct eth_fast_path_rx_cqe) *
6369 NUM_RCQ_BD);
6370
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006371 /* SGE ring */
6372 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6373 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6374 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6375 &bnx2x_fp(bp, i, rx_sge_mapping),
6376 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006377 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006378 /* Tx */
6379 for_each_tx_queue(bp, i) {
6380
6381 bnx2x_fp(bp, i, hw_tx_prods) =
6382 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
6383
6384 bnx2x_fp(bp, i, tx_prods_mapping) =
6385 bnx2x_fp(bp, i, status_blk_mapping) +
6386 sizeof(struct host_status_block);
6387
6388 /* fastpath tx rings: tx_buf tx_desc */
6389 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6390 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6391 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6392 &bnx2x_fp(bp, i, tx_desc_mapping),
6393 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6394 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006395 /* end of fastpath */
6396
6397 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6398 sizeof(struct host_def_status_block));
6399
6400 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6401 sizeof(struct bnx2x_slowpath));
6402
6403#ifdef BCM_ISCSI
6404 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6405
6406 /* Initialize T1 */
6407 for (i = 0; i < 64*1024; i += 64) {
6408 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
6409 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
6410 }
6411
6412 /* allocate searcher T2 table
6413 we allocate 1/4 of alloc num for T2
6414 (which is not entered into the ILT) */
6415 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6416
6417 /* Initialize T2 */
6418 for (i = 0; i < 16*1024; i += 64)
6419 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
6420
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006421 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006422 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
6423
6424 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
6425 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6426
6427 /* QM queues (128*MAX_CONN) */
6428 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
6429#endif
6430
6431 /* Slow path ring */
6432 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6433
6434 return 0;
6435
6436alloc_mem_err:
6437 bnx2x_free_mem(bp);
6438 return -ENOMEM;
6439
6440#undef BNX2X_PCI_ALLOC
6441#undef BNX2X_ALLOC
6442}
6443
6444static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6445{
6446 int i;
6447
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006448 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006449 struct bnx2x_fastpath *fp = &bp->fp[i];
6450
6451 u16 bd_cons = fp->tx_bd_cons;
6452 u16 sw_prod = fp->tx_pkt_prod;
6453 u16 sw_cons = fp->tx_pkt_cons;
6454
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006455 while (sw_cons != sw_prod) {
6456 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6457 sw_cons++;
6458 }
6459 }
6460}
6461
6462static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6463{
6464 int i, j;
6465
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006466 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006467 struct bnx2x_fastpath *fp = &bp->fp[j];
6468
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006469 for (i = 0; i < NUM_RX_BD; i++) {
6470 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6471 struct sk_buff *skb = rx_buf->skb;
6472
6473 if (skb == NULL)
6474 continue;
6475
6476 pci_unmap_single(bp->pdev,
6477 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00006478 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006479
6480 rx_buf->skb = NULL;
6481 dev_kfree_skb(skb);
6482 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006483 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006484 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6485 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006486 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006487 }
6488}
6489
6490static void bnx2x_free_skbs(struct bnx2x *bp)
6491{
6492 bnx2x_free_tx_skbs(bp);
6493 bnx2x_free_rx_skbs(bp);
6494}
6495
6496static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6497{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006498 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499
6500 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006501 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502 bp->msix_table[0].vector);
6503
6504 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006505 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006507 bnx2x_fp(bp, i, state));
6508
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006509 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006510 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006511}
6512
6513static void bnx2x_free_irq(struct bnx2x *bp)
6514{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006515 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006516 bnx2x_free_msix_irqs(bp);
6517 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518 bp->flags &= ~USING_MSIX_FLAG;
6519
Eilon Greenstein8badd272009-02-12 08:36:15 +00006520 } else if (bp->flags & USING_MSI_FLAG) {
6521 free_irq(bp->pdev->irq, bp->dev);
6522 pci_disable_msi(bp->pdev);
6523 bp->flags &= ~USING_MSI_FLAG;
6524
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006525 } else
6526 free_irq(bp->pdev->irq, bp->dev);
6527}
6528
6529static int bnx2x_enable_msix(struct bnx2x *bp)
6530{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006531 int i, rc, offset = 1;
6532 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533
Eilon Greenstein8badd272009-02-12 08:36:15 +00006534 bp->msix_table[0].entry = igu_vec;
6535 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006536
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006537 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006538 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539 bp->msix_table[i + offset].entry = igu_vec;
6540 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6541 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006542 }
6543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006544 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006545 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006546 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006547 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
6548 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006551 bp->flags |= USING_MSIX_FLAG;
6552
6553 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554}
6555
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6557{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006558 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006560 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6561 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562 if (rc) {
6563 BNX2X_ERR("request sp irq failed\n");
6564 return -EBUSY;
6565 }
6566
6567 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006568 struct bnx2x_fastpath *fp = &bp->fp[i];
6569
6570 sprintf(fp->name, "%s.fp%d", bp->dev->name, i);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006571 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006572 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006573 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006574 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006575 bnx2x_free_msix_irqs(bp);
6576 return -EBUSY;
6577 }
6578
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006579 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006580 }
6581
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006582 i = BNX2X_NUM_QUEUES(bp);
6583 if (is_multi(bp))
6584 printk(KERN_INFO PFX
6585 "%s: using MSI-X IRQs: sp %d fp %d - %d\n",
6586 bp->dev->name, bp->msix_table[0].vector,
6587 bp->msix_table[offset].vector,
6588 bp->msix_table[offset + i - 1].vector);
6589 else
6590 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp %d\n",
6591 bp->dev->name, bp->msix_table[0].vector,
6592 bp->msix_table[offset + i - 1].vector);
6593
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595}
6596
Eilon Greenstein8badd272009-02-12 08:36:15 +00006597static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006598{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006599 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006600
Eilon Greenstein8badd272009-02-12 08:36:15 +00006601 rc = pci_enable_msi(bp->pdev);
6602 if (rc) {
6603 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
6604 return -1;
6605 }
6606 bp->flags |= USING_MSI_FLAG;
6607
6608 return 0;
6609}
6610
6611static int bnx2x_req_irq(struct bnx2x *bp)
6612{
6613 unsigned long flags;
6614 int rc;
6615
6616 if (bp->flags & USING_MSI_FLAG)
6617 flags = 0;
6618 else
6619 flags = IRQF_SHARED;
6620
6621 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006622 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006623 if (!rc)
6624 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6625
6626 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627}
6628
Yitchak Gertner65abd742008-08-25 15:26:24 -07006629static void bnx2x_napi_enable(struct bnx2x *bp)
6630{
6631 int i;
6632
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006633 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006634 napi_enable(&bnx2x_fp(bp, i, napi));
6635}
6636
6637static void bnx2x_napi_disable(struct bnx2x *bp)
6638{
6639 int i;
6640
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006641 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006642 napi_disable(&bnx2x_fp(bp, i, napi));
6643}
6644
6645static void bnx2x_netif_start(struct bnx2x *bp)
6646{
Eilon Greensteine1510702009-07-21 05:47:41 +00006647 int intr_sem;
6648
6649 intr_sem = atomic_dec_and_test(&bp->intr_sem);
6650 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
6651
6652 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006653 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006654 bnx2x_napi_enable(bp);
6655 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006656 if (bp->state == BNX2X_STATE_OPEN)
6657 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006658 }
6659 }
6660}
6661
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006662static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006663{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006664 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006665 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00006666 netif_tx_disable(bp->dev);
6667 bp->dev->trans_start = jiffies; /* prevent tx timeout */
Yitchak Gertner65abd742008-08-25 15:26:24 -07006668}
6669
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006670/*
6671 * Init service functions
6672 */
6673
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006674static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675{
6676 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006677 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006678
6679 /* CAM allocation
6680 * unicasts 0-31:port0 32-63:port1
6681 * multicast 64-127:port0 128-191:port1
6682 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006683 config->hdr.length = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006684 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein0626b892009-02-12 08:38:14 +00006685 config->hdr.client_id = bp->fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006686 config->hdr.reserved1 = 0;
6687
6688 /* primary MAC */
6689 config->config_table[0].cam_entry.msb_mac_addr =
6690 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6691 config->config_table[0].cam_entry.middle_mac_addr =
6692 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6693 config->config_table[0].cam_entry.lsb_mac_addr =
6694 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006695 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006696 if (set)
6697 config->config_table[0].target_table_entry.flags = 0;
6698 else
6699 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006700 config->config_table[0].target_table_entry.client_id = 0;
6701 config->config_table[0].target_table_entry.vlan_id = 0;
6702
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006703 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6704 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006705 config->config_table[0].cam_entry.msb_mac_addr,
6706 config->config_table[0].cam_entry.middle_mac_addr,
6707 config->config_table[0].cam_entry.lsb_mac_addr);
6708
6709 /* broadcast */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00006710 config->config_table[1].cam_entry.msb_mac_addr = cpu_to_le16(0xffff);
6711 config->config_table[1].cam_entry.middle_mac_addr = cpu_to_le16(0xffff);
6712 config->config_table[1].cam_entry.lsb_mac_addr = cpu_to_le16(0xffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006714 if (set)
6715 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006716 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006717 else
6718 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006719 config->config_table[1].target_table_entry.client_id = 0;
6720 config->config_table[1].target_table_entry.vlan_id = 0;
6721
6722 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6723 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6724 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6725}
6726
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006727static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728{
6729 struct mac_configuration_cmd_e1h *config =
6730 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6731
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006732 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6734 return;
6735 }
6736
6737 /* CAM allocation for E1H
6738 * unicasts: by func number
6739 * multicast: 20+FUNC*20, 20 each
6740 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006741 config->hdr.length = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006742 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +00006743 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006744 config->hdr.reserved1 = 0;
6745
6746 /* primary MAC */
6747 config->config_table[0].msb_mac_addr =
6748 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6749 config->config_table[0].middle_mac_addr =
6750 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6751 config->config_table[0].lsb_mac_addr =
6752 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6753 config->config_table[0].client_id = BP_L_ID(bp);
6754 config->config_table[0].vlan_id = 0;
6755 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006756 if (set)
6757 config->config_table[0].flags = BP_PORT(bp);
6758 else
6759 config->config_table[0].flags =
6760 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006761
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006762 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6763 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006764 config->config_table[0].msb_mac_addr,
6765 config->config_table[0].middle_mac_addr,
6766 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6767
6768 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6769 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6770 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6771}
6772
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006773static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6774 int *state_p, int poll)
6775{
6776 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006777 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006779 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6780 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006781
6782 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006783 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784 if (poll) {
6785 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006786 /* if index is different from 0
6787 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006788 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006789 */
6790 if (idx)
6791 bnx2x_rx_int(&bp->fp[idx], 10);
6792 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006793
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006794 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006795 if (*state_p == state) {
6796#ifdef BNX2X_STOP_ON_ERROR
6797 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
6798#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006799 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006800 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006801
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006802 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006803 }
6804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006805 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006806 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6807 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006808#ifdef BNX2X_STOP_ON_ERROR
6809 bnx2x_panic();
6810#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006811
Eliezer Tamir49d66772008-02-28 11:53:13 -08006812 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813}
6814
6815static int bnx2x_setup_leading(struct bnx2x *bp)
6816{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006817 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006818
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006819 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006820 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006821
6822 /* SETUP ramrod */
6823 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6824
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006825 /* Wait for completion */
6826 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006827
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006828 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829}
6830
6831static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6832{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006833 struct bnx2x_fastpath *fp = &bp->fp[index];
6834
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006835 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006836 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006837
Eliezer Tamir228241e2008-02-28 11:56:57 -08006838 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006839 fp->state = BNX2X_FP_STATE_OPENING;
6840 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
6841 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006842
6843 /* Wait for completion */
6844 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006845 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846}
6847
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006848static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006849
Eilon Greenstein8badd272009-02-12 08:36:15 +00006850static void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006851{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006852 int num_queues;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006853
Eilon Greenstein8badd272009-02-12 08:36:15 +00006854 switch (int_mode) {
6855 case INT_MODE_INTx:
6856 case INT_MODE_MSI:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006857 num_queues = 1;
6858 bp->num_rx_queues = num_queues;
6859 bp->num_tx_queues = num_queues;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006860 DP(NETIF_MSG_IFUP,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006861 "set number of queues to %d\n", num_queues);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006862 break;
6863
6864 case INT_MODE_MSIX:
6865 default:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006866 if (bp->multi_mode == ETH_RSS_MODE_REGULAR)
6867 num_queues = min_t(u32, num_online_cpus(),
6868 BNX2X_MAX_QUEUES(bp));
6869 else
6870 num_queues = 1;
6871 bp->num_rx_queues = num_queues;
6872 bp->num_tx_queues = num_queues;
6873 DP(NETIF_MSG_IFUP, "set number of rx queues to %d"
6874 " number of tx queues to %d\n",
6875 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006876 /* if we can't use MSI-X we only need one fp,
6877 * so try to enable MSI-X with the requested number of fp's
6878 * and fallback to MSI or legacy INTx with one fp
6879 */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006880 if (bnx2x_enable_msix(bp)) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006881 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006882 num_queues = 1;
6883 bp->num_rx_queues = num_queues;
6884 bp->num_tx_queues = num_queues;
6885 if (bp->multi_mode)
6886 BNX2X_ERR("Multi requested but failed to "
6887 "enable MSI-X set number of "
6888 "queues to %d\n", num_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006889 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006890 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006891 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006892 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006893}
6894
6895static void bnx2x_set_rx_mode(struct net_device *dev);
6896
6897/* must be called with rtnl_lock */
6898static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
6899{
6900 u32 load_code;
6901 int i, rc = 0;
6902#ifdef BNX2X_STOP_ON_ERROR
6903 DP(NETIF_MSG_IFUP, "enter load_mode %d\n", load_mode);
6904 if (unlikely(bp->panic))
6905 return -EPERM;
6906#endif
6907
6908 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6909
6910 bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006911
6912 if (bnx2x_alloc_mem(bp))
6913 return -ENOMEM;
6914
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006915 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006916 bnx2x_fp(bp, i, disable_tpa) =
6917 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6918
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006919 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006920 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6921 bnx2x_poll, 128);
6922
6923#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006924 for_each_rx_queue(bp, i) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006925 struct bnx2x_fastpath *fp = &bp->fp[i];
6926
6927 fp->poll_no_work = 0;
6928 fp->poll_calls = 0;
6929 fp->poll_max_calls = 0;
6930 fp->poll_complete = 0;
6931 fp->poll_exit = 0;
6932 }
6933#endif
6934 bnx2x_napi_enable(bp);
6935
6936 if (bp->flags & USING_MSIX_FLAG) {
6937 rc = bnx2x_req_msix_irqs(bp);
6938 if (rc) {
6939 pci_disable_msix(bp->pdev);
6940 goto load_error1;
6941 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006942 } else {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006943 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
6944 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006945 bnx2x_ack_int(bp);
6946 rc = bnx2x_req_irq(bp);
6947 if (rc) {
6948 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006949 if (bp->flags & USING_MSI_FLAG)
6950 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006951 goto load_error1;
6952 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006953 if (bp->flags & USING_MSI_FLAG) {
6954 bp->dev->irq = bp->pdev->irq;
6955 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
6956 bp->dev->name, bp->pdev->irq);
6957 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006958 }
6959
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006960 /* Send LOAD_REQUEST command to MCP
6961 Returns the type of LOAD command:
6962 if it is the first port to be initialized
6963 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006964 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006965 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006966 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6967 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006968 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006969 rc = -EBUSY;
6970 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006971 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006972 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6973 rc = -EBUSY; /* other port in diagnostic mode */
6974 goto load_error2;
6975 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006976
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006977 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006978 int port = BP_PORT(bp);
6979
Eilon Greensteinf5372252009-02-12 08:38:30 +00006980 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006981 load_count[0], load_count[1], load_count[2]);
6982 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006983 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00006984 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006985 load_count[0], load_count[1], load_count[2]);
6986 if (load_count[0] == 1)
6987 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006988 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006989 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6990 else
6991 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006992 }
6993
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006994 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6995 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6996 bp->port.pmf = 1;
6997 else
6998 bp->port.pmf = 0;
6999 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
7000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007001 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007002 rc = bnx2x_init_hw(bp, load_code);
7003 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007005 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007006 }
7007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007008 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07007009 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007010
7011 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007012 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007013 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
7014 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007015 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007016 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007017 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007018 }
7019 }
7020
7021 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
7022
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007023 rc = bnx2x_setup_leading(bp);
7024 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007025 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007026 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007027 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007029 if (CHIP_IS_E1H(bp))
7030 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00007031 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007032 bp->state = BNX2X_STATE_DISABLED;
7033 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007035 if (bp->state == BNX2X_STATE_OPEN)
7036 for_each_nondefault_queue(bp, i) {
7037 rc = bnx2x_setup_multi(bp, i);
7038 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007039 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007040 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007041
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007042 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007043 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007044 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007045 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007046
7047 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00007048 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007049
7050 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007051 switch (load_mode) {
7052 case LOAD_NORMAL:
7053 /* Tx queue should be only reenabled */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007054 netif_tx_wake_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007055 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007056 bnx2x_set_rx_mode(bp->dev);
7057 break;
7058
7059 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007060 netif_tx_start_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007061 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007062 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007063 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007065 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007066 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007067 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007068 bp->state = BNX2X_STATE_DIAG;
7069 break;
7070
7071 default:
7072 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007073 }
7074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007075 if (!bp->port.pmf)
7076 bnx2x__link_status_update(bp);
7077
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007078 /* start the timer */
7079 mod_timer(&bp->timer, jiffies + bp->current_interval);
7080
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007081
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007082 return 0;
7083
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007084load_error3:
7085 bnx2x_int_disable_sync(bp, 1);
7086 if (!BP_NOMCP(bp)) {
7087 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
7088 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7089 }
7090 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007091 /* Free SKBs, SGEs, TPA pool and driver internals */
7092 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007093 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007094 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007095load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07007096 /* Release IRQs */
7097 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007098load_error1:
7099 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007100 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007101 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007102 bnx2x_free_mem(bp);
7103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007104 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007105}
7106
7107static int bnx2x_stop_multi(struct bnx2x *bp, int index)
7108{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007109 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007110 int rc;
7111
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007112 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007113 fp->state = BNX2X_FP_STATE_HALTING;
7114 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007115
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007116 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007117 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007118 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007119 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007120 return rc;
7121
7122 /* delete cfc entry */
7123 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
7124
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007125 /* Wait for completion */
7126 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007127 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007128 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007129}
7130
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007131static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007132{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00007133 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007134 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007135 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007136 int cnt = 500;
7137 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007138
7139 might_sleep();
7140
7141 /* Send HALT ramrod */
7142 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00007143 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007145 /* Wait for completion */
7146 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
7147 &(bp->fp[0].state), 1);
7148 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007149 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007150
Eliezer Tamir49d66772008-02-28 11:53:13 -08007151 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007152
Eliezer Tamir228241e2008-02-28 11:56:57 -08007153 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007154 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
7155
Eliezer Tamir49d66772008-02-28 11:53:13 -08007156 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007157 we are going to reset the chip anyway
7158 so there is not much to do if this times out
7159 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007161 if (!cnt) {
7162 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
7163 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
7164 *bp->dsb_sp_prod, dsb_sp_prod_idx);
7165#ifdef BNX2X_STOP_ON_ERROR
7166 bnx2x_panic();
7167#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00007168 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007169 break;
7170 }
7171 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007172 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00007173 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007174 }
7175 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
7176 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007177
7178 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007179}
7180
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007181static void bnx2x_reset_func(struct bnx2x *bp)
7182{
7183 int port = BP_PORT(bp);
7184 int func = BP_FUNC(bp);
7185 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08007186
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007187 /* Configure IGU */
7188 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7189 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7190
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007191 /* Clear ILT */
7192 base = FUNC_ILT_BASE(func);
7193 for (i = base; i < base + ILT_PER_FUNC; i++)
7194 bnx2x_ilt_wr(bp, i, 0);
7195}
7196
7197static void bnx2x_reset_port(struct bnx2x *bp)
7198{
7199 int port = BP_PORT(bp);
7200 u32 val;
7201
7202 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7203
7204 /* Do not rcv packets to BRB */
7205 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7206 /* Do not direct rcv packets that are not for MCP to the BRB */
7207 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7208 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7209
7210 /* Configure AEU */
7211 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7212
7213 msleep(100);
7214 /* Check for BRB port occupancy */
7215 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7216 if (val)
7217 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007218 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007219
7220 /* TODO: Close Doorbell port? */
7221}
7222
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007223static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7224{
7225 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7226 BP_FUNC(bp), reset_code);
7227
7228 switch (reset_code) {
7229 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7230 bnx2x_reset_port(bp);
7231 bnx2x_reset_func(bp);
7232 bnx2x_reset_common(bp);
7233 break;
7234
7235 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7236 bnx2x_reset_port(bp);
7237 bnx2x_reset_func(bp);
7238 break;
7239
7240 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7241 bnx2x_reset_func(bp);
7242 break;
7243
7244 default:
7245 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7246 break;
7247 }
7248}
7249
Eilon Greenstein33471622008-08-13 15:59:08 -07007250/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007251static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007252{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007253 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007255 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007256
7257 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7258
Eliezer Tamir228241e2008-02-28 11:56:57 -08007259 bp->rx_mode = BNX2X_RX_MODE_NONE;
7260 bnx2x_set_storm_rx_mode(bp);
7261
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007262 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007263
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007264 del_timer_sync(&bp->timer);
7265 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7266 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007267 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007268
Eilon Greenstein70b99862009-01-14 06:43:48 +00007269 /* Release IRQs */
7270 bnx2x_free_irq(bp);
7271
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007272 /* Wait until tx fastpath tasks complete */
7273 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007274 struct bnx2x_fastpath *fp = &bp->fp[i];
7275
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007276 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007277 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007278
Eilon Greenstein7961f792009-03-02 07:59:31 +00007279 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007280 if (!cnt) {
7281 BNX2X_ERR("timeout waiting for queue[%d]\n",
7282 i);
7283#ifdef BNX2X_STOP_ON_ERROR
7284 bnx2x_panic();
7285 return -EBUSY;
7286#else
7287 break;
7288#endif
7289 }
7290 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007291 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007292 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007293 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007294 /* Give HW time to discard old tx messages */
7295 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007296
Yitchak Gertner65abd742008-08-25 15:26:24 -07007297 if (CHIP_IS_E1(bp)) {
7298 struct mac_configuration_cmd *config =
7299 bnx2x_sp(bp, mcast_config);
7300
7301 bnx2x_set_mac_addr_e1(bp, 0);
7302
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007303 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007304 CAM_INVALIDATE(config->config_table[i]);
7305
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007306 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007307 if (CHIP_REV_IS_SLOW(bp))
7308 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7309 else
7310 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00007311 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007312 config->hdr.reserved1 = 0;
7313
7314 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7315 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7316 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7317
7318 } else { /* E1H */
7319 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7320
7321 bnx2x_set_mac_addr_e1h(bp, 0);
7322
7323 for (i = 0; i < MC_HASH_SIZE; i++)
7324 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
7325 }
7326
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007327 if (unload_mode == UNLOAD_NORMAL)
7328 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007329
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007330 else if (bp->flags & NO_WOL_FLAG) {
7331 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
7332 if (CHIP_IS_E1H(bp))
7333 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
7334
7335 } else if (bp->wol) {
7336 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007337 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007338 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007339 /* The mac address is written to entries 1-4 to
7340 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007341 u8 entry = (BP_E1HVN(bp) + 1)*8;
7342
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007343 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007344 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007345
7346 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7347 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007348 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007349
7350 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007352 } else
7353 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7354
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007355 /* Close multi and leading connections
7356 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007357 for_each_nondefault_queue(bp, i)
7358 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007359 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007360
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007361 rc = bnx2x_stop_leading(bp);
7362 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007363 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007364#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007365 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007366#else
7367 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007368#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007369 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007370
Eliezer Tamir228241e2008-02-28 11:56:57 -08007371unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007372 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007373 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007374 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00007375 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007376 load_count[0], load_count[1], load_count[2]);
7377 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007378 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007379 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 load_count[0], load_count[1], load_count[2]);
7381 if (load_count[0] == 0)
7382 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007383 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007384 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7385 else
7386 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7387 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007388
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007389 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7390 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7391 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007392
7393 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007394 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007395
7396 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007397 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007398 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007399
Eilon Greenstein9a035442008-11-03 16:45:55 -08007400 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007401
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007402 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007403 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007404 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007405 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007406 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007407 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007408 bnx2x_free_mem(bp);
7409
7410 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007411
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007412 netif_carrier_off(bp->dev);
7413
7414 return 0;
7415}
7416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007417static void bnx2x_reset_task(struct work_struct *work)
7418{
7419 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
7420
7421#ifdef BNX2X_STOP_ON_ERROR
7422 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7423 " so reset not done to allow debug dump,\n"
7424 KERN_ERR " you will need to reboot when done\n");
7425 return;
7426#endif
7427
7428 rtnl_lock();
7429
7430 if (!netif_running(bp->dev))
7431 goto reset_task_exit;
7432
7433 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7434 bnx2x_nic_load(bp, LOAD_NORMAL);
7435
7436reset_task_exit:
7437 rtnl_unlock();
7438}
7439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007440/* end of nic load/unload */
7441
7442/* ethtool_ops */
7443
7444/*
7445 * Init service functions
7446 */
7447
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007448static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
7449{
7450 switch (func) {
7451 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
7452 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
7453 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
7454 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
7455 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
7456 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
7457 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
7458 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
7459 default:
7460 BNX2X_ERR("Unsupported function index: %d\n", func);
7461 return (u32)(-1);
7462 }
7463}
7464
7465static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
7466{
7467 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
7468
7469 /* Flush all outstanding writes */
7470 mmiowb();
7471
7472 /* Pretend to be function 0 */
7473 REG_WR(bp, reg, 0);
7474 /* Flush the GRC transaction (in the chip) */
7475 new_val = REG_RD(bp, reg);
7476 if (new_val != 0) {
7477 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
7478 new_val);
7479 BUG();
7480 }
7481
7482 /* From now we are in the "like-E1" mode */
7483 bnx2x_int_disable(bp);
7484
7485 /* Flush all outstanding writes */
7486 mmiowb();
7487
7488 /* Restore the original funtion settings */
7489 REG_WR(bp, reg, orig_func);
7490 new_val = REG_RD(bp, reg);
7491 if (new_val != orig_func) {
7492 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
7493 orig_func, new_val);
7494 BUG();
7495 }
7496}
7497
7498static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
7499{
7500 if (CHIP_IS_E1H(bp))
7501 bnx2x_undi_int_disable_e1h(bp, func);
7502 else
7503 bnx2x_int_disable(bp);
7504}
7505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007506static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007507{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007508 u32 val;
7509
7510 /* Check if there is any driver already loaded */
7511 val = REG_RD(bp, MISC_REG_UNPREPARED);
7512 if (val == 0x1) {
7513 /* Check if it is the UNDI driver
7514 * UNDI driver initializes CID offset for normal bell to 0x7
7515 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007516 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007517 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7518 if (val == 0x7) {
7519 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007520 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007521 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007522 u32 swap_en;
7523 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007524
Eilon Greensteinb4661732009-01-14 06:43:56 +00007525 /* clear the UNDI indication */
7526 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007528 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7529
7530 /* try unload UNDI on port 0 */
7531 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007532 bp->fw_seq =
7533 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7534 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007535 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536
7537 /* if UNDI is loaded on the other port */
7538 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7539
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007540 /* send "DONE" for previous unload */
7541 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7542
7543 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007544 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007545 bp->fw_seq =
7546 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7547 DRV_MSG_SEQ_NUMBER_MASK);
7548 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007549
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007550 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007551 }
7552
Eilon Greensteinb4661732009-01-14 06:43:56 +00007553 /* now it's safe to release the lock */
7554 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7555
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007556 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007557
7558 /* close input traffic and wait for it */
7559 /* Do not rcv packets to BRB */
7560 REG_WR(bp,
7561 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7562 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7563 /* Do not direct rcv packets that are not for MCP to
7564 * the BRB */
7565 REG_WR(bp,
7566 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7567 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7568 /* clear AEU */
7569 REG_WR(bp,
7570 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7571 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7572 msleep(10);
7573
7574 /* save NIG port swap info */
7575 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7576 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007577 /* reset device */
7578 REG_WR(bp,
7579 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007580 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007581 REG_WR(bp,
7582 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7583 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007584 /* take the NIG out of reset and restore swap values */
7585 REG_WR(bp,
7586 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7587 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7588 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7589 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7590
7591 /* send unload done to the MCP */
7592 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7593
7594 /* restore our func and fw_seq */
7595 bp->func = func;
7596 bp->fw_seq =
7597 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7598 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007599
7600 } else
7601 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007602 }
7603}
7604
7605static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7606{
7607 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007608 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007609
7610 /* Get the chip revision id and number. */
7611 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7612 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7613 id = ((val & 0xffff) << 16);
7614 val = REG_RD(bp, MISC_REG_CHIP_REV);
7615 id |= ((val & 0xf) << 12);
7616 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7617 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007618 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007619 id |= (val & 0xf);
7620 bp->common.chip_id = id;
7621 bp->link_params.chip_id = bp->common.chip_id;
7622 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7623
Eilon Greenstein1c063282009-02-12 08:36:43 +00007624 val = (REG_RD(bp, 0x2874) & 0x55);
7625 if ((bp->common.chip_id & 0x1) ||
7626 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7627 bp->flags |= ONE_PORT_FLAG;
7628 BNX2X_DEV_INFO("single port device\n");
7629 }
7630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007631 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7632 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7633 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7634 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7635 bp->common.flash_size, bp->common.flash_size);
7636
7637 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7638 bp->link_params.shmem_base = bp->common.shmem_base;
7639 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7640
7641 if (!bp->common.shmem_base ||
7642 (bp->common.shmem_base < 0xA0000) ||
7643 (bp->common.shmem_base >= 0xC0000)) {
7644 BNX2X_DEV_INFO("MCP not active\n");
7645 bp->flags |= NO_MCP_FLAG;
7646 return;
7647 }
7648
7649 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7650 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7651 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7652 BNX2X_ERR("BAD MCP validity signature\n");
7653
7654 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00007655 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007656
7657 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7658 SHARED_HW_CFG_LED_MODE_MASK) >>
7659 SHARED_HW_CFG_LED_MODE_SHIFT);
7660
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00007661 bp->link_params.feature_config_flags = 0;
7662 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
7663 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
7664 bp->link_params.feature_config_flags |=
7665 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7666 else
7667 bp->link_params.feature_config_flags &=
7668 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7669
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007670 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7671 bp->common.bc_ver = val;
7672 BNX2X_DEV_INFO("bc_ver %X\n", val);
7673 if (val < BNX2X_BC_VER) {
7674 /* for now only warn
7675 * later we might need to enforce this */
7676 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7677 " please upgrade BC\n", BNX2X_BC_VER, val);
7678 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007679
7680 if (BP_E1HVN(bp) == 0) {
7681 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7682 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7683 } else {
7684 /* no WOL capability for E1HVN != 0 */
7685 bp->flags |= NO_WOL_FLAG;
7686 }
7687 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00007688 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689
7690 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7691 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7692 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7693 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7694
7695 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7696 val, val2, val3, val4);
7697}
7698
7699static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7700 u32 switch_cfg)
7701{
7702 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007703 u32 ext_phy_type;
7704
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007705 switch (switch_cfg) {
7706 case SWITCH_CFG_1G:
7707 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7708
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007709 ext_phy_type =
7710 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007711 switch (ext_phy_type) {
7712 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7713 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7714 ext_phy_type);
7715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007716 bp->port.supported |= (SUPPORTED_10baseT_Half |
7717 SUPPORTED_10baseT_Full |
7718 SUPPORTED_100baseT_Half |
7719 SUPPORTED_100baseT_Full |
7720 SUPPORTED_1000baseT_Full |
7721 SUPPORTED_2500baseX_Full |
7722 SUPPORTED_TP |
7723 SUPPORTED_FIBRE |
7724 SUPPORTED_Autoneg |
7725 SUPPORTED_Pause |
7726 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007727 break;
7728
7729 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7730 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7731 ext_phy_type);
7732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007733 bp->port.supported |= (SUPPORTED_10baseT_Half |
7734 SUPPORTED_10baseT_Full |
7735 SUPPORTED_100baseT_Half |
7736 SUPPORTED_100baseT_Full |
7737 SUPPORTED_1000baseT_Full |
7738 SUPPORTED_TP |
7739 SUPPORTED_FIBRE |
7740 SUPPORTED_Autoneg |
7741 SUPPORTED_Pause |
7742 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007743 break;
7744
7745 default:
7746 BNX2X_ERR("NVRAM config error. "
7747 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007748 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007749 return;
7750 }
7751
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007752 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7753 port*0x10);
7754 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007755 break;
7756
7757 case SWITCH_CFG_10G:
7758 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7759
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007760 ext_phy_type =
7761 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007762 switch (ext_phy_type) {
7763 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7764 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7765 ext_phy_type);
7766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007767 bp->port.supported |= (SUPPORTED_10baseT_Half |
7768 SUPPORTED_10baseT_Full |
7769 SUPPORTED_100baseT_Half |
7770 SUPPORTED_100baseT_Full |
7771 SUPPORTED_1000baseT_Full |
7772 SUPPORTED_2500baseX_Full |
7773 SUPPORTED_10000baseT_Full |
7774 SUPPORTED_TP |
7775 SUPPORTED_FIBRE |
7776 SUPPORTED_Autoneg |
7777 SUPPORTED_Pause |
7778 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779 break;
7780
Eliezer Tamirf1410642008-02-28 11:51:50 -08007781 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7782 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7783 ext_phy_type);
7784
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007785 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7786 SUPPORTED_1000baseT_Full |
7787 SUPPORTED_FIBRE |
7788 SUPPORTED_Autoneg |
7789 SUPPORTED_Pause |
7790 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007791 break;
7792
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007793 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7794 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7795 ext_phy_type);
7796
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007797 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7798 SUPPORTED_2500baseX_Full |
7799 SUPPORTED_1000baseT_Full |
7800 SUPPORTED_FIBRE |
7801 SUPPORTED_Autoneg |
7802 SUPPORTED_Pause |
7803 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007804 break;
7805
Eilon Greenstein589abe32009-02-12 08:36:55 +00007806 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7807 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
7808 ext_phy_type);
7809
7810 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7811 SUPPORTED_FIBRE |
7812 SUPPORTED_Pause |
7813 SUPPORTED_Asym_Pause);
7814 break;
7815
7816 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7817 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7818 ext_phy_type);
7819
7820 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7821 SUPPORTED_1000baseT_Full |
7822 SUPPORTED_FIBRE |
7823 SUPPORTED_Pause |
7824 SUPPORTED_Asym_Pause);
7825 break;
7826
7827 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
7828 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
7829 ext_phy_type);
7830
7831 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7832 SUPPORTED_1000baseT_Full |
7833 SUPPORTED_Autoneg |
7834 SUPPORTED_FIBRE |
7835 SUPPORTED_Pause |
7836 SUPPORTED_Asym_Pause);
7837 break;
7838
Eliezer Tamirf1410642008-02-28 11:51:50 -08007839 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7840 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7841 ext_phy_type);
7842
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007843 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7844 SUPPORTED_TP |
7845 SUPPORTED_Autoneg |
7846 SUPPORTED_Pause |
7847 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007848 break;
7849
Eilon Greenstein28577182009-02-12 08:37:00 +00007850 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
7851 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
7852 ext_phy_type);
7853
7854 bp->port.supported |= (SUPPORTED_10baseT_Half |
7855 SUPPORTED_10baseT_Full |
7856 SUPPORTED_100baseT_Half |
7857 SUPPORTED_100baseT_Full |
7858 SUPPORTED_1000baseT_Full |
7859 SUPPORTED_10000baseT_Full |
7860 SUPPORTED_TP |
7861 SUPPORTED_Autoneg |
7862 SUPPORTED_Pause |
7863 SUPPORTED_Asym_Pause);
7864 break;
7865
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007866 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7867 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7868 bp->link_params.ext_phy_config);
7869 break;
7870
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007871 default:
7872 BNX2X_ERR("NVRAM config error. "
7873 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007874 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007875 return;
7876 }
7877
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007878 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7879 port*0x18);
7880 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007881
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007882 break;
7883
7884 default:
7885 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007886 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007887 return;
7888 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007889 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007890
7891 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007892 if (!(bp->link_params.speed_cap_mask &
7893 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007894 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007895
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007896 if (!(bp->link_params.speed_cap_mask &
7897 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007898 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007899
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007900 if (!(bp->link_params.speed_cap_mask &
7901 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007902 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007903
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007904 if (!(bp->link_params.speed_cap_mask &
7905 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007906 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007907
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007908 if (!(bp->link_params.speed_cap_mask &
7909 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007910 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7911 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007912
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007913 if (!(bp->link_params.speed_cap_mask &
7914 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007915 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007916
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007917 if (!(bp->link_params.speed_cap_mask &
7918 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007919 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007920
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007921 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007922}
7923
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007924static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007925{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007926 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007928 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007929 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007930 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007931 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007932 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007933 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007934 u32 ext_phy_type =
7935 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7936
7937 if ((ext_phy_type ==
7938 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7939 (ext_phy_type ==
7940 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007941 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007942 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007943 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007944 (ADVERTISED_10000baseT_Full |
7945 ADVERTISED_FIBRE);
7946 break;
7947 }
7948 BNX2X_ERR("NVRAM config error. "
7949 "Invalid link_config 0x%x"
7950 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007951 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007952 return;
7953 }
7954 break;
7955
7956 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007957 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007958 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007959 bp->port.advertising = (ADVERTISED_10baseT_Full |
7960 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007961 } else {
7962 BNX2X_ERR("NVRAM config error. "
7963 "Invalid link_config 0x%x"
7964 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007965 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007966 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007967 return;
7968 }
7969 break;
7970
7971 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007972 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007973 bp->link_params.req_line_speed = SPEED_10;
7974 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007975 bp->port.advertising = (ADVERTISED_10baseT_Half |
7976 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007977 } else {
7978 BNX2X_ERR("NVRAM config error. "
7979 "Invalid link_config 0x%x"
7980 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007981 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007982 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007983 return;
7984 }
7985 break;
7986
7987 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007988 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007989 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007990 bp->port.advertising = (ADVERTISED_100baseT_Full |
7991 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007992 } else {
7993 BNX2X_ERR("NVRAM config error. "
7994 "Invalid link_config 0x%x"
7995 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007996 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007997 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 return;
7999 }
8000 break;
8001
8002 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008003 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008004 bp->link_params.req_line_speed = SPEED_100;
8005 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008006 bp->port.advertising = (ADVERTISED_100baseT_Half |
8007 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008008 } else {
8009 BNX2X_ERR("NVRAM config error. "
8010 "Invalid link_config 0x%x"
8011 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008012 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008013 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008014 return;
8015 }
8016 break;
8017
8018 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008019 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008020 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008021 bp->port.advertising = (ADVERTISED_1000baseT_Full |
8022 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008023 } else {
8024 BNX2X_ERR("NVRAM config error. "
8025 "Invalid link_config 0x%x"
8026 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008028 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008029 return;
8030 }
8031 break;
8032
8033 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008034 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008035 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008036 bp->port.advertising = (ADVERTISED_2500baseX_Full |
8037 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038 } else {
8039 BNX2X_ERR("NVRAM config error. "
8040 "Invalid link_config 0x%x"
8041 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008042 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008043 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008044 return;
8045 }
8046 break;
8047
8048 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8049 case PORT_FEATURE_LINK_SPEED_10G_KX4:
8050 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008051 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008052 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008053 bp->port.advertising = (ADVERTISED_10000baseT_Full |
8054 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008055 } else {
8056 BNX2X_ERR("NVRAM config error. "
8057 "Invalid link_config 0x%x"
8058 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008059 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008060 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008061 return;
8062 }
8063 break;
8064
8065 default:
8066 BNX2X_ERR("NVRAM config error. "
8067 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008068 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008069 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008070 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008071 break;
8072 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008073
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008074 bp->link_params.req_flow_ctrl = (bp->port.link_config &
8075 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08008076 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07008077 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08008078 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008079
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008080 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08008081 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008082 bp->link_params.req_line_speed,
8083 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008084 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008085}
8086
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008087static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008088{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008089 int port = BP_PORT(bp);
8090 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00008091 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008092 u16 i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008093
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008094 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008095 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008096
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008097 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008098 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008099 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008100 SHMEM_RD(bp,
8101 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008102 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008103 SHMEM_RD(bp,
8104 dev_info.port_hw_config[port].speed_capability_mask);
8105
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008106 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008107 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8108
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008109 /* Get the 4 lanes xgxs config rx and tx */
8110 for (i = 0; i < 2; i++) {
8111 val = SHMEM_RD(bp,
8112 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
8113 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
8114 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
8115
8116 val = SHMEM_RD(bp,
8117 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
8118 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
8119 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
8120 }
8121
Eilon Greenstein589abe32009-02-12 08:36:55 +00008122 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
8123 if (config & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED)
8124 bp->link_params.feature_config_flags |=
8125 FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8126 else
8127 bp->link_params.feature_config_flags &=
8128 ~FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8129
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008130 /* If the device is capable of WoL, set the default state according
8131 * to the HW
8132 */
8133 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8134 (config & PORT_FEATURE_WOL_ENABLED));
8135
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008136 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
8137 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008138 bp->link_params.lane_config,
8139 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008140 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008142 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008143 PORT_FEATURE_CONNECTED_SWITCH_MASK);
8144 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008145
8146 bnx2x_link_settings_requested(bp);
8147
8148 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8149 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8150 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8151 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8152 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8153 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8154 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8155 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008156 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8157 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008158}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008160static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8161{
8162 int func = BP_FUNC(bp);
8163 u32 val, val2;
8164 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008165
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008166 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008168 bp->e1hov = 0;
8169 bp->e1hmf = 0;
8170 if (CHIP_IS_E1H(bp)) {
8171 bp->mf_config =
8172 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008173
Eilon Greenstein3196a882008-08-13 15:58:49 -07008174 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
8175 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008176 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008177
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008178 bp->e1hov = val;
8179 bp->e1hmf = 1;
8180 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
8181 "(0x%04x)\n",
8182 func, bp->e1hov, bp->e1hov);
8183 } else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008184 BNX2X_DEV_INFO("single function mode\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008185 if (BP_E1HVN(bp)) {
8186 BNX2X_ERR("!!! No valid E1HOV for func %d,"
8187 " aborting\n", func);
8188 rc = -EPERM;
8189 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008190 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008191 }
8192
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008193 if (!BP_NOMCP(bp)) {
8194 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008195
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008196 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
8197 DRV_MSG_SEQ_NUMBER_MASK);
8198 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8199 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008201 if (IS_E1HMF(bp)) {
8202 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
8203 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
8204 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8205 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
8206 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8207 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8208 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8209 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8210 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8211 bp->dev->dev_addr[5] = (u8)(val & 0xff);
8212 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
8213 ETH_ALEN);
8214 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
8215 ETH_ALEN);
8216 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008218 return rc;
8219 }
8220
8221 if (BP_NOMCP(bp)) {
8222 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07008223 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008224 random_ether_addr(bp->dev->dev_addr);
8225 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
8226 }
8227
8228 return rc;
8229}
8230
8231static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8232{
8233 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00008234 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008235 int rc;
8236
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008237 /* Disable interrupt handling until HW is initialized */
8238 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00008239 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008240
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008241 mutex_init(&bp->port.phy_mutex);
8242
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008243 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008244 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
8245
8246 rc = bnx2x_get_hwinfo(bp);
8247
8248 /* need to reset chip if undi was active */
8249 if (!BP_NOMCP(bp))
8250 bnx2x_undi_unload(bp);
8251
8252 if (CHIP_REV_IS_FPGA(bp))
8253 printk(KERN_ERR PFX "FPGA detected\n");
8254
8255 if (BP_NOMCP(bp) && (func == 0))
8256 printk(KERN_ERR PFX
8257 "MCP disabled, must load devices in order!\n");
8258
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008259 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00008260 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
8261 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008262 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00008263 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008264 multi_mode = ETH_RSS_MODE_DISABLED;
8265 }
8266 bp->multi_mode = multi_mode;
8267
8268
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008269 /* Set TPA flags */
8270 if (disable_tpa) {
8271 bp->flags &= ~TPA_ENABLE_FLAG;
8272 bp->dev->features &= ~NETIF_F_LRO;
8273 } else {
8274 bp->flags |= TPA_ENABLE_FLAG;
8275 bp->dev->features |= NETIF_F_LRO;
8276 }
8277
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00008278 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008279
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008280 bp->tx_ring_size = MAX_TX_AVAIL;
8281 bp->rx_ring_size = MAX_RX_AVAIL;
8282
8283 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008284
8285 bp->tx_ticks = 50;
8286 bp->rx_ticks = 25;
8287
Eilon Greenstein87942b42009-02-12 08:36:49 +00008288 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8289 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008290
8291 init_timer(&bp->timer);
8292 bp->timer.expires = jiffies + bp->current_interval;
8293 bp->timer.data = (unsigned long) bp;
8294 bp->timer.function = bnx2x_timer;
8295
8296 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008297}
8298
8299/*
8300 * ethtool service functions
8301 */
8302
8303/* All ethtool functions called with rtnl_lock */
8304
8305static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8306{
8307 struct bnx2x *bp = netdev_priv(dev);
8308
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008309 cmd->supported = bp->port.supported;
8310 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008311
8312 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008313 cmd->speed = bp->link_vars.line_speed;
8314 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008315 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008316 cmd->speed = bp->link_params.req_line_speed;
8317 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008318 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008319 if (IS_E1HMF(bp)) {
8320 u16 vn_max_rate;
8321
8322 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
8323 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
8324 if (vn_max_rate < cmd->speed)
8325 cmd->speed = vn_max_rate;
8326 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008327
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008328 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
8329 u32 ext_phy_type =
8330 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008331
8332 switch (ext_phy_type) {
8333 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008334 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008335 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +00008336 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8337 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8338 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008339 cmd->port = PORT_FIBRE;
8340 break;
8341
8342 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +00008343 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008344 cmd->port = PORT_TP;
8345 break;
8346
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008347 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8348 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8349 bp->link_params.ext_phy_config);
8350 break;
8351
Eliezer Tamirf1410642008-02-28 11:51:50 -08008352 default:
8353 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008354 bp->link_params.ext_phy_config);
8355 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008356 }
8357 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008358 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008360 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008361 cmd->transceiver = XCVR_INTERNAL;
8362
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008363 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008364 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008365 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008366 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008367
8368 cmd->maxtxpkt = 0;
8369 cmd->maxrxpkt = 0;
8370
8371 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8372 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8373 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8374 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8375 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8376 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8377 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8378
8379 return 0;
8380}
8381
8382static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8383{
8384 struct bnx2x *bp = netdev_priv(dev);
8385 u32 advertising;
8386
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008387 if (IS_E1HMF(bp))
8388 return 0;
8389
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008390 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8391 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8392 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8393 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8394 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8395 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8396 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8397
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008398 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008399 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
8400 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008401 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008402 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008403
8404 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008405 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008406
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008407 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
8408 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008409 bp->port.advertising |= (ADVERTISED_Autoneg |
8410 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008411
8412 } else { /* forced speed */
8413 /* advertise the requested speed and duplex if supported */
8414 switch (cmd->speed) {
8415 case SPEED_10:
8416 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008417 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008418 SUPPORTED_10baseT_Full)) {
8419 DP(NETIF_MSG_LINK,
8420 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008421 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008422 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008423
8424 advertising = (ADVERTISED_10baseT_Full |
8425 ADVERTISED_TP);
8426 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008427 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008428 SUPPORTED_10baseT_Half)) {
8429 DP(NETIF_MSG_LINK,
8430 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008431 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008432 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008433
8434 advertising = (ADVERTISED_10baseT_Half |
8435 ADVERTISED_TP);
8436 }
8437 break;
8438
8439 case SPEED_100:
8440 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008441 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008442 SUPPORTED_100baseT_Full)) {
8443 DP(NETIF_MSG_LINK,
8444 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008445 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008446 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008447
8448 advertising = (ADVERTISED_100baseT_Full |
8449 ADVERTISED_TP);
8450 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008451 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008452 SUPPORTED_100baseT_Half)) {
8453 DP(NETIF_MSG_LINK,
8454 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008455 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008456 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008457
8458 advertising = (ADVERTISED_100baseT_Half |
8459 ADVERTISED_TP);
8460 }
8461 break;
8462
8463 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008464 if (cmd->duplex != DUPLEX_FULL) {
8465 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008466 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008467 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008468
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008469 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008470 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008471 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008472 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008473
8474 advertising = (ADVERTISED_1000baseT_Full |
8475 ADVERTISED_TP);
8476 break;
8477
8478 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008479 if (cmd->duplex != DUPLEX_FULL) {
8480 DP(NETIF_MSG_LINK,
8481 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008482 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008483 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008484
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008485 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008486 DP(NETIF_MSG_LINK,
8487 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008488 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008489 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008490
Eliezer Tamirf1410642008-02-28 11:51:50 -08008491 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008492 ADVERTISED_TP);
8493 break;
8494
8495 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008496 if (cmd->duplex != DUPLEX_FULL) {
8497 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008498 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008499 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008500
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008501 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008502 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008503 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008504 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008505
8506 advertising = (ADVERTISED_10000baseT_Full |
8507 ADVERTISED_FIBRE);
8508 break;
8509
8510 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008511 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008512 return -EINVAL;
8513 }
8514
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008515 bp->link_params.req_line_speed = cmd->speed;
8516 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008517 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008518 }
8519
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008520 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008521 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008522 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008523 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008525 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008526 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008527 bnx2x_link_set(bp);
8528 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008529
8530 return 0;
8531}
8532
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008533#define PHY_FW_VER_LEN 10
8534
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008535static void bnx2x_get_drvinfo(struct net_device *dev,
8536 struct ethtool_drvinfo *info)
8537{
8538 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008539 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008540
8541 strcpy(info->driver, DRV_MODULE_NAME);
8542 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008543
8544 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008545 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008546 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008547 bnx2x_get_ext_phy_fw_version(&bp->link_params,
8548 (bp->state != BNX2X_STATE_CLOSED),
8549 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008550 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008551 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008552
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008553 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
8554 (bp->common.bc_ver & 0xff0000) >> 16,
8555 (bp->common.bc_ver & 0xff00) >> 8,
8556 (bp->common.bc_ver & 0xff),
8557 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008558 strcpy(info->bus_info, pci_name(bp->pdev));
8559 info->n_stats = BNX2X_NUM_STATS;
8560 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008561 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008562 info->regdump_len = 0;
8563}
8564
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00008565#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
8566#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
8567
8568static int bnx2x_get_regs_len(struct net_device *dev)
8569{
8570 static u32 regdump_len;
8571 struct bnx2x *bp = netdev_priv(dev);
8572 int i;
8573
8574 if (regdump_len)
8575 return regdump_len;
8576
8577 if (CHIP_IS_E1(bp)) {
8578 for (i = 0; i < REGS_COUNT; i++)
8579 if (IS_E1_ONLINE(reg_addrs[i].info))
8580 regdump_len += reg_addrs[i].size;
8581
8582 for (i = 0; i < WREGS_COUNT_E1; i++)
8583 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
8584 regdump_len += wreg_addrs_e1[i].size *
8585 (1 + wreg_addrs_e1[i].read_regs_count);
8586
8587 } else { /* E1H */
8588 for (i = 0; i < REGS_COUNT; i++)
8589 if (IS_E1H_ONLINE(reg_addrs[i].info))
8590 regdump_len += reg_addrs[i].size;
8591
8592 for (i = 0; i < WREGS_COUNT_E1H; i++)
8593 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
8594 regdump_len += wreg_addrs_e1h[i].size *
8595 (1 + wreg_addrs_e1h[i].read_regs_count);
8596 }
8597 regdump_len *= 4;
8598 regdump_len += sizeof(struct dump_hdr);
8599
8600 return regdump_len;
8601}
8602
8603static void bnx2x_get_regs(struct net_device *dev,
8604 struct ethtool_regs *regs, void *_p)
8605{
8606 u32 *p = _p, i, j;
8607 struct bnx2x *bp = netdev_priv(dev);
8608 struct dump_hdr dump_hdr = {0};
8609
8610 regs->version = 0;
8611 memset(p, 0, regs->len);
8612
8613 if (!netif_running(bp->dev))
8614 return;
8615
8616 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
8617 dump_hdr.dump_sign = dump_sign_all;
8618 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
8619 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
8620 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
8621 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
8622 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
8623
8624 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
8625 p += dump_hdr.hdr_size + 1;
8626
8627 if (CHIP_IS_E1(bp)) {
8628 for (i = 0; i < REGS_COUNT; i++)
8629 if (IS_E1_ONLINE(reg_addrs[i].info))
8630 for (j = 0; j < reg_addrs[i].size; j++)
8631 *p++ = REG_RD(bp,
8632 reg_addrs[i].addr + j*4);
8633
8634 } else { /* E1H */
8635 for (i = 0; i < REGS_COUNT; i++)
8636 if (IS_E1H_ONLINE(reg_addrs[i].info))
8637 for (j = 0; j < reg_addrs[i].size; j++)
8638 *p++ = REG_RD(bp,
8639 reg_addrs[i].addr + j*4);
8640 }
8641}
8642
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008643static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8644{
8645 struct bnx2x *bp = netdev_priv(dev);
8646
8647 if (bp->flags & NO_WOL_FLAG) {
8648 wol->supported = 0;
8649 wol->wolopts = 0;
8650 } else {
8651 wol->supported = WAKE_MAGIC;
8652 if (bp->wol)
8653 wol->wolopts = WAKE_MAGIC;
8654 else
8655 wol->wolopts = 0;
8656 }
8657 memset(&wol->sopass, 0, sizeof(wol->sopass));
8658}
8659
8660static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8661{
8662 struct bnx2x *bp = netdev_priv(dev);
8663
8664 if (wol->wolopts & ~WAKE_MAGIC)
8665 return -EINVAL;
8666
8667 if (wol->wolopts & WAKE_MAGIC) {
8668 if (bp->flags & NO_WOL_FLAG)
8669 return -EINVAL;
8670
8671 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008672 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008673 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008675 return 0;
8676}
8677
8678static u32 bnx2x_get_msglevel(struct net_device *dev)
8679{
8680 struct bnx2x *bp = netdev_priv(dev);
8681
8682 return bp->msglevel;
8683}
8684
8685static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
8686{
8687 struct bnx2x *bp = netdev_priv(dev);
8688
8689 if (capable(CAP_NET_ADMIN))
8690 bp->msglevel = level;
8691}
8692
8693static int bnx2x_nway_reset(struct net_device *dev)
8694{
8695 struct bnx2x *bp = netdev_priv(dev);
8696
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008697 if (!bp->port.pmf)
8698 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008699
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008700 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008701 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008702 bnx2x_link_set(bp);
8703 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008704
8705 return 0;
8706}
8707
Naohiro Ooiwa01e53292009-06-30 12:44:19 -07008708static u32
8709bnx2x_get_link(struct net_device *dev)
8710{
8711 struct bnx2x *bp = netdev_priv(dev);
8712
8713 return bp->link_vars.link_up;
8714}
8715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008716static int bnx2x_get_eeprom_len(struct net_device *dev)
8717{
8718 struct bnx2x *bp = netdev_priv(dev);
8719
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008720 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008721}
8722
8723static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
8724{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008725 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008726 int count, i;
8727 u32 val = 0;
8728
8729 /* adjust timeout for emulation/FPGA */
8730 count = NVRAM_TIMEOUT_COUNT;
8731 if (CHIP_REV_IS_SLOW(bp))
8732 count *= 100;
8733
8734 /* request access to nvram interface */
8735 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8736 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
8737
8738 for (i = 0; i < count*10; i++) {
8739 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8740 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
8741 break;
8742
8743 udelay(5);
8744 }
8745
8746 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008747 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008748 return -EBUSY;
8749 }
8750
8751 return 0;
8752}
8753
8754static int bnx2x_release_nvram_lock(struct bnx2x *bp)
8755{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008756 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008757 int count, i;
8758 u32 val = 0;
8759
8760 /* adjust timeout for emulation/FPGA */
8761 count = NVRAM_TIMEOUT_COUNT;
8762 if (CHIP_REV_IS_SLOW(bp))
8763 count *= 100;
8764
8765 /* relinquish nvram interface */
8766 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8767 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8768
8769 for (i = 0; i < count*10; i++) {
8770 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8771 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8772 break;
8773
8774 udelay(5);
8775 }
8776
8777 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008778 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008779 return -EBUSY;
8780 }
8781
8782 return 0;
8783}
8784
8785static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8786{
8787 u32 val;
8788
8789 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8790
8791 /* enable both bits, even on read */
8792 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8793 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8794 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8795}
8796
8797static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8798{
8799 u32 val;
8800
8801 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8802
8803 /* disable both bits, even after read */
8804 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8805 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8806 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8807}
8808
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008809static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008810 u32 cmd_flags)
8811{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008812 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008813 u32 val;
8814
8815 /* build the command word */
8816 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8817
8818 /* need to clear DONE bit separately */
8819 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8820
8821 /* address of the NVRAM to read from */
8822 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8823 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8824
8825 /* issue a read command */
8826 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8827
8828 /* adjust timeout for emulation/FPGA */
8829 count = NVRAM_TIMEOUT_COUNT;
8830 if (CHIP_REV_IS_SLOW(bp))
8831 count *= 100;
8832
8833 /* wait for completion */
8834 *ret_val = 0;
8835 rc = -EBUSY;
8836 for (i = 0; i < count; i++) {
8837 udelay(5);
8838 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8839
8840 if (val & MCPR_NVM_COMMAND_DONE) {
8841 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008842 /* we read nvram data in cpu order
8843 * but ethtool sees it as an array of bytes
8844 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008845 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008846 rc = 0;
8847 break;
8848 }
8849 }
8850
8851 return rc;
8852}
8853
8854static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8855 int buf_size)
8856{
8857 int rc;
8858 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008859 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008860
8861 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008862 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008863 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008864 offset, buf_size);
8865 return -EINVAL;
8866 }
8867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008868 if (offset + buf_size > bp->common.flash_size) {
8869 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008870 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008871 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008872 return -EINVAL;
8873 }
8874
8875 /* request access to nvram interface */
8876 rc = bnx2x_acquire_nvram_lock(bp);
8877 if (rc)
8878 return rc;
8879
8880 /* enable access to nvram interface */
8881 bnx2x_enable_nvram_access(bp);
8882
8883 /* read the first word(s) */
8884 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8885 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8886 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8887 memcpy(ret_buf, &val, 4);
8888
8889 /* advance to the next dword */
8890 offset += sizeof(u32);
8891 ret_buf += sizeof(u32);
8892 buf_size -= sizeof(u32);
8893 cmd_flags = 0;
8894 }
8895
8896 if (rc == 0) {
8897 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8898 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8899 memcpy(ret_buf, &val, 4);
8900 }
8901
8902 /* disable access to nvram interface */
8903 bnx2x_disable_nvram_access(bp);
8904 bnx2x_release_nvram_lock(bp);
8905
8906 return rc;
8907}
8908
8909static int bnx2x_get_eeprom(struct net_device *dev,
8910 struct ethtool_eeprom *eeprom, u8 *eebuf)
8911{
8912 struct bnx2x *bp = netdev_priv(dev);
8913 int rc;
8914
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008915 if (!netif_running(dev))
8916 return -EAGAIN;
8917
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008918 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008919 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8920 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8921 eeprom->len, eeprom->len);
8922
8923 /* parameters already validated in ethtool_get_eeprom */
8924
8925 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8926
8927 return rc;
8928}
8929
8930static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8931 u32 cmd_flags)
8932{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008933 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008934
8935 /* build the command word */
8936 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8937
8938 /* need to clear DONE bit separately */
8939 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8940
8941 /* write the data */
8942 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8943
8944 /* address of the NVRAM to write to */
8945 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8946 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8947
8948 /* issue the write command */
8949 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8950
8951 /* adjust timeout for emulation/FPGA */
8952 count = NVRAM_TIMEOUT_COUNT;
8953 if (CHIP_REV_IS_SLOW(bp))
8954 count *= 100;
8955
8956 /* wait for completion */
8957 rc = -EBUSY;
8958 for (i = 0; i < count; i++) {
8959 udelay(5);
8960 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8961 if (val & MCPR_NVM_COMMAND_DONE) {
8962 rc = 0;
8963 break;
8964 }
8965 }
8966
8967 return rc;
8968}
8969
Eliezer Tamirf1410642008-02-28 11:51:50 -08008970#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008971
8972static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8973 int buf_size)
8974{
8975 int rc;
8976 u32 cmd_flags;
8977 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008978 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008979
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008980 if (offset + buf_size > bp->common.flash_size) {
8981 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008982 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008983 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008984 return -EINVAL;
8985 }
8986
8987 /* request access to nvram interface */
8988 rc = bnx2x_acquire_nvram_lock(bp);
8989 if (rc)
8990 return rc;
8991
8992 /* enable access to nvram interface */
8993 bnx2x_enable_nvram_access(bp);
8994
8995 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8996 align_offset = (offset & ~0x03);
8997 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8998
8999 if (rc == 0) {
9000 val &= ~(0xff << BYTE_OFFSET(offset));
9001 val |= (*data_buf << BYTE_OFFSET(offset));
9002
9003 /* nvram data is returned as an array of bytes
9004 * convert it back to cpu order */
9005 val = be32_to_cpu(val);
9006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009007 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
9008 cmd_flags);
9009 }
9010
9011 /* disable access to nvram interface */
9012 bnx2x_disable_nvram_access(bp);
9013 bnx2x_release_nvram_lock(bp);
9014
9015 return rc;
9016}
9017
9018static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
9019 int buf_size)
9020{
9021 int rc;
9022 u32 cmd_flags;
9023 u32 val;
9024 u32 written_so_far;
9025
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009026 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009027 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009028
9029 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009030 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009031 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009032 offset, buf_size);
9033 return -EINVAL;
9034 }
9035
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009036 if (offset + buf_size > bp->common.flash_size) {
9037 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009038 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009039 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009040 return -EINVAL;
9041 }
9042
9043 /* request access to nvram interface */
9044 rc = bnx2x_acquire_nvram_lock(bp);
9045 if (rc)
9046 return rc;
9047
9048 /* enable access to nvram interface */
9049 bnx2x_enable_nvram_access(bp);
9050
9051 written_so_far = 0;
9052 cmd_flags = MCPR_NVM_COMMAND_FIRST;
9053 while ((written_so_far < buf_size) && (rc == 0)) {
9054 if (written_so_far == (buf_size - sizeof(u32)))
9055 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9056 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
9057 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9058 else if ((offset % NVRAM_PAGE_SIZE) == 0)
9059 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
9060
9061 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009062
9063 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
9064
9065 /* advance to the next dword */
9066 offset += sizeof(u32);
9067 data_buf += sizeof(u32);
9068 written_so_far += sizeof(u32);
9069 cmd_flags = 0;
9070 }
9071
9072 /* disable access to nvram interface */
9073 bnx2x_disable_nvram_access(bp);
9074 bnx2x_release_nvram_lock(bp);
9075
9076 return rc;
9077}
9078
9079static int bnx2x_set_eeprom(struct net_device *dev,
9080 struct ethtool_eeprom *eeprom, u8 *eebuf)
9081{
9082 struct bnx2x *bp = netdev_priv(dev);
9083 int rc;
9084
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08009085 if (!netif_running(dev))
9086 return -EAGAIN;
9087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009088 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009089 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
9090 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
9091 eeprom->len, eeprom->len);
9092
9093 /* parameters already validated in ethtool_set_eeprom */
9094
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009095 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009096 if (eeprom->magic == 0x00504859)
9097 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009098
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009099 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009100 rc = bnx2x_flash_download(bp, BP_PORT(bp),
9101 bp->link_params.ext_phy_config,
9102 (bp->state != BNX2X_STATE_CLOSED),
9103 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009104 if ((bp->state == BNX2X_STATE_OPEN) ||
9105 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009106 rc |= bnx2x_link_reset(&bp->link_params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00009107 &bp->link_vars, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009108 rc |= bnx2x_phy_init(&bp->link_params,
9109 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009110 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009111 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009112
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009113 } else /* Only the PMF can access the PHY */
9114 return -EINVAL;
9115 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009116 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009117
9118 return rc;
9119}
9120
9121static int bnx2x_get_coalesce(struct net_device *dev,
9122 struct ethtool_coalesce *coal)
9123{
9124 struct bnx2x *bp = netdev_priv(dev);
9125
9126 memset(coal, 0, sizeof(struct ethtool_coalesce));
9127
9128 coal->rx_coalesce_usecs = bp->rx_ticks;
9129 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009130
9131 return 0;
9132}
9133
9134static int bnx2x_set_coalesce(struct net_device *dev,
9135 struct ethtool_coalesce *coal)
9136{
9137 struct bnx2x *bp = netdev_priv(dev);
9138
9139 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
Eilon Greenstein1e9d9982009-07-05 04:18:14 +00009140 if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
9141 bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009142
9143 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
Eilon Greenstein1e9d9982009-07-05 04:18:14 +00009144 if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
9145 bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009146
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009147 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009148 bnx2x_update_coalesce(bp);
9149
9150 return 0;
9151}
9152
9153static void bnx2x_get_ringparam(struct net_device *dev,
9154 struct ethtool_ringparam *ering)
9155{
9156 struct bnx2x *bp = netdev_priv(dev);
9157
9158 ering->rx_max_pending = MAX_RX_AVAIL;
9159 ering->rx_mini_max_pending = 0;
9160 ering->rx_jumbo_max_pending = 0;
9161
9162 ering->rx_pending = bp->rx_ring_size;
9163 ering->rx_mini_pending = 0;
9164 ering->rx_jumbo_pending = 0;
9165
9166 ering->tx_max_pending = MAX_TX_AVAIL;
9167 ering->tx_pending = bp->tx_ring_size;
9168}
9169
9170static int bnx2x_set_ringparam(struct net_device *dev,
9171 struct ethtool_ringparam *ering)
9172{
9173 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009174 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009175
9176 if ((ering->rx_pending > MAX_RX_AVAIL) ||
9177 (ering->tx_pending > MAX_TX_AVAIL) ||
9178 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
9179 return -EINVAL;
9180
9181 bp->rx_ring_size = ering->rx_pending;
9182 bp->tx_ring_size = ering->tx_pending;
9183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009184 if (netif_running(dev)) {
9185 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9186 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009187 }
9188
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009189 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009190}
9191
9192static void bnx2x_get_pauseparam(struct net_device *dev,
9193 struct ethtool_pauseparam *epause)
9194{
9195 struct bnx2x *bp = netdev_priv(dev);
9196
Eilon Greenstein356e2382009-02-12 08:38:32 +00009197 epause->autoneg = (bp->link_params.req_flow_ctrl ==
9198 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009199 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
9200
David S. Millerc0700f92008-12-16 23:53:20 -08009201 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
9202 BNX2X_FLOW_CTRL_RX);
9203 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
9204 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009205
9206 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9207 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9208 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9209}
9210
9211static int bnx2x_set_pauseparam(struct net_device *dev,
9212 struct ethtool_pauseparam *epause)
9213{
9214 struct bnx2x *bp = netdev_priv(dev);
9215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009216 if (IS_E1HMF(bp))
9217 return 0;
9218
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009219 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9220 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9221 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9222
David S. Millerc0700f92008-12-16 23:53:20 -08009223 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009224
9225 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009226 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009227
9228 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009229 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009230
David S. Millerc0700f92008-12-16 23:53:20 -08009231 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
9232 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009233
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009234 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009235 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07009236 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08009237 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009238 }
9239
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009240 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08009241 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009242 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009243
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009244 DP(NETIF_MSG_LINK,
9245 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009246
9247 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009248 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009249 bnx2x_link_set(bp);
9250 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009251
9252 return 0;
9253}
9254
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009255static int bnx2x_set_flags(struct net_device *dev, u32 data)
9256{
9257 struct bnx2x *bp = netdev_priv(dev);
9258 int changed = 0;
9259 int rc = 0;
9260
9261 /* TPA requires Rx CSUM offloading */
9262 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
9263 if (!(dev->features & NETIF_F_LRO)) {
9264 dev->features |= NETIF_F_LRO;
9265 bp->flags |= TPA_ENABLE_FLAG;
9266 changed = 1;
9267 }
9268
9269 } else if (dev->features & NETIF_F_LRO) {
9270 dev->features &= ~NETIF_F_LRO;
9271 bp->flags &= ~TPA_ENABLE_FLAG;
9272 changed = 1;
9273 }
9274
9275 if (changed && netif_running(dev)) {
9276 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9277 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
9278 }
9279
9280 return rc;
9281}
9282
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009283static u32 bnx2x_get_rx_csum(struct net_device *dev)
9284{
9285 struct bnx2x *bp = netdev_priv(dev);
9286
9287 return bp->rx_csum;
9288}
9289
9290static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
9291{
9292 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009293 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009294
9295 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009296
9297 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
9298 TPA'ed packets will be discarded due to wrong TCP CSUM */
9299 if (!data) {
9300 u32 flags = ethtool_op_get_flags(dev);
9301
9302 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
9303 }
9304
9305 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009306}
9307
9308static int bnx2x_set_tso(struct net_device *dev, u32 data)
9309{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009310 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009311 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009312 dev->features |= NETIF_F_TSO6;
9313 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009314 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009315 dev->features &= ~NETIF_F_TSO6;
9316 }
9317
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009318 return 0;
9319}
9320
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009321static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009322 char string[ETH_GSTRING_LEN];
9323} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009324 { "register_test (offline)" },
9325 { "memory_test (offline)" },
9326 { "loopback_test (offline)" },
9327 { "nvram_test (online)" },
9328 { "interrupt_test (online)" },
9329 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +00009330 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009331};
9332
9333static int bnx2x_self_test_count(struct net_device *dev)
9334{
9335 return BNX2X_NUM_TESTS;
9336}
9337
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009338static int bnx2x_test_registers(struct bnx2x *bp)
9339{
9340 int idx, i, rc = -ENODEV;
9341 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009342 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009343 static const struct {
9344 u32 offset0;
9345 u32 offset1;
9346 u32 mask;
9347 } reg_tbl[] = {
9348/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
9349 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
9350 { HC_REG_AGG_INT_0, 4, 0x000003ff },
9351 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
9352 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
9353 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
9354 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
9355 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9356 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
9357 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9358/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
9359 { QM_REG_CONNNUM_0, 4, 0x000fffff },
9360 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
9361 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
9362 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
9363 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
9364 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
9365 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
9366 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
9367 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
9368/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
9369 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
9370 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
9371 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
9372 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
9373 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
9374 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
9375 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
9376 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
9377 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
9378/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
9379 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
9380 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
9381 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
9382 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
9383 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
9384 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
9385 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
9386
9387 { 0xffffffff, 0, 0x00000000 }
9388 };
9389
9390 if (!netif_running(bp->dev))
9391 return rc;
9392
9393 /* Repeat the test twice:
9394 First by writing 0x00000000, second by writing 0xffffffff */
9395 for (idx = 0; idx < 2; idx++) {
9396
9397 switch (idx) {
9398 case 0:
9399 wr_val = 0;
9400 break;
9401 case 1:
9402 wr_val = 0xffffffff;
9403 break;
9404 }
9405
9406 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
9407 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009408
9409 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
9410 mask = reg_tbl[i].mask;
9411
9412 save_val = REG_RD(bp, offset);
9413
9414 REG_WR(bp, offset, wr_val);
9415 val = REG_RD(bp, offset);
9416
9417 /* Restore the original register's value */
9418 REG_WR(bp, offset, save_val);
9419
9420 /* verify that value is as expected value */
9421 if ((val & mask) != (wr_val & mask))
9422 goto test_reg_exit;
9423 }
9424 }
9425
9426 rc = 0;
9427
9428test_reg_exit:
9429 return rc;
9430}
9431
9432static int bnx2x_test_memory(struct bnx2x *bp)
9433{
9434 int i, j, rc = -ENODEV;
9435 u32 val;
9436 static const struct {
9437 u32 offset;
9438 int size;
9439 } mem_tbl[] = {
9440 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
9441 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
9442 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
9443 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
9444 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
9445 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
9446 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
9447
9448 { 0xffffffff, 0 }
9449 };
9450 static const struct {
9451 char *name;
9452 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009453 u32 e1_mask;
9454 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009455 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009456 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
9457 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
9458 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
9459 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
9460 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
9461 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009462
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009463 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009464 };
9465
9466 if (!netif_running(bp->dev))
9467 return rc;
9468
9469 /* Go through all the memories */
9470 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
9471 for (j = 0; j < mem_tbl[i].size; j++)
9472 REG_RD(bp, mem_tbl[i].offset + j*4);
9473
9474 /* Check the parity status */
9475 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
9476 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009477 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
9478 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009479 DP(NETIF_MSG_HW,
9480 "%s is 0x%x\n", prty_tbl[i].name, val);
9481 goto test_mem_exit;
9482 }
9483 }
9484
9485 rc = 0;
9486
9487test_mem_exit:
9488 return rc;
9489}
9490
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009491static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
9492{
9493 int cnt = 1000;
9494
9495 if (link_up)
9496 while (bnx2x_link_test(bp) && cnt--)
9497 msleep(10);
9498}
9499
9500static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
9501{
9502 unsigned int pkt_size, num_pkts, i;
9503 struct sk_buff *skb;
9504 unsigned char *packet;
9505 struct bnx2x_fastpath *fp = &bp->fp[0];
9506 u16 tx_start_idx, tx_idx;
9507 u16 rx_start_idx, rx_idx;
9508 u16 pkt_prod;
9509 struct sw_tx_bd *tx_buf;
9510 struct eth_tx_bd *tx_bd;
9511 dma_addr_t mapping;
9512 union eth_rx_cqe *cqe;
9513 u8 cqe_fp_flags;
9514 struct sw_rx_bd *rx_buf;
9515 u16 len;
9516 int rc = -ENODEV;
9517
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009518 /* check the loopback mode */
9519 switch (loopback_mode) {
9520 case BNX2X_PHY_LOOPBACK:
9521 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
9522 return -EINVAL;
9523 break;
9524 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009525 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009526 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009527 break;
9528 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009529 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009530 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009531
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009532 /* prepare the loopback packet */
9533 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
9534 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009535 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
9536 if (!skb) {
9537 rc = -ENOMEM;
9538 goto test_loopback_exit;
9539 }
9540 packet = skb_put(skb, pkt_size);
9541 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
9542 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
9543 for (i = ETH_HLEN; i < pkt_size; i++)
9544 packet[i] = (unsigned char) (i & 0xff);
9545
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009546 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009547 num_pkts = 0;
9548 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
9549 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
9550
9551 pkt_prod = fp->tx_pkt_prod++;
9552 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9553 tx_buf->first_bd = fp->tx_bd_prod;
9554 tx_buf->skb = skb;
9555
9556 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
9557 mapping = pci_map_single(bp->pdev, skb->data,
9558 skb_headlen(skb), PCI_DMA_TODEVICE);
9559 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9560 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9561 tx_bd->nbd = cpu_to_le16(1);
9562 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9563 tx_bd->vlan = cpu_to_le16(pkt_prod);
9564 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
9565 ETH_TX_BD_FLAGS_END_BD);
9566 tx_bd->general_data = ((UNICAST_ADDRESS <<
9567 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
9568
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009569 wmb();
9570
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009571 le16_add_cpu(&fp->hw_tx_prods->bds_prod, 1);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009572 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009573 le32_add_cpu(&fp->hw_tx_prods->packets_prod, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +00009574 DOORBELL(bp, fp->index, 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009575
9576 mmiowb();
9577
9578 num_pkts++;
9579 fp->tx_bd_prod++;
9580 bp->dev->trans_start = jiffies;
9581
9582 udelay(100);
9583
9584 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
9585 if (tx_idx != tx_start_idx + num_pkts)
9586 goto test_loopback_exit;
9587
9588 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
9589 if (rx_idx != rx_start_idx + num_pkts)
9590 goto test_loopback_exit;
9591
9592 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
9593 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
9594 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
9595 goto test_loopback_rx_exit;
9596
9597 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
9598 if (len != pkt_size)
9599 goto test_loopback_rx_exit;
9600
9601 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
9602 skb = rx_buf->skb;
9603 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
9604 for (i = ETH_HLEN; i < pkt_size; i++)
9605 if (*(skb->data + i) != (unsigned char) (i & 0xff))
9606 goto test_loopback_rx_exit;
9607
9608 rc = 0;
9609
9610test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009611
9612 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
9613 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
9614 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
9615 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
9616
9617 /* Update producers */
9618 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
9619 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009620
9621test_loopback_exit:
9622 bp->link_params.loopback_mode = LOOPBACK_NONE;
9623
9624 return rc;
9625}
9626
9627static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
9628{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009629 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009630
9631 if (!netif_running(bp->dev))
9632 return BNX2X_LOOPBACK_FAILED;
9633
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009634 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009635 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009636
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009637 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
9638 if (res) {
9639 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
9640 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009641 }
9642
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009643 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
9644 if (res) {
9645 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
9646 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009647 }
9648
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009649 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009650 bnx2x_netif_start(bp);
9651
9652 return rc;
9653}
9654
9655#define CRC32_RESIDUAL 0xdebb20e3
9656
9657static int bnx2x_test_nvram(struct bnx2x *bp)
9658{
9659 static const struct {
9660 int offset;
9661 int size;
9662 } nvram_tbl[] = {
9663 { 0, 0x14 }, /* bootstrap */
9664 { 0x14, 0xec }, /* dir */
9665 { 0x100, 0x350 }, /* manuf_info */
9666 { 0x450, 0xf0 }, /* feature_info */
9667 { 0x640, 0x64 }, /* upgrade_key_info */
9668 { 0x6a4, 0x64 },
9669 { 0x708, 0x70 }, /* manuf_key_info */
9670 { 0x778, 0x70 },
9671 { 0, 0 }
9672 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009673 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009674 u8 *data = (u8 *)buf;
9675 int i, rc;
9676 u32 magic, csum;
9677
9678 rc = bnx2x_nvram_read(bp, 0, data, 4);
9679 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00009680 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009681 goto test_nvram_exit;
9682 }
9683
9684 magic = be32_to_cpu(buf[0]);
9685 if (magic != 0x669955aa) {
9686 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
9687 rc = -ENODEV;
9688 goto test_nvram_exit;
9689 }
9690
9691 for (i = 0; nvram_tbl[i].size; i++) {
9692
9693 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
9694 nvram_tbl[i].size);
9695 if (rc) {
9696 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +00009697 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009698 goto test_nvram_exit;
9699 }
9700
9701 csum = ether_crc_le(nvram_tbl[i].size, data);
9702 if (csum != CRC32_RESIDUAL) {
9703 DP(NETIF_MSG_PROBE,
9704 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
9705 rc = -ENODEV;
9706 goto test_nvram_exit;
9707 }
9708 }
9709
9710test_nvram_exit:
9711 return rc;
9712}
9713
9714static int bnx2x_test_intr(struct bnx2x *bp)
9715{
9716 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
9717 int i, rc;
9718
9719 if (!netif_running(bp->dev))
9720 return -ENODEV;
9721
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08009722 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00009723 if (CHIP_IS_E1(bp))
9724 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
9725 else
9726 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +00009727 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009728 config->hdr.reserved1 = 0;
9729
9730 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9731 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
9732 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
9733 if (rc == 0) {
9734 bp->set_mac_pending++;
9735 for (i = 0; i < 10; i++) {
9736 if (!bp->set_mac_pending)
9737 break;
9738 msleep_interruptible(10);
9739 }
9740 if (i == 10)
9741 rc = -ENODEV;
9742 }
9743
9744 return rc;
9745}
9746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009747static void bnx2x_self_test(struct net_device *dev,
9748 struct ethtool_test *etest, u64 *buf)
9749{
9750 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009751
9752 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
9753
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009754 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009755 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009756
Eilon Greenstein33471622008-08-13 15:59:08 -07009757 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009758 if (IS_E1HMF(bp))
9759 etest->flags &= ~ETH_TEST_FL_OFFLINE;
9760
9761 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +00009762 int port = BP_PORT(bp);
9763 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009764 u8 link_up;
9765
Eilon Greenstein279abdf2009-07-21 05:47:22 +00009766 /* save current value of input enable for TX port IF */
9767 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
9768 /* disable input for TX port IF */
9769 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
9770
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009771 link_up = bp->link_vars.link_up;
9772 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9773 bnx2x_nic_load(bp, LOAD_DIAG);
9774 /* wait until link state is restored */
9775 bnx2x_wait_for_link(bp, link_up);
9776
9777 if (bnx2x_test_registers(bp) != 0) {
9778 buf[0] = 1;
9779 etest->flags |= ETH_TEST_FL_FAILED;
9780 }
9781 if (bnx2x_test_memory(bp) != 0) {
9782 buf[1] = 1;
9783 etest->flags |= ETH_TEST_FL_FAILED;
9784 }
9785 buf[2] = bnx2x_test_loopback(bp, link_up);
9786 if (buf[2] != 0)
9787 etest->flags |= ETH_TEST_FL_FAILED;
9788
9789 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +00009790
9791 /* restore input for TX port IF */
9792 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
9793
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009794 bnx2x_nic_load(bp, LOAD_NORMAL);
9795 /* wait until link state is restored */
9796 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009797 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009798 if (bnx2x_test_nvram(bp) != 0) {
9799 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009800 etest->flags |= ETH_TEST_FL_FAILED;
9801 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009802 if (bnx2x_test_intr(bp) != 0) {
9803 buf[4] = 1;
9804 etest->flags |= ETH_TEST_FL_FAILED;
9805 }
9806 if (bp->port.pmf)
9807 if (bnx2x_link_test(bp) != 0) {
9808 buf[5] = 1;
9809 etest->flags |= ETH_TEST_FL_FAILED;
9810 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009811
9812#ifdef BNX2X_EXTRA_DEBUG
9813 bnx2x_panic_dump(bp);
9814#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009815}
9816
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009817static const struct {
9818 long offset;
9819 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +00009820 u8 string[ETH_GSTRING_LEN];
9821} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
9822/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
9823 { Q_STATS_OFFSET32(error_bytes_received_hi),
9824 8, "[%d]: rx_error_bytes" },
9825 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
9826 8, "[%d]: rx_ucast_packets" },
9827 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
9828 8, "[%d]: rx_mcast_packets" },
9829 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
9830 8, "[%d]: rx_bcast_packets" },
9831 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
9832 { Q_STATS_OFFSET32(rx_err_discard_pkt),
9833 4, "[%d]: rx_phy_ip_err_discards"},
9834 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
9835 4, "[%d]: rx_skb_alloc_discard" },
9836 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
9837
9838/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
9839 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9840 8, "[%d]: tx_packets" }
9841};
9842
9843static const struct {
9844 long offset;
9845 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009846 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009847#define STATS_FLAGS_PORT 1
9848#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +00009849#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009850 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009851} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009852/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
9853 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009854 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009855 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009856 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009857 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009858 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009859 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009860 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009861 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009862 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009863 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009864 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009865 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009866 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9867 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
9868 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9869 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
9870/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9871 8, STATS_FLAGS_PORT, "rx_fragments" },
9872 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9873 8, STATS_FLAGS_PORT, "rx_jabbers" },
9874 { STATS_OFFSET32(no_buff_discard_hi),
9875 8, STATS_FLAGS_BOTH, "rx_discards" },
9876 { STATS_OFFSET32(mac_filter_discard),
9877 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9878 { STATS_OFFSET32(xxoverflow_discard),
9879 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9880 { STATS_OFFSET32(brb_drop_hi),
9881 8, STATS_FLAGS_PORT, "rx_brb_discard" },
9882 { STATS_OFFSET32(brb_truncate_hi),
9883 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
9884 { STATS_OFFSET32(pause_frames_received_hi),
9885 8, STATS_FLAGS_PORT, "rx_pause_frames" },
9886 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
9887 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9888 { STATS_OFFSET32(nig_timer_max),
9889 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
9890/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
9891 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
9892 { STATS_OFFSET32(rx_skb_alloc_failed),
9893 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
9894 { STATS_OFFSET32(hw_csum_err),
9895 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
9896
9897 { STATS_OFFSET32(total_bytes_transmitted_hi),
9898 8, STATS_FLAGS_BOTH, "tx_bytes" },
9899 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9900 8, STATS_FLAGS_PORT, "tx_error_bytes" },
9901 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9902 8, STATS_FLAGS_BOTH, "tx_packets" },
9903 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
9904 8, STATS_FLAGS_PORT, "tx_mac_errors" },
9905 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
9906 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009907 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009908 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009909 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009910 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009911/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009912 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009913 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009914 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009915 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009916 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009917 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009918 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009919 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009920 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009921 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009922 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009923 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009924 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009925 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009926 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009927 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009928 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009929 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009930 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009931/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009932 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009933 { STATS_OFFSET32(pause_frames_sent_hi),
9934 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009935};
9936
Eilon Greensteinde832a52009-02-12 08:36:33 +00009937#define IS_PORT_STAT(i) \
9938 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
9939#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
9940#define IS_E1HMF_MODE_STAT(bp) \
9941 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009942
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009943static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9944{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009945 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009946 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009947
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009948 switch (stringset) {
9949 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +00009950 if (is_multi(bp)) {
9951 k = 0;
9952 for_each_queue(bp, i) {
9953 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
9954 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
9955 bnx2x_q_stats_arr[j].string, i);
9956 k += BNX2X_NUM_Q_STATS;
9957 }
9958 if (IS_E1HMF_MODE_STAT(bp))
9959 break;
9960 for (j = 0; j < BNX2X_NUM_STATS; j++)
9961 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
9962 bnx2x_stats_arr[j].string);
9963 } else {
9964 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9965 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9966 continue;
9967 strcpy(buf + j*ETH_GSTRING_LEN,
9968 bnx2x_stats_arr[i].string);
9969 j++;
9970 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009971 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009972 break;
9973
9974 case ETH_SS_TEST:
9975 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9976 break;
9977 }
9978}
9979
9980static int bnx2x_get_stats_count(struct net_device *dev)
9981{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009982 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009983 int i, num_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009984
Eilon Greensteinde832a52009-02-12 08:36:33 +00009985 if (is_multi(bp)) {
9986 num_stats = BNX2X_NUM_Q_STATS * BNX2X_NUM_QUEUES(bp);
9987 if (!IS_E1HMF_MODE_STAT(bp))
9988 num_stats += BNX2X_NUM_STATS;
9989 } else {
9990 if (IS_E1HMF_MODE_STAT(bp)) {
9991 num_stats = 0;
9992 for (i = 0; i < BNX2X_NUM_STATS; i++)
9993 if (IS_FUNC_STAT(i))
9994 num_stats++;
9995 } else
9996 num_stats = BNX2X_NUM_STATS;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009997 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009998
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009999 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010000}
10001
10002static void bnx2x_get_ethtool_stats(struct net_device *dev,
10003 struct ethtool_stats *stats, u64 *buf)
10004{
10005 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010006 u32 *hw_stats, *offset;
10007 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010008
Eilon Greensteinde832a52009-02-12 08:36:33 +000010009 if (is_multi(bp)) {
10010 k = 0;
10011 for_each_queue(bp, i) {
10012 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
10013 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
10014 if (bnx2x_q_stats_arr[j].size == 0) {
10015 /* skip this counter */
10016 buf[k + j] = 0;
10017 continue;
10018 }
10019 offset = (hw_stats +
10020 bnx2x_q_stats_arr[j].offset);
10021 if (bnx2x_q_stats_arr[j].size == 4) {
10022 /* 4-byte counter */
10023 buf[k + j] = (u64) *offset;
10024 continue;
10025 }
10026 /* 8-byte counter */
10027 buf[k + j] = HILO_U64(*offset, *(offset + 1));
10028 }
10029 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010030 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010031 if (IS_E1HMF_MODE_STAT(bp))
10032 return;
10033 hw_stats = (u32 *)&bp->eth_stats;
10034 for (j = 0; j < BNX2X_NUM_STATS; j++) {
10035 if (bnx2x_stats_arr[j].size == 0) {
10036 /* skip this counter */
10037 buf[k + j] = 0;
10038 continue;
10039 }
10040 offset = (hw_stats + bnx2x_stats_arr[j].offset);
10041 if (bnx2x_stats_arr[j].size == 4) {
10042 /* 4-byte counter */
10043 buf[k + j] = (u64) *offset;
10044 continue;
10045 }
10046 /* 8-byte counter */
10047 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010049 } else {
10050 hw_stats = (u32 *)&bp->eth_stats;
10051 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
10052 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
10053 continue;
10054 if (bnx2x_stats_arr[i].size == 0) {
10055 /* skip this counter */
10056 buf[j] = 0;
10057 j++;
10058 continue;
10059 }
10060 offset = (hw_stats + bnx2x_stats_arr[i].offset);
10061 if (bnx2x_stats_arr[i].size == 4) {
10062 /* 4-byte counter */
10063 buf[j] = (u64) *offset;
10064 j++;
10065 continue;
10066 }
10067 /* 8-byte counter */
10068 buf[j] = HILO_U64(*offset, *(offset + 1));
10069 j++;
10070 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010071 }
10072}
10073
10074static int bnx2x_phys_id(struct net_device *dev, u32 data)
10075{
10076 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010077 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010078 int i;
10079
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010080 if (!netif_running(dev))
10081 return 0;
10082
10083 if (!bp->port.pmf)
10084 return 0;
10085
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010086 if (data == 0)
10087 data = 2;
10088
10089 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010090 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010091 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010092 bp->link_params.hw_led_mode,
10093 bp->link_params.chip_id);
10094 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010095 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010096 bp->link_params.hw_led_mode,
10097 bp->link_params.chip_id);
10098
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099 msleep_interruptible(500);
10100 if (signal_pending(current))
10101 break;
10102 }
10103
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010104 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010105 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010106 bp->link_vars.line_speed,
10107 bp->link_params.hw_led_mode,
10108 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010109
10110 return 0;
10111}
10112
10113static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010114 .get_settings = bnx2x_get_settings,
10115 .set_settings = bnx2x_set_settings,
10116 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010117 .get_regs_len = bnx2x_get_regs_len,
10118 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010119 .get_wol = bnx2x_get_wol,
10120 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010121 .get_msglevel = bnx2x_get_msglevel,
10122 .set_msglevel = bnx2x_set_msglevel,
10123 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010124 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010125 .get_eeprom_len = bnx2x_get_eeprom_len,
10126 .get_eeprom = bnx2x_get_eeprom,
10127 .set_eeprom = bnx2x_set_eeprom,
10128 .get_coalesce = bnx2x_get_coalesce,
10129 .set_coalesce = bnx2x_set_coalesce,
10130 .get_ringparam = bnx2x_get_ringparam,
10131 .set_ringparam = bnx2x_set_ringparam,
10132 .get_pauseparam = bnx2x_get_pauseparam,
10133 .set_pauseparam = bnx2x_set_pauseparam,
10134 .get_rx_csum = bnx2x_get_rx_csum,
10135 .set_rx_csum = bnx2x_set_rx_csum,
10136 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010137 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010138 .set_flags = bnx2x_set_flags,
10139 .get_flags = ethtool_op_get_flags,
10140 .get_sg = ethtool_op_get_sg,
10141 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010142 .get_tso = ethtool_op_get_tso,
10143 .set_tso = bnx2x_set_tso,
10144 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010145 .self_test = bnx2x_self_test,
10146 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010147 .phys_id = bnx2x_phys_id,
10148 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010149 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010150};
10151
10152/* end of ethtool_ops */
10153
10154/****************************************************************************
10155* General service functions
10156****************************************************************************/
10157
10158static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
10159{
10160 u16 pmcsr;
10161
10162 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
10163
10164 switch (state) {
10165 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010166 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010167 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
10168 PCI_PM_CTRL_PME_STATUS));
10169
10170 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070010171 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010172 msleep(20);
10173 break;
10174
10175 case PCI_D3hot:
10176 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
10177 pmcsr |= 3;
10178
10179 if (bp->wol)
10180 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
10181
10182 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
10183 pmcsr);
10184
10185 /* No more memory access after this point until
10186 * device is brought back to D0.
10187 */
10188 break;
10189
10190 default:
10191 return -EINVAL;
10192 }
10193 return 0;
10194}
10195
Eilon Greenstein237907c2009-01-14 06:42:44 +000010196static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
10197{
10198 u16 rx_cons_sb;
10199
10200 /* Tell compiler that status block fields can change */
10201 barrier();
10202 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
10203 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
10204 rx_cons_sb++;
10205 return (fp->rx_comp_cons != rx_cons_sb);
10206}
10207
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010208/*
10209 * net_device service functions
10210 */
10211
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010212static int bnx2x_poll(struct napi_struct *napi, int budget)
10213{
10214 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
10215 napi);
10216 struct bnx2x *bp = fp->bp;
10217 int work_done = 0;
10218
10219#ifdef BNX2X_STOP_ON_ERROR
10220 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010221 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010222#endif
10223
10224 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
10225 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
10226 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
10227
10228 bnx2x_update_fpsb_idx(fp);
10229
Eilon Greenstein237907c2009-01-14 06:42:44 +000010230 if (bnx2x_has_tx_work(fp))
Eilon Greenstein7961f792009-03-02 07:59:31 +000010231 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010232
Eilon Greenstein8534f322009-03-02 07:59:45 +000010233 if (bnx2x_has_rx_work(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010234 work_done = bnx2x_rx_int(fp, budget);
Eilon Greenstein356e2382009-02-12 08:38:32 +000010235
Eilon Greenstein8534f322009-03-02 07:59:45 +000010236 /* must not complete if we consumed full budget */
10237 if (work_done >= budget)
10238 goto poll_again;
10239 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010240
Eilon Greenstein8534f322009-03-02 07:59:45 +000010241 /* BNX2X_HAS_WORK() reads the status block, thus we need to
10242 * ensure that status block indices have been actually read
10243 * (bnx2x_update_fpsb_idx) prior to this check (BNX2X_HAS_WORK)
10244 * so that we won't write the "newer" value of the status block to IGU
10245 * (if there was a DMA right after BNX2X_HAS_WORK and
10246 * if there is no rmb, the memory reading (bnx2x_update_fpsb_idx)
10247 * may be postponed to right before bnx2x_ack_sb). In this case
10248 * there will never be another interrupt until there is another update
10249 * of the status block, while there is still unhandled work.
10250 */
10251 rmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010252
Eilon Greenstein8534f322009-03-02 07:59:45 +000010253 if (!BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010254#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010255poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010256#endif
Ben Hutchings288379f2009-01-19 16:43:59 -080010257 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010258
Eilon Greenstein0626b892009-02-12 08:38:14 +000010259 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010260 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010261 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010262 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
10263 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000010264
Eilon Greenstein8534f322009-03-02 07:59:45 +000010265poll_again:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010266 return work_done;
10267}
10268
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010269
10270/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070010271 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010272 * we use one mapping for both BDs
10273 * So far this has only been observed to happen
10274 * in Other Operating Systems(TM)
10275 */
10276static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
10277 struct bnx2x_fastpath *fp,
10278 struct eth_tx_bd **tx_bd, u16 hlen,
10279 u16 bd_prod, int nbd)
10280{
10281 struct eth_tx_bd *h_tx_bd = *tx_bd;
10282 struct eth_tx_bd *d_tx_bd;
10283 dma_addr_t mapping;
10284 int old_len = le16_to_cpu(h_tx_bd->nbytes);
10285
10286 /* first fix first BD */
10287 h_tx_bd->nbd = cpu_to_le16(nbd);
10288 h_tx_bd->nbytes = cpu_to_le16(hlen);
10289
10290 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
10291 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
10292 h_tx_bd->addr_lo, h_tx_bd->nbd);
10293
10294 /* now get a new data BD
10295 * (after the pbd) and fill it */
10296 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10297 d_tx_bd = &fp->tx_desc_ring[bd_prod];
10298
10299 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
10300 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
10301
10302 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10303 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10304 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
10305 d_tx_bd->vlan = 0;
10306 /* this marks the BD as one that has no individual mapping
10307 * the FW ignores this flag in a BD not marked start
10308 */
10309 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
10310 DP(NETIF_MSG_TX_QUEUED,
10311 "TSO split data size is %d (%x:%x)\n",
10312 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
10313
10314 /* update tx_bd for marking the last BD flag */
10315 *tx_bd = d_tx_bd;
10316
10317 return bd_prod;
10318}
10319
10320static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
10321{
10322 if (fix > 0)
10323 csum = (u16) ~csum_fold(csum_sub(csum,
10324 csum_partial(t_header - fix, fix, 0)));
10325
10326 else if (fix < 0)
10327 csum = (u16) ~csum_fold(csum_add(csum,
10328 csum_partial(t_header, -fix, 0)));
10329
10330 return swab16(csum);
10331}
10332
10333static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
10334{
10335 u32 rc;
10336
10337 if (skb->ip_summed != CHECKSUM_PARTIAL)
10338 rc = XMIT_PLAIN;
10339
10340 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010341 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010342 rc = XMIT_CSUM_V6;
10343 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
10344 rc |= XMIT_CSUM_TCP;
10345
10346 } else {
10347 rc = XMIT_CSUM_V4;
10348 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
10349 rc |= XMIT_CSUM_TCP;
10350 }
10351 }
10352
10353 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
10354 rc |= XMIT_GSO_V4;
10355
10356 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
10357 rc |= XMIT_GSO_V6;
10358
10359 return rc;
10360}
10361
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010362#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000010363/* check if packet requires linearization (packet is too fragmented)
10364 no need to check fragmentation if page size > 8K (there will be no
10365 violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010366static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
10367 u32 xmit_type)
10368{
10369 int to_copy = 0;
10370 int hlen = 0;
10371 int first_bd_sz = 0;
10372
10373 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
10374 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
10375
10376 if (xmit_type & XMIT_GSO) {
10377 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
10378 /* Check if LSO packet needs to be copied:
10379 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
10380 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070010381 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010382 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
10383 int wnd_idx = 0;
10384 int frag_idx = 0;
10385 u32 wnd_sum = 0;
10386
10387 /* Headers length */
10388 hlen = (int)(skb_transport_header(skb) - skb->data) +
10389 tcp_hdrlen(skb);
10390
10391 /* Amount of data (w/o headers) on linear part of SKB*/
10392 first_bd_sz = skb_headlen(skb) - hlen;
10393
10394 wnd_sum = first_bd_sz;
10395
10396 /* Calculate the first sum - it's special */
10397 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
10398 wnd_sum +=
10399 skb_shinfo(skb)->frags[frag_idx].size;
10400
10401 /* If there was data on linear skb data - check it */
10402 if (first_bd_sz > 0) {
10403 if (unlikely(wnd_sum < lso_mss)) {
10404 to_copy = 1;
10405 goto exit_lbl;
10406 }
10407
10408 wnd_sum -= first_bd_sz;
10409 }
10410
10411 /* Others are easier: run through the frag list and
10412 check all windows */
10413 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
10414 wnd_sum +=
10415 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
10416
10417 if (unlikely(wnd_sum < lso_mss)) {
10418 to_copy = 1;
10419 break;
10420 }
10421 wnd_sum -=
10422 skb_shinfo(skb)->frags[wnd_idx].size;
10423 }
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010424 } else {
10425 /* in non-LSO too fragmented packet should always
10426 be linearized */
10427 to_copy = 1;
10428 }
10429 }
10430
10431exit_lbl:
10432 if (unlikely(to_copy))
10433 DP(NETIF_MSG_TX_QUEUED,
10434 "Linearization IS REQUIRED for %s packet. "
10435 "num_frags %d hlen %d first_bd_sz %d\n",
10436 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
10437 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
10438
10439 return to_copy;
10440}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010441#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010442
10443/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010444 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010445 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010446 */
10447static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
10448{
10449 struct bnx2x *bp = netdev_priv(dev);
10450 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010451 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010452 struct sw_tx_bd *tx_buf;
10453 struct eth_tx_bd *tx_bd;
10454 struct eth_tx_parse_bd *pbd = NULL;
10455 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010456 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010457 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010458 u32 xmit_type = bnx2x_xmit_type(bp, skb);
10459 int vlan_off = (bp->e1hov ? 4 : 0);
10460 int i;
10461 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010462
10463#ifdef BNX2X_STOP_ON_ERROR
10464 if (unlikely(bp->panic))
10465 return NETDEV_TX_BUSY;
10466#endif
10467
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010468 fp_index = skb_get_queue_mapping(skb);
10469 txq = netdev_get_tx_queue(dev, fp_index);
10470
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010471 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010472
Yitchak Gertner231fd582008-08-25 15:27:06 -070010473 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010474 fp->eth_q_stats.driver_xoff++,
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010475 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010476 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
10477 return NETDEV_TX_BUSY;
10478 }
10479
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010480 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
10481 " gso type %x xmit_type %x\n",
10482 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
10483 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
10484
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010485#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000010486 /* First, check if we need to linearize the skb (due to FW
10487 restrictions). No need to check fragmentation if page size > 8K
10488 (there will be no violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010489 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
10490 /* Statistics of linearization */
10491 bp->lin_cnt++;
10492 if (skb_linearize(skb) != 0) {
10493 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
10494 "silently dropping this SKB\n");
10495 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010496 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010497 }
10498 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010499#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010500
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010501 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010502 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010503 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010504 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010505 (don't forget to mark the last one as last,
10506 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010507 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010508 */
10509
10510 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010511 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010512
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010513 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010514 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
10515 tx_bd = &fp->tx_desc_ring[bd_prod];
10516
10517 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10518 tx_bd->general_data = (UNICAST_ADDRESS <<
10519 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010520 /* header nbd */
10521 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010522
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010523 /* remember the first BD of the packet */
10524 tx_buf->first_bd = fp->tx_bd_prod;
10525 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010526
10527 DP(NETIF_MSG_TX_QUEUED,
10528 "sending pkt %u @%p next_idx %u bd %u @%p\n",
10529 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
10530
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010531#ifdef BCM_VLAN
10532 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
10533 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010534 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
10535 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010536 vlan_off += 4;
10537 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010538#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010539 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010540
10541 if (xmit_type) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010542 /* turn on parsing and get a BD */
10543 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10544 pbd = (void *)&fp->tx_desc_ring[bd_prod];
10545
10546 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
10547 }
10548
10549 if (xmit_type & XMIT_CSUM) {
10550 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
10551
10552 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010553 pbd->global_data =
10554 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
10555 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010556
10557 pbd->ip_hlen = (skb_transport_header(skb) -
10558 skb_network_header(skb)) / 2;
10559
10560 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
10561
10562 pbd->total_hlen = cpu_to_le16(hlen);
10563 hlen = hlen*2 - vlan_off;
10564
10565 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
10566
10567 if (xmit_type & XMIT_CSUM_V4)
10568 tx_bd->bd_flags.as_bitfield |=
10569 ETH_TX_BD_FLAGS_IP_CSUM;
10570 else
10571 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
10572
10573 if (xmit_type & XMIT_CSUM_TCP) {
10574 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
10575
10576 } else {
10577 s8 fix = SKB_CS_OFF(skb); /* signed! */
10578
10579 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
10580 pbd->cs_offset = fix / 2;
10581
10582 DP(NETIF_MSG_TX_QUEUED,
10583 "hlen %d offset %d fix %d csum before fix %x\n",
10584 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
10585 SKB_CS(skb));
10586
10587 /* HW bug: fixup the CSUM */
10588 pbd->tcp_pseudo_csum =
10589 bnx2x_csum_fix(skb_transport_header(skb),
10590 SKB_CS(skb), fix);
10591
10592 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
10593 pbd->tcp_pseudo_csum);
10594 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010595 }
10596
10597 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010598 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010599
10600 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10601 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -070010602 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010603 tx_bd->nbd = cpu_to_le16(nbd);
10604 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10605
10606 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010607 " nbytes %d flags %x vlan %x\n",
10608 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
10609 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
10610 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010611
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010612 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010613
10614 DP(NETIF_MSG_TX_QUEUED,
10615 "TSO packet len %d hlen %d total len %d tso size %d\n",
10616 skb->len, hlen, skb_headlen(skb),
10617 skb_shinfo(skb)->gso_size);
10618
10619 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
10620
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010621 if (unlikely(skb_headlen(skb) > hlen))
10622 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
10623 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010624
10625 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
10626 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010627 pbd->tcp_flags = pbd_tcp_flags(skb);
10628
10629 if (xmit_type & XMIT_GSO_V4) {
10630 pbd->ip_id = swab16(ip_hdr(skb)->id);
10631 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010632 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
10633 ip_hdr(skb)->daddr,
10634 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010635
10636 } else
10637 pbd->tcp_pseudo_csum =
10638 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
10639 &ipv6_hdr(skb)->daddr,
10640 0, IPPROTO_TCP, 0));
10641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010642 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
10643 }
10644
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010645 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
10646 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010647
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010648 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10649 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010650
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010651 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
10652 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010653
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010654 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10655 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10656 tx_bd->nbytes = cpu_to_le16(frag->size);
10657 tx_bd->vlan = cpu_to_le16(pkt_prod);
10658 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010659
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010660 DP(NETIF_MSG_TX_QUEUED,
10661 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
10662 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
10663 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010664 }
10665
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010666 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010667 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
10668
10669 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
10670 tx_bd, tx_bd->bd_flags.as_bitfield);
10671
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010672 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10673
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010674 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010675 * if the packet contains or ends with it
10676 */
10677 if (TX_BD_POFF(bd_prod) < nbd)
10678 nbd++;
10679
10680 if (pbd)
10681 DP(NETIF_MSG_TX_QUEUED,
10682 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
10683 " tcp_flags %x xsum %x seq %u hlen %u\n",
10684 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
10685 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010686 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010687
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010688 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010689
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010690 /*
10691 * Make sure that the BD data is updated before updating the producer
10692 * since FW might read the BD right after the producer is updated.
10693 * This is only applicable for weak-ordered memory model archs such
10694 * as IA-64. The following barrier is also mandatory since FW will
10695 * assumes packets must have BDs.
10696 */
10697 wmb();
10698
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010699 le16_add_cpu(&fp->hw_tx_prods->bds_prod, nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010700 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010701 le32_add_cpu(&fp->hw_tx_prods->packets_prod, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010702 DOORBELL(bp, fp->index, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010703
10704 mmiowb();
10705
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010706 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010707
10708 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010709 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
10710 if we put Tx into XOFF state. */
10711 smp_mb();
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010712 netif_tx_stop_queue(txq);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010713 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010714 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010715 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010716 }
10717 fp->tx_pkt++;
10718
10719 return NETDEV_TX_OK;
10720}
10721
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010722/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010723static int bnx2x_open(struct net_device *dev)
10724{
10725 struct bnx2x *bp = netdev_priv(dev);
10726
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010727 netif_carrier_off(dev);
10728
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010729 bnx2x_set_power_state(bp, PCI_D0);
10730
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010731 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010732}
10733
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010734/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010735static int bnx2x_close(struct net_device *dev)
10736{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010737 struct bnx2x *bp = netdev_priv(dev);
10738
10739 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010740 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10741 if (atomic_read(&bp->pdev->enable_cnt) == 1)
10742 if (!CHIP_REV_IS_SLOW(bp))
10743 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010744
10745 return 0;
10746}
10747
Eilon Greensteinf5372252009-02-12 08:38:30 +000010748/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010749static void bnx2x_set_rx_mode(struct net_device *dev)
10750{
10751 struct bnx2x *bp = netdev_priv(dev);
10752 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
10753 int port = BP_PORT(bp);
10754
10755 if (bp->state != BNX2X_STATE_OPEN) {
10756 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10757 return;
10758 }
10759
10760 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
10761
10762 if (dev->flags & IFF_PROMISC)
10763 rx_mode = BNX2X_RX_MODE_PROMISC;
10764
10765 else if ((dev->flags & IFF_ALLMULTI) ||
10766 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
10767 rx_mode = BNX2X_RX_MODE_ALLMULTI;
10768
10769 else { /* some multicasts */
10770 if (CHIP_IS_E1(bp)) {
10771 int i, old, offset;
10772 struct dev_mc_list *mclist;
10773 struct mac_configuration_cmd *config =
10774 bnx2x_sp(bp, mcast_config);
10775
10776 for (i = 0, mclist = dev->mc_list;
10777 mclist && (i < dev->mc_count);
10778 i++, mclist = mclist->next) {
10779
10780 config->config_table[i].
10781 cam_entry.msb_mac_addr =
10782 swab16(*(u16 *)&mclist->dmi_addr[0]);
10783 config->config_table[i].
10784 cam_entry.middle_mac_addr =
10785 swab16(*(u16 *)&mclist->dmi_addr[2]);
10786 config->config_table[i].
10787 cam_entry.lsb_mac_addr =
10788 swab16(*(u16 *)&mclist->dmi_addr[4]);
10789 config->config_table[i].cam_entry.flags =
10790 cpu_to_le16(port);
10791 config->config_table[i].
10792 target_table_entry.flags = 0;
10793 config->config_table[i].
10794 target_table_entry.client_id = 0;
10795 config->config_table[i].
10796 target_table_entry.vlan_id = 0;
10797
10798 DP(NETIF_MSG_IFUP,
10799 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
10800 config->config_table[i].
10801 cam_entry.msb_mac_addr,
10802 config->config_table[i].
10803 cam_entry.middle_mac_addr,
10804 config->config_table[i].
10805 cam_entry.lsb_mac_addr);
10806 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010807 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010808 if (old > i) {
10809 for (; i < old; i++) {
10810 if (CAM_IS_INVALID(config->
10811 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000010812 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010813 break;
10814 }
10815 /* invalidate */
10816 CAM_INVALIDATE(config->
10817 config_table[i]);
10818 }
10819 }
10820
10821 if (CHIP_REV_IS_SLOW(bp))
10822 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
10823 else
10824 offset = BNX2X_MAX_MULTICAST*(1 + port);
10825
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010826 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010827 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010828 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010829 config->hdr.reserved1 = 0;
10830
10831 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10832 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
10833 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
10834 0);
10835 } else { /* E1H */
10836 /* Accept one or more multicasts */
10837 struct dev_mc_list *mclist;
10838 u32 mc_filter[MC_HASH_SIZE];
10839 u32 crc, bit, regidx;
10840 int i;
10841
10842 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
10843
10844 for (i = 0, mclist = dev->mc_list;
10845 mclist && (i < dev->mc_count);
10846 i++, mclist = mclist->next) {
10847
Johannes Berg7c510e42008-10-27 17:47:26 -070010848 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
10849 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010850
10851 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
10852 bit = (crc >> 24) & 0xff;
10853 regidx = bit >> 5;
10854 bit &= 0x1f;
10855 mc_filter[regidx] |= (1 << bit);
10856 }
10857
10858 for (i = 0; i < MC_HASH_SIZE; i++)
10859 REG_WR(bp, MC_HASH_OFFSET(bp, i),
10860 mc_filter[i]);
10861 }
10862 }
10863
10864 bp->rx_mode = rx_mode;
10865 bnx2x_set_storm_rx_mode(bp);
10866}
10867
10868/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010869static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
10870{
10871 struct sockaddr *addr = p;
10872 struct bnx2x *bp = netdev_priv(dev);
10873
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010874 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010875 return -EINVAL;
10876
10877 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010878 if (netif_running(dev)) {
10879 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010880 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010881 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010882 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010883 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010884
10885 return 0;
10886}
10887
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010888/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010889static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10890{
10891 struct mii_ioctl_data *data = if_mii(ifr);
10892 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010893 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010894 int err;
10895
10896 switch (cmd) {
10897 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010898 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010899
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010900 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010901
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010902 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010903 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010904
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010905 if (!netif_running(dev))
10906 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010907
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010908 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010909 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010910 DEFAULT_PHY_DEV_ADDR,
10911 (data->reg_num & 0x1f), &mii_regval);
10912 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010913 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010914 return err;
10915 }
10916
10917 case SIOCSMIIREG:
10918 if (!capable(CAP_NET_ADMIN))
10919 return -EPERM;
10920
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010921 if (!netif_running(dev))
10922 return -EAGAIN;
10923
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010924 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010925 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010926 DEFAULT_PHY_DEV_ADDR,
10927 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010928 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010929 return err;
10930
10931 default:
10932 /* do nothing */
10933 break;
10934 }
10935
10936 return -EOPNOTSUPP;
10937}
10938
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010939/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010940static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10941{
10942 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010943 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010944
10945 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10946 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10947 return -EINVAL;
10948
10949 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010950 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010951 * only updated as part of load
10952 */
10953 dev->mtu = new_mtu;
10954
10955 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010956 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10957 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010958 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010959
10960 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010961}
10962
10963static void bnx2x_tx_timeout(struct net_device *dev)
10964{
10965 struct bnx2x *bp = netdev_priv(dev);
10966
10967#ifdef BNX2X_STOP_ON_ERROR
10968 if (!bp->panic)
10969 bnx2x_panic();
10970#endif
10971 /* This allows the netif to be shutdown gracefully before resetting */
10972 schedule_work(&bp->reset_task);
10973}
10974
10975#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010976/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010977static void bnx2x_vlan_rx_register(struct net_device *dev,
10978 struct vlan_group *vlgrp)
10979{
10980 struct bnx2x *bp = netdev_priv(dev);
10981
10982 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010983
10984 /* Set flags according to the required capabilities */
10985 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10986
10987 if (dev->features & NETIF_F_HW_VLAN_TX)
10988 bp->flags |= HW_VLAN_TX_FLAG;
10989
10990 if (dev->features & NETIF_F_HW_VLAN_RX)
10991 bp->flags |= HW_VLAN_RX_FLAG;
10992
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010993 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010994 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010995}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010996
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010997#endif
10998
10999#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11000static void poll_bnx2x(struct net_device *dev)
11001{
11002 struct bnx2x *bp = netdev_priv(dev);
11003
11004 disable_irq(bp->pdev->irq);
11005 bnx2x_interrupt(bp->pdev->irq, dev);
11006 enable_irq(bp->pdev->irq);
11007}
11008#endif
11009
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011010static const struct net_device_ops bnx2x_netdev_ops = {
11011 .ndo_open = bnx2x_open,
11012 .ndo_stop = bnx2x_close,
11013 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011014 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011015 .ndo_set_mac_address = bnx2x_change_mac_addr,
11016 .ndo_validate_addr = eth_validate_addr,
11017 .ndo_do_ioctl = bnx2x_ioctl,
11018 .ndo_change_mtu = bnx2x_change_mtu,
11019 .ndo_tx_timeout = bnx2x_tx_timeout,
11020#ifdef BCM_VLAN
11021 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
11022#endif
11023#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11024 .ndo_poll_controller = poll_bnx2x,
11025#endif
11026};
11027
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011028static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
11029 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011030{
11031 struct bnx2x *bp;
11032 int rc;
11033
11034 SET_NETDEV_DEV(dev, &pdev->dev);
11035 bp = netdev_priv(dev);
11036
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011037 bp->dev = dev;
11038 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011039 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011040 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011041
11042 rc = pci_enable_device(pdev);
11043 if (rc) {
11044 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
11045 goto err_out;
11046 }
11047
11048 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
11049 printk(KERN_ERR PFX "Cannot find PCI device base address,"
11050 " aborting\n");
11051 rc = -ENODEV;
11052 goto err_out_disable;
11053 }
11054
11055 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11056 printk(KERN_ERR PFX "Cannot find second PCI device"
11057 " base address, aborting\n");
11058 rc = -ENODEV;
11059 goto err_out_disable;
11060 }
11061
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011062 if (atomic_read(&pdev->enable_cnt) == 1) {
11063 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11064 if (rc) {
11065 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
11066 " aborting\n");
11067 goto err_out_disable;
11068 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011069
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011070 pci_set_master(pdev);
11071 pci_save_state(pdev);
11072 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011073
11074 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11075 if (bp->pm_cap == 0) {
11076 printk(KERN_ERR PFX "Cannot find power management"
11077 " capability, aborting\n");
11078 rc = -EIO;
11079 goto err_out_release;
11080 }
11081
11082 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
11083 if (bp->pcie_cap == 0) {
11084 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
11085 " aborting\n");
11086 rc = -EIO;
11087 goto err_out_release;
11088 }
11089
Yang Hongyang6a355282009-04-06 19:01:13 -070011090 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011091 bp->flags |= USING_DAC_FLAG;
Yang Hongyang6a355282009-04-06 19:01:13 -070011092 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011093 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
11094 " failed, aborting\n");
11095 rc = -EIO;
11096 goto err_out_release;
11097 }
11098
Yang Hongyang284901a2009-04-06 19:01:15 -070011099 } else if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011100 printk(KERN_ERR PFX "System does not support DMA,"
11101 " aborting\n");
11102 rc = -EIO;
11103 goto err_out_release;
11104 }
11105
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011106 dev->mem_start = pci_resource_start(pdev, 0);
11107 dev->base_addr = dev->mem_start;
11108 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011109
11110 dev->irq = pdev->irq;
11111
Arjan van de Ven275f1652008-10-20 21:42:39 -070011112 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011113 if (!bp->regview) {
11114 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
11115 rc = -ENOMEM;
11116 goto err_out_release;
11117 }
11118
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011119 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11120 min_t(u64, BNX2X_DB_SIZE,
11121 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011122 if (!bp->doorbells) {
11123 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
11124 rc = -ENOMEM;
11125 goto err_out_unmap;
11126 }
11127
11128 bnx2x_set_power_state(bp, PCI_D0);
11129
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011130 /* clean indirect addresses */
11131 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11132 PCICFG_VENDOR_ID_OFFSET);
11133 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
11134 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
11135 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
11136 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011137
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011138 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011139
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011140 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011141 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011142 dev->features |= NETIF_F_SG;
11143 dev->features |= NETIF_F_HW_CSUM;
11144 if (bp->flags & USING_DAC_FLAG)
11145 dev->features |= NETIF_F_HIGHDMA;
11146#ifdef BCM_VLAN
11147 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011148 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011149#endif
11150 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011151 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011152
11153 return 0;
11154
11155err_out_unmap:
11156 if (bp->regview) {
11157 iounmap(bp->regview);
11158 bp->regview = NULL;
11159 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011160 if (bp->doorbells) {
11161 iounmap(bp->doorbells);
11162 bp->doorbells = NULL;
11163 }
11164
11165err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011166 if (atomic_read(&pdev->enable_cnt) == 1)
11167 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011168
11169err_out_disable:
11170 pci_disable_device(pdev);
11171 pci_set_drvdata(pdev, NULL);
11172
11173err_out:
11174 return rc;
11175}
11176
Eliezer Tamir25047952008-02-28 11:50:16 -080011177static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
11178{
11179 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11180
11181 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11182 return val;
11183}
11184
11185/* return value of 1=2.5GHz 2=5GHz */
11186static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
11187{
11188 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11189
11190 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
11191 return val;
11192}
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011193static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
11194{
11195 struct bnx2x_fw_file_hdr *fw_hdr;
11196 struct bnx2x_fw_file_section *sections;
11197 u16 *ops_offsets;
11198 u32 offset, len, num_ops;
11199 int i;
11200 const struct firmware *firmware = bp->firmware;
11201 const u8 * fw_ver;
11202
11203 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
11204 return -EINVAL;
11205
11206 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11207 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11208
11209 /* Make sure none of the offsets and sizes make us read beyond
11210 * the end of the firmware data */
11211 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11212 offset = be32_to_cpu(sections[i].offset);
11213 len = be32_to_cpu(sections[i].len);
11214 if (offset + len > firmware->size) {
11215 printk(KERN_ERR PFX "Section %d length is out of bounds\n", i);
11216 return -EINVAL;
11217 }
11218 }
11219
11220 /* Likewise for the init_ops offsets */
11221 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11222 ops_offsets = (u16 *)(firmware->data + offset);
11223 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11224
11225 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11226 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
11227 printk(KERN_ERR PFX "Section offset %d is out of bounds\n", i);
11228 return -EINVAL;
11229 }
11230 }
11231
11232 /* Check FW version */
11233 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11234 fw_ver = firmware->data + offset;
11235 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11236 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11237 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11238 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
11239 printk(KERN_ERR PFX "Bad FW version:%d.%d.%d.%d."
11240 " Should be %d.%d.%d.%d\n",
11241 fw_ver[0], fw_ver[1], fw_ver[2],
11242 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
11243 BCM_5710_FW_MINOR_VERSION,
11244 BCM_5710_FW_REVISION_VERSION,
11245 BCM_5710_FW_ENGINEERING_VERSION);
11246 return -EINVAL;
11247 }
11248
11249 return 0;
11250}
11251
11252static void inline be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
11253{
11254 u32 i;
11255 const __be32 *source = (const __be32*)_source;
11256 u32 *target = (u32*)_target;
11257
11258 for (i = 0; i < n/4; i++)
11259 target[i] = be32_to_cpu(source[i]);
11260}
11261
11262/*
11263 Ops array is stored in the following format:
11264 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11265 */
11266static void inline bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
11267{
11268 u32 i, j, tmp;
11269 const __be32 *source = (const __be32*)_source;
11270 struct raw_op *target = (struct raw_op*)_target;
11271
11272 for (i = 0, j = 0; i < n/8; i++, j+=2) {
11273 tmp = be32_to_cpu(source[j]);
11274 target[i].op = (tmp >> 24) & 0xff;
11275 target[i].offset = tmp & 0xffffff;
11276 target[i].raw_data = be32_to_cpu(source[j+1]);
11277 }
11278}
11279static void inline be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
11280{
11281 u32 i;
11282 u16 *target = (u16*)_target;
11283 const __be16 *source = (const __be16*)_source;
11284
11285 for (i = 0; i < n/2; i++)
11286 target[i] = be16_to_cpu(source[i]);
11287}
11288
11289#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11290 do { \
11291 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11292 bp->arr = kmalloc(len, GFP_KERNEL); \
11293 if (!bp->arr) { \
11294 printk(KERN_ERR PFX "Failed to allocate %d bytes for "#arr"\n", len); \
11295 goto lbl; \
11296 } \
11297 func(bp->firmware->data + \
11298 be32_to_cpu(fw_hdr->arr.offset), \
11299 (u8*)bp->arr, len); \
11300 } while (0)
11301
11302
11303static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
11304{
11305 char fw_file_name[40] = {0};
11306 int rc, offset;
11307 struct bnx2x_fw_file_hdr *fw_hdr;
11308
11309 /* Create a FW file name */
11310 if (CHIP_IS_E1(bp))
11311 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1);
11312 else
11313 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1H);
11314
11315 sprintf(fw_file_name + offset, "%d.%d.%d.%d.fw",
11316 BCM_5710_FW_MAJOR_VERSION,
11317 BCM_5710_FW_MINOR_VERSION,
11318 BCM_5710_FW_REVISION_VERSION,
11319 BCM_5710_FW_ENGINEERING_VERSION);
11320
11321 printk(KERN_INFO PFX "Loading %s\n", fw_file_name);
11322
11323 rc = request_firmware(&bp->firmware, fw_file_name, dev);
11324 if (rc) {
11325 printk(KERN_ERR PFX "Can't load firmware file %s\n", fw_file_name);
11326 goto request_firmware_exit;
11327 }
11328
11329 rc = bnx2x_check_firmware(bp);
11330 if (rc) {
11331 printk(KERN_ERR PFX "Corrupt firmware file %s\n", fw_file_name);
11332 goto request_firmware_exit;
11333 }
11334
11335 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11336
11337 /* Initialize the pointers to the init arrays */
11338 /* Blob */
11339 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11340
11341 /* Opcodes */
11342 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11343
11344 /* Offsets */
11345 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err, be16_to_cpu_n);
11346
11347 /* STORMs firmware */
11348 bp->tsem_int_table_data = bp->firmware->data +
11349 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11350 bp->tsem_pram_data = bp->firmware->data +
11351 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11352 bp->usem_int_table_data = bp->firmware->data +
11353 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11354 bp->usem_pram_data = bp->firmware->data +
11355 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11356 bp->xsem_int_table_data = bp->firmware->data +
11357 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11358 bp->xsem_pram_data = bp->firmware->data +
11359 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11360 bp->csem_int_table_data = bp->firmware->data +
11361 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11362 bp->csem_pram_data = bp->firmware->data +
11363 be32_to_cpu(fw_hdr->csem_pram_data.offset);
11364
11365 return 0;
11366init_offsets_alloc_err:
11367 kfree(bp->init_ops);
11368init_ops_alloc_err:
11369 kfree(bp->init_data);
11370request_firmware_exit:
11371 release_firmware(bp->firmware);
11372
11373 return rc;
11374}
11375
11376
Eliezer Tamir25047952008-02-28 11:50:16 -080011377
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011378static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11379 const struct pci_device_id *ent)
11380{
11381 static int version_printed;
11382 struct net_device *dev = NULL;
11383 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080011384 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011385
11386 if (version_printed++ == 0)
11387 printk(KERN_INFO "%s", version);
11388
11389 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011390 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011391 if (!dev) {
11392 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011393 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011394 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011396 bp = netdev_priv(dev);
11397 bp->msglevel = debug;
11398
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011399 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011400 if (rc < 0) {
11401 free_netdev(dev);
11402 return rc;
11403 }
11404
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011405 pci_set_drvdata(pdev, dev);
11406
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011407 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011408 if (rc)
11409 goto init_one_exit;
11410
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011411 /* Set init arrays */
11412 rc = bnx2x_init_firmware(bp, &pdev->dev);
11413 if (rc) {
11414 printk(KERN_ERR PFX "Error loading firmware\n");
11415 goto init_one_exit;
11416 }
11417
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011418 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011419 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011420 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011421 goto init_one_exit;
11422 }
11423
Eliezer Tamir25047952008-02-28 11:50:16 -080011424 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein87942b42009-02-12 08:36:49 +000011425 " IRQ %d, ", dev->name, board_info[ent->driver_data].name,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011426 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080011427 bnx2x_get_pcie_width(bp),
11428 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
11429 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070011430 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011432 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011433
11434init_one_exit:
11435 if (bp->regview)
11436 iounmap(bp->regview);
11437
11438 if (bp->doorbells)
11439 iounmap(bp->doorbells);
11440
11441 free_netdev(dev);
11442
11443 if (atomic_read(&pdev->enable_cnt) == 1)
11444 pci_release_regions(pdev);
11445
11446 pci_disable_device(pdev);
11447 pci_set_drvdata(pdev, NULL);
11448
11449 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011450}
11451
11452static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11453{
11454 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011455 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011456
Eliezer Tamir228241e2008-02-28 11:56:57 -080011457 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080011458 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11459 return;
11460 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011461 bp = netdev_priv(dev);
11462
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011463 unregister_netdev(dev);
11464
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011465 kfree(bp->init_ops_offsets);
11466 kfree(bp->init_ops);
11467 kfree(bp->init_data);
11468 release_firmware(bp->firmware);
11469
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011470 if (bp->regview)
11471 iounmap(bp->regview);
11472
11473 if (bp->doorbells)
11474 iounmap(bp->doorbells);
11475
11476 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011477
11478 if (atomic_read(&pdev->enable_cnt) == 1)
11479 pci_release_regions(pdev);
11480
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011481 pci_disable_device(pdev);
11482 pci_set_drvdata(pdev, NULL);
11483}
11484
11485static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
11486{
11487 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011488 struct bnx2x *bp;
11489
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011490 if (!dev) {
11491 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11492 return -ENODEV;
11493 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011494 bp = netdev_priv(dev);
11495
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011496 rtnl_lock();
11497
11498 pci_save_state(pdev);
11499
11500 if (!netif_running(dev)) {
11501 rtnl_unlock();
11502 return 0;
11503 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011504
11505 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011506
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011507 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011508
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011509 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080011510
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011511 rtnl_unlock();
11512
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011513 return 0;
11514}
11515
11516static int bnx2x_resume(struct pci_dev *pdev)
11517{
11518 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011519 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011520 int rc;
11521
Eliezer Tamir228241e2008-02-28 11:56:57 -080011522 if (!dev) {
11523 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11524 return -ENODEV;
11525 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011526 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011527
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011528 rtnl_lock();
11529
Eliezer Tamir228241e2008-02-28 11:56:57 -080011530 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011531
11532 if (!netif_running(dev)) {
11533 rtnl_unlock();
11534 return 0;
11535 }
11536
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011537 bnx2x_set_power_state(bp, PCI_D0);
11538 netif_device_attach(dev);
11539
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011540 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011541
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011542 rtnl_unlock();
11543
11544 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011545}
11546
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011547static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11548{
11549 int i;
11550
11551 bp->state = BNX2X_STATE_ERROR;
11552
11553 bp->rx_mode = BNX2X_RX_MODE_NONE;
11554
11555 bnx2x_netif_stop(bp, 0);
11556
11557 del_timer_sync(&bp->timer);
11558 bp->stats_state = STATS_STATE_DISABLED;
11559 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
11560
11561 /* Release IRQs */
11562 bnx2x_free_irq(bp);
11563
11564 if (CHIP_IS_E1(bp)) {
11565 struct mac_configuration_cmd *config =
11566 bnx2x_sp(bp, mcast_config);
11567
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011568 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011569 CAM_INVALIDATE(config->config_table[i]);
11570 }
11571
11572 /* Free SKBs, SGEs, TPA pool and driver internals */
11573 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011574 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011575 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011576 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000011577 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011578 bnx2x_free_mem(bp);
11579
11580 bp->state = BNX2X_STATE_CLOSED;
11581
11582 netif_carrier_off(bp->dev);
11583
11584 return 0;
11585}
11586
11587static void bnx2x_eeh_recover(struct bnx2x *bp)
11588{
11589 u32 val;
11590
11591 mutex_init(&bp->port.phy_mutex);
11592
11593 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
11594 bp->link_params.shmem_base = bp->common.shmem_base;
11595 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
11596
11597 if (!bp->common.shmem_base ||
11598 (bp->common.shmem_base < 0xA0000) ||
11599 (bp->common.shmem_base >= 0xC0000)) {
11600 BNX2X_DEV_INFO("MCP not active\n");
11601 bp->flags |= NO_MCP_FLAG;
11602 return;
11603 }
11604
11605 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11606 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11607 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11608 BNX2X_ERR("BAD MCP validity signature\n");
11609
11610 if (!BP_NOMCP(bp)) {
11611 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
11612 & DRV_MSG_SEQ_NUMBER_MASK);
11613 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11614 }
11615}
11616
Wendy Xiong493adb12008-06-23 20:36:22 -070011617/**
11618 * bnx2x_io_error_detected - called when PCI error is detected
11619 * @pdev: Pointer to PCI device
11620 * @state: The current pci connection state
11621 *
11622 * This function is called after a PCI bus error affecting
11623 * this device has been detected.
11624 */
11625static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11626 pci_channel_state_t state)
11627{
11628 struct net_device *dev = pci_get_drvdata(pdev);
11629 struct bnx2x *bp = netdev_priv(dev);
11630
11631 rtnl_lock();
11632
11633 netif_device_detach(dev);
11634
11635 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011636 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011637
11638 pci_disable_device(pdev);
11639
11640 rtnl_unlock();
11641
11642 /* Request a slot reset */
11643 return PCI_ERS_RESULT_NEED_RESET;
11644}
11645
11646/**
11647 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11648 * @pdev: Pointer to PCI device
11649 *
11650 * Restart the card from scratch, as if from a cold-boot.
11651 */
11652static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11653{
11654 struct net_device *dev = pci_get_drvdata(pdev);
11655 struct bnx2x *bp = netdev_priv(dev);
11656
11657 rtnl_lock();
11658
11659 if (pci_enable_device(pdev)) {
11660 dev_err(&pdev->dev,
11661 "Cannot re-enable PCI device after reset\n");
11662 rtnl_unlock();
11663 return PCI_ERS_RESULT_DISCONNECT;
11664 }
11665
11666 pci_set_master(pdev);
11667 pci_restore_state(pdev);
11668
11669 if (netif_running(dev))
11670 bnx2x_set_power_state(bp, PCI_D0);
11671
11672 rtnl_unlock();
11673
11674 return PCI_ERS_RESULT_RECOVERED;
11675}
11676
11677/**
11678 * bnx2x_io_resume - called when traffic can start flowing again
11679 * @pdev: Pointer to PCI device
11680 *
11681 * This callback is called when the error recovery driver tells us that
11682 * its OK to resume normal operation.
11683 */
11684static void bnx2x_io_resume(struct pci_dev *pdev)
11685{
11686 struct net_device *dev = pci_get_drvdata(pdev);
11687 struct bnx2x *bp = netdev_priv(dev);
11688
11689 rtnl_lock();
11690
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011691 bnx2x_eeh_recover(bp);
11692
Wendy Xiong493adb12008-06-23 20:36:22 -070011693 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011694 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011695
11696 netif_device_attach(dev);
11697
11698 rtnl_unlock();
11699}
11700
11701static struct pci_error_handlers bnx2x_err_handler = {
11702 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011703 .slot_reset = bnx2x_io_slot_reset,
11704 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011705};
11706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011707static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011708 .name = DRV_MODULE_NAME,
11709 .id_table = bnx2x_pci_tbl,
11710 .probe = bnx2x_init_one,
11711 .remove = __devexit_p(bnx2x_remove_one),
11712 .suspend = bnx2x_suspend,
11713 .resume = bnx2x_resume,
11714 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011715};
11716
11717static int __init bnx2x_init(void)
11718{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011719 int ret;
11720
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011721 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11722 if (bnx2x_wq == NULL) {
11723 printk(KERN_ERR PFX "Cannot create workqueue\n");
11724 return -ENOMEM;
11725 }
11726
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011727 ret = pci_register_driver(&bnx2x_pci_driver);
11728 if (ret) {
11729 printk(KERN_ERR PFX "Cannot register driver\n");
11730 destroy_workqueue(bnx2x_wq);
11731 }
11732 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011733}
11734
11735static void __exit bnx2x_cleanup(void)
11736{
11737 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011738
11739 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011740}
11741
11742module_init(bnx2x_init);
11743module_exit(bnx2x_cleanup);
11744
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011745