blob: 7c5c3000bbb4eb1156ccca4b0c8396f3b7c95534 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000057#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eilon Greensteinc458bc52009-08-12 08:24:31 +000059#define DRV_MODULE_VERSION "1.52.1"
60#define DRV_MODULE_RELDATE "2009/08/12"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070063#include <linux/firmware.h>
64#include "bnx2x_fw_file_hdr.h"
65/* FW files */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000066#define FW_FILE_PREFIX_E1 "bnx2x-e1-"
67#define FW_FILE_PREFIX_E1H "bnx2x-e1h-"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070068
Eilon Greenstein34f80b02008-06-23 20:33:01 -070069/* Time in jiffies before concluding the transmitter is hung */
70#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020071
Andrew Morton53a10562008-02-09 23:16:41 -080072static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070073 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070076MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Eilon Greenstein555f6c72009-02-12 08:36:11 +000081static int multi_mode = 1;
82module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070083MODULE_PARM_DESC(multi_mode, " Multi queue mode "
84 "(0 Disable; 1 Enable (default))");
85
86static int num_rx_queues;
87module_param(num_rx_queues, int, 0);
88MODULE_PARM_DESC(num_rx_queues, " Number of Rx queues for multi_mode=1"
89 " (default is half number of CPUs)");
90
91static int num_tx_queues;
92module_param(num_tx_queues, int, 0);
93MODULE_PARM_DESC(num_tx_queues, " Number of Tx queues for multi_mode=1"
94 " (default is half number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000095
Eilon Greenstein19680c42008-08-13 15:47:33 -070096static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070097module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000098MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000099
100static int int_mode;
101module_param(int_mode, int, 0);
102MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
103
Eilon Greensteina18f5122009-08-12 08:23:26 +0000104static int dropless_fc;
105module_param(dropless_fc, int, 0);
106MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
107
Eilon Greenstein9898f862009-02-12 08:38:27 +0000108static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200109module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000110MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000111
112static int mrrs = -1;
113module_param(mrrs, int, 0);
114MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
115
Eilon Greenstein9898f862009-02-12 08:38:27 +0000116static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200117module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118MODULE_PARM_DESC(debug, " Default debug msglevel");
119
120static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800122static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123
124enum bnx2x_board_type {
125 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700126 BCM57711 = 1,
127 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128};
129
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700130/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800131static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132 char *name;
133} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700134 { "Broadcom NetXtreme II BCM57710 XGb" },
135 { "Broadcom NetXtreme II BCM57711 XGb" },
136 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137};
138
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000141 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
142 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
143 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144 { 0 }
145};
146
147MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
148
149/****************************************************************************
150* General service functions
151****************************************************************************/
152
153/* used only at init
154 * locking is done by mcp
155 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000156void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157{
158 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
159 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
160 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
161 PCICFG_VENDOR_ID_OFFSET);
162}
163
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200164static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
165{
166 u32 val;
167
168 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
169 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
170 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
171 PCICFG_VENDOR_ID_OFFSET);
172
173 return val;
174}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175
176static const u32 dmae_reg_go_c[] = {
177 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
178 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
179 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
180 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
181};
182
183/* copy command into DMAE command memory and set DMAE command go */
184static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
185 int idx)
186{
187 u32 cmd_offset;
188 int i;
189
190 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
191 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
192 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
193
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700194 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
195 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196 }
197 REG_WR(bp, dmae_reg_go_c[idx], 1);
198}
199
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700200void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
201 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000203 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200204 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700205 int cnt = 200;
206
207 if (!bp->dmae_ready) {
208 u32 *data = bnx2x_sp(bp, wb_data[0]);
209
210 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
211 " using indirect\n", dst_addr, len32);
212 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
213 return;
214 }
215
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000216 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000218 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
219 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
220 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000224 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000226 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
227 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
228 dmae.src_addr_lo = U64_LO(dma_addr);
229 dmae.src_addr_hi = U64_HI(dma_addr);
230 dmae.dst_addr_lo = dst_addr >> 2;
231 dmae.dst_addr_hi = 0;
232 dmae.len = len32;
233 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
234 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
235 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200236
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000237 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
239 "dst_addr [%x:%08x (%08x)]\n"
240 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000241 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
242 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
243 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700244 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
246 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200247
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000248 mutex_lock(&bp->dmae_mutex);
249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200250 *wb_comp = 0;
251
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000252 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200253
254 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255
256 while (*wb_comp != DMAE_COMP_VAL) {
257 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
258
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700259 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000260 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200261 break;
262 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700263 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700264 /* adjust delay for emulation/FPGA */
265 if (CHIP_REV_IS_SLOW(bp))
266 msleep(100);
267 else
268 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700270
271 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272}
273
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700274void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200275{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000276 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700278 int cnt = 200;
279
280 if (!bp->dmae_ready) {
281 u32 *data = bnx2x_sp(bp, wb_data[0]);
282 int i;
283
284 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
285 " using indirect\n", src_addr, len32);
286 for (i = 0; i < len32; i++)
287 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
288 return;
289 }
290
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000291 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200292
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000293 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
294 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
295 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000299 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000301 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
302 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
303 dmae.src_addr_lo = src_addr >> 2;
304 dmae.src_addr_hi = 0;
305 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
306 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
307 dmae.len = len32;
308 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
309 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
310 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000312 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200313 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
314 "dst_addr [%x:%08x (%08x)]\n"
315 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000316 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
317 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
318 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000320 mutex_lock(&bp->dmae_mutex);
321
322 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200323 *wb_comp = 0;
324
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000325 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200326
327 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700328
329 while (*wb_comp != DMAE_COMP_VAL) {
330
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700331 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000332 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200333 break;
334 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700335 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700336 /* adjust delay for emulation/FPGA */
337 if (CHIP_REV_IS_SLOW(bp))
338 msleep(100);
339 else
340 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700342 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
344 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700345
346 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200348
Eilon Greenstein573f2032009-08-12 08:24:14 +0000349void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
350 u32 addr, u32 len)
351{
352 int offset = 0;
353
354 while (len > DMAE_LEN32_WR_MAX) {
355 bnx2x_write_dmae(bp, phys_addr + offset,
356 addr + offset, DMAE_LEN32_WR_MAX);
357 offset += DMAE_LEN32_WR_MAX * 4;
358 len -= DMAE_LEN32_WR_MAX;
359 }
360
361 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
362}
363
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700364/* used only for slowpath so not inlined */
365static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
366{
367 u32 wb_write[2];
368
369 wb_write[0] = val_hi;
370 wb_write[1] = val_lo;
371 REG_WR_DMAE(bp, reg, wb_write, 2);
372}
373
374#ifdef USE_WB_RD
375static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
376{
377 u32 wb_data[2];
378
379 REG_RD_DMAE(bp, reg, wb_data, 2);
380
381 return HILO_U64(wb_data[0], wb_data[1]);
382}
383#endif
384
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200385static int bnx2x_mc_assert(struct bnx2x *bp)
386{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200387 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700388 int i, rc = 0;
389 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700391 /* XSTORM */
392 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
393 XSTORM_ASSERT_LIST_INDEX_OFFSET);
394 if (last_idx)
395 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200396
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700397 /* print the asserts */
398 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200399
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700400 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
401 XSTORM_ASSERT_LIST_OFFSET(i));
402 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
403 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
404 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
405 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
406 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
407 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200408
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700409 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
410 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
411 " 0x%08x 0x%08x 0x%08x\n",
412 i, row3, row2, row1, row0);
413 rc++;
414 } else {
415 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200416 }
417 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700418
419 /* TSTORM */
420 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
421 TSTORM_ASSERT_LIST_INDEX_OFFSET);
422 if (last_idx)
423 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
424
425 /* print the asserts */
426 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
427
428 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
429 TSTORM_ASSERT_LIST_OFFSET(i));
430 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
431 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
432 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
433 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
434 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
435 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
436
437 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
438 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
439 " 0x%08x 0x%08x 0x%08x\n",
440 i, row3, row2, row1, row0);
441 rc++;
442 } else {
443 break;
444 }
445 }
446
447 /* CSTORM */
448 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
449 CSTORM_ASSERT_LIST_INDEX_OFFSET);
450 if (last_idx)
451 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
452
453 /* print the asserts */
454 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
455
456 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
457 CSTORM_ASSERT_LIST_OFFSET(i));
458 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
459 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
460 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
461 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
462 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
463 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
464
465 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
466 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
467 " 0x%08x 0x%08x 0x%08x\n",
468 i, row3, row2, row1, row0);
469 rc++;
470 } else {
471 break;
472 }
473 }
474
475 /* USTORM */
476 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
477 USTORM_ASSERT_LIST_INDEX_OFFSET);
478 if (last_idx)
479 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
480
481 /* print the asserts */
482 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
483
484 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
485 USTORM_ASSERT_LIST_OFFSET(i));
486 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
487 USTORM_ASSERT_LIST_OFFSET(i) + 4);
488 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
489 USTORM_ASSERT_LIST_OFFSET(i) + 8);
490 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
491 USTORM_ASSERT_LIST_OFFSET(i) + 12);
492
493 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
494 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
495 " 0x%08x 0x%08x 0x%08x\n",
496 i, row3, row2, row1, row0);
497 rc++;
498 } else {
499 break;
500 }
501 }
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 return rc;
504}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static void bnx2x_fw_dump(struct bnx2x *bp)
507{
508 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000509 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510 int word;
511
512 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800513 mark = ((mark + 0x3) & ~0x3);
Joe Perchesad361c92009-07-06 13:05:40 -0700514 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Joe Perchesad361c92009-07-06 13:05:40 -0700516 printk(KERN_ERR PFX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
518 for (word = 0; word < 8; word++)
519 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
520 offset + 4*word));
521 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800522 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200523 }
524 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
525 for (word = 0; word < 8; word++)
526 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
527 offset + 4*word));
528 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800529 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 }
Joe Perchesad361c92009-07-06 13:05:40 -0700531 printk(KERN_ERR PFX "end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532}
533
534static void bnx2x_panic_dump(struct bnx2x *bp)
535{
536 int i;
537 u16 j, start, end;
538
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700539 bp->stats_state = STATS_STATE_DISABLED;
540 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
541
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542 BNX2X_ERR("begin crash dump -----------------\n");
543
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000544 /* Indices */
545 /* Common */
546 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
547 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
548 " spq_prod_idx(%u)\n",
549 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
550 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
551
552 /* Rx */
553 for_each_rx_queue(bp, i) {
554 struct bnx2x_fastpath *fp = &bp->fp[i];
555
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000556 BNX2X_ERR("fp%d: rx_bd_prod(%x) rx_bd_cons(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000557 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
558 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
559 i, fp->rx_bd_prod, fp->rx_bd_cons,
560 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
561 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000562 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000563 " fp_u_idx(%x) *sb_u_idx(%x)\n",
564 fp->rx_sge_prod, fp->last_max_sge,
565 le16_to_cpu(fp->fp_u_idx),
566 fp->status_blk->u_status_block.status_block_index);
567 }
568
569 /* Tx */
570 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200571 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200572
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000573 BNX2X_ERR("fp%d: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700574 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700576 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000577 BNX2X_ERR(" fp_c_idx(%x) *sb_c_idx(%x)"
Eilon Greensteinca003922009-08-12 22:53:28 -0700578 " tx_db_prod(%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700579 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700580 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000583 /* Rings */
584 /* Rx */
585 for_each_rx_queue(bp, i) {
586 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
588 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
589 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000590 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
592 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
593
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000594 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
595 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596 }
597
Eilon Greenstein3196a882008-08-13 15:58:49 -0700598 start = RX_SGE(fp->rx_sge_prod);
599 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000600 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700601 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
602 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
603
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000604 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
605 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700606 }
607
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608 start = RCQ_BD(fp->rx_comp_cons - 10);
609 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000610 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200611 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
612
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000613 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
614 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615 }
616 }
617
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000618 /* Tx */
619 for_each_tx_queue(bp, i) {
620 struct bnx2x_fastpath *fp = &bp->fp[i];
621
622 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
623 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
624 for (j = start; j != end; j = TX_BD(j + 1)) {
625 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
626
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000627 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
628 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000629 }
630
631 start = TX_BD(fp->tx_bd_cons - 10);
632 end = TX_BD(fp->tx_bd_cons + 254);
633 for (j = start; j != end; j = TX_BD(j + 1)) {
634 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
635
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000636 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
637 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000638 }
639 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642 bnx2x_mc_assert(bp);
643 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644}
645
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800646static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700648 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
650 u32 val = REG_RD(bp, addr);
651 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000652 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653
654 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000655 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
656 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200657 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
658 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000659 } else if (msi) {
660 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
661 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
662 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
663 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664 } else {
665 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800666 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 HC_CONFIG_0_REG_INT_LINE_EN_0 |
668 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800669
Eilon Greenstein8badd272009-02-12 08:36:15 +0000670 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
671 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800672
673 REG_WR(bp, addr, val);
674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
676 }
677
Eilon Greenstein8badd272009-02-12 08:36:15 +0000678 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
679 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
681 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000682 /*
683 * Ensure that HC_CONFIG is written before leading/trailing edge config
684 */
685 mmiowb();
686 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700687
688 if (CHIP_IS_E1H(bp)) {
689 /* init leading/trailing edge */
690 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000691 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000693 /* enable nig and gpio3 attention */
694 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700695 } else
696 val = 0xffff;
697
698 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
699 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
700 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000701
702 /* Make sure that interrupts are indeed enabled from here on */
703 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200704}
705
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800706static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700708 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
710 u32 val = REG_RD(bp, addr);
711
712 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
713 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
714 HC_CONFIG_0_REG_INT_LINE_EN_0 |
715 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
716
717 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
718 val, port, addr);
719
Eilon Greenstein8badd272009-02-12 08:36:15 +0000720 /* flush all outstanding writes */
721 mmiowb();
722
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200723 REG_WR(bp, addr, val);
724 if (REG_RD(bp, addr) != val)
725 BNX2X_ERR("BUG! proper val not read from IGU!\n");
726}
727
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700728static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200729{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200730 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000731 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200732
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700733 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000735 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
736
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700737 if (disable_hw)
738 /* prevent the HW from sending interrupts */
739 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740
741 /* make sure all ISRs are done */
742 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000743 synchronize_irq(bp->msix_table[0].vector);
744 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000745#ifdef BCM_CNIC
746 offset++;
747#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000749 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 } else
751 synchronize_irq(bp->pdev->irq);
752
753 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800754 cancel_delayed_work(&bp->sp_task);
755 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756}
757
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700758/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759
760/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700761 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762 */
763
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700764static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200765 u8 storm, u16 index, u8 op, u8 update)
766{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700767 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
768 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200769 struct igu_ack_register igu_ack;
770
771 igu_ack.status_block_index = index;
772 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700773 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200774 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
775 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
776 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
777
Eilon Greenstein5c862842008-08-13 15:51:48 -0700778 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
779 (*(u32 *)&igu_ack), hc_addr);
780 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000781
782 /* Make sure that ACK is written */
783 mmiowb();
784 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200785}
786
787static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
788{
789 struct host_status_block *fpsb = fp->status_blk;
790 u16 rc = 0;
791
792 barrier(); /* status block is written to by the chip */
793 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
794 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
795 rc |= 1;
796 }
797 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
798 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
799 rc |= 2;
800 }
801 return rc;
802}
803
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200804static u16 bnx2x_ack_int(struct bnx2x *bp)
805{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700806 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
807 COMMAND_REG_SIMD_MASK);
808 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Eilon Greenstein5c862842008-08-13 15:51:48 -0700810 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
811 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200813 return result;
814}
815
816
817/*
818 * fast path service functions
819 */
820
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800821static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
822{
823 /* Tell compiler that consumer and producer can change */
824 barrier();
825 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000826}
827
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828/* free skb in the packet ring at pos idx
829 * return idx of last bd freed
830 */
831static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
832 u16 idx)
833{
834 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
Eilon Greensteinca003922009-08-12 22:53:28 -0700835 struct eth_tx_start_bd *tx_start_bd;
836 struct eth_tx_bd *tx_data_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700838 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 int nbd;
840
841 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
842 idx, tx_buf, skb);
843
844 /* unmap first bd */
845 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700846 tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd;
847 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_start_bd),
848 BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200849
Eilon Greensteinca003922009-08-12 22:53:28 -0700850 nbd = le16_to_cpu(tx_start_bd->nbd) - 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200851#ifdef BNX2X_STOP_ON_ERROR
Eilon Greensteinca003922009-08-12 22:53:28 -0700852 if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700853 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200854 bnx2x_panic();
855 }
856#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700857 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858
Eilon Greensteinca003922009-08-12 22:53:28 -0700859 /* Get the next bd */
860 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
861
862 /* Skip a parse bd... */
863 --nbd;
864 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
865
866 /* ...and the TSO split header bd since they have no mapping */
867 if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) {
868 --nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200870 }
871
872 /* now free frags */
873 while (nbd > 0) {
874
875 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700876 tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd;
877 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_data_bd),
878 BD_UNMAP_LEN(tx_data_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879 if (--nbd)
880 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
881 }
882
883 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700884 WARN_ON(!skb);
Eilon Greensteinca003922009-08-12 22:53:28 -0700885 dev_kfree_skb_any(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886 tx_buf->first_bd = 0;
887 tx_buf->skb = NULL;
888
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700889 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890}
891
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700892static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200893{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700894 s16 used;
895 u16 prod;
896 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200897
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700898 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200899 prod = fp->tx_bd_prod;
900 cons = fp->tx_bd_cons;
901
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700902 /* NUM_TX_RINGS = number of "next-page" entries
903 It will be used as a threshold */
904 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700907 WARN_ON(used < 0);
908 WARN_ON(used > fp->bp->tx_ring_size);
909 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700910#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700912 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913}
914
Eilon Greenstein7961f792009-03-02 07:59:31 +0000915static void bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200916{
917 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000918 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
920 int done = 0;
921
922#ifdef BNX2X_STOP_ON_ERROR
923 if (unlikely(bp->panic))
924 return;
925#endif
926
Eilon Greensteinca003922009-08-12 22:53:28 -0700927 txq = netdev_get_tx_queue(bp->dev, fp->index - bp->num_rx_queues);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
929 sw_cons = fp->tx_pkt_cons;
930
931 while (sw_cons != hw_cons) {
932 u16 pkt_cons;
933
934 pkt_cons = TX_BD(sw_cons);
935
936 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
937
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700938 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200939 hw_cons, sw_cons, pkt_cons);
940
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700941/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942 rmb();
943 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
944 }
945*/
946 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
947 sw_cons++;
948 done++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200949 }
950
951 fp->tx_pkt_cons = sw_cons;
952 fp->tx_bd_cons = bd_cons;
953
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200954 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000955 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956
Eilon Greenstein60447352009-03-02 07:59:24 +0000957 /* Need to make the tx_bd_cons update visible to start_xmit()
958 * before checking for netif_tx_queue_stopped(). Without the
959 * memory barrier, there is a small possibility that
960 * start_xmit() will miss it and cause the queue to be stopped
961 * forever.
962 */
963 smp_mb();
964
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000965 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700966 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200967 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000968 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200969 }
970}
971
Michael Chan993ac7b2009-10-10 13:46:56 +0000972#ifdef BCM_CNIC
973static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
974#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700975
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
977 union eth_rx_cqe *rr_cqe)
978{
979 struct bnx2x *bp = fp->bp;
980 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
981 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
982
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700983 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000985 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700986 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200987
988 bp->spq_left++;
989
Eilon Greenstein0626b892009-02-12 08:38:14 +0000990 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200991 switch (command | fp->state) {
992 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
993 BNX2X_FP_STATE_OPENING):
994 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
995 cid);
996 fp->state = BNX2X_FP_STATE_OPEN;
997 break;
998
999 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1000 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
1001 cid);
1002 fp->state = BNX2X_FP_STATE_HALTED;
1003 break;
1004
1005 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001006 BNX2X_ERR("unexpected MC reply (%d) "
1007 "fp->state is %x\n", command, fp->state);
1008 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001010 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001011 return;
1012 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -08001013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001014 switch (command | bp->state) {
1015 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1016 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1017 bp->state = BNX2X_STATE_OPEN;
1018 break;
1019
1020 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1021 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1022 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1023 fp->state = BNX2X_FP_STATE_HALTED;
1024 break;
1025
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001026 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001027 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001028 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029 break;
1030
Michael Chan993ac7b2009-10-10 13:46:56 +00001031#ifdef BCM_CNIC
1032 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
1033 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
1034 bnx2x_cnic_cfc_comp(bp, cid);
1035 break;
1036#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001037
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001038 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001039 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001040 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001041 bp->set_mac_pending--;
1042 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043 break;
1044
Eliezer Tamir49d66772008-02-28 11:53:13 -08001045 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001046 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +00001047 bp->set_mac_pending--;
1048 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -08001049 break;
1050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001051 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001052 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001053 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001054 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001055 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001056 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057}
1058
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001059static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1060 struct bnx2x_fastpath *fp, u16 index)
1061{
1062 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1063 struct page *page = sw_buf->page;
1064 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1065
1066 /* Skip "next page" elements */
1067 if (!page)
1068 return;
1069
1070 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001071 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001072 __free_pages(page, PAGES_PER_SGE_SHIFT);
1073
1074 sw_buf->page = NULL;
1075 sge->addr_hi = 0;
1076 sge->addr_lo = 0;
1077}
1078
1079static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1080 struct bnx2x_fastpath *fp, int last)
1081{
1082 int i;
1083
1084 for (i = 0; i < last; i++)
1085 bnx2x_free_rx_sge(bp, fp, i);
1086}
1087
1088static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1089 struct bnx2x_fastpath *fp, u16 index)
1090{
1091 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1092 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1093 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1094 dma_addr_t mapping;
1095
1096 if (unlikely(page == NULL))
1097 return -ENOMEM;
1098
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001099 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001100 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001101 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001102 __free_pages(page, PAGES_PER_SGE_SHIFT);
1103 return -ENOMEM;
1104 }
1105
1106 sw_buf->page = page;
1107 pci_unmap_addr_set(sw_buf, mapping, mapping);
1108
1109 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1110 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1111
1112 return 0;
1113}
1114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1116 struct bnx2x_fastpath *fp, u16 index)
1117{
1118 struct sk_buff *skb;
1119 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1120 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1121 dma_addr_t mapping;
1122
1123 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1124 if (unlikely(skb == NULL))
1125 return -ENOMEM;
1126
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001127 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001128 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001129 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001130 dev_kfree_skb(skb);
1131 return -ENOMEM;
1132 }
1133
1134 rx_buf->skb = skb;
1135 pci_unmap_addr_set(rx_buf, mapping, mapping);
1136
1137 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1138 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1139
1140 return 0;
1141}
1142
1143/* note that we are not allocating a new skb,
1144 * we are just moving one from cons to prod
1145 * we are not creating a new mapping,
1146 * so there is no need to check for dma_mapping_error().
1147 */
1148static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1149 struct sk_buff *skb, u16 cons, u16 prod)
1150{
1151 struct bnx2x *bp = fp->bp;
1152 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1153 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1154 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1155 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1156
1157 pci_dma_sync_single_for_device(bp->pdev,
1158 pci_unmap_addr(cons_rx_buf, mapping),
Eilon Greenstein87942b42009-02-12 08:36:49 +00001159 RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001160
1161 prod_rx_buf->skb = cons_rx_buf->skb;
1162 pci_unmap_addr_set(prod_rx_buf, mapping,
1163 pci_unmap_addr(cons_rx_buf, mapping));
1164 *prod_bd = *cons_bd;
1165}
1166
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001167static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1168 u16 idx)
1169{
1170 u16 last_max = fp->last_max_sge;
1171
1172 if (SUB_S16(idx, last_max) > 0)
1173 fp->last_max_sge = idx;
1174}
1175
1176static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1177{
1178 int i, j;
1179
1180 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1181 int idx = RX_SGE_CNT * i - 1;
1182
1183 for (j = 0; j < 2; j++) {
1184 SGE_MASK_CLEAR_BIT(fp, idx);
1185 idx--;
1186 }
1187 }
1188}
1189
1190static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1191 struct eth_fast_path_rx_cqe *fp_cqe)
1192{
1193 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001194 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001195 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001196 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001197 u16 last_max, last_elem, first_elem;
1198 u16 delta = 0;
1199 u16 i;
1200
1201 if (!sge_len)
1202 return;
1203
1204 /* First mark all used pages */
1205 for (i = 0; i < sge_len; i++)
1206 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1207
1208 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1209 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1210
1211 /* Here we assume that the last SGE index is the biggest */
1212 prefetch((void *)(fp->sge_mask));
1213 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1214
1215 last_max = RX_SGE(fp->last_max_sge);
1216 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1217 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1218
1219 /* If ring is not full */
1220 if (last_elem + 1 != first_elem)
1221 last_elem++;
1222
1223 /* Now update the prod */
1224 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1225 if (likely(fp->sge_mask[i]))
1226 break;
1227
1228 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1229 delta += RX_SGE_MASK_ELEM_SZ;
1230 }
1231
1232 if (delta > 0) {
1233 fp->rx_sge_prod += delta;
1234 /* clear page-end entries */
1235 bnx2x_clear_sge_mask_next_elems(fp);
1236 }
1237
1238 DP(NETIF_MSG_RX_STATUS,
1239 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1240 fp->last_max_sge, fp->rx_sge_prod);
1241}
1242
1243static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1244{
1245 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1246 memset(fp->sge_mask, 0xff,
1247 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1248
Eilon Greenstein33471622008-08-13 15:59:08 -07001249 /* Clear the two last indices in the page to 1:
1250 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001251 hence will never be indicated and should be removed from
1252 the calculations. */
1253 bnx2x_clear_sge_mask_next_elems(fp);
1254}
1255
1256static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1257 struct sk_buff *skb, u16 cons, u16 prod)
1258{
1259 struct bnx2x *bp = fp->bp;
1260 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1261 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1262 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1263 dma_addr_t mapping;
1264
1265 /* move empty skb from pool to prod and map it */
1266 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1267 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001268 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001269 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1270
1271 /* move partial skb from cons to pool (don't unmap yet) */
1272 fp->tpa_pool[queue] = *cons_rx_buf;
1273
1274 /* mark bin state as start - print error if current state != stop */
1275 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1276 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1277
1278 fp->tpa_state[queue] = BNX2X_TPA_START;
1279
1280 /* point prod_bd to new skb */
1281 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1282 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1283
1284#ifdef BNX2X_STOP_ON_ERROR
1285 fp->tpa_queue_used |= (1 << queue);
1286#ifdef __powerpc64__
1287 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1288#else
1289 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1290#endif
1291 fp->tpa_queue_used);
1292#endif
1293}
1294
1295static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1296 struct sk_buff *skb,
1297 struct eth_fast_path_rx_cqe *fp_cqe,
1298 u16 cqe_idx)
1299{
1300 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001301 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1302 u32 i, frag_len, frag_size, pages;
1303 int err;
1304 int j;
1305
1306 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001307 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001308
1309 /* This is needed in order to enable forwarding support */
1310 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001311 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001312 max(frag_size, (u32)len_on_bd));
1313
1314#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001315 if (pages >
1316 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001317 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1318 pages, cqe_idx);
1319 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1320 fp_cqe->pkt_len, len_on_bd);
1321 bnx2x_panic();
1322 return -EINVAL;
1323 }
1324#endif
1325
1326 /* Run through the SGL and compose the fragmented skb */
1327 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1328 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1329
1330 /* FW gives the indices of the SGE as if the ring is an array
1331 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001332 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001333 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001334 old_rx_pg = *rx_pg;
1335
1336 /* If we fail to allocate a substitute page, we simply stop
1337 where we are and drop the whole packet */
1338 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1339 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001340 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001341 return err;
1342 }
1343
1344 /* Unmap the page as we r going to pass it to the stack */
1345 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001346 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001347
1348 /* Add one frag and update the appropriate fields in the skb */
1349 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1350
1351 skb->data_len += frag_len;
1352 skb->truesize += frag_len;
1353 skb->len += frag_len;
1354
1355 frag_size -= frag_len;
1356 }
1357
1358 return 0;
1359}
1360
1361static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1362 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1363 u16 cqe_idx)
1364{
1365 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1366 struct sk_buff *skb = rx_buf->skb;
1367 /* alloc new skb */
1368 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1369
1370 /* Unmap skb in the pool anyway, as we are going to change
1371 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1372 fails. */
1373 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001374 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001375
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001376 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001377 /* fix ip xsum and give it to the stack */
1378 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001379#ifdef BCM_VLAN
1380 int is_vlan_cqe =
1381 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1382 PARSING_FLAGS_VLAN);
1383 int is_not_hwaccel_vlan_cqe =
1384 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1385#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001386
1387 prefetch(skb);
1388 prefetch(((char *)(skb)) + 128);
1389
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001390#ifdef BNX2X_STOP_ON_ERROR
1391 if (pad + len > bp->rx_buf_size) {
1392 BNX2X_ERR("skb_put is about to fail... "
1393 "pad %d len %d rx_buf_size %d\n",
1394 pad, len, bp->rx_buf_size);
1395 bnx2x_panic();
1396 return;
1397 }
1398#endif
1399
1400 skb_reserve(skb, pad);
1401 skb_put(skb, len);
1402
1403 skb->protocol = eth_type_trans(skb, bp->dev);
1404 skb->ip_summed = CHECKSUM_UNNECESSARY;
1405
1406 {
1407 struct iphdr *iph;
1408
1409 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001410#ifdef BCM_VLAN
1411 /* If there is no Rx VLAN offloading -
1412 take VLAN tag into an account */
1413 if (unlikely(is_not_hwaccel_vlan_cqe))
1414 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1415#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001416 iph->check = 0;
1417 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1418 }
1419
1420 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1421 &cqe->fast_path_cqe, cqe_idx)) {
1422#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001423 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1424 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001425 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1426 le16_to_cpu(cqe->fast_path_cqe.
1427 vlan_tag));
1428 else
1429#endif
1430 netif_receive_skb(skb);
1431 } else {
1432 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1433 " - dropping packet!\n");
1434 dev_kfree_skb(skb);
1435 }
1436
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001437
1438 /* put new skb in bin */
1439 fp->tpa_pool[queue].skb = new_skb;
1440
1441 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001442 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001443 DP(NETIF_MSG_RX_STATUS,
1444 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001445 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001446 }
1447
1448 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1449}
1450
1451static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1452 struct bnx2x_fastpath *fp,
1453 u16 bd_prod, u16 rx_comp_prod,
1454 u16 rx_sge_prod)
1455{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001456 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001457 int i;
1458
1459 /* Update producers */
1460 rx_prods.bd_prod = bd_prod;
1461 rx_prods.cqe_prod = rx_comp_prod;
1462 rx_prods.sge_prod = rx_sge_prod;
1463
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001464 /*
1465 * Make sure that the BD and SGE data is updated before updating the
1466 * producers since FW might read the BD/SGE right after the producer
1467 * is updated.
1468 * This is only applicable for weak-ordered memory model archs such
1469 * as IA-64. The following barrier is also mandatory since FW will
1470 * assumes BDs must have buffers.
1471 */
1472 wmb();
1473
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001474 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1475 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001476 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001477 ((u32 *)&rx_prods)[i]);
1478
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001479 mmiowb(); /* keep prod updates ordered */
1480
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001481 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001482 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1483 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001484}
1485
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001486static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1487{
1488 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001489 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001490 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1491 int rx_pkt = 0;
1492
1493#ifdef BNX2X_STOP_ON_ERROR
1494 if (unlikely(bp->panic))
1495 return 0;
1496#endif
1497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 /* CQ "next element" is of the size of the regular element,
1499 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001500 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1501 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1502 hw_comp_cons++;
1503
1504 bd_cons = fp->rx_bd_cons;
1505 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 sw_comp_cons = fp->rx_comp_cons;
1508 sw_comp_prod = fp->rx_comp_prod;
1509
1510 /* Memory barrier necessary as speculative reads of the rx
1511 * buffer can be ahead of the index in the status block
1512 */
1513 rmb();
1514
1515 DP(NETIF_MSG_RX_STATUS,
1516 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001517 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001518
1519 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001520 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001521 struct sk_buff *skb;
1522 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001523 u8 cqe_fp_flags;
1524 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001525
1526 comp_ring_cons = RCQ_BD(sw_comp_cons);
1527 bd_prod = RX_BD(bd_prod);
1528 bd_cons = RX_BD(bd_cons);
1529
Eilon Greenstein619e7a62009-08-12 08:23:20 +00001530 /* Prefetch the page containing the BD descriptor
1531 at producer's index. It will be needed when new skb is
1532 allocated */
1533 prefetch((void *)(PAGE_ALIGN((unsigned long)
1534 (&fp->rx_desc_ring[bd_prod])) -
1535 PAGE_SIZE + 1));
1536
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001537 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001538 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001540 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001541 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1542 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001543 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001544 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1545 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546
1547 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001548 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001549 bnx2x_sp_event(fp, cqe);
1550 goto next_cqe;
1551
1552 /* this is an rx packet */
1553 } else {
1554 rx_buf = &fp->rx_buf_ring[bd_cons];
1555 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001556 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1557 pad = cqe->fast_path_cqe.placement_offset;
1558
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001559 /* If CQE is marked both TPA_START and TPA_END
1560 it is a non-TPA CQE */
1561 if ((!fp->disable_tpa) &&
1562 (TPA_TYPE(cqe_fp_flags) !=
1563 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001564 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001565
1566 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1567 DP(NETIF_MSG_RX_STATUS,
1568 "calling tpa_start on queue %d\n",
1569 queue);
1570
1571 bnx2x_tpa_start(fp, queue, skb,
1572 bd_cons, bd_prod);
1573 goto next_rx;
1574 }
1575
1576 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1577 DP(NETIF_MSG_RX_STATUS,
1578 "calling tpa_stop on queue %d\n",
1579 queue);
1580
1581 if (!BNX2X_RX_SUM_FIX(cqe))
1582 BNX2X_ERR("STOP on none TCP "
1583 "data\n");
1584
1585 /* This is a size of the linear data
1586 on this skb */
1587 len = le16_to_cpu(cqe->fast_path_cqe.
1588 len_on_bd);
1589 bnx2x_tpa_stop(bp, fp, queue, pad,
1590 len, cqe, comp_ring_cons);
1591#ifdef BNX2X_STOP_ON_ERROR
1592 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001593 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001594#endif
1595
1596 bnx2x_update_sge_prod(fp,
1597 &cqe->fast_path_cqe);
1598 goto next_cqe;
1599 }
1600 }
1601
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 pci_dma_sync_single_for_device(bp->pdev,
1603 pci_unmap_addr(rx_buf, mapping),
1604 pad + RX_COPY_THRESH,
1605 PCI_DMA_FROMDEVICE);
1606 prefetch(skb);
1607 prefetch(((char *)(skb)) + 128);
1608
1609 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 "ERROR flags %x rx packet %u\n",
1613 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001614 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001615 goto reuse_rx;
1616 }
1617
1618 /* Since we don't have a jumbo ring
1619 * copy small packets if mtu > 1500
1620 */
1621 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1622 (len <= RX_COPY_THRESH)) {
1623 struct sk_buff *new_skb;
1624
1625 new_skb = netdev_alloc_skb(bp->dev,
1626 len + pad);
1627 if (new_skb == NULL) {
1628 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001631 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001632 goto reuse_rx;
1633 }
1634
1635 /* aligned copy */
1636 skb_copy_from_linear_data_offset(skb, pad,
1637 new_skb->data + pad, len);
1638 skb_reserve(new_skb, pad);
1639 skb_put(new_skb, len);
1640
1641 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1642
1643 skb = new_skb;
1644
Eilon Greensteina119a062009-08-12 08:23:23 +00001645 } else
1646 if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001647 pci_unmap_single(bp->pdev,
1648 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001649 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001650 PCI_DMA_FROMDEVICE);
1651 skb_reserve(skb, pad);
1652 skb_put(skb, len);
1653
1654 } else {
1655 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001656 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001657 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001658 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001659reuse_rx:
1660 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1661 goto next_rx;
1662 }
1663
1664 skb->protocol = eth_type_trans(skb, bp->dev);
1665
1666 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001667 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001668 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1669 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001670 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001671 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001672 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 }
1674
Eilon Greenstein748e5432009-02-12 08:36:37 +00001675 skb_record_rx_queue(skb, fp->index);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001676
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001678 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001679 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1680 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1682 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1683 else
1684#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001685 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687
1688next_rx:
1689 rx_buf->skb = NULL;
1690
1691 bd_cons = NEXT_RX_IDX(bd_cons);
1692 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1694 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001695next_cqe:
1696 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1697 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001699 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 break;
1701 } /* while */
1702
1703 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001704 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001705 fp->rx_comp_cons = sw_comp_cons;
1706 fp->rx_comp_prod = sw_comp_prod;
1707
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001708 /* Update producers */
1709 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1710 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711
1712 fp->rx_pkt += rx_pkt;
1713 fp->rx_calls++;
1714
1715 return rx_pkt;
1716}
1717
1718static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1719{
1720 struct bnx2x_fastpath *fp = fp_cookie;
1721 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001723 /* Return here if interrupt is disabled */
1724 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1725 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1726 return IRQ_HANDLED;
1727 }
1728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001729 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07001730 fp->index, fp->sb_id);
Eilon Greenstein0626b892009-02-12 08:38:14 +00001731 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732
1733#ifdef BNX2X_STOP_ON_ERROR
1734 if (unlikely(bp->panic))
1735 return IRQ_HANDLED;
1736#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07001737 /* Handle Rx or Tx according to MSI-X vector */
1738 if (fp->is_rx_queue) {
1739 prefetch(fp->rx_cons_sb);
1740 prefetch(&fp->status_blk->u_status_block.status_block_index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741
Eilon Greensteinca003922009-08-12 22:53:28 -07001742 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743
Eilon Greensteinca003922009-08-12 22:53:28 -07001744 } else {
1745 prefetch(fp->tx_cons_sb);
1746 prefetch(&fp->status_blk->c_status_block.status_block_index);
1747
1748 bnx2x_update_fpsb_idx(fp);
1749 rmb();
1750 bnx2x_tx_int(fp);
1751
1752 /* Re-enable interrupts */
1753 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
1754 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
1755 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
1756 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
1757 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759 return IRQ_HANDLED;
1760}
1761
1762static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1763{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001764 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001765 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001766 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001767 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001768
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001769 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770 if (unlikely(status == 0)) {
1771 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1772 return IRQ_NONE;
1773 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001774 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001776 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001777 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1778 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1779 return IRQ_HANDLED;
1780 }
1781
Eilon Greenstein3196a882008-08-13 15:58:49 -07001782#ifdef BNX2X_STOP_ON_ERROR
1783 if (unlikely(bp->panic))
1784 return IRQ_HANDLED;
1785#endif
1786
Eilon Greensteinca003922009-08-12 22:53:28 -07001787 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
1788 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789
Eilon Greensteinca003922009-08-12 22:53:28 -07001790 mask = 0x2 << fp->sb_id;
1791 if (status & mask) {
1792 /* Handle Rx or Tx according to SB id */
1793 if (fp->is_rx_queue) {
1794 prefetch(fp->rx_cons_sb);
1795 prefetch(&fp->status_blk->u_status_block.
1796 status_block_index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001797
Eilon Greensteinca003922009-08-12 22:53:28 -07001798 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001799
Eilon Greensteinca003922009-08-12 22:53:28 -07001800 } else {
1801 prefetch(fp->tx_cons_sb);
1802 prefetch(&fp->status_blk->c_status_block.
1803 status_block_index);
1804
1805 bnx2x_update_fpsb_idx(fp);
1806 rmb();
1807 bnx2x_tx_int(fp);
1808
1809 /* Re-enable interrupts */
1810 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
1811 le16_to_cpu(fp->fp_u_idx),
1812 IGU_INT_NOP, 1);
1813 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
1814 le16_to_cpu(fp->fp_c_idx),
1815 IGU_INT_ENABLE, 1);
1816 }
1817 status &= ~mask;
1818 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001819 }
1820
Michael Chan993ac7b2009-10-10 13:46:56 +00001821#ifdef BCM_CNIC
1822 mask = 0x2 << CNIC_SB_ID(bp);
1823 if (status & (mask | 0x1)) {
1824 struct cnic_ops *c_ops = NULL;
1825
1826 rcu_read_lock();
1827 c_ops = rcu_dereference(bp->cnic_ops);
1828 if (c_ops)
1829 c_ops->cnic_handler(bp->cnic_data, NULL);
1830 rcu_read_unlock();
1831
1832 status &= ~mask;
1833 }
1834#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001836 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001837 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001838
1839 status &= ~0x1;
1840 if (!status)
1841 return IRQ_HANDLED;
1842 }
1843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001844 if (status)
1845 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1846 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001847
1848 return IRQ_HANDLED;
1849}
1850
1851/* end of fast path */
1852
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001853static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001854
1855/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856
1857/*
1858 * General service functions
1859 */
1860
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001861static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001862{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001863 u32 lock_status;
1864 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001865 int func = BP_FUNC(bp);
1866 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001867 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001868
1869 /* Validating that the resource is within range */
1870 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1871 DP(NETIF_MSG_HW,
1872 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1873 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1874 return -EINVAL;
1875 }
1876
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001877 if (func <= 5) {
1878 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1879 } else {
1880 hw_lock_control_reg =
1881 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1882 }
1883
Eliezer Tamirf1410642008-02-28 11:51:50 -08001884 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001885 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001886 if (lock_status & resource_bit) {
1887 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1888 lock_status, resource_bit);
1889 return -EEXIST;
1890 }
1891
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001892 /* Try for 5 second every 5ms */
1893 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001894 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001895 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1896 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001897 if (lock_status & resource_bit)
1898 return 0;
1899
1900 msleep(5);
1901 }
1902 DP(NETIF_MSG_HW, "Timeout\n");
1903 return -EAGAIN;
1904}
1905
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001906static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907{
1908 u32 lock_status;
1909 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001910 int func = BP_FUNC(bp);
1911 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912
1913 /* Validating that the resource is within range */
1914 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1915 DP(NETIF_MSG_HW,
1916 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1917 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1918 return -EINVAL;
1919 }
1920
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001921 if (func <= 5) {
1922 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1923 } else {
1924 hw_lock_control_reg =
1925 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1926 }
1927
Eliezer Tamirf1410642008-02-28 11:51:50 -08001928 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001929 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001930 if (!(lock_status & resource_bit)) {
1931 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1932 lock_status, resource_bit);
1933 return -EFAULT;
1934 }
1935
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001936 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001937 return 0;
1938}
1939
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001940/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001941static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001942{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001943 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001944
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001945 if (bp->port.need_hw_lock)
1946 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001947}
1948
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001949static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001950{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001951 if (bp->port.need_hw_lock)
1952 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001953
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001954 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001955}
1956
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001957int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1958{
1959 /* The GPIO should be swapped if swap register is set and active */
1960 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1961 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1962 int gpio_shift = gpio_num +
1963 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1964 u32 gpio_mask = (1 << gpio_shift);
1965 u32 gpio_reg;
1966 int value;
1967
1968 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1969 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1970 return -EINVAL;
1971 }
1972
1973 /* read GPIO value */
1974 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1975
1976 /* get the requested pin value */
1977 if ((gpio_reg & gpio_mask) == gpio_mask)
1978 value = 1;
1979 else
1980 value = 0;
1981
1982 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1983
1984 return value;
1985}
1986
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001987int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001988{
1989 /* The GPIO should be swapped if swap register is set and active */
1990 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001991 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001992 int gpio_shift = gpio_num +
1993 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1994 u32 gpio_mask = (1 << gpio_shift);
1995 u32 gpio_reg;
1996
1997 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1998 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1999 return -EINVAL;
2000 }
2001
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002002 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 /* read GPIO and mask except the float bits */
2004 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2005
2006 switch (mode) {
2007 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2008 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
2009 gpio_num, gpio_shift);
2010 /* clear FLOAT and set CLR */
2011 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2012 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2013 break;
2014
2015 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2016 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
2017 gpio_num, gpio_shift);
2018 /* clear FLOAT and set SET */
2019 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2020 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2021 break;
2022
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002023 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
2025 gpio_num, gpio_shift);
2026 /* set FLOAT */
2027 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2028 break;
2029
2030 default:
2031 break;
2032 }
2033
2034 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002035 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002036
2037 return 0;
2038}
2039
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002040int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2041{
2042 /* The GPIO should be swapped if swap register is set and active */
2043 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2044 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2045 int gpio_shift = gpio_num +
2046 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2047 u32 gpio_mask = (1 << gpio_shift);
2048 u32 gpio_reg;
2049
2050 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2051 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2052 return -EINVAL;
2053 }
2054
2055 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2056 /* read GPIO int */
2057 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2058
2059 switch (mode) {
2060 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2061 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2062 "output low\n", gpio_num, gpio_shift);
2063 /* clear SET and set CLR */
2064 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2065 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2066 break;
2067
2068 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2069 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2070 "output high\n", gpio_num, gpio_shift);
2071 /* clear CLR and set SET */
2072 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2073 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2074 break;
2075
2076 default:
2077 break;
2078 }
2079
2080 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2081 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2082
2083 return 0;
2084}
2085
Eliezer Tamirf1410642008-02-28 11:51:50 -08002086static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2087{
2088 u32 spio_mask = (1 << spio_num);
2089 u32 spio_reg;
2090
2091 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2092 (spio_num > MISC_REGISTERS_SPIO_7)) {
2093 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2094 return -EINVAL;
2095 }
2096
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002097 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002098 /* read SPIO and mask except the float bits */
2099 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2100
2101 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002102 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002103 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2104 /* clear FLOAT and set CLR */
2105 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2106 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2107 break;
2108
Eilon Greenstein6378c022008-08-13 15:59:25 -07002109 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002110 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2111 /* clear FLOAT and set SET */
2112 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2113 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2114 break;
2115
2116 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2117 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2118 /* set FLOAT */
2119 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2120 break;
2121
2122 default:
2123 break;
2124 }
2125
2126 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002127 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002128
2129 return 0;
2130}
2131
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002132static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002133{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002134 switch (bp->link_vars.ieee_fc &
2135 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002136 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002137 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002138 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002139 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002140
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002141 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002142 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002143 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002144 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002145
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002146 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002147 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002148 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002149
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002151 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002152 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002153 break;
2154 }
2155}
2156
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002157static void bnx2x_link_report(struct bnx2x *bp)
2158{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002159 if (bp->flags & MF_FUNC_DIS) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002160 netif_carrier_off(bp->dev);
2161 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
2162 return;
2163 }
2164
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002165 if (bp->link_vars.link_up) {
2166 if (bp->state == BNX2X_STATE_OPEN)
2167 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
2169
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002170 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002171
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002172 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002173 printk("full duplex");
2174 else
2175 printk("half duplex");
2176
David S. Millerc0700f92008-12-16 23:53:20 -08002177 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2178 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179 printk(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002180 if (bp->link_vars.flow_ctrl &
2181 BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002182 printk("& transmit ");
2183 } else {
2184 printk(", transmit ");
2185 }
2186 printk("flow control ON");
2187 }
2188 printk("\n");
2189
2190 } else { /* link_down */
2191 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002192 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002193 }
2194}
2195
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002196static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002197{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002198 if (!BP_NOMCP(bp)) {
2199 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200
Eilon Greenstein19680c42008-08-13 15:47:33 -07002201 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002202 /* It is recommended to turn off RX FC for jumbo frames
2203 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00002204 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002205 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002206 else
David S. Millerc0700f92008-12-16 23:53:20 -08002207 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002208
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002209 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002210
2211 if (load_mode == LOAD_DIAG)
2212 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2213
Eilon Greenstein19680c42008-08-13 15:47:33 -07002214 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002215
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002216 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002217
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002218 bnx2x_calc_fc_adv(bp);
2219
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002220 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2221 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002222 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002223 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002224
Eilon Greenstein19680c42008-08-13 15:47:33 -07002225 return rc;
2226 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002227 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002228 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002229}
2230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002231static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002232{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002233 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002234 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002235 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002236 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237
Eilon Greenstein19680c42008-08-13 15:47:33 -07002238 bnx2x_calc_fc_adv(bp);
2239 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002240 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002241}
2242
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002243static void bnx2x__link_reset(struct bnx2x *bp)
2244{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002245 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002246 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002247 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002248 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002249 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002250 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002251}
2252
2253static u8 bnx2x_link_test(struct bnx2x *bp)
2254{
2255 u8 rc;
2256
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002257 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002259 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002260
2261 return rc;
2262}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002263
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002264static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002265{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002266 u32 r_param = bp->link_vars.line_speed / 8;
2267 u32 fair_periodic_timeout_usec;
2268 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002269
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002270 memset(&(bp->cmng.rs_vars), 0,
2271 sizeof(struct rate_shaping_vars_per_port));
2272 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002273
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002274 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2275 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002276
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002277 /* this is the threshold below which no timer arming will occur
2278 1.25 coefficient is for the threshold to be a little bigger
2279 than the real time, to compensate for timer in-accuracy */
2280 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002281 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2282
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002283 /* resolution of fairness timer */
2284 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2285 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2286 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002287
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002288 /* this is the threshold below which we won't arm the timer anymore */
2289 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002290
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002291 /* we multiply by 1e3/8 to get bytes/msec.
2292 We don't want the credits to pass a credit
2293 of the t_fair*FAIR_MEM (algorithm resolution) */
2294 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2295 /* since each tick is 4 usec */
2296 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002297}
2298
Eilon Greenstein2691d512009-08-12 08:22:08 +00002299/* Calculates the sum of vn_min_rates.
2300 It's needed for further normalizing of the min_rates.
2301 Returns:
2302 sum of vn_min_rates.
2303 or
2304 0 - if all the min_rates are 0.
2305 In the later case fainess algorithm should be deactivated.
2306 If not all min_rates are zero then those that are zeroes will be set to 1.
2307 */
2308static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2309{
2310 int all_zero = 1;
2311 int port = BP_PORT(bp);
2312 int vn;
2313
2314 bp->vn_weight_sum = 0;
2315 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2316 int func = 2*vn + port;
2317 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2318 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2319 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2320
2321 /* Skip hidden vns */
2322 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2323 continue;
2324
2325 /* If min rate is zero - set it to 1 */
2326 if (!vn_min_rate)
2327 vn_min_rate = DEF_MIN_RATE;
2328 else
2329 all_zero = 0;
2330
2331 bp->vn_weight_sum += vn_min_rate;
2332 }
2333
2334 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002335 if (all_zero) {
2336 bp->cmng.flags.cmng_enables &=
2337 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2338 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2339 " fairness will be disabled\n");
2340 } else
2341 bp->cmng.flags.cmng_enables |=
2342 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002343}
2344
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002345static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002346{
2347 struct rate_shaping_vars_per_vn m_rs_vn;
2348 struct fairness_vars_per_vn m_fair_vn;
2349 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2350 u16 vn_min_rate, vn_max_rate;
2351 int i;
2352
2353 /* If function is hidden - set min and max to zeroes */
2354 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2355 vn_min_rate = 0;
2356 vn_max_rate = 0;
2357
2358 } else {
2359 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2360 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002361 /* If min rate is zero - set it to 1 */
2362 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002363 vn_min_rate = DEF_MIN_RATE;
2364 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2365 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2366 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002367 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002368 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002369 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002370
2371 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2372 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2373
2374 /* global vn counter - maximal Mbps for this vn */
2375 m_rs_vn.vn_counter.rate = vn_max_rate;
2376
2377 /* quota - number of bytes transmitted in this period */
2378 m_rs_vn.vn_counter.quota =
2379 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2380
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002381 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002382 /* credit for each period of the fairness algorithm:
2383 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002384 vn_weight_sum should not be larger than 10000, thus
2385 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2386 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002387 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002388 max((u32)(vn_min_rate * (T_FAIR_COEF /
2389 (8 * bp->vn_weight_sum))),
2390 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002391 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2392 m_fair_vn.vn_credit_delta);
2393 }
2394
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002395 /* Store it to internal memory */
2396 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2397 REG_WR(bp, BAR_XSTRORM_INTMEM +
2398 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2399 ((u32 *)(&m_rs_vn))[i]);
2400
2401 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2402 REG_WR(bp, BAR_XSTRORM_INTMEM +
2403 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2404 ((u32 *)(&m_fair_vn))[i]);
2405}
2406
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002408/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002409static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002410{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002411 /* Make sure that we are synced with the current statistics */
2412 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2413
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002414 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002415
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002416 if (bp->link_vars.link_up) {
2417
Eilon Greenstein1c063282009-02-12 08:36:43 +00002418 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00002419 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002420 int port = BP_PORT(bp);
2421 u32 pause_enabled = 0;
2422
2423 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2424 pause_enabled = 1;
2425
2426 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002427 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002428 pause_enabled);
2429 }
2430
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002431 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2432 struct host_port_stats *pstats;
2433
2434 pstats = bnx2x_sp(bp, port_stats);
2435 /* reset old bmac stats */
2436 memset(&(pstats->mac_stx[0]), 0,
2437 sizeof(struct mac_stx));
2438 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002439 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002440 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2441 }
2442
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002443 /* indicate link status */
2444 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002445
2446 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002447 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002448 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002449 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002451 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002452 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2453 if (vn == BP_E1HVN(bp))
2454 continue;
2455
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002456 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002457 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2458 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2459 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002460
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002461 if (bp->link_vars.link_up) {
2462 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002463
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002464 /* Init rate shaping and fairness contexts */
2465 bnx2x_init_port_minmax(bp);
2466
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002468 bnx2x_init_vn_minmax(bp, 2*vn + port);
2469
2470 /* Store it to internal memory */
2471 for (i = 0;
2472 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2473 REG_WR(bp, BAR_XSTRORM_INTMEM +
2474 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2475 ((u32 *)(&bp->cmng))[i]);
2476 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002477 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002478}
2479
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002480static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002481{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002482 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002483 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002484
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002485 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2486
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002487 if (bp->link_vars.link_up)
2488 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2489 else
2490 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2491
Eilon Greenstein2691d512009-08-12 08:22:08 +00002492 bnx2x_calc_vn_weight_sum(bp);
2493
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002494 /* indicate link status */
2495 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002496}
2497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002498static void bnx2x_pmf_update(struct bnx2x *bp)
2499{
2500 int port = BP_PORT(bp);
2501 u32 val;
2502
2503 bp->port.pmf = 1;
2504 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2505
2506 /* enable nig attention */
2507 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2508 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2509 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002510
2511 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002512}
2513
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002514/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002515
2516/* slow path */
2517
2518/*
2519 * General service functions
2520 */
2521
Eilon Greenstein2691d512009-08-12 08:22:08 +00002522/* send the MCP a request, block until there is a reply */
2523u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
2524{
2525 int func = BP_FUNC(bp);
2526 u32 seq = ++bp->fw_seq;
2527 u32 rc = 0;
2528 u32 cnt = 1;
2529 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2530
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002531 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002532 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
2533 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2534
2535 do {
2536 /* let the FW do it's magic ... */
2537 msleep(delay);
2538
2539 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
2540
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002541 /* Give the FW up to 5 second (500*10ms) */
2542 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002543
2544 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2545 cnt*delay, rc, seq);
2546
2547 /* is this a reply to our command? */
2548 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2549 rc &= FW_MSG_CODE_MASK;
2550 else {
2551 /* FW BUG! */
2552 BNX2X_ERR("FW failed to respond!\n");
2553 bnx2x_fw_dump(bp);
2554 rc = 0;
2555 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002556 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002557
2558 return rc;
2559}
2560
2561static void bnx2x_set_storm_rx_mode(struct bnx2x *bp);
Michael Chane665bfd2009-10-10 13:46:54 +00002562static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002563static void bnx2x_set_rx_mode(struct net_device *dev);
2564
2565static void bnx2x_e1h_disable(struct bnx2x *bp)
2566{
2567 int port = BP_PORT(bp);
2568 int i;
2569
2570 bp->rx_mode = BNX2X_RX_MODE_NONE;
2571 bnx2x_set_storm_rx_mode(bp);
2572
2573 netif_tx_disable(bp->dev);
2574 bp->dev->trans_start = jiffies; /* prevent tx timeout */
2575
2576 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2577
Michael Chane665bfd2009-10-10 13:46:54 +00002578 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002579
2580 for (i = 0; i < MC_HASH_SIZE; i++)
2581 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
2582
2583 netif_carrier_off(bp->dev);
2584}
2585
2586static void bnx2x_e1h_enable(struct bnx2x *bp)
2587{
2588 int port = BP_PORT(bp);
2589
2590 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2591
Michael Chane665bfd2009-10-10 13:46:54 +00002592 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002593
2594 /* Tx queue should be only reenabled */
2595 netif_tx_wake_all_queues(bp->dev);
2596
2597 /* Initialize the receive filter. */
2598 bnx2x_set_rx_mode(bp->dev);
2599}
2600
2601static void bnx2x_update_min_max(struct bnx2x *bp)
2602{
2603 int port = BP_PORT(bp);
2604 int vn, i;
2605
2606 /* Init rate shaping and fairness contexts */
2607 bnx2x_init_port_minmax(bp);
2608
2609 bnx2x_calc_vn_weight_sum(bp);
2610
2611 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2612 bnx2x_init_vn_minmax(bp, 2*vn + port);
2613
2614 if (bp->port.pmf) {
2615 int func;
2616
2617 /* Set the attention towards other drivers on the same port */
2618 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2619 if (vn == BP_E1HVN(bp))
2620 continue;
2621
2622 func = ((vn << 1) | port);
2623 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2624 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2625 }
2626
2627 /* Store it to internal memory */
2628 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2629 REG_WR(bp, BAR_XSTRORM_INTMEM +
2630 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2631 ((u32 *)(&bp->cmng))[i]);
2632 }
2633}
2634
2635static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2636{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002637 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002638
2639 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2640
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002641 /*
2642 * This is the only place besides the function initialization
2643 * where the bp->flags can change so it is done without any
2644 * locks
2645 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002646 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
2647 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002648 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002649
2650 bnx2x_e1h_disable(bp);
2651 } else {
2652 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002653 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002654
2655 bnx2x_e1h_enable(bp);
2656 }
2657 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2658 }
2659 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
2660
2661 bnx2x_update_min_max(bp);
2662 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2663 }
2664
2665 /* Report results to MCP */
2666 if (dcc_event)
2667 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
2668 else
2669 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
2670}
2671
Michael Chan28912902009-10-10 13:46:53 +00002672/* must be called under the spq lock */
2673static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2674{
2675 struct eth_spe *next_spe = bp->spq_prod_bd;
2676
2677 if (bp->spq_prod_bd == bp->spq_last_bd) {
2678 bp->spq_prod_bd = bp->spq;
2679 bp->spq_prod_idx = 0;
2680 DP(NETIF_MSG_TIMER, "end of spq\n");
2681 } else {
2682 bp->spq_prod_bd++;
2683 bp->spq_prod_idx++;
2684 }
2685 return next_spe;
2686}
2687
2688/* must be called under the spq lock */
2689static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2690{
2691 int func = BP_FUNC(bp);
2692
2693 /* Make sure that BD data is updated before writing the producer */
2694 wmb();
2695
2696 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
2697 bp->spq_prod_idx);
2698 mmiowb();
2699}
2700
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002701/* the slow path queue is odd since completions arrive on the fastpath ring */
2702static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2703 u32 data_hi, u32 data_lo, int common)
2704{
Michael Chan28912902009-10-10 13:46:53 +00002705 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002707 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2708 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002709 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2710 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2711 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2712
2713#ifdef BNX2X_STOP_ON_ERROR
2714 if (unlikely(bp->panic))
2715 return -EIO;
2716#endif
2717
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002718 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002719
2720 if (!bp->spq_left) {
2721 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002722 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002723 bnx2x_panic();
2724 return -EBUSY;
2725 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002726
Michael Chan28912902009-10-10 13:46:53 +00002727 spe = bnx2x_sp_get_next(bp);
2728
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002729 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002730 spe->hdr.conn_and_cmd_data =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002731 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2732 HW_CID(bp, cid)));
Michael Chan28912902009-10-10 13:46:53 +00002733 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734 if (common)
Michael Chan28912902009-10-10 13:46:53 +00002735 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002736 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2737
Michael Chan28912902009-10-10 13:46:53 +00002738 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2739 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002740
2741 bp->spq_left--;
2742
Michael Chan28912902009-10-10 13:46:53 +00002743 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002744 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002745 return 0;
2746}
2747
2748/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002749static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002750{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002751 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002752 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002753
2754 might_sleep();
2755 i = 100;
2756 for (j = 0; j < i*10; j++) {
2757 val = (1UL << 31);
2758 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2759 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2760 if (val & (1L << 31))
2761 break;
2762
2763 msleep(5);
2764 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002765 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002766 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767 rc = -EBUSY;
2768 }
2769
2770 return rc;
2771}
2772
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002773/* release split MCP access lock register */
2774static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002775{
2776 u32 val = 0;
2777
2778 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2779}
2780
2781static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2782{
2783 struct host_def_status_block *def_sb = bp->def_status_blk;
2784 u16 rc = 0;
2785
2786 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002787 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2788 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2789 rc |= 1;
2790 }
2791 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2792 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2793 rc |= 2;
2794 }
2795 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2796 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2797 rc |= 4;
2798 }
2799 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2800 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2801 rc |= 8;
2802 }
2803 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2804 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2805 rc |= 16;
2806 }
2807 return rc;
2808}
2809
2810/*
2811 * slow path service functions
2812 */
2813
2814static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2815{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002816 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002817 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2818 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002819 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2820 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002821 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2822 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002823 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002824 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002826 if (bp->attn_state & asserted)
2827 BNX2X_ERR("IGU ERROR\n");
2828
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002829 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2830 aeu_mask = REG_RD(bp, aeu_addr);
2831
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002832 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002833 aeu_mask, asserted);
2834 aeu_mask &= ~(asserted & 0xff);
2835 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002836
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002837 REG_WR(bp, aeu_addr, aeu_mask);
2838 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002840 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002841 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002842 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843
2844 if (asserted & ATTN_HARD_WIRED_MASK) {
2845 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002846
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002847 bnx2x_acquire_phy_lock(bp);
2848
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002849 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002850 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002851 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002852
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002853 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854
2855 /* handle unicore attn? */
2856 }
2857 if (asserted & ATTN_SW_TIMER_4_FUNC)
2858 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2859
2860 if (asserted & GPIO_2_FUNC)
2861 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2862
2863 if (asserted & GPIO_3_FUNC)
2864 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2865
2866 if (asserted & GPIO_4_FUNC)
2867 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2868
2869 if (port == 0) {
2870 if (asserted & ATTN_GENERAL_ATTN_1) {
2871 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2872 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2873 }
2874 if (asserted & ATTN_GENERAL_ATTN_2) {
2875 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2876 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2877 }
2878 if (asserted & ATTN_GENERAL_ATTN_3) {
2879 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2880 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2881 }
2882 } else {
2883 if (asserted & ATTN_GENERAL_ATTN_4) {
2884 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2885 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2886 }
2887 if (asserted & ATTN_GENERAL_ATTN_5) {
2888 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2889 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2890 }
2891 if (asserted & ATTN_GENERAL_ATTN_6) {
2892 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2893 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2894 }
2895 }
2896
2897 } /* if hardwired */
2898
Eilon Greenstein5c862842008-08-13 15:51:48 -07002899 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2900 asserted, hc_addr);
2901 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002902
2903 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002904 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002905 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002906 bnx2x_release_phy_lock(bp);
2907 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002908}
2909
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002910static inline void bnx2x_fan_failure(struct bnx2x *bp)
2911{
2912 int port = BP_PORT(bp);
2913
2914 /* mark the failure */
2915 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2916 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2917 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2918 bp->link_params.ext_phy_config);
2919
2920 /* log the failure */
2921 printk(KERN_ERR PFX "Fan Failure on Network Controller %s has caused"
2922 " the driver to shutdown the card to prevent permanent"
2923 " damage. Please contact Dell Support for assistance\n",
2924 bp->dev->name);
2925}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002926
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002927static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2928{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002929 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002930 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002931 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002932
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002933 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2934 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002935
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002936 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002937
2938 val = REG_RD(bp, reg_offset);
2939 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2940 REG_WR(bp, reg_offset, val);
2941
2942 BNX2X_ERR("SPIO5 hw attention\n");
2943
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002944 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002945 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2946 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002947 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002948 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002949 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002950 /* The PHY reset is controlled by GPIO 1 */
2951 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2952 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002953 break;
2954
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002955 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2956 /* The PHY reset is controlled by GPIO 1 */
2957 /* fake the port number to cancel the swap done in
2958 set_gpio() */
2959 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
2960 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
2961 port = (swap_val && swap_override) ^ 1;
2962 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2963 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2964 break;
2965
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002966 default:
2967 break;
2968 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002969 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002970 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002971
Eilon Greenstein589abe32009-02-12 08:36:55 +00002972 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2973 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2974 bnx2x_acquire_phy_lock(bp);
2975 bnx2x_handle_module_detect_int(&bp->link_params);
2976 bnx2x_release_phy_lock(bp);
2977 }
2978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002979 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2980
2981 val = REG_RD(bp, reg_offset);
2982 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2983 REG_WR(bp, reg_offset, val);
2984
2985 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002986 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002987 bnx2x_panic();
2988 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002989}
2990
2991static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2992{
2993 u32 val;
2994
Eilon Greenstein0626b892009-02-12 08:38:14 +00002995 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002996
2997 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2998 BNX2X_ERR("DB hw attention 0x%x\n", val);
2999 /* DORQ discard attention */
3000 if (val & 0x2)
3001 BNX2X_ERR("FATAL error from DORQ\n");
3002 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003003
3004 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3005
3006 int port = BP_PORT(bp);
3007 int reg_offset;
3008
3009 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3010 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3011
3012 val = REG_RD(bp, reg_offset);
3013 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3014 REG_WR(bp, reg_offset, val);
3015
3016 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003017 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003018 bnx2x_panic();
3019 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003020}
3021
3022static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3023{
3024 u32 val;
3025
3026 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3027
3028 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3029 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3030 /* CFC error attention */
3031 if (val & 0x2)
3032 BNX2X_ERR("FATAL error from CFC\n");
3033 }
3034
3035 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3036
3037 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3038 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3039 /* RQ_USDMDP_FIFO_OVERFLOW */
3040 if (val & 0x18000)
3041 BNX2X_ERR("FATAL error from PXP\n");
3042 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003043
3044 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3045
3046 int port = BP_PORT(bp);
3047 int reg_offset;
3048
3049 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3050 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3051
3052 val = REG_RD(bp, reg_offset);
3053 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3054 REG_WR(bp, reg_offset, val);
3055
3056 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003057 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003058 bnx2x_panic();
3059 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003060}
3061
3062static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3063{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003064 u32 val;
3065
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003066 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3067
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003068 if (attn & BNX2X_PMF_LINK_ASSERT) {
3069 int func = BP_FUNC(bp);
3070
3071 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003072 bp->mf_config = SHMEM_RD(bp,
3073 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003074 val = SHMEM_RD(bp, func_mb[func].drv_status);
3075 if (val & DRV_STATUS_DCC_EVENT_MASK)
3076 bnx2x_dcc_event(bp,
3077 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003078 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003079 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003080 bnx2x_pmf_update(bp);
3081
3082 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003083
3084 BNX2X_ERR("MC assert!\n");
3085 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3086 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3087 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3088 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3089 bnx2x_panic();
3090
3091 } else if (attn & BNX2X_MCP_ASSERT) {
3092
3093 BNX2X_ERR("MCP assert!\n");
3094 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003095 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003096
3097 } else
3098 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3099 }
3100
3101 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003102 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3103 if (attn & BNX2X_GRC_TIMEOUT) {
3104 val = CHIP_IS_E1H(bp) ?
3105 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
3106 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3107 }
3108 if (attn & BNX2X_GRC_RSV) {
3109 val = CHIP_IS_E1H(bp) ?
3110 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
3111 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3112 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003113 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003114 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003115}
3116
3117static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3118{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003119 struct attn_route attn;
3120 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003121 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003122 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003123 u32 reg_addr;
3124 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003125 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003126
3127 /* need to take HW lock because MCP or other port might also
3128 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003129 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003130
3131 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3132 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3133 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3134 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003135 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
3136 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003137
3138 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3139 if (deasserted & (1 << index)) {
3140 group_mask = bp->attn_group[index];
3141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003142 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
3143 index, group_mask.sig[0], group_mask.sig[1],
3144 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003145
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003146 bnx2x_attn_int_deasserted3(bp,
3147 attn.sig[3] & group_mask.sig[3]);
3148 bnx2x_attn_int_deasserted1(bp,
3149 attn.sig[1] & group_mask.sig[1]);
3150 bnx2x_attn_int_deasserted2(bp,
3151 attn.sig[2] & group_mask.sig[2]);
3152 bnx2x_attn_int_deasserted0(bp,
3153 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003154
3155 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003156 HW_PRTY_ASSERT_SET_0) ||
3157 (attn.sig[1] & group_mask.sig[1] &
3158 HW_PRTY_ASSERT_SET_1) ||
3159 (attn.sig[2] & group_mask.sig[2] &
3160 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07003161 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003162 }
3163 }
3164
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003165 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003166
Eilon Greenstein5c862842008-08-13 15:51:48 -07003167 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003168
3169 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003170 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
3171 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003172 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003173
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003174 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003175 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003176
3177 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3178 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3179
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003180 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3181 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003182
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003183 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3184 aeu_mask, deasserted);
3185 aeu_mask |= (deasserted & 0xff);
3186 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3187
3188 REG_WR(bp, reg_addr, aeu_mask);
3189 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003190
3191 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3192 bp->attn_state &= ~deasserted;
3193 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3194}
3195
3196static void bnx2x_attn_int(struct bnx2x *bp)
3197{
3198 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003199 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3200 attn_bits);
3201 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3202 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003203 u32 attn_state = bp->attn_state;
3204
3205 /* look for changed bits */
3206 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3207 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3208
3209 DP(NETIF_MSG_HW,
3210 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3211 attn_bits, attn_ack, asserted, deasserted);
3212
3213 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003214 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003215
3216 /* handle bits that were raised */
3217 if (asserted)
3218 bnx2x_attn_int_asserted(bp, asserted);
3219
3220 if (deasserted)
3221 bnx2x_attn_int_deasserted(bp, deasserted);
3222}
3223
3224static void bnx2x_sp_task(struct work_struct *work)
3225{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003226 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003227 u16 status;
3228
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003229
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003230 /* Return here if interrupt is disabled */
3231 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003232 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003233 return;
3234 }
3235
3236 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003237/* if (status == 0) */
3238/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003239
Eilon Greenstein3196a882008-08-13 15:58:49 -07003240 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003241
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003242 /* HW attentions */
3243 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003244 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003245
Eilon Greenstein68d59482009-01-14 21:27:36 -08003246 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003247 IGU_INT_NOP, 1);
3248 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
3249 IGU_INT_NOP, 1);
3250 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
3251 IGU_INT_NOP, 1);
3252 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
3253 IGU_INT_NOP, 1);
3254 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
3255 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003257}
3258
3259static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
3260{
3261 struct net_device *dev = dev_instance;
3262 struct bnx2x *bp = netdev_priv(dev);
3263
3264 /* Return here if interrupt is disabled */
3265 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003266 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003267 return IRQ_HANDLED;
3268 }
3269
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003270 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003271
3272#ifdef BNX2X_STOP_ON_ERROR
3273 if (unlikely(bp->panic))
3274 return IRQ_HANDLED;
3275#endif
3276
Michael Chan993ac7b2009-10-10 13:46:56 +00003277#ifdef BCM_CNIC
3278 {
3279 struct cnic_ops *c_ops;
3280
3281 rcu_read_lock();
3282 c_ops = rcu_dereference(bp->cnic_ops);
3283 if (c_ops)
3284 c_ops->cnic_handler(bp->cnic_data, NULL);
3285 rcu_read_unlock();
3286 }
3287#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003288 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003289
3290 return IRQ_HANDLED;
3291}
3292
3293/* end of slow path */
3294
3295/* Statistics */
3296
3297/****************************************************************************
3298* Macros
3299****************************************************************************/
3300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003301/* sum[hi:lo] += add[hi:lo] */
3302#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
3303 do { \
3304 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08003305 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003306 } while (0)
3307
3308/* difference = minuend - subtrahend */
3309#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
3310 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003311 if (m_lo < s_lo) { \
3312 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003313 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003314 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003315 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003316 d_hi--; \
3317 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003318 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003319 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003320 d_hi = 0; \
3321 d_lo = 0; \
3322 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003323 } else { \
3324 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003325 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003326 d_hi = 0; \
3327 d_lo = 0; \
3328 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003329 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003330 d_hi = m_hi - s_hi; \
3331 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003332 } \
3333 } \
3334 } while (0)
3335
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003336#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003337 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003338 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3339 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3340 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3341 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3342 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3343 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003344 } while (0)
3345
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003346#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003347 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003348 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3349 diff.lo, new->s##_lo, old->s##_lo); \
3350 ADD_64(estats->t##_hi, diff.hi, \
3351 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003352 } while (0)
3353
3354/* sum[hi:lo] += add */
3355#define ADD_EXTEND_64(s_hi, s_lo, a) \
3356 do { \
3357 s_lo += a; \
3358 s_hi += (s_lo < a) ? 1 : 0; \
3359 } while (0)
3360
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003361#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003362 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003363 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3364 pstats->mac_stx[1].s##_lo, \
3365 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366 } while (0)
3367
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003368#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003369 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003370 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3371 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003372 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3373 } while (0)
3374
3375#define UPDATE_EXTEND_USTAT(s, t) \
3376 do { \
3377 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3378 old_uclient->s = uclient->s; \
3379 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003380 } while (0)
3381
3382#define UPDATE_EXTEND_XSTAT(s, t) \
3383 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003384 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3385 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003386 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3387 } while (0)
3388
3389/* minuend -= subtrahend */
3390#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3391 do { \
3392 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3393 } while (0)
3394
3395/* minuend[hi:lo] -= subtrahend */
3396#define SUB_EXTEND_64(m_hi, m_lo, s) \
3397 do { \
3398 SUB_64(m_hi, 0, m_lo, s); \
3399 } while (0)
3400
3401#define SUB_EXTEND_USTAT(s, t) \
3402 do { \
3403 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3404 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003405 } while (0)
3406
3407/*
3408 * General service functions
3409 */
3410
3411static inline long bnx2x_hilo(u32 *hiref)
3412{
3413 u32 lo = *(hiref + 1);
3414#if (BITS_PER_LONG == 64)
3415 u32 hi = *hiref;
3416
3417 return HILO_U64(hi, lo);
3418#else
3419 return lo;
3420#endif
3421}
3422
3423/*
3424 * Init service functions
3425 */
3426
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003427static void bnx2x_storm_stats_post(struct bnx2x *bp)
3428{
3429 if (!bp->stats_pending) {
3430 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003431 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003432
3433 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003434 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003435 for_each_queue(bp, i)
3436 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003437
3438 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3439 ((u32 *)&ramrod_data)[1],
3440 ((u32 *)&ramrod_data)[0], 0);
3441 if (rc == 0) {
3442 /* stats ramrod has it's own slot on the spq */
3443 bp->spq_left++;
3444 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003445 }
3446 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003447}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003448
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003449static void bnx2x_hw_stats_post(struct bnx2x *bp)
3450{
3451 struct dmae_command *dmae = &bp->stats_dmae;
3452 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3453
3454 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003455 if (CHIP_REV_IS_SLOW(bp))
3456 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003457
3458 /* loader */
3459 if (bp->executer_idx) {
3460 int loader_idx = PMF_DMAE_C(bp);
3461
3462 memset(dmae, 0, sizeof(struct dmae_command));
3463
3464 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3465 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3466 DMAE_CMD_DST_RESET |
3467#ifdef __BIG_ENDIAN
3468 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3469#else
3470 DMAE_CMD_ENDIANITY_DW_SWAP |
3471#endif
3472 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3473 DMAE_CMD_PORT_0) |
3474 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3475 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3476 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3477 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3478 sizeof(struct dmae_command) *
3479 (loader_idx + 1)) >> 2;
3480 dmae->dst_addr_hi = 0;
3481 dmae->len = sizeof(struct dmae_command) >> 2;
3482 if (CHIP_IS_E1(bp))
3483 dmae->len--;
3484 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3485 dmae->comp_addr_hi = 0;
3486 dmae->comp_val = 1;
3487
3488 *stats_comp = 0;
3489 bnx2x_post_dmae(bp, dmae, loader_idx);
3490
3491 } else if (bp->func_stx) {
3492 *stats_comp = 0;
3493 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3494 }
3495}
3496
3497static int bnx2x_stats_comp(struct bnx2x *bp)
3498{
3499 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3500 int cnt = 10;
3501
3502 might_sleep();
3503 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003504 if (!cnt) {
3505 BNX2X_ERR("timeout waiting for stats finished\n");
3506 break;
3507 }
3508 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003509 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003510 }
3511 return 1;
3512}
3513
3514/*
3515 * Statistics service functions
3516 */
3517
3518static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3519{
3520 struct dmae_command *dmae;
3521 u32 opcode;
3522 int loader_idx = PMF_DMAE_C(bp);
3523 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3524
3525 /* sanity */
3526 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3527 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003528 return;
3529 }
3530
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003531 bp->executer_idx = 0;
3532
3533 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3534 DMAE_CMD_C_ENABLE |
3535 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3536#ifdef __BIG_ENDIAN
3537 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3538#else
3539 DMAE_CMD_ENDIANITY_DW_SWAP |
3540#endif
3541 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3542 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3543
3544 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3545 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3546 dmae->src_addr_lo = bp->port.port_stx >> 2;
3547 dmae->src_addr_hi = 0;
3548 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3549 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3550 dmae->len = DMAE_LEN32_RD_MAX;
3551 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3552 dmae->comp_addr_hi = 0;
3553 dmae->comp_val = 1;
3554
3555 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3556 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3557 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3558 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003559 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3560 DMAE_LEN32_RD_MAX * 4);
3561 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3562 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003563 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3564 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3565 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3566 dmae->comp_val = DMAE_COMP_VAL;
3567
3568 *stats_comp = 0;
3569 bnx2x_hw_stats_post(bp);
3570 bnx2x_stats_comp(bp);
3571}
3572
3573static void bnx2x_port_stats_init(struct bnx2x *bp)
3574{
3575 struct dmae_command *dmae;
3576 int port = BP_PORT(bp);
3577 int vn = BP_E1HVN(bp);
3578 u32 opcode;
3579 int loader_idx = PMF_DMAE_C(bp);
3580 u32 mac_addr;
3581 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3582
3583 /* sanity */
3584 if (!bp->link_vars.link_up || !bp->port.pmf) {
3585 BNX2X_ERR("BUG!\n");
3586 return;
3587 }
3588
3589 bp->executer_idx = 0;
3590
3591 /* MCP */
3592 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3593 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3594 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3595#ifdef __BIG_ENDIAN
3596 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3597#else
3598 DMAE_CMD_ENDIANITY_DW_SWAP |
3599#endif
3600 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3601 (vn << DMAE_CMD_E1HVN_SHIFT));
3602
3603 if (bp->port.port_stx) {
3604
3605 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3606 dmae->opcode = opcode;
3607 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3608 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3609 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3610 dmae->dst_addr_hi = 0;
3611 dmae->len = sizeof(struct host_port_stats) >> 2;
3612 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3613 dmae->comp_addr_hi = 0;
3614 dmae->comp_val = 1;
3615 }
3616
3617 if (bp->func_stx) {
3618
3619 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3620 dmae->opcode = opcode;
3621 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3622 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3623 dmae->dst_addr_lo = bp->func_stx >> 2;
3624 dmae->dst_addr_hi = 0;
3625 dmae->len = sizeof(struct host_func_stats) >> 2;
3626 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3627 dmae->comp_addr_hi = 0;
3628 dmae->comp_val = 1;
3629 }
3630
3631 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003632 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3633 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3634 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3635#ifdef __BIG_ENDIAN
3636 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3637#else
3638 DMAE_CMD_ENDIANITY_DW_SWAP |
3639#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003640 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3641 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003642
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003643 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003644
3645 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3646 NIG_REG_INGRESS_BMAC0_MEM);
3647
3648 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3649 BIGMAC_REGISTER_TX_STAT_GTBYT */
3650 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3651 dmae->opcode = opcode;
3652 dmae->src_addr_lo = (mac_addr +
3653 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3654 dmae->src_addr_hi = 0;
3655 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3656 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3657 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3658 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3659 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3660 dmae->comp_addr_hi = 0;
3661 dmae->comp_val = 1;
3662
3663 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3664 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3665 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3666 dmae->opcode = opcode;
3667 dmae->src_addr_lo = (mac_addr +
3668 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3669 dmae->src_addr_hi = 0;
3670 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003671 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003673 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003674 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3675 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3676 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3677 dmae->comp_addr_hi = 0;
3678 dmae->comp_val = 1;
3679
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003680 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003681
3682 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3683
3684 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3685 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3686 dmae->opcode = opcode;
3687 dmae->src_addr_lo = (mac_addr +
3688 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3689 dmae->src_addr_hi = 0;
3690 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3691 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3692 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3693 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3694 dmae->comp_addr_hi = 0;
3695 dmae->comp_val = 1;
3696
3697 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3698 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3699 dmae->opcode = opcode;
3700 dmae->src_addr_lo = (mac_addr +
3701 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3702 dmae->src_addr_hi = 0;
3703 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003704 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003705 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003706 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003707 dmae->len = 1;
3708 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3709 dmae->comp_addr_hi = 0;
3710 dmae->comp_val = 1;
3711
3712 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3713 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3714 dmae->opcode = opcode;
3715 dmae->src_addr_lo = (mac_addr +
3716 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3717 dmae->src_addr_hi = 0;
3718 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003719 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003720 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003721 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003722 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3723 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3724 dmae->comp_addr_hi = 0;
3725 dmae->comp_val = 1;
3726 }
3727
3728 /* NIG */
3729 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003730 dmae->opcode = opcode;
3731 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3732 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3733 dmae->src_addr_hi = 0;
3734 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3735 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3736 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3737 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3738 dmae->comp_addr_hi = 0;
3739 dmae->comp_val = 1;
3740
3741 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3742 dmae->opcode = opcode;
3743 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3744 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3745 dmae->src_addr_hi = 0;
3746 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3747 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3748 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3749 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3750 dmae->len = (2*sizeof(u32)) >> 2;
3751 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3752 dmae->comp_addr_hi = 0;
3753 dmae->comp_val = 1;
3754
3755 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003756 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3757 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3758 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3759#ifdef __BIG_ENDIAN
3760 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3761#else
3762 DMAE_CMD_ENDIANITY_DW_SWAP |
3763#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003764 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3765 (vn << DMAE_CMD_E1HVN_SHIFT));
3766 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3767 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003768 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003769 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3770 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3771 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3772 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3773 dmae->len = (2*sizeof(u32)) >> 2;
3774 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3775 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3776 dmae->comp_val = DMAE_COMP_VAL;
3777
3778 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003779}
3780
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003781static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003782{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003783 struct dmae_command *dmae = &bp->stats_dmae;
3784 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003785
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003786 /* sanity */
3787 if (!bp->func_stx) {
3788 BNX2X_ERR("BUG!\n");
3789 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003790 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003791
3792 bp->executer_idx = 0;
3793 memset(dmae, 0, sizeof(struct dmae_command));
3794
3795 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3796 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3797 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3798#ifdef __BIG_ENDIAN
3799 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3800#else
3801 DMAE_CMD_ENDIANITY_DW_SWAP |
3802#endif
3803 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3804 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3805 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3806 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3807 dmae->dst_addr_lo = bp->func_stx >> 2;
3808 dmae->dst_addr_hi = 0;
3809 dmae->len = sizeof(struct host_func_stats) >> 2;
3810 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3811 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3812 dmae->comp_val = DMAE_COMP_VAL;
3813
3814 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003815}
3816
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003817static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003818{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003819 if (bp->port.pmf)
3820 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003822 else if (bp->func_stx)
3823 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003825 bnx2x_hw_stats_post(bp);
3826 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003827}
3828
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003829static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003830{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003831 bnx2x_stats_comp(bp);
3832 bnx2x_stats_pmf_update(bp);
3833 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003834}
3835
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003836static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003837{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003838 bnx2x_stats_comp(bp);
3839 bnx2x_stats_start(bp);
3840}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003841
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003842static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3843{
3844 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3845 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003846 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003847 struct {
3848 u32 lo;
3849 u32 hi;
3850 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003851
3852 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3853 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3854 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3855 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3856 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3857 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003858 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003859 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003860 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003861 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3862 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3863 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3864 UPDATE_STAT64(tx_stat_gt127,
3865 tx_stat_etherstatspkts65octetsto127octets);
3866 UPDATE_STAT64(tx_stat_gt255,
3867 tx_stat_etherstatspkts128octetsto255octets);
3868 UPDATE_STAT64(tx_stat_gt511,
3869 tx_stat_etherstatspkts256octetsto511octets);
3870 UPDATE_STAT64(tx_stat_gt1023,
3871 tx_stat_etherstatspkts512octetsto1023octets);
3872 UPDATE_STAT64(tx_stat_gt1518,
3873 tx_stat_etherstatspkts1024octetsto1522octets);
3874 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3875 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3876 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3877 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3878 UPDATE_STAT64(tx_stat_gterr,
3879 tx_stat_dot3statsinternalmactransmiterrors);
3880 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003881
3882 estats->pause_frames_received_hi =
3883 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3884 estats->pause_frames_received_lo =
3885 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3886
3887 estats->pause_frames_sent_hi =
3888 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3889 estats->pause_frames_sent_lo =
3890 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003891}
3892
3893static void bnx2x_emac_stats_update(struct bnx2x *bp)
3894{
3895 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3896 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003897 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003898
3899 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3900 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3901 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3902 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3903 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3904 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3905 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3906 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3907 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3908 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3909 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3910 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3911 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3912 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3913 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3914 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3915 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3916 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3917 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3918 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3919 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3920 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3921 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3922 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3923 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3924 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3925 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3926 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3927 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3928 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3929 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003930
3931 estats->pause_frames_received_hi =
3932 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3933 estats->pause_frames_received_lo =
3934 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3935 ADD_64(estats->pause_frames_received_hi,
3936 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3937 estats->pause_frames_received_lo,
3938 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3939
3940 estats->pause_frames_sent_hi =
3941 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3942 estats->pause_frames_sent_lo =
3943 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3944 ADD_64(estats->pause_frames_sent_hi,
3945 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3946 estats->pause_frames_sent_lo,
3947 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003948}
3949
3950static int bnx2x_hw_stats_update(struct bnx2x *bp)
3951{
3952 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3953 struct nig_stats *old = &(bp->port.old_nig_stats);
3954 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3955 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003956 struct {
3957 u32 lo;
3958 u32 hi;
3959 } diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003960 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003961
3962 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3963 bnx2x_bmac_stats_update(bp);
3964
3965 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3966 bnx2x_emac_stats_update(bp);
3967
3968 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00003969 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003970 return -1;
3971 }
3972
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003973 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3974 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003975 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3976 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003978 UPDATE_STAT64_NIG(egress_mac_pkt0,
3979 etherstatspkts1024octetsto1522octets);
3980 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003982 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003983
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003984 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3985 sizeof(struct mac_stx));
3986 estats->brb_drop_hi = pstats->brb_drop_hi;
3987 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003988
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003989 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003990
Eilon Greensteinde832a52009-02-12 08:36:33 +00003991 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3992 if (nig_timer_max != estats->nig_timer_max) {
3993 estats->nig_timer_max = nig_timer_max;
3994 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3995 }
3996
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003997 return 0;
3998}
3999
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004000static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004001{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004002 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004003 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004004 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004005 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
4006 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004007 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004008
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004009 memcpy(&(fstats->total_bytes_received_hi),
4010 &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004011 sizeof(struct host_func_stats) - 2*sizeof(u32));
4012 estats->error_bytes_received_hi = 0;
4013 estats->error_bytes_received_lo = 0;
4014 estats->etherstatsoverrsizepkts_hi = 0;
4015 estats->etherstatsoverrsizepkts_lo = 0;
4016 estats->no_buff_discard_hi = 0;
4017 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004018
Eilon Greensteinca003922009-08-12 22:53:28 -07004019 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004020 struct bnx2x_fastpath *fp = &bp->fp[i];
4021 int cl_id = fp->cl_id;
4022 struct tstorm_per_client_stats *tclient =
4023 &stats->tstorm_common.client_statistics[cl_id];
4024 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
4025 struct ustorm_per_client_stats *uclient =
4026 &stats->ustorm_common.client_statistics[cl_id];
4027 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
4028 struct xstorm_per_client_stats *xclient =
4029 &stats->xstorm_common.client_statistics[cl_id];
4030 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
4031 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4032 u32 diff;
4033
4034 /* are storm stats valid? */
4035 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
4036 bp->stats_counter) {
4037 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
4038 " xstorm counter (%d) != stats_counter (%d)\n",
4039 i, xclient->stats_counter, bp->stats_counter);
4040 return -1;
4041 }
4042 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
4043 bp->stats_counter) {
4044 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
4045 " tstorm counter (%d) != stats_counter (%d)\n",
4046 i, tclient->stats_counter, bp->stats_counter);
4047 return -2;
4048 }
4049 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
4050 bp->stats_counter) {
4051 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
4052 " ustorm counter (%d) != stats_counter (%d)\n",
4053 i, uclient->stats_counter, bp->stats_counter);
4054 return -4;
4055 }
4056
4057 qstats->total_bytes_received_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004058 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004059 qstats->total_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004060 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
4061
4062 ADD_64(qstats->total_bytes_received_hi,
4063 le32_to_cpu(tclient->rcv_multicast_bytes.hi),
4064 qstats->total_bytes_received_lo,
4065 le32_to_cpu(tclient->rcv_multicast_bytes.lo));
4066
4067 ADD_64(qstats->total_bytes_received_hi,
4068 le32_to_cpu(tclient->rcv_unicast_bytes.hi),
4069 qstats->total_bytes_received_lo,
4070 le32_to_cpu(tclient->rcv_unicast_bytes.lo));
4071
4072 qstats->valid_bytes_received_hi =
4073 qstats->total_bytes_received_hi;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004074 qstats->valid_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004075 qstats->total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004076
Eilon Greensteinde832a52009-02-12 08:36:33 +00004077 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004078 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004079 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004080 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004081
4082 ADD_64(qstats->total_bytes_received_hi,
4083 qstats->error_bytes_received_hi,
4084 qstats->total_bytes_received_lo,
4085 qstats->error_bytes_received_lo);
4086
4087 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
4088 total_unicast_packets_received);
4089 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
4090 total_multicast_packets_received);
4091 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
4092 total_broadcast_packets_received);
4093 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
4094 etherstatsoverrsizepkts);
4095 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
4096
4097 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
4098 total_unicast_packets_received);
4099 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
4100 total_multicast_packets_received);
4101 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
4102 total_broadcast_packets_received);
4103 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
4104 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
4105 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
4106
4107 qstats->total_bytes_transmitted_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004108 le32_to_cpu(xclient->unicast_bytes_sent.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004109 qstats->total_bytes_transmitted_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004110 le32_to_cpu(xclient->unicast_bytes_sent.lo);
4111
4112 ADD_64(qstats->total_bytes_transmitted_hi,
4113 le32_to_cpu(xclient->multicast_bytes_sent.hi),
4114 qstats->total_bytes_transmitted_lo,
4115 le32_to_cpu(xclient->multicast_bytes_sent.lo));
4116
4117 ADD_64(qstats->total_bytes_transmitted_hi,
4118 le32_to_cpu(xclient->broadcast_bytes_sent.hi),
4119 qstats->total_bytes_transmitted_lo,
4120 le32_to_cpu(xclient->broadcast_bytes_sent.lo));
Eilon Greensteinde832a52009-02-12 08:36:33 +00004121
4122 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
4123 total_unicast_packets_transmitted);
4124 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
4125 total_multicast_packets_transmitted);
4126 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
4127 total_broadcast_packets_transmitted);
4128
4129 old_tclient->checksum_discard = tclient->checksum_discard;
4130 old_tclient->ttl0_discard = tclient->ttl0_discard;
4131
4132 ADD_64(fstats->total_bytes_received_hi,
4133 qstats->total_bytes_received_hi,
4134 fstats->total_bytes_received_lo,
4135 qstats->total_bytes_received_lo);
4136 ADD_64(fstats->total_bytes_transmitted_hi,
4137 qstats->total_bytes_transmitted_hi,
4138 fstats->total_bytes_transmitted_lo,
4139 qstats->total_bytes_transmitted_lo);
4140 ADD_64(fstats->total_unicast_packets_received_hi,
4141 qstats->total_unicast_packets_received_hi,
4142 fstats->total_unicast_packets_received_lo,
4143 qstats->total_unicast_packets_received_lo);
4144 ADD_64(fstats->total_multicast_packets_received_hi,
4145 qstats->total_multicast_packets_received_hi,
4146 fstats->total_multicast_packets_received_lo,
4147 qstats->total_multicast_packets_received_lo);
4148 ADD_64(fstats->total_broadcast_packets_received_hi,
4149 qstats->total_broadcast_packets_received_hi,
4150 fstats->total_broadcast_packets_received_lo,
4151 qstats->total_broadcast_packets_received_lo);
4152 ADD_64(fstats->total_unicast_packets_transmitted_hi,
4153 qstats->total_unicast_packets_transmitted_hi,
4154 fstats->total_unicast_packets_transmitted_lo,
4155 qstats->total_unicast_packets_transmitted_lo);
4156 ADD_64(fstats->total_multicast_packets_transmitted_hi,
4157 qstats->total_multicast_packets_transmitted_hi,
4158 fstats->total_multicast_packets_transmitted_lo,
4159 qstats->total_multicast_packets_transmitted_lo);
4160 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
4161 qstats->total_broadcast_packets_transmitted_hi,
4162 fstats->total_broadcast_packets_transmitted_lo,
4163 qstats->total_broadcast_packets_transmitted_lo);
4164 ADD_64(fstats->valid_bytes_received_hi,
4165 qstats->valid_bytes_received_hi,
4166 fstats->valid_bytes_received_lo,
4167 qstats->valid_bytes_received_lo);
4168
4169 ADD_64(estats->error_bytes_received_hi,
4170 qstats->error_bytes_received_hi,
4171 estats->error_bytes_received_lo,
4172 qstats->error_bytes_received_lo);
4173 ADD_64(estats->etherstatsoverrsizepkts_hi,
4174 qstats->etherstatsoverrsizepkts_hi,
4175 estats->etherstatsoverrsizepkts_lo,
4176 qstats->etherstatsoverrsizepkts_lo);
4177 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
4178 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
4179 }
4180
4181 ADD_64(fstats->total_bytes_received_hi,
4182 estats->rx_stat_ifhcinbadoctets_hi,
4183 fstats->total_bytes_received_lo,
4184 estats->rx_stat_ifhcinbadoctets_lo);
4185
4186 memcpy(estats, &(fstats->total_bytes_received_hi),
4187 sizeof(struct host_func_stats) - 2*sizeof(u32));
4188
4189 ADD_64(estats->etherstatsoverrsizepkts_hi,
4190 estats->rx_stat_dot3statsframestoolong_hi,
4191 estats->etherstatsoverrsizepkts_lo,
4192 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004193 ADD_64(estats->error_bytes_received_hi,
4194 estats->rx_stat_ifhcinbadoctets_hi,
4195 estats->error_bytes_received_lo,
4196 estats->rx_stat_ifhcinbadoctets_lo);
4197
Eilon Greensteinde832a52009-02-12 08:36:33 +00004198 if (bp->port.pmf) {
4199 estats->mac_filter_discard =
4200 le32_to_cpu(tport->mac_filter_discard);
4201 estats->xxoverflow_discard =
4202 le32_to_cpu(tport->xxoverflow_discard);
4203 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004204 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004205 estats->mac_discard = le32_to_cpu(tport->mac_discard);
4206 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004207
4208 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
4209
Eilon Greensteinde832a52009-02-12 08:36:33 +00004210 bp->stats_pending = 0;
4211
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004212 return 0;
4213}
4214
4215static void bnx2x_net_stats_update(struct bnx2x *bp)
4216{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004217 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004218 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004219 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004220
4221 nstats->rx_packets =
4222 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
4223 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
4224 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
4225
4226 nstats->tx_packets =
4227 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
4228 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
4229 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
4230
Eilon Greensteinde832a52009-02-12 08:36:33 +00004231 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004232
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004233 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004234
Eilon Greensteinde832a52009-02-12 08:36:33 +00004235 nstats->rx_dropped = estats->mac_discard;
Eilon Greensteinca003922009-08-12 22:53:28 -07004236 for_each_rx_queue(bp, i)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004237 nstats->rx_dropped +=
4238 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
4239
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004240 nstats->tx_dropped = 0;
4241
4242 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004243 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004244
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004245 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004246 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004247
4248 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004249 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
4250 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
4251 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
4252 bnx2x_hilo(&estats->brb_truncate_hi);
4253 nstats->rx_crc_errors =
4254 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
4255 nstats->rx_frame_errors =
4256 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
4257 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004258 nstats->rx_missed_errors = estats->xxoverflow_discard;
4259
4260 nstats->rx_errors = nstats->rx_length_errors +
4261 nstats->rx_over_errors +
4262 nstats->rx_crc_errors +
4263 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004264 nstats->rx_fifo_errors +
4265 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004266
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004267 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004268 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
4269 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
4270 nstats->tx_carrier_errors =
4271 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004272 nstats->tx_fifo_errors = 0;
4273 nstats->tx_heartbeat_errors = 0;
4274 nstats->tx_window_errors = 0;
4275
4276 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00004277 nstats->tx_carrier_errors +
4278 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
4279}
4280
4281static void bnx2x_drv_stats_update(struct bnx2x *bp)
4282{
4283 struct bnx2x_eth_stats *estats = &bp->eth_stats;
4284 int i;
4285
4286 estats->driver_xoff = 0;
4287 estats->rx_err_discard_pkt = 0;
4288 estats->rx_skb_alloc_failed = 0;
4289 estats->hw_csum_err = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07004290 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004291 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
4292
4293 estats->driver_xoff += qstats->driver_xoff;
4294 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4295 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4296 estats->hw_csum_err += qstats->hw_csum_err;
4297 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004298}
4299
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004300static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004301{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004302 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004303
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004304 if (*stats_comp != DMAE_COMP_VAL)
4305 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004306
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004307 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004308 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004309
Eilon Greensteinde832a52009-02-12 08:36:33 +00004310 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4311 BNX2X_ERR("storm stats were not updated for 3 times\n");
4312 bnx2x_panic();
4313 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004314 }
4315
Eilon Greensteinde832a52009-02-12 08:36:33 +00004316 bnx2x_net_stats_update(bp);
4317 bnx2x_drv_stats_update(bp);
4318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004319 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinca003922009-08-12 22:53:28 -07004320 struct bnx2x_fastpath *fp0_rx = bp->fp;
4321 struct bnx2x_fastpath *fp0_tx = &(bp->fp[bp->num_rx_queues]);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004322 struct tstorm_per_client_stats *old_tclient =
4323 &bp->fp->old_tclient;
4324 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004325 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004326 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004327 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004328
4329 printk(KERN_DEBUG "%s:\n", bp->dev->name);
4330 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
4331 " tx pkt (%lx)\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07004332 bnx2x_tx_avail(fp0_tx),
4333 le16_to_cpu(*fp0_tx->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004334 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
4335 " rx pkt (%lx)\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07004336 (u16)(le16_to_cpu(*fp0_rx->rx_cons_sb) -
4337 fp0_rx->rx_comp_cons),
4338 le16_to_cpu(*fp0_rx->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004339 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
4340 "brb truncate %u\n",
4341 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
4342 qstats->driver_xoff,
4343 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004344 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004345 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004346 "mac_discard %u mac_filter_discard %u "
4347 "xxovrflow_discard %u brb_truncate_discard %u "
4348 "ttl0_discard %u\n",
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004349 le32_to_cpu(old_tclient->checksum_discard),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004350 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
4351 bnx2x_hilo(&qstats->no_buff_discard_hi),
4352 estats->mac_discard, estats->mac_filter_discard,
4353 estats->xxoverflow_discard, estats->brb_truncate_discard,
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004354 le32_to_cpu(old_tclient->ttl0_discard));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004355
4356 for_each_queue(bp, i) {
4357 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
4358 bnx2x_fp(bp, i, tx_pkt),
4359 bnx2x_fp(bp, i, rx_pkt),
4360 bnx2x_fp(bp, i, rx_calls));
4361 }
4362 }
4363
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004364 bnx2x_hw_stats_post(bp);
4365 bnx2x_storm_stats_post(bp);
4366}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004367
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004368static void bnx2x_port_stats_stop(struct bnx2x *bp)
4369{
4370 struct dmae_command *dmae;
4371 u32 opcode;
4372 int loader_idx = PMF_DMAE_C(bp);
4373 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004374
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004375 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004376
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004377 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4378 DMAE_CMD_C_ENABLE |
4379 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004380#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004381 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004382#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004383 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004384#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004385 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4386 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4387
4388 if (bp->port.port_stx) {
4389
4390 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4391 if (bp->func_stx)
4392 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4393 else
4394 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4395 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4396 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4397 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004398 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004399 dmae->len = sizeof(struct host_port_stats) >> 2;
4400 if (bp->func_stx) {
4401 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4402 dmae->comp_addr_hi = 0;
4403 dmae->comp_val = 1;
4404 } else {
4405 dmae->comp_addr_lo =
4406 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4407 dmae->comp_addr_hi =
4408 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4409 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004410
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004411 *stats_comp = 0;
4412 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004413 }
4414
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004415 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004416
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004417 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4418 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4419 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4420 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4421 dmae->dst_addr_lo = bp->func_stx >> 2;
4422 dmae->dst_addr_hi = 0;
4423 dmae->len = sizeof(struct host_func_stats) >> 2;
4424 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4425 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4426 dmae->comp_val = DMAE_COMP_VAL;
4427
4428 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004429 }
4430}
4431
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004432static void bnx2x_stats_stop(struct bnx2x *bp)
4433{
4434 int update = 0;
4435
4436 bnx2x_stats_comp(bp);
4437
4438 if (bp->port.pmf)
4439 update = (bnx2x_hw_stats_update(bp) == 0);
4440
4441 update |= (bnx2x_storm_stats_update(bp) == 0);
4442
4443 if (update) {
4444 bnx2x_net_stats_update(bp);
4445
4446 if (bp->port.pmf)
4447 bnx2x_port_stats_stop(bp);
4448
4449 bnx2x_hw_stats_post(bp);
4450 bnx2x_stats_comp(bp);
4451 }
4452}
4453
4454static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4455{
4456}
4457
4458static const struct {
4459 void (*action)(struct bnx2x *bp);
4460 enum bnx2x_stats_state next_state;
4461} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4462/* state event */
4463{
4464/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4465/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4466/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4467/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4468},
4469{
4470/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4471/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4472/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4473/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4474}
4475};
4476
4477static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4478{
4479 enum bnx2x_stats_state state = bp->stats_state;
4480
4481 bnx2x_stats_stm[state][event].action(bp);
4482 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4483
Eilon Greenstein89246652009-08-12 08:23:56 +00004484 /* Make sure the state has been "changed" */
4485 smp_wmb();
4486
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004487 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4488 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4489 state, event, bp->stats_state);
4490}
4491
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004492static void bnx2x_port_stats_base_init(struct bnx2x *bp)
4493{
4494 struct dmae_command *dmae;
4495 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4496
4497 /* sanity */
4498 if (!bp->port.pmf || !bp->port.port_stx) {
4499 BNX2X_ERR("BUG!\n");
4500 return;
4501 }
4502
4503 bp->executer_idx = 0;
4504
4505 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4506 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4507 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4508 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4509#ifdef __BIG_ENDIAN
4510 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4511#else
4512 DMAE_CMD_ENDIANITY_DW_SWAP |
4513#endif
4514 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4515 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4516 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4517 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4518 dmae->dst_addr_lo = bp->port.port_stx >> 2;
4519 dmae->dst_addr_hi = 0;
4520 dmae->len = sizeof(struct host_port_stats) >> 2;
4521 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4522 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4523 dmae->comp_val = DMAE_COMP_VAL;
4524
4525 *stats_comp = 0;
4526 bnx2x_hw_stats_post(bp);
4527 bnx2x_stats_comp(bp);
4528}
4529
4530static void bnx2x_func_stats_base_init(struct bnx2x *bp)
4531{
4532 int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX;
4533 int port = BP_PORT(bp);
4534 int func;
4535 u32 func_stx;
4536
4537 /* sanity */
4538 if (!bp->port.pmf || !bp->func_stx) {
4539 BNX2X_ERR("BUG!\n");
4540 return;
4541 }
4542
4543 /* save our func_stx */
4544 func_stx = bp->func_stx;
4545
4546 for (vn = VN_0; vn < vn_max; vn++) {
4547 func = 2*vn + port;
4548
4549 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4550 bnx2x_func_stats_init(bp);
4551 bnx2x_hw_stats_post(bp);
4552 bnx2x_stats_comp(bp);
4553 }
4554
4555 /* restore our func_stx */
4556 bp->func_stx = func_stx;
4557}
4558
4559static void bnx2x_func_stats_base_update(struct bnx2x *bp)
4560{
4561 struct dmae_command *dmae = &bp->stats_dmae;
4562 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4563
4564 /* sanity */
4565 if (!bp->func_stx) {
4566 BNX2X_ERR("BUG!\n");
4567 return;
4568 }
4569
4570 bp->executer_idx = 0;
4571 memset(dmae, 0, sizeof(struct dmae_command));
4572
4573 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4574 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4575 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4576#ifdef __BIG_ENDIAN
4577 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4578#else
4579 DMAE_CMD_ENDIANITY_DW_SWAP |
4580#endif
4581 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4582 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4583 dmae->src_addr_lo = bp->func_stx >> 2;
4584 dmae->src_addr_hi = 0;
4585 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
4586 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
4587 dmae->len = sizeof(struct host_func_stats) >> 2;
4588 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4589 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4590 dmae->comp_val = DMAE_COMP_VAL;
4591
4592 *stats_comp = 0;
4593 bnx2x_hw_stats_post(bp);
4594 bnx2x_stats_comp(bp);
4595}
4596
4597static void bnx2x_stats_init(struct bnx2x *bp)
4598{
4599 int port = BP_PORT(bp);
4600 int func = BP_FUNC(bp);
4601 int i;
4602
4603 bp->stats_pending = 0;
4604 bp->executer_idx = 0;
4605 bp->stats_counter = 0;
4606
4607 /* port and func stats for management */
4608 if (!BP_NOMCP(bp)) {
4609 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
4610 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4611
4612 } else {
4613 bp->port.port_stx = 0;
4614 bp->func_stx = 0;
4615 }
4616 DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
4617 bp->port.port_stx, bp->func_stx);
4618
4619 /* port stats */
4620 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
4621 bp->port.old_nig_stats.brb_discard =
4622 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
4623 bp->port.old_nig_stats.brb_truncate =
4624 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
4625 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
4626 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
4627 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
4628 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
4629
4630 /* function stats */
4631 for_each_queue(bp, i) {
4632 struct bnx2x_fastpath *fp = &bp->fp[i];
4633
4634 memset(&fp->old_tclient, 0,
4635 sizeof(struct tstorm_per_client_stats));
4636 memset(&fp->old_uclient, 0,
4637 sizeof(struct ustorm_per_client_stats));
4638 memset(&fp->old_xclient, 0,
4639 sizeof(struct xstorm_per_client_stats));
4640 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
4641 }
4642
4643 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
4644 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
4645
4646 bp->stats_state = STATS_STATE_DISABLED;
4647
4648 if (bp->port.pmf) {
4649 if (bp->port.port_stx)
4650 bnx2x_port_stats_base_init(bp);
4651
4652 if (bp->func_stx)
4653 bnx2x_func_stats_base_init(bp);
4654
4655 } else if (bp->func_stx)
4656 bnx2x_func_stats_base_update(bp);
4657}
4658
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004659static void bnx2x_timer(unsigned long data)
4660{
4661 struct bnx2x *bp = (struct bnx2x *) data;
4662
4663 if (!netif_running(bp->dev))
4664 return;
4665
4666 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004667 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668
4669 if (poll) {
4670 struct bnx2x_fastpath *fp = &bp->fp[0];
4671 int rc;
4672
Eilon Greenstein7961f792009-03-02 07:59:31 +00004673 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004674 rc = bnx2x_rx_int(fp, 1000);
4675 }
4676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004677 if (!BP_NOMCP(bp)) {
4678 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004679 u32 drv_pulse;
4680 u32 mcp_pulse;
4681
4682 ++bp->fw_drv_pulse_wr_seq;
4683 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4684 /* TBD - add SYSTEM_TIME */
4685 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004686 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004688 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004689 MCP_PULSE_SEQ_MASK);
4690 /* The delta between driver pulse and mcp response
4691 * should be 1 (before mcp response) or 0 (after mcp response)
4692 */
4693 if ((drv_pulse != mcp_pulse) &&
4694 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4695 /* someone lost a heartbeat... */
4696 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4697 drv_pulse, mcp_pulse);
4698 }
4699 }
4700
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004701 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004702 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004703
Eliezer Tamirf1410642008-02-28 11:51:50 -08004704timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004705 mod_timer(&bp->timer, jiffies + bp->current_interval);
4706}
4707
4708/* end of Statistics */
4709
4710/* nic init */
4711
4712/*
4713 * nic init service functions
4714 */
4715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004716static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004717{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004718 int port = BP_PORT(bp);
4719
Eilon Greensteinca003922009-08-12 22:53:28 -07004720 /* "CSTORM" */
4721 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4722 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
4723 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
4724 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4725 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
4726 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004727}
4728
Eilon Greenstein5c862842008-08-13 15:51:48 -07004729static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4730 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004731{
4732 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004733 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004734 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004735 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736
4737 /* USTORM */
4738 section = ((u64)mapping) + offsetof(struct host_status_block,
4739 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004740 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004741
Eilon Greensteinca003922009-08-12 22:53:28 -07004742 REG_WR(bp, BAR_CSTRORM_INTMEM +
4743 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
4744 REG_WR(bp, BAR_CSTRORM_INTMEM +
4745 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004746 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07004747 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
4748 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004749
4750 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07004751 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4752 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004753
4754 /* CSTORM */
4755 section = ((u64)mapping) + offsetof(struct host_status_block,
4756 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004757 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004758
4759 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004760 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004761 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004762 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004763 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004764 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07004765 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004766
4767 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4768 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004769 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004771 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4772}
4773
4774static void bnx2x_zero_def_sb(struct bnx2x *bp)
4775{
4776 int func = BP_FUNC(bp);
4777
Eilon Greensteinca003922009-08-12 22:53:28 -07004778 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004779 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4780 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07004781 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4782 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
4783 sizeof(struct cstorm_def_status_block_u)/4);
4784 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4785 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
4786 sizeof(struct cstorm_def_status_block_c)/4);
4787 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004788 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4789 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004790}
4791
4792static void bnx2x_init_def_sb(struct bnx2x *bp,
4793 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004794 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004795{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004796 int port = BP_PORT(bp);
4797 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004798 int index, val, reg_offset;
4799 u64 section;
4800
4801 /* ATTN */
4802 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4803 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004804 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004805
Eliezer Tamir49d66772008-02-28 11:53:13 -08004806 bp->attn_state = 0;
4807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004808 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4809 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4810
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004811 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004812 bp->attn_group[index].sig[0] = REG_RD(bp,
4813 reg_offset + 0x10*index);
4814 bp->attn_group[index].sig[1] = REG_RD(bp,
4815 reg_offset + 0x4 + 0x10*index);
4816 bp->attn_group[index].sig[2] = REG_RD(bp,
4817 reg_offset + 0x8 + 0x10*index);
4818 bp->attn_group[index].sig[3] = REG_RD(bp,
4819 reg_offset + 0xc + 0x10*index);
4820 }
4821
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004822 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4823 HC_REG_ATTN_MSG0_ADDR_L);
4824
4825 REG_WR(bp, reg_offset, U64_LO(section));
4826 REG_WR(bp, reg_offset + 4, U64_HI(section));
4827
4828 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4829
4830 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004831 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004832 REG_WR(bp, reg_offset, val);
4833
4834 /* USTORM */
4835 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4836 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004837 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004838
Eilon Greensteinca003922009-08-12 22:53:28 -07004839 REG_WR(bp, BAR_CSTRORM_INTMEM +
4840 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
4841 REG_WR(bp, BAR_CSTRORM_INTMEM +
4842 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004843 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07004844 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
4845 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004846
4847 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07004848 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4849 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004850
4851 /* CSTORM */
4852 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4853 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004854 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004855
4856 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004857 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004858 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004859 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004860 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004861 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07004862 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004863
4864 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4865 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004866 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004867
4868 /* TSTORM */
4869 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4870 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004871 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004872
4873 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004874 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004875 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004876 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004877 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004878 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004879 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004880
4881 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4882 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004883 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004884
4885 /* XSTORM */
4886 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4887 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004888 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004889
4890 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004891 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004892 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004893 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004894 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004895 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004896 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004897
4898 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4899 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004900 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004901
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004902 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004903 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004904
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004905 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004906}
4907
4908static void bnx2x_update_coalesce(struct bnx2x *bp)
4909{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004910 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004911 int i;
4912
4913 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004914 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004915
4916 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07004917 REG_WR8(bp, BAR_CSTRORM_INTMEM +
4918 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
4919 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004920 bp->rx_ticks/12);
Eilon Greensteinca003922009-08-12 22:53:28 -07004921 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4922 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
4923 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004924 (bp->rx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004925
4926 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4927 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004928 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
4929 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004930 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004932 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
4933 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004934 (bp->tx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004935 }
4936}
4937
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004938static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4939 struct bnx2x_fastpath *fp, int last)
4940{
4941 int i;
4942
4943 for (i = 0; i < last; i++) {
4944 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4945 struct sk_buff *skb = rx_buf->skb;
4946
4947 if (skb == NULL) {
4948 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4949 continue;
4950 }
4951
4952 if (fp->tpa_state[i] == BNX2X_TPA_START)
4953 pci_unmap_single(bp->pdev,
4954 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00004955 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004956
4957 dev_kfree_skb(skb);
4958 rx_buf->skb = NULL;
4959 }
4960}
4961
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962static void bnx2x_init_rx_rings(struct bnx2x *bp)
4963{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004964 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004965 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4966 ETH_MAX_AGGREGATION_QUEUES_E1H;
4967 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004968 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004969
Eilon Greenstein87942b42009-02-12 08:36:49 +00004970 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00004971 DP(NETIF_MSG_IFUP,
4972 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004973
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004974 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004975
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004976 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004977 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004978
Eilon Greenstein32626232008-08-13 15:51:07 -07004979 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004980 fp->tpa_pool[i].skb =
4981 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4982 if (!fp->tpa_pool[i].skb) {
4983 BNX2X_ERR("Failed to allocate TPA "
4984 "skb pool for queue[%d] - "
4985 "disabling TPA on this "
4986 "queue!\n", j);
4987 bnx2x_free_tpa_pool(bp, fp, i);
4988 fp->disable_tpa = 1;
4989 break;
4990 }
4991 pci_unmap_addr_set((struct sw_rx_bd *)
4992 &bp->fp->tpa_pool[i],
4993 mapping, 0);
4994 fp->tpa_state[i] = BNX2X_TPA_STOP;
4995 }
4996 }
4997 }
4998
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004999 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005000 struct bnx2x_fastpath *fp = &bp->fp[j];
5001
5002 fp->rx_bd_cons = 0;
5003 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005004 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005
Eilon Greensteinca003922009-08-12 22:53:28 -07005006 /* Mark queue as Rx */
5007 fp->is_rx_queue = 1;
5008
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005009 /* "next page" elements initialization */
5010 /* SGE ring */
5011 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
5012 struct eth_rx_sge *sge;
5013
5014 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
5015 sge->addr_hi =
5016 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
5017 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5018 sge->addr_lo =
5019 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
5020 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5021 }
5022
5023 bnx2x_init_sge_ring_bit_mask(fp);
5024
5025 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026 for (i = 1; i <= NUM_RX_RINGS; i++) {
5027 struct eth_rx_bd *rx_bd;
5028
5029 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
5030 rx_bd->addr_hi =
5031 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005032 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033 rx_bd->addr_lo =
5034 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005035 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005036 }
5037
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005038 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005039 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
5040 struct eth_rx_cqe_next_page *nextpg;
5041
5042 nextpg = (struct eth_rx_cqe_next_page *)
5043 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
5044 nextpg->addr_hi =
5045 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005046 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047 nextpg->addr_lo =
5048 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005049 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005050 }
5051
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005052 /* Allocate SGEs and initialize the ring elements */
5053 for (i = 0, ring_prod = 0;
5054 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005055
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005056 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
5057 BNX2X_ERR("was only able to allocate "
5058 "%d rx sges\n", i);
5059 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
5060 /* Cleanup already allocated elements */
5061 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07005062 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005063 fp->disable_tpa = 1;
5064 ring_prod = 0;
5065 break;
5066 }
5067 ring_prod = NEXT_SGE_IDX(ring_prod);
5068 }
5069 fp->rx_sge_prod = ring_prod;
5070
5071 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005072 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005073 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005074 for (i = 0; i < bp->rx_ring_size; i++) {
5075 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
5076 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00005077 "%d rx skbs on queue[%d]\n", i, j);
5078 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005079 break;
5080 }
5081 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005082 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07005083 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005084 }
5085
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005086 fp->rx_bd_prod = ring_prod;
5087 /* must not have more available CQEs than BDs */
5088 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
5089 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005090 fp->rx_pkt = fp->rx_calls = 0;
5091
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005092 /* Warning!
5093 * this will generate an interrupt (to the TSTORM)
5094 * must only be done after chip is initialized
5095 */
5096 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
5097 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005098 if (j != 0)
5099 continue;
5100
5101 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005102 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005103 U64_LO(fp->rx_comp_mapping));
5104 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005105 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005106 U64_HI(fp->rx_comp_mapping));
5107 }
5108}
5109
5110static void bnx2x_init_tx_ring(struct bnx2x *bp)
5111{
5112 int i, j;
5113
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005114 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005115 struct bnx2x_fastpath *fp = &bp->fp[j];
5116
5117 for (i = 1; i <= NUM_TX_RINGS; i++) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005118 struct eth_tx_next_bd *tx_next_bd =
5119 &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005120
Eilon Greensteinca003922009-08-12 22:53:28 -07005121 tx_next_bd->addr_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005122 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005123 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eilon Greensteinca003922009-08-12 22:53:28 -07005124 tx_next_bd->addr_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005125 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005126 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005127 }
5128
Eilon Greensteinca003922009-08-12 22:53:28 -07005129 fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE;
5130 fp->tx_db.data.zero_fill1 = 0;
5131 fp->tx_db.data.prod = 0;
5132
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005133 fp->tx_pkt_prod = 0;
5134 fp->tx_pkt_cons = 0;
5135 fp->tx_bd_prod = 0;
5136 fp->tx_bd_cons = 0;
5137 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5138 fp->tx_pkt = 0;
5139 }
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00005140
5141 /* clean tx statistics */
5142 for_each_rx_queue(bp, i)
5143 bnx2x_fp(bp, i, tx_pkt) = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005144}
5145
5146static void bnx2x_init_sp_ring(struct bnx2x *bp)
5147{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005148 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005149
5150 spin_lock_init(&bp->spq_lock);
5151
5152 bp->spq_left = MAX_SPQ_PENDING;
5153 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005154 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5155 bp->spq_prod_bd = bp->spq;
5156 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
5157
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005158 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005159 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005160 REG_WR(bp,
5161 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005162 U64_HI(bp->spq_mapping));
5163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005164 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005165 bp->spq_prod_idx);
5166}
5167
5168static void bnx2x_init_context(struct bnx2x *bp)
5169{
5170 int i;
5171
Eilon Greensteinca003922009-08-12 22:53:28 -07005172 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005173 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
5174 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00005175 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005176
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005177 context->ustorm_st_context.common.sb_index_numbers =
5178 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005179 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07005180 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005181 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005182 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
5183 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
5184 context->ustorm_st_context.common.statistics_counter_id =
5185 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005186 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00005187 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005188 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005189 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005190 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005192 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005194 if (!fp->disable_tpa) {
5195 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07005196 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005197 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005198 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
5199 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005200 context->ustorm_st_context.common.sge_page_base_hi =
5201 U64_HI(fp->rx_sge_mapping);
5202 context->ustorm_st_context.common.sge_page_base_lo =
5203 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07005204
5205 context->ustorm_st_context.common.max_sges_for_packet =
5206 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
5207 context->ustorm_st_context.common.max_sges_for_packet =
5208 ((context->ustorm_st_context.common.
5209 max_sges_for_packet + PAGES_PER_SGE - 1) &
5210 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005211 }
5212
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005213 context->ustorm_ag_context.cdu_usage =
5214 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5215 CDU_REGION_NUMBER_UCM_AG,
5216 ETH_CONNECTION_TYPE);
5217
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005218 context->xstorm_ag_context.cdu_reserved =
5219 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5220 CDU_REGION_NUMBER_XCM_AG,
5221 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005222 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005223
5224 for_each_tx_queue(bp, i) {
5225 struct bnx2x_fastpath *fp = &bp->fp[i];
5226 struct eth_context *context =
5227 bnx2x_sp(bp, context[i - bp->num_rx_queues].eth);
5228
5229 context->cstorm_st_context.sb_index_number =
5230 C_SB_ETH_TX_CQ_INDEX;
5231 context->cstorm_st_context.status_block_id = fp->sb_id;
5232
5233 context->xstorm_st_context.tx_bd_page_base_hi =
5234 U64_HI(fp->tx_desc_mapping);
5235 context->xstorm_st_context.tx_bd_page_base_lo =
5236 U64_LO(fp->tx_desc_mapping);
5237 context->xstorm_st_context.statistics_data = (fp->cl_id |
5238 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
5239 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005240}
5241
5242static void bnx2x_init_ind_table(struct bnx2x *bp)
5243{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005244 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005245 int i;
5246
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005247 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248 return;
5249
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005250 DP(NETIF_MSG_IFUP,
5251 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005252 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005253 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005254 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005255 bp->fp->cl_id + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005256}
5257
Eliezer Tamir49d66772008-02-28 11:53:13 -08005258static void bnx2x_set_client_config(struct bnx2x *bp)
5259{
Eliezer Tamir49d66772008-02-28 11:53:13 -08005260 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005261 int port = BP_PORT(bp);
5262 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005263
Eilon Greensteine7799c52009-01-14 21:30:27 -08005264 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005265 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005266 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
5267 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005268#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08005269 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08005270 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005271 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005272 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
5273 }
5274#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08005275
5276 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00005277 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
5278
Eliezer Tamir49d66772008-02-28 11:53:13 -08005279 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005280 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08005281 ((u32 *)&tstorm_client)[0]);
5282 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005283 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08005284 ((u32 *)&tstorm_client)[1]);
5285 }
5286
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005287 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
5288 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005289}
5290
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005291static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5292{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005294 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00005295 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005296 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00005297 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005298 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005299 /* All but management unicast packets should pass to the host as well */
5300 u32 llh_mask =
5301 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
5302 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
5303 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
5304 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005305
Eilon Greenstein3196a882008-08-13 15:58:49 -07005306 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005307
5308 switch (mode) {
5309 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005310 tstorm_mac_filter.ucast_drop_all = mask;
5311 tstorm_mac_filter.mcast_drop_all = mask;
5312 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005314
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005315 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005317 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005319 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005320 tstorm_mac_filter.mcast_accept_all = mask;
5321 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005324 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005325 tstorm_mac_filter.ucast_accept_all = mask;
5326 tstorm_mac_filter.mcast_accept_all = mask;
5327 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005328 /* pass management unicast packets as well */
5329 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005332 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005333 BNX2X_ERR("BAD rx mode (%d)\n", mode);
5334 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335 }
5336
Eilon Greenstein581ce432009-07-29 00:20:04 +00005337 REG_WR(bp,
5338 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
5339 llh_mask);
5340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
5342 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005343 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005344 ((u32 *)&tstorm_mac_filter)[i]);
5345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005346/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347 ((u32 *)&tstorm_mac_filter)[i]); */
5348 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005349
Eliezer Tamir49d66772008-02-28 11:53:13 -08005350 if (mode != BNX2X_RX_MODE_NONE)
5351 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352}
5353
Eilon Greenstein471de712008-08-13 15:49:35 -07005354static void bnx2x_init_internal_common(struct bnx2x *bp)
5355{
5356 int i;
5357
5358 /* Zero this manually as its initialization is
5359 currently missing in the initTool */
5360 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5361 REG_WR(bp, BAR_USTRORM_INTMEM +
5362 USTORM_AGG_DATA_OFFSET + i * 4, 0);
5363}
5364
5365static void bnx2x_init_internal_port(struct bnx2x *bp)
5366{
5367 int port = BP_PORT(bp);
5368
Eilon Greensteinca003922009-08-12 22:53:28 -07005369 REG_WR(bp,
5370 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
5371 REG_WR(bp,
5372 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07005373 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5374 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5375}
5376
5377static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005378{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005379 struct tstorm_eth_function_common_config tstorm_config = {0};
5380 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005381 int port = BP_PORT(bp);
5382 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00005383 int i, j;
5384 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07005385 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005386
5387 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005388 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005389 tstorm_config.rss_result_mask = MULTI_MASK;
5390 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005391
5392 /* Enable TPA if needed */
5393 if (bp->flags & TPA_ENABLE_FLAG)
5394 tstorm_config.config_flags |=
5395 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
5396
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005397 if (IS_E1HMF(bp))
5398 tstorm_config.config_flags |=
5399 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005401 tstorm_config.leading_client_id = BP_L_ID(bp);
5402
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005404 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405 (*(u32 *)&tstorm_config));
5406
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005407 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00005408 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005409 bnx2x_set_storm_rx_mode(bp);
5410
Eilon Greensteinde832a52009-02-12 08:36:33 +00005411 for_each_queue(bp, i) {
5412 u8 cl_id = bp->fp[i].cl_id;
5413
5414 /* reset xstorm per client statistics */
5415 offset = BAR_XSTRORM_INTMEM +
5416 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5417 for (j = 0;
5418 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
5419 REG_WR(bp, offset + j*4, 0);
5420
5421 /* reset tstorm per client statistics */
5422 offset = BAR_TSTRORM_INTMEM +
5423 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5424 for (j = 0;
5425 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
5426 REG_WR(bp, offset + j*4, 0);
5427
5428 /* reset ustorm per client statistics */
5429 offset = BAR_USTRORM_INTMEM +
5430 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5431 for (j = 0;
5432 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
5433 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005434 }
5435
5436 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005437 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005439 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005441 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442 ((u32 *)&stats_flags)[1]);
5443
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005444 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005446 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447 ((u32 *)&stats_flags)[1]);
5448
Eilon Greensteinde832a52009-02-12 08:36:33 +00005449 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5450 ((u32 *)&stats_flags)[0]);
5451 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5452 ((u32 *)&stats_flags)[1]);
5453
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005454 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005455 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005456 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005457 ((u32 *)&stats_flags)[1]);
5458
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005459 REG_WR(bp, BAR_XSTRORM_INTMEM +
5460 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5461 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5462 REG_WR(bp, BAR_XSTRORM_INTMEM +
5463 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5464 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5465
5466 REG_WR(bp, BAR_TSTRORM_INTMEM +
5467 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5468 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5469 REG_WR(bp, BAR_TSTRORM_INTMEM +
5470 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5471 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005472
Eilon Greensteinde832a52009-02-12 08:36:33 +00005473 REG_WR(bp, BAR_USTRORM_INTMEM +
5474 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5475 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5476 REG_WR(bp, BAR_USTRORM_INTMEM +
5477 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5478 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5479
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005480 if (CHIP_IS_E1H(bp)) {
5481 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5482 IS_E1HMF(bp));
5483 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5484 IS_E1HMF(bp));
5485 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5486 IS_E1HMF(bp));
5487 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5488 IS_E1HMF(bp));
5489
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005490 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5491 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005492 }
5493
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005494 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
5495 max_agg_size =
5496 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
5497 SGE_PAGE_SIZE * PAGES_PER_SGE),
5498 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005499 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005500 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005501
5502 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005503 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005504 U64_LO(fp->rx_comp_mapping));
5505 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005506 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005507 U64_HI(fp->rx_comp_mapping));
5508
Eilon Greensteinca003922009-08-12 22:53:28 -07005509 /* Next page */
5510 REG_WR(bp, BAR_USTRORM_INTMEM +
5511 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
5512 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5513 REG_WR(bp, BAR_USTRORM_INTMEM +
5514 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
5515 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5516
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005517 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005518 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005519 max_agg_size);
5520 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005521
Eilon Greenstein1c063282009-02-12 08:36:43 +00005522 /* dropless flow control */
5523 if (CHIP_IS_E1H(bp)) {
5524 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5525
5526 rx_pause.bd_thr_low = 250;
5527 rx_pause.cqe_thr_low = 250;
5528 rx_pause.cos = 1;
5529 rx_pause.sge_thr_low = 0;
5530 rx_pause.bd_thr_high = 350;
5531 rx_pause.cqe_thr_high = 350;
5532 rx_pause.sge_thr_high = 0;
5533
5534 for_each_rx_queue(bp, i) {
5535 struct bnx2x_fastpath *fp = &bp->fp[i];
5536
5537 if (!fp->disable_tpa) {
5538 rx_pause.sge_thr_low = 150;
5539 rx_pause.sge_thr_high = 250;
5540 }
5541
5542
5543 offset = BAR_USTRORM_INTMEM +
5544 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5545 fp->cl_id);
5546 for (j = 0;
5547 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5548 j++)
5549 REG_WR(bp, offset + j*4,
5550 ((u32 *)&rx_pause)[j]);
5551 }
5552 }
5553
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005554 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5555
5556 /* Init rate shaping and fairness contexts */
5557 if (IS_E1HMF(bp)) {
5558 int vn;
5559
5560 /* During init there is no active link
5561 Until link is up, set link rate to 10Gbps */
5562 bp->link_vars.line_speed = SPEED_10000;
5563 bnx2x_init_port_minmax(bp);
5564
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005565 if (!BP_NOMCP(bp))
5566 bp->mf_config =
5567 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005568 bnx2x_calc_vn_weight_sum(bp);
5569
5570 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5571 bnx2x_init_vn_minmax(bp, 2*vn + port);
5572
5573 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005574 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005575 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005576
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005577 } else {
5578 /* rate shaping and fairness are disabled */
5579 DP(NETIF_MSG_IFUP,
5580 "single function mode minmax will be disabled\n");
5581 }
5582
5583
5584 /* Store it to internal memory */
5585 if (bp->port.pmf)
5586 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5587 REG_WR(bp, BAR_XSTRORM_INTMEM +
5588 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5589 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005590}
5591
Eilon Greenstein471de712008-08-13 15:49:35 -07005592static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5593{
5594 switch (load_code) {
5595 case FW_MSG_CODE_DRV_LOAD_COMMON:
5596 bnx2x_init_internal_common(bp);
5597 /* no break */
5598
5599 case FW_MSG_CODE_DRV_LOAD_PORT:
5600 bnx2x_init_internal_port(bp);
5601 /* no break */
5602
5603 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5604 bnx2x_init_internal_func(bp);
5605 break;
5606
5607 default:
5608 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5609 break;
5610 }
5611}
5612
5613static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005614{
5615 int i;
5616
5617 for_each_queue(bp, i) {
5618 struct bnx2x_fastpath *fp = &bp->fp[i];
5619
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005620 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005621 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005622 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00005624#ifdef BCM_CNIC
5625 fp->sb_id = fp->cl_id + 1;
5626#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005627 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00005628#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07005629 /* Suitable Rx and Tx SBs are served by the same client */
5630 if (i >= bp->num_rx_queues)
5631 fp->cl_id -= bp->num_rx_queues;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005632 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00005633 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
5634 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005635 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005636 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005637 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005638 }
5639
Eilon Greenstein16119782009-03-02 07:59:27 +00005640 /* ensure status block indices were read */
5641 rmb();
5642
5643
Eilon Greenstein5c862842008-08-13 15:51:48 -07005644 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5645 DEF_SB_ID);
5646 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647 bnx2x_update_coalesce(bp);
5648 bnx2x_init_rx_rings(bp);
5649 bnx2x_init_tx_ring(bp);
5650 bnx2x_init_sp_ring(bp);
5651 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005652 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005653 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005654 bnx2x_stats_init(bp);
5655
5656 /* At this point, we are ready for interrupts */
5657 atomic_set(&bp->intr_sem, 0);
5658
5659 /* flush all before enabling interrupts */
5660 mb();
5661 mmiowb();
5662
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005663 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005664
5665 /* Check for SPIO5 */
5666 bnx2x_attn_int_deasserted0(bp,
5667 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5668 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669}
5670
5671/* end of nic init */
5672
5673/*
5674 * gzip service functions
5675 */
5676
5677static int bnx2x_gunzip_init(struct bnx2x *bp)
5678{
5679 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5680 &bp->gunzip_mapping);
5681 if (bp->gunzip_buf == NULL)
5682 goto gunzip_nomem1;
5683
5684 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5685 if (bp->strm == NULL)
5686 goto gunzip_nomem2;
5687
5688 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5689 GFP_KERNEL);
5690 if (bp->strm->workspace == NULL)
5691 goto gunzip_nomem3;
5692
5693 return 0;
5694
5695gunzip_nomem3:
5696 kfree(bp->strm);
5697 bp->strm = NULL;
5698
5699gunzip_nomem2:
5700 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5701 bp->gunzip_mapping);
5702 bp->gunzip_buf = NULL;
5703
5704gunzip_nomem1:
5705 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005707 return -ENOMEM;
5708}
5709
5710static void bnx2x_gunzip_end(struct bnx2x *bp)
5711{
5712 kfree(bp->strm->workspace);
5713
5714 kfree(bp->strm);
5715 bp->strm = NULL;
5716
5717 if (bp->gunzip_buf) {
5718 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5719 bp->gunzip_mapping);
5720 bp->gunzip_buf = NULL;
5721 }
5722}
5723
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005724static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005725{
5726 int n, rc;
5727
5728 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005729 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5730 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005731 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005732 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005733
5734 n = 10;
5735
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005736#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005737
5738 if (zbuf[3] & FNAME)
5739 while ((zbuf[n++] != 0) && (n < len));
5740
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005741 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005742 bp->strm->avail_in = len - n;
5743 bp->strm->next_out = bp->gunzip_buf;
5744 bp->strm->avail_out = FW_BUF_SIZE;
5745
5746 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5747 if (rc != Z_OK)
5748 return rc;
5749
5750 rc = zlib_inflate(bp->strm, Z_FINISH);
5751 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5752 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5753 bp->dev->name, bp->strm->msg);
5754
5755 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5756 if (bp->gunzip_outlen & 0x3)
5757 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5758 " gunzip_outlen (%d) not aligned\n",
5759 bp->dev->name, bp->gunzip_outlen);
5760 bp->gunzip_outlen >>= 2;
5761
5762 zlib_inflateEnd(bp->strm);
5763
5764 if (rc == Z_STREAM_END)
5765 return 0;
5766
5767 return rc;
5768}
5769
5770/* nic load/unload */
5771
5772/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005773 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005774 */
5775
5776/* send a NIG loopback debug packet */
5777static void bnx2x_lb_pckt(struct bnx2x *bp)
5778{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005779 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005780
5781 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005782 wb_write[0] = 0x55555555;
5783 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005784 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005785 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786
5787 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788 wb_write[0] = 0x09000000;
5789 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005790 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005791 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792}
5793
5794/* some of the internal memories
5795 * are not directly readable from the driver
5796 * to test them we send debug packets
5797 */
5798static int bnx2x_int_mem_test(struct bnx2x *bp)
5799{
5800 int factor;
5801 int count, i;
5802 u32 val = 0;
5803
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005804 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005805 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005806 else if (CHIP_REV_IS_EMUL(bp))
5807 factor = 200;
5808 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005810
5811 DP(NETIF_MSG_HW, "start part1\n");
5812
5813 /* Disable inputs of parser neighbor blocks */
5814 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5815 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5816 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005817 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005818
5819 /* Write 0 to parser credits for CFC search request */
5820 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5821
5822 /* send Ethernet packet */
5823 bnx2x_lb_pckt(bp);
5824
5825 /* TODO do i reset NIG statistic? */
5826 /* Wait until NIG register shows 1 packet of size 0x10 */
5827 count = 1000 * factor;
5828 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005829
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005830 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5831 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005832 if (val == 0x10)
5833 break;
5834
5835 msleep(10);
5836 count--;
5837 }
5838 if (val != 0x10) {
5839 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5840 return -1;
5841 }
5842
5843 /* Wait until PRS register shows 1 packet */
5844 count = 1000 * factor;
5845 while (count) {
5846 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005847 if (val == 1)
5848 break;
5849
5850 msleep(10);
5851 count--;
5852 }
5853 if (val != 0x1) {
5854 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5855 return -2;
5856 }
5857
5858 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005859 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005860 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005861 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005862 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005863 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5864 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005865
5866 DP(NETIF_MSG_HW, "part2\n");
5867
5868 /* Disable inputs of parser neighbor blocks */
5869 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5870 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5871 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005872 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005873
5874 /* Write 0 to parser credits for CFC search request */
5875 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5876
5877 /* send 10 Ethernet packets */
5878 for (i = 0; i < 10; i++)
5879 bnx2x_lb_pckt(bp);
5880
5881 /* Wait until NIG register shows 10 + 1
5882 packets of size 11*0x10 = 0xb0 */
5883 count = 1000 * factor;
5884 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005885
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005886 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5887 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005888 if (val == 0xb0)
5889 break;
5890
5891 msleep(10);
5892 count--;
5893 }
5894 if (val != 0xb0) {
5895 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5896 return -3;
5897 }
5898
5899 /* Wait until PRS register shows 2 packets */
5900 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5901 if (val != 2)
5902 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5903
5904 /* Write 1 to parser credits for CFC search request */
5905 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5906
5907 /* Wait until PRS register shows 3 packets */
5908 msleep(10 * factor);
5909 /* Wait until NIG register shows 1 packet of size 0x10 */
5910 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5911 if (val != 3)
5912 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5913
5914 /* clear NIG EOP FIFO */
5915 for (i = 0; i < 11; i++)
5916 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5917 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5918 if (val != 1) {
5919 BNX2X_ERR("clear of NIG failed\n");
5920 return -4;
5921 }
5922
5923 /* Reset and init BRB, PRS, NIG */
5924 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5925 msleep(50);
5926 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5927 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005928 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5929 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005930#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005931 /* set NIC mode */
5932 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5933#endif
5934
5935 /* Enable inputs of parser neighbor blocks */
5936 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5937 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5938 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005939 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005940
5941 DP(NETIF_MSG_HW, "done\n");
5942
5943 return 0; /* OK */
5944}
5945
5946static void enable_blocks_attention(struct bnx2x *bp)
5947{
5948 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5949 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5950 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5951 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5952 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5953 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5954 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5955 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5956 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005957/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5958/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005959 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5960 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5961 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005962/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5963/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005964 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5965 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5966 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5967 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005968/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5969/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5970 if (CHIP_REV_IS_FPGA(bp))
5971 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5972 else
5973 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5975 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5976 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005977/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5978/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5980 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005981/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5982 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005983}
5984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005986static void bnx2x_reset_common(struct bnx2x *bp)
5987{
5988 /* reset_common */
5989 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5990 0xd3ffff7f);
5991 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5992}
5993
Eilon Greenstein573f2032009-08-12 08:24:14 +00005994static void bnx2x_init_pxp(struct bnx2x *bp)
5995{
5996 u16 devctl;
5997 int r_order, w_order;
5998
5999 pci_read_config_word(bp->pdev,
6000 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
6001 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6002 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6003 if (bp->mrrs == -1)
6004 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6005 else {
6006 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6007 r_order = bp->mrrs;
6008 }
6009
6010 bnx2x_init_pxp_arb(bp, r_order, w_order);
6011}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006012
6013static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6014{
6015 u32 val;
6016 u8 port;
6017 u8 is_required = 0;
6018
6019 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6020 SHARED_HW_CFG_FAN_FAILURE_MASK;
6021
6022 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6023 is_required = 1;
6024
6025 /*
6026 * The fan failure mechanism is usually related to the PHY type since
6027 * the power consumption of the board is affected by the PHY. Currently,
6028 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6029 */
6030 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6031 for (port = PORT_0; port < PORT_MAX; port++) {
6032 u32 phy_type =
6033 SHMEM_RD(bp, dev_info.port_hw_config[port].
6034 external_phy_config) &
6035 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6036 is_required |=
6037 ((phy_type ==
6038 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
6039 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006040 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6041 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006042 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
6043 }
6044
6045 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6046
6047 if (is_required == 0)
6048 return;
6049
6050 /* Fan failure is indicated by SPIO 5 */
6051 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6052 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6053
6054 /* set to active low mode */
6055 val = REG_RD(bp, MISC_REG_SPIO_INT);
6056 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
6057 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
6058 REG_WR(bp, MISC_REG_SPIO_INT, val);
6059
6060 /* enable interrupt to signal the IGU */
6061 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6062 val |= (1 << MISC_REGISTERS_SPIO_5);
6063 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6064}
6065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006066static int bnx2x_init_common(struct bnx2x *bp)
6067{
6068 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00006069#ifdef BCM_CNIC
6070 u32 wb_write[2];
6071#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006072
6073 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
6074
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006075 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006076 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
6077 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
6078
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006079 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006080 if (CHIP_IS_E1H(bp))
6081 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
6082
6083 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
6084 msleep(30);
6085 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
6086
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006087 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006088 if (CHIP_IS_E1(bp)) {
6089 /* enable HW interrupt from PXP on USDM overflow
6090 bit 16 on INT_MASK_0 */
6091 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006092 }
6093
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006094 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006095 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096
6097#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006098 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6099 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6100 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6101 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6102 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006103 /* make sure this value is 0 */
6104 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006106/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6107 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6108 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6109 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6110 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111#endif
6112
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006113 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00006114#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006115 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
6116 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
6117 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006118#endif
6119
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006120 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6121 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006123 /* let the HW do it's magic ... */
6124 msleep(100);
6125 /* finish PXP init */
6126 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6127 if (val != 1) {
6128 BNX2X_ERR("PXP2 CFG failed\n");
6129 return -EBUSY;
6130 }
6131 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6132 if (val != 1) {
6133 BNX2X_ERR("PXP2 RD_INIT failed\n");
6134 return -EBUSY;
6135 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006137 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6138 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006139
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006140 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006142 /* clean the DMAE memory */
6143 bp->dmae_ready = 1;
6144 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006146 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
6147 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
6148 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
6149 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006151 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6152 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6153 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6154 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6155
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006156 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006157
6158#ifdef BCM_CNIC
6159 wb_write[0] = 0;
6160 wb_write[1] = 0;
6161 for (i = 0; i < 64; i++) {
6162 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
6163 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
6164
6165 if (CHIP_IS_E1H(bp)) {
6166 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
6167 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
6168 wb_write, 2);
6169 }
6170 }
6171#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006172 /* soft reset pulse */
6173 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6174 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175
Michael Chan37b091b2009-10-10 13:46:55 +00006176#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006177 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006178#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006179
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006180 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006181 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
6182 if (!CHIP_REV_IS_SLOW(bp)) {
6183 /* enable hw interrupt from doorbell Q */
6184 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6185 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006187 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6188 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006189 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00006190#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07006191 /* set NIC mode */
6192 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00006193#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006194 if (CHIP_IS_E1H(bp))
6195 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006196
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006197 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
6198 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
6199 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
6200 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006201
Eilon Greensteinca003922009-08-12 22:53:28 -07006202 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6203 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6204 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6205 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006206
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006207 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
6208 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
6209 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
6210 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006212 /* sync semi rtc */
6213 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6214 0x80000000);
6215 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6216 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006217
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006218 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
6219 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
6220 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006221
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006222 REG_WR(bp, SRC_REG_SOFT_RST, 1);
6223 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
6224 REG_WR(bp, i, 0xc0cac01a);
6225 /* TODO: replace with something meaningful */
6226 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006227 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006228#ifdef BCM_CNIC
6229 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6230 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6231 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6232 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6233 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6234 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6235 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6236 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6237 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6238 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6239#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006240 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006242 if (sizeof(union cdu_context) != 1024)
6243 /* we currently assume that a context is 1024 bytes */
6244 printk(KERN_ALERT PFX "please adjust the size of"
6245 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006246
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006247 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006248 val = (4 << 24) + (0 << 12) + 1024;
6249 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006250
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006251 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006252 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006253 /* enable context validation interrupt from CFC */
6254 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6255
6256 /* set the thresholds to prevent CFC/CDU race */
6257 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006258
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006259 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
6260 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006261
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006262 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006263 /* Reset PCIE errors for debug */
6264 REG_WR(bp, 0x2814, 0xffffffff);
6265 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006266
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006267 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006268 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006269 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006270 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006271
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006272 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006273 if (CHIP_IS_E1H(bp)) {
6274 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
6275 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
6276 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006278 if (CHIP_REV_IS_SLOW(bp))
6279 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006280
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006281 /* finish CFC init */
6282 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6283 if (val != 1) {
6284 BNX2X_ERR("CFC LL_INIT failed\n");
6285 return -EBUSY;
6286 }
6287 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6288 if (val != 1) {
6289 BNX2X_ERR("CFC AC_INIT failed\n");
6290 return -EBUSY;
6291 }
6292 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6293 if (val != 1) {
6294 BNX2X_ERR("CFC CAM_INIT failed\n");
6295 return -EBUSY;
6296 }
6297 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006299 /* read NIG statistic
6300 to see if this is our first up since powerup */
6301 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6302 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006303
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006304 /* do internal memory self test */
6305 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
6306 BNX2X_ERR("internal mem self test failed\n");
6307 return -EBUSY;
6308 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006309
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006310 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006311 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6312 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6313 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006314 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006315 bp->port.need_hw_lock = 1;
6316 break;
6317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318 default:
6319 break;
6320 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006321
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006322 bnx2x_setup_fan_failure_detection(bp);
6323
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006324 /* clear PXP2 attentions */
6325 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006327 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006328
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006329 if (!BP_NOMCP(bp)) {
6330 bnx2x_acquire_phy_lock(bp);
6331 bnx2x_common_init_phy(bp, bp->common.shmem_base);
6332 bnx2x_release_phy_lock(bp);
6333 } else
6334 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006336 return 0;
6337}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006338
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006339static int bnx2x_init_port(struct bnx2x *bp)
6340{
6341 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006342 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006343 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006344 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006346 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
6347
6348 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006349
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006350 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006351 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006352
6353 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
6354 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
6355 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006356 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006357
Michael Chan37b091b2009-10-10 13:46:55 +00006358#ifdef BCM_CNIC
6359 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006360
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006361 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00006362 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6363 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006364#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006365 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006366
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006367 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006368 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
6369 /* no pause for emulation and FPGA */
6370 low = 0;
6371 high = 513;
6372 } else {
6373 if (IS_E1HMF(bp))
6374 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6375 else if (bp->dev->mtu > 4096) {
6376 if (bp->flags & ONE_PORT_FLAG)
6377 low = 160;
6378 else {
6379 val = bp->dev->mtu;
6380 /* (24*1024 + val*4)/256 */
6381 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
6382 }
6383 } else
6384 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6385 high = low + 56; /* 14*1024/256 */
6386 }
6387 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6388 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6389
6390
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006391 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006392
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006393 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006394 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006395 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006396 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006397
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006398 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
6399 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
6400 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
6401 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006402
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006403 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006404 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006405
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006406 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006407
6408 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006409 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006410
6411 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006412 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006413 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006414 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006415
6416 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006417 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006418 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006419 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006420
Michael Chan37b091b2009-10-10 13:46:55 +00006421#ifdef BCM_CNIC
6422 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006423#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006424 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006425 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006426
6427 if (CHIP_IS_E1(bp)) {
6428 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6429 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6430 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006431 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006432
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006433 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006434 /* init aeu_mask_attn_func_0/1:
6435 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6436 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6437 * bits 4-7 are used for "per vn group attention" */
6438 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
6439 (IS_E1HMF(bp) ? 0xF7 : 0x7));
6440
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006441 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006442 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006443 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006444 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006445 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006446
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006447 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006448
6449 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
6450
6451 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006452 /* 0x2 disable e1hov, 0x1 enable */
6453 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6454 (IS_E1HMF(bp) ? 0x1 : 0x2));
6455
Eilon Greenstein1c063282009-02-12 08:36:43 +00006456 {
6457 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6458 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6459 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6460 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006461 }
6462
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006463 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006464 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006465
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006466 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006467 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6468 {
6469 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6470
6471 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6472 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6473
6474 /* The GPIO should be swapped if the swap register is
6475 set and active */
6476 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6477 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6478
6479 /* Select function upon port-swap configuration */
6480 if (port == 0) {
6481 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6482 aeu_gpio_mask = (swap_val && swap_override) ?
6483 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6484 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6485 } else {
6486 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6487 aeu_gpio_mask = (swap_val && swap_override) ?
6488 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6489 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6490 }
6491 val = REG_RD(bp, offset);
6492 /* add GPIO3 to group */
6493 val |= aeu_gpio_mask;
6494 REG_WR(bp, offset, val);
6495 }
6496 break;
6497
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006498 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006499 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006500 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006501 {
6502 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6503 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6504 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006505 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006506 REG_WR(bp, reg_addr, val);
6507 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006508 break;
6509
6510 default:
6511 break;
6512 }
6513
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006514 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006515
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006516 return 0;
6517}
6518
6519#define ILT_PER_FUNC (768/2)
6520#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6521/* the phys address is shifted right 12 bits and has an added
6522 1=valid bit added to the 53rd bit
6523 then since this is a wide register(TM)
6524 we split it into two 32 bit writes
6525 */
6526#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6527#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6528#define PXP_ONE_ILT(x) (((x) << 10) | x)
6529#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6530
Michael Chan37b091b2009-10-10 13:46:55 +00006531#ifdef BCM_CNIC
6532#define CNIC_ILT_LINES 127
6533#define CNIC_CTX_PER_ILT 16
6534#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006535#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00006536#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006537
6538static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6539{
6540 int reg;
6541
6542 if (CHIP_IS_E1H(bp))
6543 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6544 else /* E1 */
6545 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6546
6547 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6548}
6549
6550static int bnx2x_init_func(struct bnx2x *bp)
6551{
6552 int port = BP_PORT(bp);
6553 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006554 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006555 int i;
6556
6557 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
6558
Eilon Greenstein8badd272009-02-12 08:36:15 +00006559 /* set MSI reconfigure capability */
6560 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6561 val = REG_RD(bp, addr);
6562 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6563 REG_WR(bp, addr, val);
6564
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006565 i = FUNC_ILT_BASE(func);
6566
6567 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6568 if (CHIP_IS_E1H(bp)) {
6569 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6570 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6571 } else /* E1 */
6572 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6573 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6574
Michael Chan37b091b2009-10-10 13:46:55 +00006575#ifdef BCM_CNIC
6576 i += 1 + CNIC_ILT_LINES;
6577 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
6578 if (CHIP_IS_E1(bp))
6579 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
6580 else {
6581 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
6582 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
6583 }
6584
6585 i++;
6586 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
6587 if (CHIP_IS_E1(bp))
6588 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
6589 else {
6590 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
6591 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
6592 }
6593
6594 i++;
6595 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
6596 if (CHIP_IS_E1(bp))
6597 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
6598 else {
6599 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
6600 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
6601 }
6602
6603 /* tell the searcher where the T2 table is */
6604 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
6605
6606 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
6607 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
6608
6609 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
6610 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
6611 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
6612
6613 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
6614#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615
6616 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00006617 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
6618 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
6619 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
6620 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
6621 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
6622 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
6623 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
6624 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
6625 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006626
6627 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
6628 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
6629 }
6630
6631 /* HC init per function */
6632 if (CHIP_IS_E1H(bp)) {
6633 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6634
6635 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6636 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6637 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006638 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006639
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006640 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006641 REG_WR(bp, 0x2114, 0xffffffff);
6642 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006643
6644 return 0;
6645}
6646
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006647static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
6648{
6649 int i, rc = 0;
6650
6651 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
6652 BP_FUNC(bp), load_code);
6653
6654 bp->dmae_ready = 0;
6655 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00006656 rc = bnx2x_gunzip_init(bp);
6657 if (rc)
6658 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006659
6660 switch (load_code) {
6661 case FW_MSG_CODE_DRV_LOAD_COMMON:
6662 rc = bnx2x_init_common(bp);
6663 if (rc)
6664 goto init_hw_err;
6665 /* no break */
6666
6667 case FW_MSG_CODE_DRV_LOAD_PORT:
6668 bp->dmae_ready = 1;
6669 rc = bnx2x_init_port(bp);
6670 if (rc)
6671 goto init_hw_err;
6672 /* no break */
6673
6674 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6675 bp->dmae_ready = 1;
6676 rc = bnx2x_init_func(bp);
6677 if (rc)
6678 goto init_hw_err;
6679 break;
6680
6681 default:
6682 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6683 break;
6684 }
6685
6686 if (!BP_NOMCP(bp)) {
6687 int func = BP_FUNC(bp);
6688
6689 bp->fw_drv_pulse_wr_seq =
6690 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
6691 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00006692 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
6693 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006694
6695 /* this needs to be done before gunzip end */
6696 bnx2x_zero_def_sb(bp);
6697 for_each_queue(bp, i)
6698 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00006699#ifdef BCM_CNIC
6700 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
6701#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006702
6703init_hw_err:
6704 bnx2x_gunzip_end(bp);
6705
6706 return rc;
6707}
6708
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006709static void bnx2x_free_mem(struct bnx2x *bp)
6710{
6711
6712#define BNX2X_PCI_FREE(x, y, size) \
6713 do { \
6714 if (x) { \
6715 pci_free_consistent(bp->pdev, size, x, y); \
6716 x = NULL; \
6717 y = 0; \
6718 } \
6719 } while (0)
6720
6721#define BNX2X_FREE(x) \
6722 do { \
6723 if (x) { \
6724 vfree(x); \
6725 x = NULL; \
6726 } \
6727 } while (0)
6728
6729 int i;
6730
6731 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006732 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006733 for_each_queue(bp, i) {
6734
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006735 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006736 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6737 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006738 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006739 }
6740 /* Rx */
6741 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006742
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006743 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006744 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6745 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6746 bnx2x_fp(bp, i, rx_desc_mapping),
6747 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6748
6749 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6750 bnx2x_fp(bp, i, rx_comp_mapping),
6751 sizeof(struct eth_fast_path_rx_cqe) *
6752 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006753
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006754 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006755 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006756 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6757 bnx2x_fp(bp, i, rx_sge_mapping),
6758 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6759 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006760 /* Tx */
6761 for_each_tx_queue(bp, i) {
6762
6763 /* fastpath tx rings: tx_buf tx_desc */
6764 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6765 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6766 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006767 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006768 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769 /* end of fastpath */
6770
6771 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006772 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006773
6774 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006775 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006776
Michael Chan37b091b2009-10-10 13:46:55 +00006777#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6779 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6780 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6781 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00006782 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
6783 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006784#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006785 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006786
6787#undef BNX2X_PCI_FREE
6788#undef BNX2X_KFREE
6789}
6790
6791static int bnx2x_alloc_mem(struct bnx2x *bp)
6792{
6793
6794#define BNX2X_PCI_ALLOC(x, y, size) \
6795 do { \
6796 x = pci_alloc_consistent(bp->pdev, size, y); \
6797 if (x == NULL) \
6798 goto alloc_mem_err; \
6799 memset(x, 0, size); \
6800 } while (0)
6801
6802#define BNX2X_ALLOC(x, size) \
6803 do { \
6804 x = vmalloc(size); \
6805 if (x == NULL) \
6806 goto alloc_mem_err; \
6807 memset(x, 0, size); \
6808 } while (0)
6809
6810 int i;
6811
6812 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006813 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006814 for_each_queue(bp, i) {
6815 bnx2x_fp(bp, i, bp) = bp;
6816
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006817 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006818 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6819 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006820 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006821 }
6822 /* Rx */
6823 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006824
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006825 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006826 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6827 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6828 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6829 &bnx2x_fp(bp, i, rx_desc_mapping),
6830 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6831
6832 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6833 &bnx2x_fp(bp, i, rx_comp_mapping),
6834 sizeof(struct eth_fast_path_rx_cqe) *
6835 NUM_RCQ_BD);
6836
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006837 /* SGE ring */
6838 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6839 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6840 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6841 &bnx2x_fp(bp, i, rx_sge_mapping),
6842 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006843 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006844 /* Tx */
6845 for_each_tx_queue(bp, i) {
6846
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006847 /* fastpath tx rings: tx_buf tx_desc */
6848 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6849 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6850 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6851 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006852 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006853 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006854 /* end of fastpath */
6855
6856 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6857 sizeof(struct host_def_status_block));
6858
6859 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6860 sizeof(struct bnx2x_slowpath));
6861
Michael Chan37b091b2009-10-10 13:46:55 +00006862#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006863 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006865 /* allocate searcher T2 table
6866 we allocate 1/4 of alloc num for T2
6867 (which is not entered into the ILT) */
6868 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6869
Michael Chan37b091b2009-10-10 13:46:55 +00006870 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006871 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00006872 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006873
Michael Chan37b091b2009-10-10 13:46:55 +00006874 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006875 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6876
6877 /* QM queues (128*MAX_CONN) */
6878 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00006879
6880 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
6881 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006882#endif
6883
6884 /* Slow path ring */
6885 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6886
6887 return 0;
6888
6889alloc_mem_err:
6890 bnx2x_free_mem(bp);
6891 return -ENOMEM;
6892
6893#undef BNX2X_PCI_ALLOC
6894#undef BNX2X_ALLOC
6895}
6896
6897static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6898{
6899 int i;
6900
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006901 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006902 struct bnx2x_fastpath *fp = &bp->fp[i];
6903
6904 u16 bd_cons = fp->tx_bd_cons;
6905 u16 sw_prod = fp->tx_pkt_prod;
6906 u16 sw_cons = fp->tx_pkt_cons;
6907
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006908 while (sw_cons != sw_prod) {
6909 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6910 sw_cons++;
6911 }
6912 }
6913}
6914
6915static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6916{
6917 int i, j;
6918
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006919 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006920 struct bnx2x_fastpath *fp = &bp->fp[j];
6921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006922 for (i = 0; i < NUM_RX_BD; i++) {
6923 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6924 struct sk_buff *skb = rx_buf->skb;
6925
6926 if (skb == NULL)
6927 continue;
6928
6929 pci_unmap_single(bp->pdev,
6930 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00006931 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932
6933 rx_buf->skb = NULL;
6934 dev_kfree_skb(skb);
6935 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006936 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006937 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6938 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006939 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006940 }
6941}
6942
6943static void bnx2x_free_skbs(struct bnx2x *bp)
6944{
6945 bnx2x_free_tx_skbs(bp);
6946 bnx2x_free_rx_skbs(bp);
6947}
6948
6949static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6950{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006951 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006952
6953 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006954 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955 bp->msix_table[0].vector);
6956
Michael Chan37b091b2009-10-10 13:46:55 +00006957#ifdef BCM_CNIC
6958 offset++;
6959#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006960 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006961 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006962 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963 bnx2x_fp(bp, i, state));
6964
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006965 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006966 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006967}
6968
6969static void bnx2x_free_irq(struct bnx2x *bp)
6970{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006971 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972 bnx2x_free_msix_irqs(bp);
6973 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006974 bp->flags &= ~USING_MSIX_FLAG;
6975
Eilon Greenstein8badd272009-02-12 08:36:15 +00006976 } else if (bp->flags & USING_MSI_FLAG) {
6977 free_irq(bp->pdev->irq, bp->dev);
6978 pci_disable_msi(bp->pdev);
6979 bp->flags &= ~USING_MSI_FLAG;
6980
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006981 } else
6982 free_irq(bp->pdev->irq, bp->dev);
6983}
6984
6985static int bnx2x_enable_msix(struct bnx2x *bp)
6986{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006987 int i, rc, offset = 1;
6988 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006989
Eilon Greenstein8badd272009-02-12 08:36:15 +00006990 bp->msix_table[0].entry = igu_vec;
6991 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006992
Michael Chan37b091b2009-10-10 13:46:55 +00006993#ifdef BCM_CNIC
6994 igu_vec = BP_L_ID(bp) + offset;
6995 bp->msix_table[1].entry = igu_vec;
6996 DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec);
6997 offset++;
6998#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006999 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007000 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007001 bp->msix_table[i + offset].entry = igu_vec;
7002 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
7003 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 }
7005
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007006 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007007 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007008 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007009 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
7010 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007011 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007012
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007013 bp->flags |= USING_MSIX_FLAG;
7014
7015 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007016}
7017
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007018static int bnx2x_req_msix_irqs(struct bnx2x *bp)
7019{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007020 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007022 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
7023 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007024 if (rc) {
7025 BNX2X_ERR("request sp irq failed\n");
7026 return -EBUSY;
7027 }
7028
Michael Chan37b091b2009-10-10 13:46:55 +00007029#ifdef BCM_CNIC
7030 offset++;
7031#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007032 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007033 struct bnx2x_fastpath *fp = &bp->fp[i];
7034
Eilon Greensteinca003922009-08-12 22:53:28 -07007035 if (i < bp->num_rx_queues)
7036 sprintf(fp->name, "%s-rx-%d", bp->dev->name, i);
7037 else
7038 sprintf(fp->name, "%s-tx-%d",
7039 bp->dev->name, i - bp->num_rx_queues);
7040
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007041 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007042 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007043 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007044 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007045 bnx2x_free_msix_irqs(bp);
7046 return -EBUSY;
7047 }
7048
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007049 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007050 }
7051
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007052 i = BNX2X_NUM_QUEUES(bp);
Eilon Greensteinca003922009-08-12 22:53:28 -07007053 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp[%d] %d"
7054 " ... fp[%d] %d\n",
7055 bp->dev->name, bp->msix_table[0].vector,
7056 0, bp->msix_table[offset].vector,
7057 i - 1, bp->msix_table[offset + i - 1].vector);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007059 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007060}
7061
Eilon Greenstein8badd272009-02-12 08:36:15 +00007062static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007063{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007064 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007065
Eilon Greenstein8badd272009-02-12 08:36:15 +00007066 rc = pci_enable_msi(bp->pdev);
7067 if (rc) {
7068 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
7069 return -1;
7070 }
7071 bp->flags |= USING_MSI_FLAG;
7072
7073 return 0;
7074}
7075
7076static int bnx2x_req_irq(struct bnx2x *bp)
7077{
7078 unsigned long flags;
7079 int rc;
7080
7081 if (bp->flags & USING_MSI_FLAG)
7082 flags = 0;
7083 else
7084 flags = IRQF_SHARED;
7085
7086 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007087 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007088 if (!rc)
7089 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
7090
7091 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007092}
7093
Yitchak Gertner65abd742008-08-25 15:26:24 -07007094static void bnx2x_napi_enable(struct bnx2x *bp)
7095{
7096 int i;
7097
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007098 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007099 napi_enable(&bnx2x_fp(bp, i, napi));
7100}
7101
7102static void bnx2x_napi_disable(struct bnx2x *bp)
7103{
7104 int i;
7105
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007106 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007107 napi_disable(&bnx2x_fp(bp, i, napi));
7108}
7109
7110static void bnx2x_netif_start(struct bnx2x *bp)
7111{
Eilon Greensteine1510702009-07-21 05:47:41 +00007112 int intr_sem;
7113
7114 intr_sem = atomic_dec_and_test(&bp->intr_sem);
7115 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
7116
7117 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007118 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007119 bnx2x_napi_enable(bp);
7120 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007121 if (bp->state == BNX2X_STATE_OPEN)
7122 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007123 }
7124 }
7125}
7126
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007127static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007128{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007129 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007130 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00007131 netif_tx_disable(bp->dev);
7132 bp->dev->trans_start = jiffies; /* prevent tx timeout */
Yitchak Gertner65abd742008-08-25 15:26:24 -07007133}
7134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007135/*
7136 * Init service functions
7137 */
7138
Michael Chane665bfd2009-10-10 13:46:54 +00007139/**
7140 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
7141 *
7142 * @param bp driver descriptor
7143 * @param set set or clear an entry (1 or 0)
7144 * @param mac pointer to a buffer containing a MAC
7145 * @param cl_bit_vec bit vector of clients to register a MAC for
7146 * @param cam_offset offset in a CAM to use
7147 * @param with_bcast set broadcast MAC as well
7148 */
7149static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
7150 u32 cl_bit_vec, u8 cam_offset,
7151 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007152{
7153 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007154 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007155
7156 /* CAM allocation
7157 * unicasts 0-31:port0 32-63:port1
7158 * multicast 64-127:port0 128-191:port1
7159 */
Michael Chane665bfd2009-10-10 13:46:54 +00007160 config->hdr.length = 1 + (with_bcast ? 1 : 0);
7161 config->hdr.offset = cam_offset;
7162 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007163 config->hdr.reserved1 = 0;
7164
7165 /* primary MAC */
7166 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007167 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007168 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007169 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007170 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007171 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007172 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007173 if (set)
7174 config->config_table[0].target_table_entry.flags = 0;
7175 else
7176 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007177 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007178 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007179 config->config_table[0].target_table_entry.vlan_id = 0;
7180
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007181 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
7182 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007183 config->config_table[0].cam_entry.msb_mac_addr,
7184 config->config_table[0].cam_entry.middle_mac_addr,
7185 config->config_table[0].cam_entry.lsb_mac_addr);
7186
7187 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00007188 if (with_bcast) {
7189 config->config_table[1].cam_entry.msb_mac_addr =
7190 cpu_to_le16(0xffff);
7191 config->config_table[1].cam_entry.middle_mac_addr =
7192 cpu_to_le16(0xffff);
7193 config->config_table[1].cam_entry.lsb_mac_addr =
7194 cpu_to_le16(0xffff);
7195 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
7196 if (set)
7197 config->config_table[1].target_table_entry.flags =
7198 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
7199 else
7200 CAM_INVALIDATE(config->config_table[1]);
7201 config->config_table[1].target_table_entry.clients_bit_vector =
7202 cpu_to_le32(cl_bit_vec);
7203 config->config_table[1].target_table_entry.vlan_id = 0;
7204 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007205
7206 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7207 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7208 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7209}
7210
Michael Chane665bfd2009-10-10 13:46:54 +00007211/**
7212 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
7213 *
7214 * @param bp driver descriptor
7215 * @param set set or clear an entry (1 or 0)
7216 * @param mac pointer to a buffer containing a MAC
7217 * @param cl_bit_vec bit vector of clients to register a MAC for
7218 * @param cam_offset offset in a CAM to use
7219 */
7220static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
7221 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007222{
7223 struct mac_configuration_cmd_e1h *config =
7224 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
7225
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007226 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00007227 config->hdr.offset = cam_offset;
7228 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007229 config->hdr.reserved1 = 0;
7230
7231 /* primary MAC */
7232 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007233 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007234 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007235 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007236 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00007237 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007238 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00007239 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007240 config->config_table[0].vlan_id = 0;
7241 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007242 if (set)
7243 config->config_table[0].flags = BP_PORT(bp);
7244 else
7245 config->config_table[0].flags =
7246 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007247
Michael Chane665bfd2009-10-10 13:46:54 +00007248 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007249 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007250 config->config_table[0].msb_mac_addr,
7251 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00007252 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007253
7254 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7255 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7256 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7257}
7258
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007259static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
7260 int *state_p, int poll)
7261{
7262 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007263 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007264
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007265 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
7266 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007267
7268 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007269 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007270 if (poll) {
7271 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007272 /* if index is different from 0
7273 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007274 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007275 */
7276 if (idx)
7277 bnx2x_rx_int(&bp->fp[idx], 10);
7278 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007279
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007280 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007281 if (*state_p == state) {
7282#ifdef BNX2X_STOP_ON_ERROR
7283 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
7284#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007285 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007286 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007288 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00007289
7290 if (bp->panic)
7291 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007292 }
7293
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007294 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007295 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
7296 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007297#ifdef BNX2X_STOP_ON_ERROR
7298 bnx2x_panic();
7299#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007300
Eliezer Tamir49d66772008-02-28 11:53:13 -08007301 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007302}
7303
Michael Chane665bfd2009-10-10 13:46:54 +00007304static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
7305{
7306 bp->set_mac_pending++;
7307 smp_wmb();
7308
7309 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
7310 (1 << bp->fp->cl_id), BP_FUNC(bp));
7311
7312 /* Wait for a completion */
7313 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7314}
7315
7316static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
7317{
7318 bp->set_mac_pending++;
7319 smp_wmb();
7320
7321 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
7322 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
7323 1);
7324
7325 /* Wait for a completion */
7326 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7327}
7328
Michael Chan993ac7b2009-10-10 13:46:56 +00007329#ifdef BCM_CNIC
7330/**
7331 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
7332 * MAC(s). This function will wait until the ramdord completion
7333 * returns.
7334 *
7335 * @param bp driver handle
7336 * @param set set or clear the CAM entry
7337 *
7338 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
7339 */
7340static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
7341{
7342 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
7343
7344 bp->set_mac_pending++;
7345 smp_wmb();
7346
7347 /* Send a SET_MAC ramrod */
7348 if (CHIP_IS_E1(bp))
7349 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
7350 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
7351 1);
7352 else
7353 /* CAM allocation for E1H
7354 * unicasts: by func number
7355 * multicast: 20+FUNC*20, 20 each
7356 */
7357 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
7358 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
7359
7360 /* Wait for a completion when setting */
7361 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7362
7363 return 0;
7364}
7365#endif
7366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007367static int bnx2x_setup_leading(struct bnx2x *bp)
7368{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007369 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007370
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007371 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007372 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007373
7374 /* SETUP ramrod */
7375 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
7376
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007377 /* Wait for completion */
7378 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007381}
7382
7383static int bnx2x_setup_multi(struct bnx2x *bp, int index)
7384{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007385 struct bnx2x_fastpath *fp = &bp->fp[index];
7386
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007387 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007388 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007389
Eliezer Tamir228241e2008-02-28 11:56:57 -08007390 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007391 fp->state = BNX2X_FP_STATE_OPENING;
7392 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
7393 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007394
7395 /* Wait for completion */
7396 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007397 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007398}
7399
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007400static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007401
Eilon Greensteinca003922009-08-12 22:53:28 -07007402static void bnx2x_set_int_mode_msix(struct bnx2x *bp, int *num_rx_queues_out,
7403 int *num_tx_queues_out)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007404{
Eilon Greensteinca003922009-08-12 22:53:28 -07007405 int _num_rx_queues = 0, _num_tx_queues = 0;
7406
7407 switch (bp->multi_mode) {
7408 case ETH_RSS_MODE_DISABLED:
7409 _num_rx_queues = 1;
7410 _num_tx_queues = 1;
7411 break;
7412
7413 case ETH_RSS_MODE_REGULAR:
7414 if (num_rx_queues)
7415 _num_rx_queues = min_t(u32, num_rx_queues,
7416 BNX2X_MAX_QUEUES(bp));
7417 else
7418 _num_rx_queues = min_t(u32, num_online_cpus(),
7419 BNX2X_MAX_QUEUES(bp));
7420
7421 if (num_tx_queues)
7422 _num_tx_queues = min_t(u32, num_tx_queues,
7423 BNX2X_MAX_QUEUES(bp));
7424 else
7425 _num_tx_queues = min_t(u32, num_online_cpus(),
7426 BNX2X_MAX_QUEUES(bp));
7427
7428 /* There must be not more Tx queues than Rx queues */
7429 if (_num_tx_queues > _num_rx_queues) {
7430 BNX2X_ERR("number of tx queues (%d) > "
7431 "number of rx queues (%d)"
7432 " defaulting to %d\n",
7433 _num_tx_queues, _num_rx_queues,
7434 _num_rx_queues);
7435 _num_tx_queues = _num_rx_queues;
7436 }
7437 break;
7438
7439
7440 default:
7441 _num_rx_queues = 1;
7442 _num_tx_queues = 1;
7443 break;
7444 }
7445
7446 *num_rx_queues_out = _num_rx_queues;
7447 *num_tx_queues_out = _num_tx_queues;
7448}
7449
7450static int bnx2x_set_int_mode(struct bnx2x *bp)
7451{
7452 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007453
Eilon Greenstein8badd272009-02-12 08:36:15 +00007454 switch (int_mode) {
7455 case INT_MODE_INTx:
7456 case INT_MODE_MSI:
Eilon Greensteinca003922009-08-12 22:53:28 -07007457 bp->num_rx_queues = 1;
7458 bp->num_tx_queues = 1;
7459 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greenstein8badd272009-02-12 08:36:15 +00007460 break;
7461
7462 case INT_MODE_MSIX:
7463 default:
Eilon Greensteinca003922009-08-12 22:53:28 -07007464 /* Set interrupt mode according to bp->multi_mode value */
7465 bnx2x_set_int_mode_msix(bp, &bp->num_rx_queues,
7466 &bp->num_tx_queues);
7467
7468 DP(NETIF_MSG_IFUP, "set number of queues to: rx %d tx %d\n",
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007469 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greensteinca003922009-08-12 22:53:28 -07007470
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007471 /* if we can't use MSI-X we only need one fp,
7472 * so try to enable MSI-X with the requested number of fp's
7473 * and fallback to MSI or legacy INTx with one fp
7474 */
Eilon Greensteinca003922009-08-12 22:53:28 -07007475 rc = bnx2x_enable_msix(bp);
7476 if (rc) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007477 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007478 if (bp->multi_mode)
7479 BNX2X_ERR("Multi requested but failed to "
Eilon Greensteinca003922009-08-12 22:53:28 -07007480 "enable MSI-X (rx %d tx %d), "
7481 "set number of queues to 1\n",
7482 bp->num_rx_queues, bp->num_tx_queues);
7483 bp->num_rx_queues = 1;
7484 bp->num_tx_queues = 1;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007485 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007486 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007487 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007488 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greensteinca003922009-08-12 22:53:28 -07007489 return rc;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007490}
7491
Michael Chan993ac7b2009-10-10 13:46:56 +00007492#ifdef BCM_CNIC
7493static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
7494static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
7495#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +00007496
7497/* must be called with rtnl_lock */
7498static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
7499{
7500 u32 load_code;
Eilon Greensteinca003922009-08-12 22:53:28 -07007501 int i, rc;
7502
Eilon Greenstein8badd272009-02-12 08:36:15 +00007503#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8badd272009-02-12 08:36:15 +00007504 if (unlikely(bp->panic))
7505 return -EPERM;
7506#endif
7507
7508 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
7509
Eilon Greensteinca003922009-08-12 22:53:28 -07007510 rc = bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007511
7512 if (bnx2x_alloc_mem(bp))
7513 return -ENOMEM;
7514
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007515 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007516 bnx2x_fp(bp, i, disable_tpa) =
7517 ((bp->flags & TPA_ENABLE_FLAG) == 0);
7518
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007519 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007520 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
7521 bnx2x_poll, 128);
7522
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007523 bnx2x_napi_enable(bp);
7524
7525 if (bp->flags & USING_MSIX_FLAG) {
7526 rc = bnx2x_req_msix_irqs(bp);
7527 if (rc) {
7528 pci_disable_msix(bp->pdev);
7529 goto load_error1;
7530 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007531 } else {
Eilon Greensteinca003922009-08-12 22:53:28 -07007532 /* Fall to INTx if failed to enable MSI-X due to lack of
7533 memory (in bnx2x_set_int_mode()) */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007534 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
7535 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007536 bnx2x_ack_int(bp);
7537 rc = bnx2x_req_irq(bp);
7538 if (rc) {
7539 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007540 if (bp->flags & USING_MSI_FLAG)
7541 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007542 goto load_error1;
7543 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007544 if (bp->flags & USING_MSI_FLAG) {
7545 bp->dev->irq = bp->pdev->irq;
7546 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
7547 bp->dev->name, bp->pdev->irq);
7548 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007549 }
7550
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007551 /* Send LOAD_REQUEST command to MCP
7552 Returns the type of LOAD command:
7553 if it is the first port to be initialized
7554 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007555 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007556 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007557 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
7558 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007559 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007560 rc = -EBUSY;
7561 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007562 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007563 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
7564 rc = -EBUSY; /* other port in diagnostic mode */
7565 goto load_error2;
7566 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007568 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007569 int port = BP_PORT(bp);
7570
Eilon Greensteinf5372252009-02-12 08:38:30 +00007571 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007572 load_count[0], load_count[1], load_count[2]);
7573 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007574 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007575 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007576 load_count[0], load_count[1], load_count[2]);
7577 if (load_count[0] == 1)
7578 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007579 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007580 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
7581 else
7582 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007583 }
7584
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007585 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
7586 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
7587 bp->port.pmf = 1;
7588 else
7589 bp->port.pmf = 0;
7590 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
7591
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007592 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007593 rc = bnx2x_init_hw(bp, load_code);
7594 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007595 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007596 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007597 }
7598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007599 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07007600 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007601
Eilon Greenstein2691d512009-08-12 08:22:08 +00007602 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) &&
7603 (bp->common.shmem2_base))
7604 SHMEM2_WR(bp, dcc_support,
7605 (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV |
7606 SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV));
7607
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007608 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007609 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007610 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
7611 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007612 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007613 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007614 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007615 }
7616 }
7617
7618 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
7619
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007620 rc = bnx2x_setup_leading(bp);
7621 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007622 BNX2X_ERR("Setup leading failed!\n");
Eilon Greensteine3553b22009-08-12 08:23:31 +00007623#ifndef BNX2X_STOP_ON_ERROR
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007624 goto load_error3;
Eilon Greensteine3553b22009-08-12 08:23:31 +00007625#else
7626 bp->panic = 1;
7627 return -EBUSY;
7628#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007629 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007630
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007631 if (CHIP_IS_E1H(bp))
7632 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00007633 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07007634 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007635 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007636
Eilon Greensteinca003922009-08-12 22:53:28 -07007637 if (bp->state == BNX2X_STATE_OPEN) {
Michael Chan37b091b2009-10-10 13:46:55 +00007638#ifdef BCM_CNIC
7639 /* Enable Timer scan */
7640 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1);
7641#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007642 for_each_nondefault_queue(bp, i) {
7643 rc = bnx2x_setup_multi(bp, i);
7644 if (rc)
Michael Chan37b091b2009-10-10 13:46:55 +00007645#ifdef BCM_CNIC
7646 goto load_error4;
7647#else
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007648 goto load_error3;
Michael Chan37b091b2009-10-10 13:46:55 +00007649#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007650 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007651
Eilon Greensteinca003922009-08-12 22:53:28 -07007652 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +00007653 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greensteinca003922009-08-12 22:53:28 -07007654 else
Michael Chane665bfd2009-10-10 13:46:54 +00007655 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Michael Chan993ac7b2009-10-10 13:46:56 +00007656#ifdef BCM_CNIC
7657 /* Set iSCSI L2 MAC */
7658 mutex_lock(&bp->cnic_mutex);
7659 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) {
7660 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
7661 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
7662 }
7663 mutex_unlock(&bp->cnic_mutex);
7664#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07007665 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007666
7667 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00007668 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007669
7670 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007671 switch (load_mode) {
7672 case LOAD_NORMAL:
Eilon Greensteinca003922009-08-12 22:53:28 -07007673 if (bp->state == BNX2X_STATE_OPEN) {
7674 /* Tx queue should be only reenabled */
7675 netif_tx_wake_all_queues(bp->dev);
7676 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007677 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678 bnx2x_set_rx_mode(bp->dev);
7679 break;
7680
7681 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007682 netif_tx_start_all_queues(bp->dev);
Eilon Greensteinca003922009-08-12 22:53:28 -07007683 if (bp->state != BNX2X_STATE_OPEN)
7684 netif_tx_disable(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007685 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007686 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007687 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007690 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007691 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007692 bp->state = BNX2X_STATE_DIAG;
7693 break;
7694
7695 default:
7696 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007697 }
7698
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007699 if (!bp->port.pmf)
7700 bnx2x__link_status_update(bp);
7701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007702 /* start the timer */
7703 mod_timer(&bp->timer, jiffies + bp->current_interval);
7704
Michael Chan993ac7b2009-10-10 13:46:56 +00007705#ifdef BCM_CNIC
7706 bnx2x_setup_cnic_irq_info(bp);
7707 if (bp->state == BNX2X_STATE_OPEN)
7708 bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD);
7709#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007711 return 0;
7712
Michael Chan37b091b2009-10-10 13:46:55 +00007713#ifdef BCM_CNIC
7714load_error4:
7715 /* Disable Timer scan */
7716 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0);
7717#endif
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007718load_error3:
7719 bnx2x_int_disable_sync(bp, 1);
7720 if (!BP_NOMCP(bp)) {
7721 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
7722 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7723 }
7724 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007725 /* Free SKBs, SGEs, TPA pool and driver internals */
7726 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007727 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007728 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007729load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07007730 /* Release IRQs */
7731 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007732load_error1:
7733 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007734 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007735 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007736 bnx2x_free_mem(bp);
7737
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007738 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739}
7740
7741static int bnx2x_stop_multi(struct bnx2x *bp, int index)
7742{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007743 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007744 int rc;
7745
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007746 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007747 fp->state = BNX2X_FP_STATE_HALTING;
7748 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007750 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007751 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007752 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007753 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007754 return rc;
7755
7756 /* delete cfc entry */
7757 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
7758
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007759 /* Wait for completion */
7760 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007761 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007762 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007763}
7764
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007765static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007766{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00007767 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007768 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007769 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007770 int cnt = 500;
7771 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007772
7773 might_sleep();
7774
7775 /* Send HALT ramrod */
7776 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00007777 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007778
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007779 /* Wait for completion */
7780 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
7781 &(bp->fp[0].state), 1);
7782 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007783 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007784
Eliezer Tamir49d66772008-02-28 11:53:13 -08007785 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007786
Eliezer Tamir228241e2008-02-28 11:56:57 -08007787 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007788 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
7789
Eliezer Tamir49d66772008-02-28 11:53:13 -08007790 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007791 we are going to reset the chip anyway
7792 so there is not much to do if this times out
7793 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007794 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007795 if (!cnt) {
7796 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
7797 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
7798 *bp->dsb_sp_prod, dsb_sp_prod_idx);
7799#ifdef BNX2X_STOP_ON_ERROR
7800 bnx2x_panic();
7801#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00007802 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007803 break;
7804 }
7805 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007806 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00007807 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007808 }
7809 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
7810 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007811
7812 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007813}
7814
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007815static void bnx2x_reset_func(struct bnx2x *bp)
7816{
7817 int port = BP_PORT(bp);
7818 int func = BP_FUNC(bp);
7819 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08007820
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007821 /* Configure IGU */
7822 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7823 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7824
Michael Chan37b091b2009-10-10 13:46:55 +00007825#ifdef BCM_CNIC
7826 /* Disable Timer scan */
7827 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7828 /*
7829 * Wait for at least 10ms and up to 2 second for the timers scan to
7830 * complete
7831 */
7832 for (i = 0; i < 200; i++) {
7833 msleep(10);
7834 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7835 break;
7836 }
7837#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007838 /* Clear ILT */
7839 base = FUNC_ILT_BASE(func);
7840 for (i = base; i < base + ILT_PER_FUNC; i++)
7841 bnx2x_ilt_wr(bp, i, 0);
7842}
7843
7844static void bnx2x_reset_port(struct bnx2x *bp)
7845{
7846 int port = BP_PORT(bp);
7847 u32 val;
7848
7849 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7850
7851 /* Do not rcv packets to BRB */
7852 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7853 /* Do not direct rcv packets that are not for MCP to the BRB */
7854 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7855 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7856
7857 /* Configure AEU */
7858 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7859
7860 msleep(100);
7861 /* Check for BRB port occupancy */
7862 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7863 if (val)
7864 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007865 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007866
7867 /* TODO: Close Doorbell port? */
7868}
7869
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007870static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7871{
7872 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7873 BP_FUNC(bp), reset_code);
7874
7875 switch (reset_code) {
7876 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7877 bnx2x_reset_port(bp);
7878 bnx2x_reset_func(bp);
7879 bnx2x_reset_common(bp);
7880 break;
7881
7882 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7883 bnx2x_reset_port(bp);
7884 bnx2x_reset_func(bp);
7885 break;
7886
7887 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7888 bnx2x_reset_func(bp);
7889 break;
7890
7891 default:
7892 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7893 break;
7894 }
7895}
7896
Eilon Greenstein33471622008-08-13 15:59:08 -07007897/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007898static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007899{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007900 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007901 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007902 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007903
Michael Chan993ac7b2009-10-10 13:46:56 +00007904#ifdef BCM_CNIC
7905 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
7906#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007907 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7908
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007909 /* Set "drop all" */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007910 bp->rx_mode = BNX2X_RX_MODE_NONE;
7911 bnx2x_set_storm_rx_mode(bp);
7912
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007913 /* Disable HW interrupts, NAPI and Tx */
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007914 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007916 del_timer_sync(&bp->timer);
7917 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7918 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007919 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007920
Eilon Greenstein70b99862009-01-14 06:43:48 +00007921 /* Release IRQs */
7922 bnx2x_free_irq(bp);
7923
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007924 /* Wait until tx fastpath tasks complete */
7925 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007926 struct bnx2x_fastpath *fp = &bp->fp[i];
7927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007928 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007929 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007930
Eilon Greenstein7961f792009-03-02 07:59:31 +00007931 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007932 if (!cnt) {
7933 BNX2X_ERR("timeout waiting for queue[%d]\n",
7934 i);
7935#ifdef BNX2X_STOP_ON_ERROR
7936 bnx2x_panic();
7937 return -EBUSY;
7938#else
7939 break;
7940#endif
7941 }
7942 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007943 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007944 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007945 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007946 /* Give HW time to discard old tx messages */
7947 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007948
Yitchak Gertner65abd742008-08-25 15:26:24 -07007949 if (CHIP_IS_E1(bp)) {
7950 struct mac_configuration_cmd *config =
7951 bnx2x_sp(bp, mcast_config);
7952
Michael Chane665bfd2009-10-10 13:46:54 +00007953 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007954
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007955 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007956 CAM_INVALIDATE(config->config_table[i]);
7957
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007958 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007959 if (CHIP_REV_IS_SLOW(bp))
7960 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7961 else
7962 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00007963 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007964 config->hdr.reserved1 = 0;
7965
Michael Chane665bfd2009-10-10 13:46:54 +00007966 bp->set_mac_pending++;
7967 smp_wmb();
7968
Yitchak Gertner65abd742008-08-25 15:26:24 -07007969 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7970 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7971 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7972
7973 } else { /* E1H */
7974 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7975
Michael Chane665bfd2009-10-10 13:46:54 +00007976 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007977
7978 for (i = 0; i < MC_HASH_SIZE; i++)
7979 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007980
7981 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007982 }
Michael Chan993ac7b2009-10-10 13:46:56 +00007983#ifdef BCM_CNIC
7984 /* Clear iSCSI L2 MAC */
7985 mutex_lock(&bp->cnic_mutex);
7986 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
7987 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
7988 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
7989 }
7990 mutex_unlock(&bp->cnic_mutex);
7991#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007992
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007993 if (unload_mode == UNLOAD_NORMAL)
7994 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007995
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007996 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007997 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007998
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007999 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008000 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008001 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008002 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008003 /* The mac address is written to entries 1-4 to
8004 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008005 u8 entry = (BP_E1HVN(bp) + 1)*8;
8006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008008 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008009
8010 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8011 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008012 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008013
8014 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008016 } else
8017 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8018
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008019 /* Close multi and leading connections
8020 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008021 for_each_nondefault_queue(bp, i)
8022 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008023 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008024
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008025 rc = bnx2x_stop_leading(bp);
8026 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008028#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008029 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008030#else
8031 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008032#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08008033 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008034
Eliezer Tamir228241e2008-02-28 11:56:57 -08008035unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008036 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008037 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008038 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008039 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008040 load_count[0], load_count[1], load_count[2]);
8041 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008042 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00008043 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008044 load_count[0], load_count[1], load_count[2]);
8045 if (load_count[0] == 0)
8046 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008047 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008048 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8049 else
8050 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8051 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008053 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
8054 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
8055 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008056
8057 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08008058 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008059
8060 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008061 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008062 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00008063
Eilon Greenstein9a035442008-11-03 16:45:55 -08008064 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008065
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008066 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008067 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008068 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008069 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008070 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008071 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008072 bnx2x_free_mem(bp);
8073
8074 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008076 netif_carrier_off(bp->dev);
8077
8078 return 0;
8079}
8080
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008081static void bnx2x_reset_task(struct work_struct *work)
8082{
8083 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
8084
8085#ifdef BNX2X_STOP_ON_ERROR
8086 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8087 " so reset not done to allow debug dump,\n"
Joe Perchesad361c92009-07-06 13:05:40 -07008088 " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008089 return;
8090#endif
8091
8092 rtnl_lock();
8093
8094 if (!netif_running(bp->dev))
8095 goto reset_task_exit;
8096
8097 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8098 bnx2x_nic_load(bp, LOAD_NORMAL);
8099
8100reset_task_exit:
8101 rtnl_unlock();
8102}
8103
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008104/* end of nic load/unload */
8105
8106/* ethtool_ops */
8107
8108/*
8109 * Init service functions
8110 */
8111
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008112static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
8113{
8114 switch (func) {
8115 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
8116 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
8117 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
8118 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
8119 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
8120 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
8121 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
8122 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
8123 default:
8124 BNX2X_ERR("Unsupported function index: %d\n", func);
8125 return (u32)(-1);
8126 }
8127}
8128
8129static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
8130{
8131 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
8132
8133 /* Flush all outstanding writes */
8134 mmiowb();
8135
8136 /* Pretend to be function 0 */
8137 REG_WR(bp, reg, 0);
8138 /* Flush the GRC transaction (in the chip) */
8139 new_val = REG_RD(bp, reg);
8140 if (new_val != 0) {
8141 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
8142 new_val);
8143 BUG();
8144 }
8145
8146 /* From now we are in the "like-E1" mode */
8147 bnx2x_int_disable(bp);
8148
8149 /* Flush all outstanding writes */
8150 mmiowb();
8151
8152 /* Restore the original funtion settings */
8153 REG_WR(bp, reg, orig_func);
8154 new_val = REG_RD(bp, reg);
8155 if (new_val != orig_func) {
8156 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
8157 orig_func, new_val);
8158 BUG();
8159 }
8160}
8161
8162static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
8163{
8164 if (CHIP_IS_E1H(bp))
8165 bnx2x_undi_int_disable_e1h(bp, func);
8166 else
8167 bnx2x_int_disable(bp);
8168}
8169
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008170static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008171{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008172 u32 val;
8173
8174 /* Check if there is any driver already loaded */
8175 val = REG_RD(bp, MISC_REG_UNPREPARED);
8176 if (val == 0x1) {
8177 /* Check if it is the UNDI driver
8178 * UNDI driver initializes CID offset for normal bell to 0x7
8179 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008180 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008181 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8182 if (val == 0x7) {
8183 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008184 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008185 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008186 u32 swap_en;
8187 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008188
Eilon Greensteinb4661732009-01-14 06:43:56 +00008189 /* clear the UNDI indication */
8190 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8191
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008192 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8193
8194 /* try unload UNDI on port 0 */
8195 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008196 bp->fw_seq =
8197 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8198 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008199 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008200
8201 /* if UNDI is loaded on the other port */
8202 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8203
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008204 /* send "DONE" for previous unload */
8205 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8206
8207 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008208 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008209 bp->fw_seq =
8210 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8211 DRV_MSG_SEQ_NUMBER_MASK);
8212 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008213
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008214 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008215 }
8216
Eilon Greensteinb4661732009-01-14 06:43:56 +00008217 /* now it's safe to release the lock */
8218 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8219
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008220 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008221
8222 /* close input traffic and wait for it */
8223 /* Do not rcv packets to BRB */
8224 REG_WR(bp,
8225 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
8226 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
8227 /* Do not direct rcv packets that are not for MCP to
8228 * the BRB */
8229 REG_WR(bp,
8230 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
8231 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8232 /* clear AEU */
8233 REG_WR(bp,
8234 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8235 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
8236 msleep(10);
8237
8238 /* save NIG port swap info */
8239 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8240 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008241 /* reset device */
8242 REG_WR(bp,
8243 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008244 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008245 REG_WR(bp,
8246 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8247 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008248 /* take the NIG out of reset and restore swap values */
8249 REG_WR(bp,
8250 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8251 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8252 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8253 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8254
8255 /* send unload done to the MCP */
8256 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8257
8258 /* restore our func and fw_seq */
8259 bp->func = func;
8260 bp->fw_seq =
8261 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8262 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008263
8264 } else
8265 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008266 }
8267}
8268
8269static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8270{
8271 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008272 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008273
8274 /* Get the chip revision id and number. */
8275 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8276 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8277 id = ((val & 0xffff) << 16);
8278 val = REG_RD(bp, MISC_REG_CHIP_REV);
8279 id |= ((val & 0xf) << 12);
8280 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8281 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008282 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008283 id |= (val & 0xf);
8284 bp->common.chip_id = id;
8285 bp->link_params.chip_id = bp->common.chip_id;
8286 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
8287
Eilon Greenstein1c063282009-02-12 08:36:43 +00008288 val = (REG_RD(bp, 0x2874) & 0x55);
8289 if ((bp->common.chip_id & 0x1) ||
8290 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8291 bp->flags |= ONE_PORT_FLAG;
8292 BNX2X_DEV_INFO("single port device\n");
8293 }
8294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008295 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
8296 bp->common.flash_size = (NVRAM_1MB_SIZE <<
8297 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8298 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8299 bp->common.flash_size, bp->common.flash_size);
8300
8301 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008302 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008303 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008304 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8305 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008306
8307 if (!bp->common.shmem_base ||
8308 (bp->common.shmem_base < 0xA0000) ||
8309 (bp->common.shmem_base >= 0xC0000)) {
8310 BNX2X_DEV_INFO("MCP not active\n");
8311 bp->flags |= NO_MCP_FLAG;
8312 return;
8313 }
8314
8315 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8316 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8317 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8318 BNX2X_ERR("BAD MCP validity signature\n");
8319
8320 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008321 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008322
8323 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8324 SHARED_HW_CFG_LED_MODE_MASK) >>
8325 SHARED_HW_CFG_LED_MODE_SHIFT);
8326
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008327 bp->link_params.feature_config_flags = 0;
8328 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8329 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8330 bp->link_params.feature_config_flags |=
8331 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8332 else
8333 bp->link_params.feature_config_flags &=
8334 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008336 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8337 bp->common.bc_ver = val;
8338 BNX2X_DEV_INFO("bc_ver %X\n", val);
8339 if (val < BNX2X_BC_VER) {
8340 /* for now only warn
8341 * later we might need to enforce this */
8342 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
8343 " please upgrade BC\n", BNX2X_BC_VER, val);
8344 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008345 bp->link_params.feature_config_flags |=
8346 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
8347 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008348
8349 if (BP_E1HVN(bp) == 0) {
8350 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8351 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8352 } else {
8353 /* no WOL capability for E1HVN != 0 */
8354 bp->flags |= NO_WOL_FLAG;
8355 }
8356 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008357 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008358
8359 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8360 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8361 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8362 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8363
8364 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
8365 val, val2, val3, val4);
8366}
8367
8368static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8369 u32 switch_cfg)
8370{
8371 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008372 u32 ext_phy_type;
8373
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008374 switch (switch_cfg) {
8375 case SWITCH_CFG_1G:
8376 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
8377
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008378 ext_phy_type =
8379 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008380 switch (ext_phy_type) {
8381 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
8382 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
8383 ext_phy_type);
8384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008385 bp->port.supported |= (SUPPORTED_10baseT_Half |
8386 SUPPORTED_10baseT_Full |
8387 SUPPORTED_100baseT_Half |
8388 SUPPORTED_100baseT_Full |
8389 SUPPORTED_1000baseT_Full |
8390 SUPPORTED_2500baseX_Full |
8391 SUPPORTED_TP |
8392 SUPPORTED_FIBRE |
8393 SUPPORTED_Autoneg |
8394 SUPPORTED_Pause |
8395 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396 break;
8397
8398 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
8399 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
8400 ext_phy_type);
8401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008402 bp->port.supported |= (SUPPORTED_10baseT_Half |
8403 SUPPORTED_10baseT_Full |
8404 SUPPORTED_100baseT_Half |
8405 SUPPORTED_100baseT_Full |
8406 SUPPORTED_1000baseT_Full |
8407 SUPPORTED_TP |
8408 SUPPORTED_FIBRE |
8409 SUPPORTED_Autoneg |
8410 SUPPORTED_Pause |
8411 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008412 break;
8413
8414 default:
8415 BNX2X_ERR("NVRAM config error. "
8416 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008417 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008418 return;
8419 }
8420
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008421 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
8422 port*0x10);
8423 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424 break;
8425
8426 case SWITCH_CFG_10G:
8427 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
8428
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008429 ext_phy_type =
8430 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008431 switch (ext_phy_type) {
8432 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8433 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
8434 ext_phy_type);
8435
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008436 bp->port.supported |= (SUPPORTED_10baseT_Half |
8437 SUPPORTED_10baseT_Full |
8438 SUPPORTED_100baseT_Half |
8439 SUPPORTED_100baseT_Full |
8440 SUPPORTED_1000baseT_Full |
8441 SUPPORTED_2500baseX_Full |
8442 SUPPORTED_10000baseT_Full |
8443 SUPPORTED_TP |
8444 SUPPORTED_FIBRE |
8445 SUPPORTED_Autoneg |
8446 SUPPORTED_Pause |
8447 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008448 break;
8449
Eliezer Tamirf1410642008-02-28 11:51:50 -08008450 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
8451 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
8452 ext_phy_type);
8453
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008454 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8455 SUPPORTED_1000baseT_Full |
8456 SUPPORTED_FIBRE |
8457 SUPPORTED_Autoneg |
8458 SUPPORTED_Pause |
8459 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008460 break;
8461
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008462 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
8463 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
8464 ext_phy_type);
8465
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008466 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8467 SUPPORTED_2500baseX_Full |
8468 SUPPORTED_1000baseT_Full |
8469 SUPPORTED_FIBRE |
8470 SUPPORTED_Autoneg |
8471 SUPPORTED_Pause |
8472 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008473 break;
8474
Eilon Greenstein589abe32009-02-12 08:36:55 +00008475 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8476 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
8477 ext_phy_type);
8478
8479 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8480 SUPPORTED_FIBRE |
8481 SUPPORTED_Pause |
8482 SUPPORTED_Asym_Pause);
8483 break;
8484
8485 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8486 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
8487 ext_phy_type);
8488
8489 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8490 SUPPORTED_1000baseT_Full |
8491 SUPPORTED_FIBRE |
8492 SUPPORTED_Pause |
8493 SUPPORTED_Asym_Pause);
8494 break;
8495
8496 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
8497 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
8498 ext_phy_type);
8499
8500 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8501 SUPPORTED_1000baseT_Full |
8502 SUPPORTED_Autoneg |
8503 SUPPORTED_FIBRE |
8504 SUPPORTED_Pause |
8505 SUPPORTED_Asym_Pause);
8506 break;
8507
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008508 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8509 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
8510 ext_phy_type);
8511
8512 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8513 SUPPORTED_1000baseT_Full |
8514 SUPPORTED_Autoneg |
8515 SUPPORTED_FIBRE |
8516 SUPPORTED_Pause |
8517 SUPPORTED_Asym_Pause);
8518 break;
8519
Eliezer Tamirf1410642008-02-28 11:51:50 -08008520 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
8521 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
8522 ext_phy_type);
8523
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008524 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8525 SUPPORTED_TP |
8526 SUPPORTED_Autoneg |
8527 SUPPORTED_Pause |
8528 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008529 break;
8530
Eilon Greenstein28577182009-02-12 08:37:00 +00008531 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
8532 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
8533 ext_phy_type);
8534
8535 bp->port.supported |= (SUPPORTED_10baseT_Half |
8536 SUPPORTED_10baseT_Full |
8537 SUPPORTED_100baseT_Half |
8538 SUPPORTED_100baseT_Full |
8539 SUPPORTED_1000baseT_Full |
8540 SUPPORTED_10000baseT_Full |
8541 SUPPORTED_TP |
8542 SUPPORTED_Autoneg |
8543 SUPPORTED_Pause |
8544 SUPPORTED_Asym_Pause);
8545 break;
8546
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008547 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8548 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8549 bp->link_params.ext_phy_config);
8550 break;
8551
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008552 default:
8553 BNX2X_ERR("NVRAM config error. "
8554 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008555 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008556 return;
8557 }
8558
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008559 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
8560 port*0x18);
8561 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008562
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008563 break;
8564
8565 default:
8566 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008567 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008568 return;
8569 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008570 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008571
8572 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008573 if (!(bp->link_params.speed_cap_mask &
8574 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008575 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008576
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008577 if (!(bp->link_params.speed_cap_mask &
8578 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008579 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008580
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008581 if (!(bp->link_params.speed_cap_mask &
8582 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008583 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008584
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008585 if (!(bp->link_params.speed_cap_mask &
8586 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008587 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008588
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008589 if (!(bp->link_params.speed_cap_mask &
8590 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008591 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
8592 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008593
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008594 if (!(bp->link_params.speed_cap_mask &
8595 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008596 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008597
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008598 if (!(bp->link_params.speed_cap_mask &
8599 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008600 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008601
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008602 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008603}
8604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008605static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008606{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008607 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008609 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008610 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008611 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008612 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008613 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008614 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008615 u32 ext_phy_type =
8616 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
8617
8618 if ((ext_phy_type ==
8619 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
8620 (ext_phy_type ==
8621 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008622 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008623 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008624 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008625 (ADVERTISED_10000baseT_Full |
8626 ADVERTISED_FIBRE);
8627 break;
8628 }
8629 BNX2X_ERR("NVRAM config error. "
8630 "Invalid link_config 0x%x"
8631 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008632 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008633 return;
8634 }
8635 break;
8636
8637 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008638 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008639 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008640 bp->port.advertising = (ADVERTISED_10baseT_Full |
8641 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008642 } else {
8643 BNX2X_ERR("NVRAM config error. "
8644 "Invalid link_config 0x%x"
8645 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008646 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008647 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008648 return;
8649 }
8650 break;
8651
8652 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008653 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008654 bp->link_params.req_line_speed = SPEED_10;
8655 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008656 bp->port.advertising = (ADVERTISED_10baseT_Half |
8657 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008658 } else {
8659 BNX2X_ERR("NVRAM config error. "
8660 "Invalid link_config 0x%x"
8661 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008662 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008663 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008664 return;
8665 }
8666 break;
8667
8668 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008669 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008670 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008671 bp->port.advertising = (ADVERTISED_100baseT_Full |
8672 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008673 } else {
8674 BNX2X_ERR("NVRAM config error. "
8675 "Invalid link_config 0x%x"
8676 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008677 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008678 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008679 return;
8680 }
8681 break;
8682
8683 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008684 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008685 bp->link_params.req_line_speed = SPEED_100;
8686 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008687 bp->port.advertising = (ADVERTISED_100baseT_Half |
8688 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008689 } else {
8690 BNX2X_ERR("NVRAM config error. "
8691 "Invalid link_config 0x%x"
8692 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008693 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008694 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008695 return;
8696 }
8697 break;
8698
8699 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008700 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008701 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008702 bp->port.advertising = (ADVERTISED_1000baseT_Full |
8703 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008704 } else {
8705 BNX2X_ERR("NVRAM config error. "
8706 "Invalid link_config 0x%x"
8707 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008708 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008709 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008710 return;
8711 }
8712 break;
8713
8714 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008715 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008716 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008717 bp->port.advertising = (ADVERTISED_2500baseX_Full |
8718 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008719 } else {
8720 BNX2X_ERR("NVRAM config error. "
8721 "Invalid link_config 0x%x"
8722 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008723 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008724 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008725 return;
8726 }
8727 break;
8728
8729 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8730 case PORT_FEATURE_LINK_SPEED_10G_KX4:
8731 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008732 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008733 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008734 bp->port.advertising = (ADVERTISED_10000baseT_Full |
8735 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008736 } else {
8737 BNX2X_ERR("NVRAM config error. "
8738 "Invalid link_config 0x%x"
8739 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008740 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008741 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008742 return;
8743 }
8744 break;
8745
8746 default:
8747 BNX2X_ERR("NVRAM config error. "
8748 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008749 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008750 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008751 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008752 break;
8753 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008755 bp->link_params.req_flow_ctrl = (bp->port.link_config &
8756 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08008757 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07008758 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08008759 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008760
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008761 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08008762 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008763 bp->link_params.req_line_speed,
8764 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008765 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008766}
8767
Michael Chane665bfd2009-10-10 13:46:54 +00008768static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8769{
8770 mac_hi = cpu_to_be16(mac_hi);
8771 mac_lo = cpu_to_be32(mac_lo);
8772 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8773 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8774}
8775
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008776static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008777{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008778 int port = BP_PORT(bp);
8779 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00008780 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008781 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008782 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008783
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008784 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008785 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008786
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008787 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008788 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008789 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008790 SHMEM_RD(bp,
8791 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008792 /* BCM8727_NOC => BCM8727 no over current */
8793 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
8794 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
8795 bp->link_params.ext_phy_config &=
8796 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
8797 bp->link_params.ext_phy_config |=
8798 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
8799 bp->link_params.feature_config_flags |=
8800 FEATURE_CONFIG_BCM8727_NOC;
8801 }
8802
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008803 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008804 SHMEM_RD(bp,
8805 dev_info.port_hw_config[port].speed_capability_mask);
8806
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008807 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008808 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8809
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008810 /* Get the 4 lanes xgxs config rx and tx */
8811 for (i = 0; i < 2; i++) {
8812 val = SHMEM_RD(bp,
8813 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
8814 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
8815 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
8816
8817 val = SHMEM_RD(bp,
8818 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
8819 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
8820 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
8821 }
8822
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008823 /* If the device is capable of WoL, set the default state according
8824 * to the HW
8825 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008826 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008827 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8828 (config & PORT_FEATURE_WOL_ENABLED));
8829
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008830 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
8831 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008832 bp->link_params.lane_config,
8833 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008834 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008835
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008836 bp->link_params.switch_cfg |= (bp->port.link_config &
8837 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008838 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008839
8840 bnx2x_link_settings_requested(bp);
8841
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008842 /*
8843 * If connected directly, work with the internal PHY, otherwise, work
8844 * with the external PHY
8845 */
8846 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
8847 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
8848 bp->mdio.prtad = bp->link_params.phy_addr;
8849
8850 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8851 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8852 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00008853 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008855 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8856 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00008857 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008858 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8859 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008860
8861#ifdef BCM_CNIC
8862 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
8863 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
8864 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
8865#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008866}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008868static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8869{
8870 int func = BP_FUNC(bp);
8871 u32 val, val2;
8872 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008873
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008874 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008876 bp->e1hov = 0;
8877 bp->e1hmf = 0;
8878 if (CHIP_IS_E1H(bp)) {
8879 bp->mf_config =
8880 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008881
Eilon Greenstein2691d512009-08-12 08:22:08 +00008882 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07008883 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008884 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008885 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008886 BNX2X_DEV_INFO("%s function mode\n",
8887 IS_E1HMF(bp) ? "multi" : "single");
8888
8889 if (IS_E1HMF(bp)) {
8890 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
8891 e1hov_tag) &
8892 FUNC_MF_CFG_E1HOV_TAG_MASK);
8893 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
8894 bp->e1hov = val;
8895 BNX2X_DEV_INFO("E1HOV for func %d is %d "
8896 "(0x%04x)\n",
8897 func, bp->e1hov, bp->e1hov);
8898 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008899 BNX2X_ERR("!!! No valid E1HOV for func %d,"
8900 " aborting\n", func);
8901 rc = -EPERM;
8902 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00008903 } else {
8904 if (BP_E1HVN(bp)) {
8905 BNX2X_ERR("!!! VN %d in single function mode,"
8906 " aborting\n", BP_E1HVN(bp));
8907 rc = -EPERM;
8908 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008909 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008910 }
8911
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008912 if (!BP_NOMCP(bp)) {
8913 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008915 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
8916 DRV_MSG_SEQ_NUMBER_MASK);
8917 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8918 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008919
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008920 if (IS_E1HMF(bp)) {
8921 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
8922 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
8923 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8924 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
8925 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8926 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8927 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8928 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8929 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8930 bp->dev->dev_addr[5] = (u8)(val & 0xff);
8931 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
8932 ETH_ALEN);
8933 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
8934 ETH_ALEN);
8935 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008936
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008937 return rc;
8938 }
8939
8940 if (BP_NOMCP(bp)) {
8941 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07008942 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008943 random_ether_addr(bp->dev->dev_addr);
8944 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
8945 }
8946
8947 return rc;
8948}
8949
8950static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8951{
8952 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00008953 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008954 int rc;
8955
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008956 /* Disable interrupt handling until HW is initialized */
8957 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00008958 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008959
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008960 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07008961 mutex_init(&bp->fw_mb_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +00008962#ifdef BCM_CNIC
8963 mutex_init(&bp->cnic_mutex);
8964#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008965
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008966 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008967 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
8968
8969 rc = bnx2x_get_hwinfo(bp);
8970
8971 /* need to reset chip if undi was active */
8972 if (!BP_NOMCP(bp))
8973 bnx2x_undi_unload(bp);
8974
8975 if (CHIP_REV_IS_FPGA(bp))
8976 printk(KERN_ERR PFX "FPGA detected\n");
8977
8978 if (BP_NOMCP(bp) && (func == 0))
8979 printk(KERN_ERR PFX
8980 "MCP disabled, must load devices in order!\n");
8981
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008982 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00008983 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
8984 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008985 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00008986 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008987 multi_mode = ETH_RSS_MODE_DISABLED;
8988 }
8989 bp->multi_mode = multi_mode;
8990
8991
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008992 /* Set TPA flags */
8993 if (disable_tpa) {
8994 bp->flags &= ~TPA_ENABLE_FLAG;
8995 bp->dev->features &= ~NETIF_F_LRO;
8996 } else {
8997 bp->flags |= TPA_ENABLE_FLAG;
8998 bp->dev->features |= NETIF_F_LRO;
8999 }
9000
Eilon Greensteina18f5122009-08-12 08:23:26 +00009001 if (CHIP_IS_E1(bp))
9002 bp->dropless_fc = 0;
9003 else
9004 bp->dropless_fc = dropless_fc;
9005
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009006 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009007
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009008 bp->tx_ring_size = MAX_TX_AVAIL;
9009 bp->rx_ring_size = MAX_RX_AVAIL;
9010
9011 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009012
9013 bp->tx_ticks = 50;
9014 bp->rx_ticks = 25;
9015
Eilon Greenstein87942b42009-02-12 08:36:49 +00009016 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9017 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009018
9019 init_timer(&bp->timer);
9020 bp->timer.expires = jiffies + bp->current_interval;
9021 bp->timer.data = (unsigned long) bp;
9022 bp->timer.function = bnx2x_timer;
9023
9024 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009025}
9026
9027/*
9028 * ethtool service functions
9029 */
9030
9031/* All ethtool functions called with rtnl_lock */
9032
9033static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9034{
9035 struct bnx2x *bp = netdev_priv(dev);
9036
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009037 cmd->supported = bp->port.supported;
9038 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009039
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009040 if ((bp->state == BNX2X_STATE_OPEN) &&
9041 !(bp->flags & MF_FUNC_DIS) &&
9042 (bp->link_vars.link_up)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009043 cmd->speed = bp->link_vars.line_speed;
9044 cmd->duplex = bp->link_vars.duplex;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009045 if (IS_E1HMF(bp)) {
9046 u16 vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009047
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009048 vn_max_rate =
9049 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009050 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009051 if (vn_max_rate < cmd->speed)
9052 cmd->speed = vn_max_rate;
9053 }
9054 } else {
9055 cmd->speed = -1;
9056 cmd->duplex = -1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009057 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009058
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009059 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
9060 u32 ext_phy_type =
9061 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009062
9063 switch (ext_phy_type) {
9064 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009065 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009066 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +00009067 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
9068 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
9069 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009070 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009071 cmd->port = PORT_FIBRE;
9072 break;
9073
9074 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +00009075 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009076 cmd->port = PORT_TP;
9077 break;
9078
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009079 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
9080 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
9081 bp->link_params.ext_phy_config);
9082 break;
9083
Eliezer Tamirf1410642008-02-28 11:51:50 -08009084 default:
9085 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009086 bp->link_params.ext_phy_config);
9087 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009088 }
9089 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009090 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009091
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009092 cmd->phy_address = bp->mdio.prtad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009093 cmd->transceiver = XCVR_INTERNAL;
9094
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009095 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009096 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009097 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009098 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009099
9100 cmd->maxtxpkt = 0;
9101 cmd->maxrxpkt = 0;
9102
9103 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
9104 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
9105 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
9106 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
9107 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
9108 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
9109 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
9110
9111 return 0;
9112}
9113
9114static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9115{
9116 struct bnx2x *bp = netdev_priv(dev);
9117 u32 advertising;
9118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009119 if (IS_E1HMF(bp))
9120 return 0;
9121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009122 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
9123 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
9124 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
9125 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
9126 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
9127 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
9128 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
9129
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009130 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009131 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
9132 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009133 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009134 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009135
9136 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009137 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009138
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009139 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
9140 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009141 bp->port.advertising |= (ADVERTISED_Autoneg |
9142 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009143
9144 } else { /* forced speed */
9145 /* advertise the requested speed and duplex if supported */
9146 switch (cmd->speed) {
9147 case SPEED_10:
9148 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009149 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009150 SUPPORTED_10baseT_Full)) {
9151 DP(NETIF_MSG_LINK,
9152 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009153 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009154 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009155
9156 advertising = (ADVERTISED_10baseT_Full |
9157 ADVERTISED_TP);
9158 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009159 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009160 SUPPORTED_10baseT_Half)) {
9161 DP(NETIF_MSG_LINK,
9162 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009163 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009164 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009165
9166 advertising = (ADVERTISED_10baseT_Half |
9167 ADVERTISED_TP);
9168 }
9169 break;
9170
9171 case SPEED_100:
9172 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009173 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009174 SUPPORTED_100baseT_Full)) {
9175 DP(NETIF_MSG_LINK,
9176 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009177 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009178 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009179
9180 advertising = (ADVERTISED_100baseT_Full |
9181 ADVERTISED_TP);
9182 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009183 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009184 SUPPORTED_100baseT_Half)) {
9185 DP(NETIF_MSG_LINK,
9186 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009187 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009188 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009189
9190 advertising = (ADVERTISED_100baseT_Half |
9191 ADVERTISED_TP);
9192 }
9193 break;
9194
9195 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009196 if (cmd->duplex != DUPLEX_FULL) {
9197 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009198 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009199 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009201 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009202 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009203 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009204 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009205
9206 advertising = (ADVERTISED_1000baseT_Full |
9207 ADVERTISED_TP);
9208 break;
9209
9210 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009211 if (cmd->duplex != DUPLEX_FULL) {
9212 DP(NETIF_MSG_LINK,
9213 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009214 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009215 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009216
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009217 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009218 DP(NETIF_MSG_LINK,
9219 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009220 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009221 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009222
Eliezer Tamirf1410642008-02-28 11:51:50 -08009223 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009224 ADVERTISED_TP);
9225 break;
9226
9227 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009228 if (cmd->duplex != DUPLEX_FULL) {
9229 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009230 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009231 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009232
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009233 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009234 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009235 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009236 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009237
9238 advertising = (ADVERTISED_10000baseT_Full |
9239 ADVERTISED_FIBRE);
9240 break;
9241
9242 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009243 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009244 return -EINVAL;
9245 }
9246
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009247 bp->link_params.req_line_speed = cmd->speed;
9248 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009249 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009250 }
9251
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009252 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009253 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009254 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009255 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009256
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009257 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009258 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009259 bnx2x_link_set(bp);
9260 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009261
9262 return 0;
9263}
9264
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009265#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
9266#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
9267
9268static int bnx2x_get_regs_len(struct net_device *dev)
9269{
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009270 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein0d28e492009-08-12 08:23:40 +00009271 int regdump_len = 0;
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009272 int i;
9273
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009274 if (CHIP_IS_E1(bp)) {
9275 for (i = 0; i < REGS_COUNT; i++)
9276 if (IS_E1_ONLINE(reg_addrs[i].info))
9277 regdump_len += reg_addrs[i].size;
9278
9279 for (i = 0; i < WREGS_COUNT_E1; i++)
9280 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
9281 regdump_len += wreg_addrs_e1[i].size *
9282 (1 + wreg_addrs_e1[i].read_regs_count);
9283
9284 } else { /* E1H */
9285 for (i = 0; i < REGS_COUNT; i++)
9286 if (IS_E1H_ONLINE(reg_addrs[i].info))
9287 regdump_len += reg_addrs[i].size;
9288
9289 for (i = 0; i < WREGS_COUNT_E1H; i++)
9290 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
9291 regdump_len += wreg_addrs_e1h[i].size *
9292 (1 + wreg_addrs_e1h[i].read_regs_count);
9293 }
9294 regdump_len *= 4;
9295 regdump_len += sizeof(struct dump_hdr);
9296
9297 return regdump_len;
9298}
9299
9300static void bnx2x_get_regs(struct net_device *dev,
9301 struct ethtool_regs *regs, void *_p)
9302{
9303 u32 *p = _p, i, j;
9304 struct bnx2x *bp = netdev_priv(dev);
9305 struct dump_hdr dump_hdr = {0};
9306
9307 regs->version = 0;
9308 memset(p, 0, regs->len);
9309
9310 if (!netif_running(bp->dev))
9311 return;
9312
9313 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
9314 dump_hdr.dump_sign = dump_sign_all;
9315 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
9316 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
9317 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
9318 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
9319 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
9320
9321 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
9322 p += dump_hdr.hdr_size + 1;
9323
9324 if (CHIP_IS_E1(bp)) {
9325 for (i = 0; i < REGS_COUNT; i++)
9326 if (IS_E1_ONLINE(reg_addrs[i].info))
9327 for (j = 0; j < reg_addrs[i].size; j++)
9328 *p++ = REG_RD(bp,
9329 reg_addrs[i].addr + j*4);
9330
9331 } else { /* E1H */
9332 for (i = 0; i < REGS_COUNT; i++)
9333 if (IS_E1H_ONLINE(reg_addrs[i].info))
9334 for (j = 0; j < reg_addrs[i].size; j++)
9335 *p++ = REG_RD(bp,
9336 reg_addrs[i].addr + j*4);
9337 }
9338}
9339
Eilon Greenstein0d28e492009-08-12 08:23:40 +00009340#define PHY_FW_VER_LEN 10
9341
9342static void bnx2x_get_drvinfo(struct net_device *dev,
9343 struct ethtool_drvinfo *info)
9344{
9345 struct bnx2x *bp = netdev_priv(dev);
9346 u8 phy_fw_ver[PHY_FW_VER_LEN];
9347
9348 strcpy(info->driver, DRV_MODULE_NAME);
9349 strcpy(info->version, DRV_MODULE_VERSION);
9350
9351 phy_fw_ver[0] = '\0';
9352 if (bp->port.pmf) {
9353 bnx2x_acquire_phy_lock(bp);
9354 bnx2x_get_ext_phy_fw_version(&bp->link_params,
9355 (bp->state != BNX2X_STATE_CLOSED),
9356 phy_fw_ver, PHY_FW_VER_LEN);
9357 bnx2x_release_phy_lock(bp);
9358 }
9359
9360 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
9361 (bp->common.bc_ver & 0xff0000) >> 16,
9362 (bp->common.bc_ver & 0xff00) >> 8,
9363 (bp->common.bc_ver & 0xff),
9364 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
9365 strcpy(info->bus_info, pci_name(bp->pdev));
9366 info->n_stats = BNX2X_NUM_STATS;
9367 info->testinfo_len = BNX2X_NUM_TESTS;
9368 info->eedump_len = bp->common.flash_size;
9369 info->regdump_len = bnx2x_get_regs_len(dev);
9370}
9371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009372static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9373{
9374 struct bnx2x *bp = netdev_priv(dev);
9375
9376 if (bp->flags & NO_WOL_FLAG) {
9377 wol->supported = 0;
9378 wol->wolopts = 0;
9379 } else {
9380 wol->supported = WAKE_MAGIC;
9381 if (bp->wol)
9382 wol->wolopts = WAKE_MAGIC;
9383 else
9384 wol->wolopts = 0;
9385 }
9386 memset(&wol->sopass, 0, sizeof(wol->sopass));
9387}
9388
9389static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9390{
9391 struct bnx2x *bp = netdev_priv(dev);
9392
9393 if (wol->wolopts & ~WAKE_MAGIC)
9394 return -EINVAL;
9395
9396 if (wol->wolopts & WAKE_MAGIC) {
9397 if (bp->flags & NO_WOL_FLAG)
9398 return -EINVAL;
9399
9400 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009401 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009402 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009403
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009404 return 0;
9405}
9406
9407static u32 bnx2x_get_msglevel(struct net_device *dev)
9408{
9409 struct bnx2x *bp = netdev_priv(dev);
9410
9411 return bp->msglevel;
9412}
9413
9414static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
9415{
9416 struct bnx2x *bp = netdev_priv(dev);
9417
9418 if (capable(CAP_NET_ADMIN))
9419 bp->msglevel = level;
9420}
9421
9422static int bnx2x_nway_reset(struct net_device *dev)
9423{
9424 struct bnx2x *bp = netdev_priv(dev);
9425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009426 if (!bp->port.pmf)
9427 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009428
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009429 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009430 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009431 bnx2x_link_set(bp);
9432 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009433
9434 return 0;
9435}
9436
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009437static u32 bnx2x_get_link(struct net_device *dev)
Naohiro Ooiwa01e53292009-06-30 12:44:19 -07009438{
9439 struct bnx2x *bp = netdev_priv(dev);
9440
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009441 if (bp->flags & MF_FUNC_DIS)
9442 return 0;
9443
Naohiro Ooiwa01e53292009-06-30 12:44:19 -07009444 return bp->link_vars.link_up;
9445}
9446
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009447static int bnx2x_get_eeprom_len(struct net_device *dev)
9448{
9449 struct bnx2x *bp = netdev_priv(dev);
9450
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009451 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009452}
9453
9454static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
9455{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009456 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009457 int count, i;
9458 u32 val = 0;
9459
9460 /* adjust timeout for emulation/FPGA */
9461 count = NVRAM_TIMEOUT_COUNT;
9462 if (CHIP_REV_IS_SLOW(bp))
9463 count *= 100;
9464
9465 /* request access to nvram interface */
9466 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9467 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
9468
9469 for (i = 0; i < count*10; i++) {
9470 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
9471 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
9472 break;
9473
9474 udelay(5);
9475 }
9476
9477 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009478 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009479 return -EBUSY;
9480 }
9481
9482 return 0;
9483}
9484
9485static int bnx2x_release_nvram_lock(struct bnx2x *bp)
9486{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009487 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009488 int count, i;
9489 u32 val = 0;
9490
9491 /* adjust timeout for emulation/FPGA */
9492 count = NVRAM_TIMEOUT_COUNT;
9493 if (CHIP_REV_IS_SLOW(bp))
9494 count *= 100;
9495
9496 /* relinquish nvram interface */
9497 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9498 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
9499
9500 for (i = 0; i < count*10; i++) {
9501 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
9502 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
9503 break;
9504
9505 udelay(5);
9506 }
9507
9508 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009509 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009510 return -EBUSY;
9511 }
9512
9513 return 0;
9514}
9515
9516static void bnx2x_enable_nvram_access(struct bnx2x *bp)
9517{
9518 u32 val;
9519
9520 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
9521
9522 /* enable both bits, even on read */
9523 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
9524 (val | MCPR_NVM_ACCESS_ENABLE_EN |
9525 MCPR_NVM_ACCESS_ENABLE_WR_EN));
9526}
9527
9528static void bnx2x_disable_nvram_access(struct bnx2x *bp)
9529{
9530 u32 val;
9531
9532 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
9533
9534 /* disable both bits, even after read */
9535 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
9536 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
9537 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
9538}
9539
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009540static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009541 u32 cmd_flags)
9542{
Eliezer Tamirf1410642008-02-28 11:51:50 -08009543 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009544 u32 val;
9545
9546 /* build the command word */
9547 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
9548
9549 /* need to clear DONE bit separately */
9550 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
9551
9552 /* address of the NVRAM to read from */
9553 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
9554 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
9555
9556 /* issue a read command */
9557 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
9558
9559 /* adjust timeout for emulation/FPGA */
9560 count = NVRAM_TIMEOUT_COUNT;
9561 if (CHIP_REV_IS_SLOW(bp))
9562 count *= 100;
9563
9564 /* wait for completion */
9565 *ret_val = 0;
9566 rc = -EBUSY;
9567 for (i = 0; i < count; i++) {
9568 udelay(5);
9569 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
9570
9571 if (val & MCPR_NVM_COMMAND_DONE) {
9572 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009573 /* we read nvram data in cpu order
9574 * but ethtool sees it as an array of bytes
9575 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009576 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009577 rc = 0;
9578 break;
9579 }
9580 }
9581
9582 return rc;
9583}
9584
9585static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
9586 int buf_size)
9587{
9588 int rc;
9589 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009590 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009591
9592 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009593 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009594 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009595 offset, buf_size);
9596 return -EINVAL;
9597 }
9598
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009599 if (offset + buf_size > bp->common.flash_size) {
9600 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009601 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009602 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009603 return -EINVAL;
9604 }
9605
9606 /* request access to nvram interface */
9607 rc = bnx2x_acquire_nvram_lock(bp);
9608 if (rc)
9609 return rc;
9610
9611 /* enable access to nvram interface */
9612 bnx2x_enable_nvram_access(bp);
9613
9614 /* read the first word(s) */
9615 cmd_flags = MCPR_NVM_COMMAND_FIRST;
9616 while ((buf_size > sizeof(u32)) && (rc == 0)) {
9617 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
9618 memcpy(ret_buf, &val, 4);
9619
9620 /* advance to the next dword */
9621 offset += sizeof(u32);
9622 ret_buf += sizeof(u32);
9623 buf_size -= sizeof(u32);
9624 cmd_flags = 0;
9625 }
9626
9627 if (rc == 0) {
9628 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9629 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
9630 memcpy(ret_buf, &val, 4);
9631 }
9632
9633 /* disable access to nvram interface */
9634 bnx2x_disable_nvram_access(bp);
9635 bnx2x_release_nvram_lock(bp);
9636
9637 return rc;
9638}
9639
9640static int bnx2x_get_eeprom(struct net_device *dev,
9641 struct ethtool_eeprom *eeprom, u8 *eebuf)
9642{
9643 struct bnx2x *bp = netdev_priv(dev);
9644 int rc;
9645
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00009646 if (!netif_running(dev))
9647 return -EAGAIN;
9648
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009649 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009650 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
9651 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
9652 eeprom->len, eeprom->len);
9653
9654 /* parameters already validated in ethtool_get_eeprom */
9655
9656 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
9657
9658 return rc;
9659}
9660
9661static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
9662 u32 cmd_flags)
9663{
Eliezer Tamirf1410642008-02-28 11:51:50 -08009664 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009665
9666 /* build the command word */
9667 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
9668
9669 /* need to clear DONE bit separately */
9670 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
9671
9672 /* write the data */
9673 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
9674
9675 /* address of the NVRAM to write to */
9676 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
9677 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
9678
9679 /* issue the write command */
9680 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
9681
9682 /* adjust timeout for emulation/FPGA */
9683 count = NVRAM_TIMEOUT_COUNT;
9684 if (CHIP_REV_IS_SLOW(bp))
9685 count *= 100;
9686
9687 /* wait for completion */
9688 rc = -EBUSY;
9689 for (i = 0; i < count; i++) {
9690 udelay(5);
9691 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
9692 if (val & MCPR_NVM_COMMAND_DONE) {
9693 rc = 0;
9694 break;
9695 }
9696 }
9697
9698 return rc;
9699}
9700
Eliezer Tamirf1410642008-02-28 11:51:50 -08009701#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009702
9703static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
9704 int buf_size)
9705{
9706 int rc;
9707 u32 cmd_flags;
9708 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009709 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009711 if (offset + buf_size > bp->common.flash_size) {
9712 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009713 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009714 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009715 return -EINVAL;
9716 }
9717
9718 /* request access to nvram interface */
9719 rc = bnx2x_acquire_nvram_lock(bp);
9720 if (rc)
9721 return rc;
9722
9723 /* enable access to nvram interface */
9724 bnx2x_enable_nvram_access(bp);
9725
9726 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
9727 align_offset = (offset & ~0x03);
9728 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
9729
9730 if (rc == 0) {
9731 val &= ~(0xff << BYTE_OFFSET(offset));
9732 val |= (*data_buf << BYTE_OFFSET(offset));
9733
9734 /* nvram data is returned as an array of bytes
9735 * convert it back to cpu order */
9736 val = be32_to_cpu(val);
9737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009738 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
9739 cmd_flags);
9740 }
9741
9742 /* disable access to nvram interface */
9743 bnx2x_disable_nvram_access(bp);
9744 bnx2x_release_nvram_lock(bp);
9745
9746 return rc;
9747}
9748
9749static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
9750 int buf_size)
9751{
9752 int rc;
9753 u32 cmd_flags;
9754 u32 val;
9755 u32 written_so_far;
9756
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009757 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009758 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009759
9760 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009761 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009762 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009763 offset, buf_size);
9764 return -EINVAL;
9765 }
9766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009767 if (offset + buf_size > bp->common.flash_size) {
9768 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009769 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009770 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009771 return -EINVAL;
9772 }
9773
9774 /* request access to nvram interface */
9775 rc = bnx2x_acquire_nvram_lock(bp);
9776 if (rc)
9777 return rc;
9778
9779 /* enable access to nvram interface */
9780 bnx2x_enable_nvram_access(bp);
9781
9782 written_so_far = 0;
9783 cmd_flags = MCPR_NVM_COMMAND_FIRST;
9784 while ((written_so_far < buf_size) && (rc == 0)) {
9785 if (written_so_far == (buf_size - sizeof(u32)))
9786 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9787 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
9788 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9789 else if ((offset % NVRAM_PAGE_SIZE) == 0)
9790 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
9791
9792 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009793
9794 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
9795
9796 /* advance to the next dword */
9797 offset += sizeof(u32);
9798 data_buf += sizeof(u32);
9799 written_so_far += sizeof(u32);
9800 cmd_flags = 0;
9801 }
9802
9803 /* disable access to nvram interface */
9804 bnx2x_disable_nvram_access(bp);
9805 bnx2x_release_nvram_lock(bp);
9806
9807 return rc;
9808}
9809
9810static int bnx2x_set_eeprom(struct net_device *dev,
9811 struct ethtool_eeprom *eeprom, u8 *eebuf)
9812{
9813 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009814 int port = BP_PORT(bp);
9815 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009816
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08009817 if (!netif_running(dev))
9818 return -EAGAIN;
9819
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009820 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009821 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
9822 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
9823 eeprom->len, eeprom->len);
9824
9825 /* parameters already validated in ethtool_set_eeprom */
9826
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009827 /* PHY eeprom can be accessed only by the PMF */
9828 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
9829 !bp->port.pmf)
9830 return -EINVAL;
9831
9832 if (eeprom->magic == 0x50485950) {
9833 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
9834 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
9835
9836 bnx2x_acquire_phy_lock(bp);
9837 rc |= bnx2x_link_reset(&bp->link_params,
9838 &bp->link_vars, 0);
9839 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9840 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
9841 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
9842 MISC_REGISTERS_GPIO_HIGH, port);
9843 bnx2x_release_phy_lock(bp);
9844 bnx2x_link_report(bp);
9845
9846 } else if (eeprom->magic == 0x50485952) {
9847 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009848 if (bp->state == BNX2X_STATE_OPEN) {
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009849 bnx2x_acquire_phy_lock(bp);
9850 rc |= bnx2x_link_reset(&bp->link_params,
9851 &bp->link_vars, 1);
9852
9853 rc |= bnx2x_phy_init(&bp->link_params,
9854 &bp->link_vars);
9855 bnx2x_release_phy_lock(bp);
9856 bnx2x_calc_fc_adv(bp);
9857 }
9858 } else if (eeprom->magic == 0x53985943) {
9859 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
9860 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9861 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
9862 u8 ext_phy_addr =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00009863 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009864
9865 /* DSP Remove Download Mode */
9866 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
9867 MISC_REGISTERS_GPIO_LOW, port);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009868
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009869 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009870
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009871 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
9872
9873 /* wait 0.5 sec to allow it to run */
9874 msleep(500);
9875 bnx2x_ext_phy_hw_reset(bp, port);
9876 msleep(500);
9877 bnx2x_release_phy_lock(bp);
9878 }
9879 } else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009880 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009881
9882 return rc;
9883}
9884
9885static int bnx2x_get_coalesce(struct net_device *dev,
9886 struct ethtool_coalesce *coal)
9887{
9888 struct bnx2x *bp = netdev_priv(dev);
9889
9890 memset(coal, 0, sizeof(struct ethtool_coalesce));
9891
9892 coal->rx_coalesce_usecs = bp->rx_ticks;
9893 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009894
9895 return 0;
9896}
9897
Eilon Greensteinca003922009-08-12 22:53:28 -07009898#define BNX2X_MAX_COALES_TOUT (0xf0*12) /* Maximal coalescing timeout in us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009899static int bnx2x_set_coalesce(struct net_device *dev,
9900 struct ethtool_coalesce *coal)
9901{
9902 struct bnx2x *bp = netdev_priv(dev);
9903
9904 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
Eilon Greensteinca003922009-08-12 22:53:28 -07009905 if (bp->rx_ticks > BNX2X_MAX_COALES_TOUT)
9906 bp->rx_ticks = BNX2X_MAX_COALES_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009907
9908 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
Eilon Greensteinca003922009-08-12 22:53:28 -07009909 if (bp->tx_ticks > BNX2X_MAX_COALES_TOUT)
9910 bp->tx_ticks = BNX2X_MAX_COALES_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009911
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009912 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009913 bnx2x_update_coalesce(bp);
9914
9915 return 0;
9916}
9917
9918static void bnx2x_get_ringparam(struct net_device *dev,
9919 struct ethtool_ringparam *ering)
9920{
9921 struct bnx2x *bp = netdev_priv(dev);
9922
9923 ering->rx_max_pending = MAX_RX_AVAIL;
9924 ering->rx_mini_max_pending = 0;
9925 ering->rx_jumbo_max_pending = 0;
9926
9927 ering->rx_pending = bp->rx_ring_size;
9928 ering->rx_mini_pending = 0;
9929 ering->rx_jumbo_pending = 0;
9930
9931 ering->tx_max_pending = MAX_TX_AVAIL;
9932 ering->tx_pending = bp->tx_ring_size;
9933}
9934
9935static int bnx2x_set_ringparam(struct net_device *dev,
9936 struct ethtool_ringparam *ering)
9937{
9938 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009939 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009940
9941 if ((ering->rx_pending > MAX_RX_AVAIL) ||
9942 (ering->tx_pending > MAX_TX_AVAIL) ||
9943 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
9944 return -EINVAL;
9945
9946 bp->rx_ring_size = ering->rx_pending;
9947 bp->tx_ring_size = ering->tx_pending;
9948
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009949 if (netif_running(dev)) {
9950 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9951 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009952 }
9953
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009954 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009955}
9956
9957static void bnx2x_get_pauseparam(struct net_device *dev,
9958 struct ethtool_pauseparam *epause)
9959{
9960 struct bnx2x *bp = netdev_priv(dev);
9961
Eilon Greenstein356e2382009-02-12 08:38:32 +00009962 epause->autoneg = (bp->link_params.req_flow_ctrl ==
9963 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009964 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
9965
David S. Millerc0700f92008-12-16 23:53:20 -08009966 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
9967 BNX2X_FLOW_CTRL_RX);
9968 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
9969 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009970
9971 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9972 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9973 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9974}
9975
9976static int bnx2x_set_pauseparam(struct net_device *dev,
9977 struct ethtool_pauseparam *epause)
9978{
9979 struct bnx2x *bp = netdev_priv(dev);
9980
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009981 if (IS_E1HMF(bp))
9982 return 0;
9983
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009984 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9985 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9986 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9987
David S. Millerc0700f92008-12-16 23:53:20 -08009988 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009989
9990 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009991 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009992
9993 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009994 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009995
David S. Millerc0700f92008-12-16 23:53:20 -08009996 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
9997 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009998
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009999 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010000 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -070010001 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -080010002 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010003 }
10004
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010005 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -080010006 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010007 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010008
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010009 DP(NETIF_MSG_LINK,
10010 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010011
10012 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010013 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010014 bnx2x_link_set(bp);
10015 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010016
10017 return 0;
10018}
10019
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010020static int bnx2x_set_flags(struct net_device *dev, u32 data)
10021{
10022 struct bnx2x *bp = netdev_priv(dev);
10023 int changed = 0;
10024 int rc = 0;
10025
10026 /* TPA requires Rx CSUM offloading */
10027 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
10028 if (!(dev->features & NETIF_F_LRO)) {
10029 dev->features |= NETIF_F_LRO;
10030 bp->flags |= TPA_ENABLE_FLAG;
10031 changed = 1;
10032 }
10033
10034 } else if (dev->features & NETIF_F_LRO) {
10035 dev->features &= ~NETIF_F_LRO;
10036 bp->flags &= ~TPA_ENABLE_FLAG;
10037 changed = 1;
10038 }
10039
10040 if (changed && netif_running(dev)) {
10041 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10042 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
10043 }
10044
10045 return rc;
10046}
10047
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048static u32 bnx2x_get_rx_csum(struct net_device *dev)
10049{
10050 struct bnx2x *bp = netdev_priv(dev);
10051
10052 return bp->rx_csum;
10053}
10054
10055static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
10056{
10057 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010058 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010059
10060 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010061
10062 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
10063 TPA'ed packets will be discarded due to wrong TCP CSUM */
10064 if (!data) {
10065 u32 flags = ethtool_op_get_flags(dev);
10066
10067 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
10068 }
10069
10070 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010071}
10072
10073static int bnx2x_set_tso(struct net_device *dev, u32 data)
10074{
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010075 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010076 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010077 dev->features |= NETIF_F_TSO6;
10078 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010079 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010080 dev->features &= ~NETIF_F_TSO6;
10081 }
10082
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010083 return 0;
10084}
10085
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010086static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010087 char string[ETH_GSTRING_LEN];
10088} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010089 { "register_test (offline)" },
10090 { "memory_test (offline)" },
10091 { "loopback_test (offline)" },
10092 { "nvram_test (online)" },
10093 { "interrupt_test (online)" },
10094 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +000010095 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010096};
10097
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010098static int bnx2x_test_registers(struct bnx2x *bp)
10099{
10100 int idx, i, rc = -ENODEV;
10101 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010102 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010103 static const struct {
10104 u32 offset0;
10105 u32 offset1;
10106 u32 mask;
10107 } reg_tbl[] = {
10108/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
10109 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
10110 { HC_REG_AGG_INT_0, 4, 0x000003ff },
10111 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
10112 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
10113 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
10114 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
10115 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
10116 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
10117 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
10118/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
10119 { QM_REG_CONNNUM_0, 4, 0x000fffff },
10120 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
10121 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
10122 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
10123 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
10124 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
10125 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010126 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000010127 { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
10128/* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010129 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
10130 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
10131 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
10132 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
10133 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
10134 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
10135 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
10136 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000010137 { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
10138/* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010139 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
10140 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
10141 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
10142 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
10143 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
10144 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
10145
10146 { 0xffffffff, 0, 0x00000000 }
10147 };
10148
10149 if (!netif_running(bp->dev))
10150 return rc;
10151
10152 /* Repeat the test twice:
10153 First by writing 0x00000000, second by writing 0xffffffff */
10154 for (idx = 0; idx < 2; idx++) {
10155
10156 switch (idx) {
10157 case 0:
10158 wr_val = 0;
10159 break;
10160 case 1:
10161 wr_val = 0xffffffff;
10162 break;
10163 }
10164
10165 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
10166 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010167
10168 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
10169 mask = reg_tbl[i].mask;
10170
10171 save_val = REG_RD(bp, offset);
10172
10173 REG_WR(bp, offset, wr_val);
10174 val = REG_RD(bp, offset);
10175
10176 /* Restore the original register's value */
10177 REG_WR(bp, offset, save_val);
10178
10179 /* verify that value is as expected value */
10180 if ((val & mask) != (wr_val & mask))
10181 goto test_reg_exit;
10182 }
10183 }
10184
10185 rc = 0;
10186
10187test_reg_exit:
10188 return rc;
10189}
10190
10191static int bnx2x_test_memory(struct bnx2x *bp)
10192{
10193 int i, j, rc = -ENODEV;
10194 u32 val;
10195 static const struct {
10196 u32 offset;
10197 int size;
10198 } mem_tbl[] = {
10199 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
10200 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
10201 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
10202 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
10203 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
10204 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
10205 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
10206
10207 { 0xffffffff, 0 }
10208 };
10209 static const struct {
10210 char *name;
10211 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010212 u32 e1_mask;
10213 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010214 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010215 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
10216 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
10217 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
10218 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
10219 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
10220 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010221
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010222 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010223 };
10224
10225 if (!netif_running(bp->dev))
10226 return rc;
10227
10228 /* Go through all the memories */
10229 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
10230 for (j = 0; j < mem_tbl[i].size; j++)
10231 REG_RD(bp, mem_tbl[i].offset + j*4);
10232
10233 /* Check the parity status */
10234 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
10235 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010236 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
10237 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010238 DP(NETIF_MSG_HW,
10239 "%s is 0x%x\n", prty_tbl[i].name, val);
10240 goto test_mem_exit;
10241 }
10242 }
10243
10244 rc = 0;
10245
10246test_mem_exit:
10247 return rc;
10248}
10249
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010250static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
10251{
10252 int cnt = 1000;
10253
10254 if (link_up)
10255 while (bnx2x_link_test(bp) && cnt--)
10256 msleep(10);
10257}
10258
10259static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
10260{
10261 unsigned int pkt_size, num_pkts, i;
10262 struct sk_buff *skb;
10263 unsigned char *packet;
Eilon Greensteinca003922009-08-12 22:53:28 -070010264 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
10265 struct bnx2x_fastpath *fp_tx = &bp->fp[bp->num_rx_queues];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010266 u16 tx_start_idx, tx_idx;
10267 u16 rx_start_idx, rx_idx;
Eilon Greensteinca003922009-08-12 22:53:28 -070010268 u16 pkt_prod, bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010269 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070010270 struct eth_tx_start_bd *tx_start_bd;
10271 struct eth_tx_parse_bd *pbd = NULL;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010272 dma_addr_t mapping;
10273 union eth_rx_cqe *cqe;
10274 u8 cqe_fp_flags;
10275 struct sw_rx_bd *rx_buf;
10276 u16 len;
10277 int rc = -ENODEV;
10278
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010279 /* check the loopback mode */
10280 switch (loopback_mode) {
10281 case BNX2X_PHY_LOOPBACK:
10282 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
10283 return -EINVAL;
10284 break;
10285 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010286 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010287 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010288 break;
10289 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010290 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010291 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010292
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010293 /* prepare the loopback packet */
10294 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
10295 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010296 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
10297 if (!skb) {
10298 rc = -ENOMEM;
10299 goto test_loopback_exit;
10300 }
10301 packet = skb_put(skb, pkt_size);
10302 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Eilon Greensteinca003922009-08-12 22:53:28 -070010303 memset(packet + ETH_ALEN, 0, ETH_ALEN);
10304 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010305 for (i = ETH_HLEN; i < pkt_size; i++)
10306 packet[i] = (unsigned char) (i & 0xff);
10307
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010308 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010309 num_pkts = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010310 tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
10311 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010312
Eilon Greensteinca003922009-08-12 22:53:28 -070010313 pkt_prod = fp_tx->tx_pkt_prod++;
10314 tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
10315 tx_buf->first_bd = fp_tx->tx_bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010316 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070010317 tx_buf->flags = 0;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010318
Eilon Greensteinca003922009-08-12 22:53:28 -070010319 bd_prod = TX_BD(fp_tx->tx_bd_prod);
10320 tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010321 mapping = pci_map_single(bp->pdev, skb->data,
10322 skb_headlen(skb), PCI_DMA_TODEVICE);
Eilon Greensteinca003922009-08-12 22:53:28 -070010323 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10324 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10325 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
10326 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10327 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
10328 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10329 tx_start_bd->general_data = ((UNICAST_ADDRESS <<
10330 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
10331
10332 /* turn on parsing and get a BD */
10333 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10334 pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
10335
10336 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010337
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010338 wmb();
10339
Eilon Greensteinca003922009-08-12 22:53:28 -070010340 fp_tx->tx_db.data.prod += 2;
10341 barrier();
10342 DOORBELL(bp, fp_tx->index - bp->num_rx_queues, fp_tx->tx_db.raw);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010343
10344 mmiowb();
10345
10346 num_pkts++;
Eilon Greensteinca003922009-08-12 22:53:28 -070010347 fp_tx->tx_bd_prod += 2; /* start + pbd */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010348 bp->dev->trans_start = jiffies;
10349
10350 udelay(100);
10351
Eilon Greensteinca003922009-08-12 22:53:28 -070010352 tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010353 if (tx_idx != tx_start_idx + num_pkts)
10354 goto test_loopback_exit;
10355
Eilon Greensteinca003922009-08-12 22:53:28 -070010356 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010357 if (rx_idx != rx_start_idx + num_pkts)
10358 goto test_loopback_exit;
10359
Eilon Greensteinca003922009-08-12 22:53:28 -070010360 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010361 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
10362 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
10363 goto test_loopback_rx_exit;
10364
10365 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
10366 if (len != pkt_size)
10367 goto test_loopback_rx_exit;
10368
Eilon Greensteinca003922009-08-12 22:53:28 -070010369 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010370 skb = rx_buf->skb;
10371 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
10372 for (i = ETH_HLEN; i < pkt_size; i++)
10373 if (*(skb->data + i) != (unsigned char) (i & 0xff))
10374 goto test_loopback_rx_exit;
10375
10376 rc = 0;
10377
10378test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010379
Eilon Greensteinca003922009-08-12 22:53:28 -070010380 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
10381 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
10382 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
10383 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010384
10385 /* Update producers */
Eilon Greensteinca003922009-08-12 22:53:28 -070010386 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
10387 fp_rx->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010388
10389test_loopback_exit:
10390 bp->link_params.loopback_mode = LOOPBACK_NONE;
10391
10392 return rc;
10393}
10394
10395static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
10396{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010397 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010398
10399 if (!netif_running(bp->dev))
10400 return BNX2X_LOOPBACK_FAILED;
10401
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010402 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000010403 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010404
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010405 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
10406 if (res) {
10407 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
10408 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010409 }
10410
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010411 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
10412 if (res) {
10413 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
10414 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010415 }
10416
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000010417 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010418 bnx2x_netif_start(bp);
10419
10420 return rc;
10421}
10422
10423#define CRC32_RESIDUAL 0xdebb20e3
10424
10425static int bnx2x_test_nvram(struct bnx2x *bp)
10426{
10427 static const struct {
10428 int offset;
10429 int size;
10430 } nvram_tbl[] = {
10431 { 0, 0x14 }, /* bootstrap */
10432 { 0x14, 0xec }, /* dir */
10433 { 0x100, 0x350 }, /* manuf_info */
10434 { 0x450, 0xf0 }, /* feature_info */
10435 { 0x640, 0x64 }, /* upgrade_key_info */
10436 { 0x6a4, 0x64 },
10437 { 0x708, 0x70 }, /* manuf_key_info */
10438 { 0x778, 0x70 },
10439 { 0, 0 }
10440 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010441 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010442 u8 *data = (u8 *)buf;
10443 int i, rc;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010444 u32 magic, crc;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010445
10446 rc = bnx2x_nvram_read(bp, 0, data, 4);
10447 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000010448 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010449 goto test_nvram_exit;
10450 }
10451
10452 magic = be32_to_cpu(buf[0]);
10453 if (magic != 0x669955aa) {
10454 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
10455 rc = -ENODEV;
10456 goto test_nvram_exit;
10457 }
10458
10459 for (i = 0; nvram_tbl[i].size; i++) {
10460
10461 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
10462 nvram_tbl[i].size);
10463 if (rc) {
10464 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +000010465 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010466 goto test_nvram_exit;
10467 }
10468
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010469 crc = ether_crc_le(nvram_tbl[i].size, data);
10470 if (crc != CRC32_RESIDUAL) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010471 DP(NETIF_MSG_PROBE,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010472 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010473 rc = -ENODEV;
10474 goto test_nvram_exit;
10475 }
10476 }
10477
10478test_nvram_exit:
10479 return rc;
10480}
10481
10482static int bnx2x_test_intr(struct bnx2x *bp)
10483{
10484 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
10485 int i, rc;
10486
10487 if (!netif_running(bp->dev))
10488 return -ENODEV;
10489
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010490 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +000010491 if (CHIP_IS_E1(bp))
10492 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
10493 else
10494 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010495 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010496 config->hdr.reserved1 = 0;
10497
Michael Chane665bfd2009-10-10 13:46:54 +000010498 bp->set_mac_pending++;
10499 smp_wmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010500 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10501 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
10502 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
10503 if (rc == 0) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010504 for (i = 0; i < 10; i++) {
10505 if (!bp->set_mac_pending)
10506 break;
Michael Chane665bfd2009-10-10 13:46:54 +000010507 smp_rmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010508 msleep_interruptible(10);
10509 }
10510 if (i == 10)
10511 rc = -ENODEV;
10512 }
10513
10514 return rc;
10515}
10516
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010517static void bnx2x_self_test(struct net_device *dev,
10518 struct ethtool_test *etest, u64 *buf)
10519{
10520 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010521
10522 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
10523
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010524 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010525 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010526
Eilon Greenstein33471622008-08-13 15:59:08 -070010527 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010528 if (IS_E1HMF(bp))
10529 etest->flags &= ~ETH_TEST_FL_OFFLINE;
10530
10531 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010532 int port = BP_PORT(bp);
10533 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010534 u8 link_up;
10535
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010536 /* save current value of input enable for TX port IF */
10537 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
10538 /* disable input for TX port IF */
10539 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
10540
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010541 link_up = bp->link_vars.link_up;
10542 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10543 bnx2x_nic_load(bp, LOAD_DIAG);
10544 /* wait until link state is restored */
10545 bnx2x_wait_for_link(bp, link_up);
10546
10547 if (bnx2x_test_registers(bp) != 0) {
10548 buf[0] = 1;
10549 etest->flags |= ETH_TEST_FL_FAILED;
10550 }
10551 if (bnx2x_test_memory(bp) != 0) {
10552 buf[1] = 1;
10553 etest->flags |= ETH_TEST_FL_FAILED;
10554 }
10555 buf[2] = bnx2x_test_loopback(bp, link_up);
10556 if (buf[2] != 0)
10557 etest->flags |= ETH_TEST_FL_FAILED;
10558
10559 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010560
10561 /* restore input for TX port IF */
10562 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
10563
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010564 bnx2x_nic_load(bp, LOAD_NORMAL);
10565 /* wait until link state is restored */
10566 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010567 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010568 if (bnx2x_test_nvram(bp) != 0) {
10569 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010570 etest->flags |= ETH_TEST_FL_FAILED;
10571 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010572 if (bnx2x_test_intr(bp) != 0) {
10573 buf[4] = 1;
10574 etest->flags |= ETH_TEST_FL_FAILED;
10575 }
10576 if (bp->port.pmf)
10577 if (bnx2x_link_test(bp) != 0) {
10578 buf[5] = 1;
10579 etest->flags |= ETH_TEST_FL_FAILED;
10580 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010581
10582#ifdef BNX2X_EXTRA_DEBUG
10583 bnx2x_panic_dump(bp);
10584#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010585}
10586
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010587static const struct {
10588 long offset;
10589 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +000010590 u8 string[ETH_GSTRING_LEN];
10591} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
10592/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
10593 { Q_STATS_OFFSET32(error_bytes_received_hi),
10594 8, "[%d]: rx_error_bytes" },
10595 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
10596 8, "[%d]: rx_ucast_packets" },
10597 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
10598 8, "[%d]: rx_mcast_packets" },
10599 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
10600 8, "[%d]: rx_bcast_packets" },
10601 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
10602 { Q_STATS_OFFSET32(rx_err_discard_pkt),
10603 4, "[%d]: rx_phy_ip_err_discards"},
10604 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
10605 4, "[%d]: rx_skb_alloc_discard" },
10606 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
10607
10608/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
10609 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
10610 8, "[%d]: tx_packets" }
10611};
10612
10613static const struct {
10614 long offset;
10615 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010616 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010617#define STATS_FLAGS_PORT 1
10618#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +000010619#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010620 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010621} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010622/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
10623 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010624 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010625 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010626 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010627 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010628 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010629 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010630 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010631 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010632 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010633 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010634 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010635 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010636 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
10637 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
10638 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
10639 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
10640/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
10641 8, STATS_FLAGS_PORT, "rx_fragments" },
10642 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
10643 8, STATS_FLAGS_PORT, "rx_jabbers" },
10644 { STATS_OFFSET32(no_buff_discard_hi),
10645 8, STATS_FLAGS_BOTH, "rx_discards" },
10646 { STATS_OFFSET32(mac_filter_discard),
10647 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
10648 { STATS_OFFSET32(xxoverflow_discard),
10649 4, STATS_FLAGS_PORT, "rx_fw_discards" },
10650 { STATS_OFFSET32(brb_drop_hi),
10651 8, STATS_FLAGS_PORT, "rx_brb_discard" },
10652 { STATS_OFFSET32(brb_truncate_hi),
10653 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
10654 { STATS_OFFSET32(pause_frames_received_hi),
10655 8, STATS_FLAGS_PORT, "rx_pause_frames" },
10656 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
10657 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
10658 { STATS_OFFSET32(nig_timer_max),
10659 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
10660/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
10661 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
10662 { STATS_OFFSET32(rx_skb_alloc_failed),
10663 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
10664 { STATS_OFFSET32(hw_csum_err),
10665 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
10666
10667 { STATS_OFFSET32(total_bytes_transmitted_hi),
10668 8, STATS_FLAGS_BOTH, "tx_bytes" },
10669 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
10670 8, STATS_FLAGS_PORT, "tx_error_bytes" },
10671 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
10672 8, STATS_FLAGS_BOTH, "tx_packets" },
10673 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
10674 8, STATS_FLAGS_PORT, "tx_mac_errors" },
10675 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
10676 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010677 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010678 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010679 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010680 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010681/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010682 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010683 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010684 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010685 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010686 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010687 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010688 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010689 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010690 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010691 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010692 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010693 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010694 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010695 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010696 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010697 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010698 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010699 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010700 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010701/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010702 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010703 { STATS_OFFSET32(pause_frames_sent_hi),
10704 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010705};
10706
Eilon Greensteinde832a52009-02-12 08:36:33 +000010707#define IS_PORT_STAT(i) \
10708 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
10709#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
10710#define IS_E1HMF_MODE_STAT(bp) \
10711 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010712
Ben Hutchings15f0a392009-10-01 11:58:24 +000010713static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
10714{
10715 struct bnx2x *bp = netdev_priv(dev);
10716 int i, num_stats;
10717
10718 switch(stringset) {
10719 case ETH_SS_STATS:
10720 if (is_multi(bp)) {
10721 num_stats = BNX2X_NUM_Q_STATS * bp->num_rx_queues;
10722 if (!IS_E1HMF_MODE_STAT(bp))
10723 num_stats += BNX2X_NUM_STATS;
10724 } else {
10725 if (IS_E1HMF_MODE_STAT(bp)) {
10726 num_stats = 0;
10727 for (i = 0; i < BNX2X_NUM_STATS; i++)
10728 if (IS_FUNC_STAT(i))
10729 num_stats++;
10730 } else
10731 num_stats = BNX2X_NUM_STATS;
10732 }
10733 return num_stats;
10734
10735 case ETH_SS_TEST:
10736 return BNX2X_NUM_TESTS;
10737
10738 default:
10739 return -EINVAL;
10740 }
10741}
10742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010743static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
10744{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010745 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010746 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010747
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010748 switch (stringset) {
10749 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +000010750 if (is_multi(bp)) {
10751 k = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010752 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010753 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
10754 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
10755 bnx2x_q_stats_arr[j].string, i);
10756 k += BNX2X_NUM_Q_STATS;
10757 }
10758 if (IS_E1HMF_MODE_STAT(bp))
10759 break;
10760 for (j = 0; j < BNX2X_NUM_STATS; j++)
10761 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
10762 bnx2x_stats_arr[j].string);
10763 } else {
10764 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
10765 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
10766 continue;
10767 strcpy(buf + j*ETH_GSTRING_LEN,
10768 bnx2x_stats_arr[i].string);
10769 j++;
10770 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010771 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010772 break;
10773
10774 case ETH_SS_TEST:
10775 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
10776 break;
10777 }
10778}
10779
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010780static void bnx2x_get_ethtool_stats(struct net_device *dev,
10781 struct ethtool_stats *stats, u64 *buf)
10782{
10783 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010784 u32 *hw_stats, *offset;
10785 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010786
Eilon Greensteinde832a52009-02-12 08:36:33 +000010787 if (is_multi(bp)) {
10788 k = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010789 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010790 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
10791 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
10792 if (bnx2x_q_stats_arr[j].size == 0) {
10793 /* skip this counter */
10794 buf[k + j] = 0;
10795 continue;
10796 }
10797 offset = (hw_stats +
10798 bnx2x_q_stats_arr[j].offset);
10799 if (bnx2x_q_stats_arr[j].size == 4) {
10800 /* 4-byte counter */
10801 buf[k + j] = (u64) *offset;
10802 continue;
10803 }
10804 /* 8-byte counter */
10805 buf[k + j] = HILO_U64(*offset, *(offset + 1));
10806 }
10807 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010808 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010809 if (IS_E1HMF_MODE_STAT(bp))
10810 return;
10811 hw_stats = (u32 *)&bp->eth_stats;
10812 for (j = 0; j < BNX2X_NUM_STATS; j++) {
10813 if (bnx2x_stats_arr[j].size == 0) {
10814 /* skip this counter */
10815 buf[k + j] = 0;
10816 continue;
10817 }
10818 offset = (hw_stats + bnx2x_stats_arr[j].offset);
10819 if (bnx2x_stats_arr[j].size == 4) {
10820 /* 4-byte counter */
10821 buf[k + j] = (u64) *offset;
10822 continue;
10823 }
10824 /* 8-byte counter */
10825 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010826 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010827 } else {
10828 hw_stats = (u32 *)&bp->eth_stats;
10829 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
10830 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
10831 continue;
10832 if (bnx2x_stats_arr[i].size == 0) {
10833 /* skip this counter */
10834 buf[j] = 0;
10835 j++;
10836 continue;
10837 }
10838 offset = (hw_stats + bnx2x_stats_arr[i].offset);
10839 if (bnx2x_stats_arr[i].size == 4) {
10840 /* 4-byte counter */
10841 buf[j] = (u64) *offset;
10842 j++;
10843 continue;
10844 }
10845 /* 8-byte counter */
10846 buf[j] = HILO_U64(*offset, *(offset + 1));
10847 j++;
10848 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010849 }
10850}
10851
10852static int bnx2x_phys_id(struct net_device *dev, u32 data)
10853{
10854 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010855 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010856 int i;
10857
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010858 if (!netif_running(dev))
10859 return 0;
10860
10861 if (!bp->port.pmf)
10862 return 0;
10863
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010864 if (data == 0)
10865 data = 2;
10866
10867 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010868 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010869 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010870 bp->link_params.hw_led_mode,
10871 bp->link_params.chip_id);
10872 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010873 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010874 bp->link_params.hw_led_mode,
10875 bp->link_params.chip_id);
10876
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010877 msleep_interruptible(500);
10878 if (signal_pending(current))
10879 break;
10880 }
10881
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010882 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010883 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010884 bp->link_vars.line_speed,
10885 bp->link_params.hw_led_mode,
10886 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010887
10888 return 0;
10889}
10890
Stephen Hemminger0fc0b732009-09-02 01:03:33 -070010891static const struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010892 .get_settings = bnx2x_get_settings,
10893 .set_settings = bnx2x_set_settings,
10894 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010895 .get_regs_len = bnx2x_get_regs_len,
10896 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010897 .get_wol = bnx2x_get_wol,
10898 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010899 .get_msglevel = bnx2x_get_msglevel,
10900 .set_msglevel = bnx2x_set_msglevel,
10901 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010902 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010903 .get_eeprom_len = bnx2x_get_eeprom_len,
10904 .get_eeprom = bnx2x_get_eeprom,
10905 .set_eeprom = bnx2x_set_eeprom,
10906 .get_coalesce = bnx2x_get_coalesce,
10907 .set_coalesce = bnx2x_set_coalesce,
10908 .get_ringparam = bnx2x_get_ringparam,
10909 .set_ringparam = bnx2x_set_ringparam,
10910 .get_pauseparam = bnx2x_get_pauseparam,
10911 .set_pauseparam = bnx2x_set_pauseparam,
10912 .get_rx_csum = bnx2x_get_rx_csum,
10913 .set_rx_csum = bnx2x_set_rx_csum,
10914 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010915 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010916 .set_flags = bnx2x_set_flags,
10917 .get_flags = ethtool_op_get_flags,
10918 .get_sg = ethtool_op_get_sg,
10919 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010920 .get_tso = ethtool_op_get_tso,
10921 .set_tso = bnx2x_set_tso,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010922 .self_test = bnx2x_self_test,
Ben Hutchings15f0a392009-10-01 11:58:24 +000010923 .get_sset_count = bnx2x_get_sset_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010924 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010925 .phys_id = bnx2x_phys_id,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010926 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010927};
10928
10929/* end of ethtool_ops */
10930
10931/****************************************************************************
10932* General service functions
10933****************************************************************************/
10934
10935static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
10936{
10937 u16 pmcsr;
10938
10939 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
10940
10941 switch (state) {
10942 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010943 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010944 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
10945 PCI_PM_CTRL_PME_STATUS));
10946
10947 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070010948 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010949 msleep(20);
10950 break;
10951
10952 case PCI_D3hot:
10953 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
10954 pmcsr |= 3;
10955
10956 if (bp->wol)
10957 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
10958
10959 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
10960 pmcsr);
10961
10962 /* No more memory access after this point until
10963 * device is brought back to D0.
10964 */
10965 break;
10966
10967 default:
10968 return -EINVAL;
10969 }
10970 return 0;
10971}
10972
Eilon Greenstein237907c2009-01-14 06:42:44 +000010973static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
10974{
10975 u16 rx_cons_sb;
10976
10977 /* Tell compiler that status block fields can change */
10978 barrier();
10979 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
10980 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
10981 rx_cons_sb++;
10982 return (fp->rx_comp_cons != rx_cons_sb);
10983}
10984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010985/*
10986 * net_device service functions
10987 */
10988
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010989static int bnx2x_poll(struct napi_struct *napi, int budget)
10990{
10991 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
10992 napi);
10993 struct bnx2x *bp = fp->bp;
10994 int work_done = 0;
10995
10996#ifdef BNX2X_STOP_ON_ERROR
10997 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010998 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010999#endif
11000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011001 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
11002 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
11003
11004 bnx2x_update_fpsb_idx(fp);
11005
Eilon Greenstein8534f322009-03-02 07:59:45 +000011006 if (bnx2x_has_rx_work(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011007 work_done = bnx2x_rx_int(fp, budget);
Eilon Greenstein356e2382009-02-12 08:38:32 +000011008
Eilon Greenstein8534f322009-03-02 07:59:45 +000011009 /* must not complete if we consumed full budget */
11010 if (work_done >= budget)
11011 goto poll_again;
11012 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011013
Eilon Greensteinca003922009-08-12 22:53:28 -070011014 /* bnx2x_has_rx_work() reads the status block, thus we need to
Eilon Greenstein8534f322009-03-02 07:59:45 +000011015 * ensure that status block indices have been actually read
Eilon Greensteinca003922009-08-12 22:53:28 -070011016 * (bnx2x_update_fpsb_idx) prior to this check (bnx2x_has_rx_work)
Eilon Greenstein8534f322009-03-02 07:59:45 +000011017 * so that we won't write the "newer" value of the status block to IGU
Eilon Greensteinca003922009-08-12 22:53:28 -070011018 * (if there was a DMA right after bnx2x_has_rx_work and
Eilon Greenstein8534f322009-03-02 07:59:45 +000011019 * if there is no rmb, the memory reading (bnx2x_update_fpsb_idx)
11020 * may be postponed to right before bnx2x_ack_sb). In this case
11021 * there will never be another interrupt until there is another update
11022 * of the status block, while there is still unhandled work.
11023 */
11024 rmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011025
Eilon Greensteinca003922009-08-12 22:53:28 -070011026 if (!bnx2x_has_rx_work(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011027#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011028poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011029#endif
Ben Hutchings288379f2009-01-19 16:43:59 -080011030 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011031
Eilon Greenstein0626b892009-02-12 08:38:14 +000011032 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011033 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000011034 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011035 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
11036 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000011037
Eilon Greenstein8534f322009-03-02 07:59:45 +000011038poll_again:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011039 return work_done;
11040}
11041
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011042
11043/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070011044 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011045 * we use one mapping for both BDs
11046 * So far this has only been observed to happen
11047 * in Other Operating Systems(TM)
11048 */
11049static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
11050 struct bnx2x_fastpath *fp,
Eilon Greensteinca003922009-08-12 22:53:28 -070011051 struct sw_tx_bd *tx_buf,
11052 struct eth_tx_start_bd **tx_bd, u16 hlen,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011053 u16 bd_prod, int nbd)
11054{
Eilon Greensteinca003922009-08-12 22:53:28 -070011055 struct eth_tx_start_bd *h_tx_bd = *tx_bd;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011056 struct eth_tx_bd *d_tx_bd;
11057 dma_addr_t mapping;
11058 int old_len = le16_to_cpu(h_tx_bd->nbytes);
11059
11060 /* first fix first BD */
11061 h_tx_bd->nbd = cpu_to_le16(nbd);
11062 h_tx_bd->nbytes = cpu_to_le16(hlen);
11063
11064 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
11065 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
11066 h_tx_bd->addr_lo, h_tx_bd->nbd);
11067
11068 /* now get a new data BD
11069 * (after the pbd) and fill it */
11070 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070011071 d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011072
11073 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
11074 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
11075
11076 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11077 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11078 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070011079
11080 /* this marks the BD as one that has no individual mapping */
11081 tx_buf->flags |= BNX2X_TSO_SPLIT_BD;
11082
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011083 DP(NETIF_MSG_TX_QUEUED,
11084 "TSO split data size is %d (%x:%x)\n",
11085 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
11086
Eilon Greensteinca003922009-08-12 22:53:28 -070011087 /* update tx_bd */
11088 *tx_bd = (struct eth_tx_start_bd *)d_tx_bd;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011089
11090 return bd_prod;
11091}
11092
11093static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
11094{
11095 if (fix > 0)
11096 csum = (u16) ~csum_fold(csum_sub(csum,
11097 csum_partial(t_header - fix, fix, 0)));
11098
11099 else if (fix < 0)
11100 csum = (u16) ~csum_fold(csum_add(csum,
11101 csum_partial(t_header, -fix, 0)));
11102
11103 return swab16(csum);
11104}
11105
11106static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
11107{
11108 u32 rc;
11109
11110 if (skb->ip_summed != CHECKSUM_PARTIAL)
11111 rc = XMIT_PLAIN;
11112
11113 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011114 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011115 rc = XMIT_CSUM_V6;
11116 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
11117 rc |= XMIT_CSUM_TCP;
11118
11119 } else {
11120 rc = XMIT_CSUM_V4;
11121 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
11122 rc |= XMIT_CSUM_TCP;
11123 }
11124 }
11125
11126 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
11127 rc |= XMIT_GSO_V4;
11128
11129 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
11130 rc |= XMIT_GSO_V6;
11131
11132 return rc;
11133}
11134
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011135#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000011136/* check if packet requires linearization (packet is too fragmented)
11137 no need to check fragmentation if page size > 8K (there will be no
11138 violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011139static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
11140 u32 xmit_type)
11141{
11142 int to_copy = 0;
11143 int hlen = 0;
11144 int first_bd_sz = 0;
11145
11146 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
11147 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
11148
11149 if (xmit_type & XMIT_GSO) {
11150 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
11151 /* Check if LSO packet needs to be copied:
11152 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
11153 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070011154 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011155 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
11156 int wnd_idx = 0;
11157 int frag_idx = 0;
11158 u32 wnd_sum = 0;
11159
11160 /* Headers length */
11161 hlen = (int)(skb_transport_header(skb) - skb->data) +
11162 tcp_hdrlen(skb);
11163
11164 /* Amount of data (w/o headers) on linear part of SKB*/
11165 first_bd_sz = skb_headlen(skb) - hlen;
11166
11167 wnd_sum = first_bd_sz;
11168
11169 /* Calculate the first sum - it's special */
11170 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
11171 wnd_sum +=
11172 skb_shinfo(skb)->frags[frag_idx].size;
11173
11174 /* If there was data on linear skb data - check it */
11175 if (first_bd_sz > 0) {
11176 if (unlikely(wnd_sum < lso_mss)) {
11177 to_copy = 1;
11178 goto exit_lbl;
11179 }
11180
11181 wnd_sum -= first_bd_sz;
11182 }
11183
11184 /* Others are easier: run through the frag list and
11185 check all windows */
11186 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
11187 wnd_sum +=
11188 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
11189
11190 if (unlikely(wnd_sum < lso_mss)) {
11191 to_copy = 1;
11192 break;
11193 }
11194 wnd_sum -=
11195 skb_shinfo(skb)->frags[wnd_idx].size;
11196 }
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011197 } else {
11198 /* in non-LSO too fragmented packet should always
11199 be linearized */
11200 to_copy = 1;
11201 }
11202 }
11203
11204exit_lbl:
11205 if (unlikely(to_copy))
11206 DP(NETIF_MSG_TX_QUEUED,
11207 "Linearization IS REQUIRED for %s packet. "
11208 "num_frags %d hlen %d first_bd_sz %d\n",
11209 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
11210 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
11211
11212 return to_copy;
11213}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011214#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011215
11216/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011217 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011218 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011219 */
Stephen Hemminger613573252009-08-31 19:50:58 +000011220static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011221{
11222 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinca003922009-08-12 22:53:28 -070011223 struct bnx2x_fastpath *fp, *fp_stat;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011224 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011225 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070011226 struct eth_tx_start_bd *tx_start_bd;
11227 struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011228 struct eth_tx_parse_bd *pbd = NULL;
11229 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011230 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011231 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011232 u32 xmit_type = bnx2x_xmit_type(bp, skb);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011233 int i;
11234 u8 hlen = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011235 __le16 pkt_size = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011236
11237#ifdef BNX2X_STOP_ON_ERROR
11238 if (unlikely(bp->panic))
11239 return NETDEV_TX_BUSY;
11240#endif
11241
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011242 fp_index = skb_get_queue_mapping(skb);
11243 txq = netdev_get_tx_queue(dev, fp_index);
11244
Eilon Greensteinca003922009-08-12 22:53:28 -070011245 fp = &bp->fp[fp_index + bp->num_rx_queues];
11246 fp_stat = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011247
Yitchak Gertner231fd582008-08-25 15:27:06 -070011248 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011249 fp_stat->eth_q_stats.driver_xoff++;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011250 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011251 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
11252 return NETDEV_TX_BUSY;
11253 }
11254
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011255 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
11256 " gso type %x xmit_type %x\n",
11257 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
11258 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
11259
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011260#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000011261 /* First, check if we need to linearize the skb (due to FW
11262 restrictions). No need to check fragmentation if page size > 8K
11263 (there will be no violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011264 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
11265 /* Statistics of linearization */
11266 bp->lin_cnt++;
11267 if (skb_linearize(skb) != 0) {
11268 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
11269 "silently dropping this SKB\n");
11270 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011271 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011272 }
11273 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011274#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011275
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011276 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011277 Please read carefully. First we use one BD which we mark as start,
Eilon Greensteinca003922009-08-12 22:53:28 -070011278 then we have a parsing info BD (used for TSO or xsum),
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011279 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011280 (don't forget to mark the last one as last,
11281 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011282 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011283 */
11284
11285 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011286 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011287
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011288 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011289 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
Eilon Greensteinca003922009-08-12 22:53:28 -070011290 tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011291
Eilon Greensteinca003922009-08-12 22:53:28 -070011292 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
11293 tx_start_bd->general_data = (UNICAST_ADDRESS <<
11294 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070011295 /* header nbd */
Eilon Greensteinca003922009-08-12 22:53:28 -070011296 tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011297
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011298 /* remember the first BD of the packet */
11299 tx_buf->first_bd = fp->tx_bd_prod;
11300 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070011301 tx_buf->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011302
11303 DP(NETIF_MSG_TX_QUEUED,
11304 "sending pkt %u @%p next_idx %u bd %u @%p\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070011305 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011306
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011307#ifdef BCM_VLAN
11308 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
11309 (bp->flags & HW_VLAN_TX_FLAG)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011310 tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
11311 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011312 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011313#endif
Eilon Greensteinca003922009-08-12 22:53:28 -070011314 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011315
Eilon Greensteinca003922009-08-12 22:53:28 -070011316 /* turn on parsing and get a BD */
11317 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11318 pbd = &fp->tx_desc_ring[bd_prod].parse_bd;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011319
Eilon Greensteinca003922009-08-12 22:53:28 -070011320 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011321
11322 if (xmit_type & XMIT_CSUM) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011323 hlen = (skb_network_header(skb) - skb->data) / 2;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011324
11325 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011326 pbd->global_data =
11327 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
11328 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011329
11330 pbd->ip_hlen = (skb_transport_header(skb) -
11331 skb_network_header(skb)) / 2;
11332
11333 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
11334
11335 pbd->total_hlen = cpu_to_le16(hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070011336 hlen = hlen*2;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011337
Eilon Greensteinca003922009-08-12 22:53:28 -070011338 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011339
11340 if (xmit_type & XMIT_CSUM_V4)
Eilon Greensteinca003922009-08-12 22:53:28 -070011341 tx_start_bd->bd_flags.as_bitfield |=
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011342 ETH_TX_BD_FLAGS_IP_CSUM;
11343 else
Eilon Greensteinca003922009-08-12 22:53:28 -070011344 tx_start_bd->bd_flags.as_bitfield |=
11345 ETH_TX_BD_FLAGS_IPV6;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011346
11347 if (xmit_type & XMIT_CSUM_TCP) {
11348 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
11349
11350 } else {
11351 s8 fix = SKB_CS_OFF(skb); /* signed! */
11352
Eilon Greensteinca003922009-08-12 22:53:28 -070011353 pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011354
11355 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070011356 "hlen %d fix %d csum before fix %x\n",
11357 le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011358
11359 /* HW bug: fixup the CSUM */
11360 pbd->tcp_pseudo_csum =
11361 bnx2x_csum_fix(skb_transport_header(skb),
11362 SKB_CS(skb), fix);
11363
11364 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
11365 pbd->tcp_pseudo_csum);
11366 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011367 }
11368
11369 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011370 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011371
Eilon Greensteinca003922009-08-12 22:53:28 -070011372 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11373 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11374 nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */
11375 tx_start_bd->nbd = cpu_to_le16(nbd);
11376 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
11377 pkt_size = tx_start_bd->nbytes;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011378
11379 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011380 " nbytes %d flags %x vlan %x\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070011381 tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo,
11382 le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes),
11383 tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011384
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011385 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011386
11387 DP(NETIF_MSG_TX_QUEUED,
11388 "TSO packet len %d hlen %d total len %d tso size %d\n",
11389 skb->len, hlen, skb_headlen(skb),
11390 skb_shinfo(skb)->gso_size);
11391
Eilon Greensteinca003922009-08-12 22:53:28 -070011392 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011393
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011394 if (unlikely(skb_headlen(skb) > hlen))
Eilon Greensteinca003922009-08-12 22:53:28 -070011395 bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd,
11396 hlen, bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011397
11398 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
11399 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011400 pbd->tcp_flags = pbd_tcp_flags(skb);
11401
11402 if (xmit_type & XMIT_GSO_V4) {
11403 pbd->ip_id = swab16(ip_hdr(skb)->id);
11404 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011405 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
11406 ip_hdr(skb)->daddr,
11407 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011408
11409 } else
11410 pbd->tcp_pseudo_csum =
11411 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
11412 &ipv6_hdr(skb)->daddr,
11413 0, IPPROTO_TCP, 0));
11414
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011415 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
11416 }
Eilon Greensteinca003922009-08-12 22:53:28 -070011417 tx_data_bd = (struct eth_tx_bd *)tx_start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011418
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011419 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
11420 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011421
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011422 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070011423 tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
11424 if (total_pkt_bd == NULL)
11425 total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011426
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011427 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
11428 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011429
Eilon Greensteinca003922009-08-12 22:53:28 -070011430 tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11431 tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11432 tx_data_bd->nbytes = cpu_to_le16(frag->size);
11433 le16_add_cpu(&pkt_size, frag->size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011434
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011435 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070011436 "frag %d bd @%p addr (%x:%x) nbytes %d\n",
11437 i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo,
11438 le16_to_cpu(tx_data_bd->nbytes));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011439 }
11440
Eilon Greensteinca003922009-08-12 22:53:28 -070011441 DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011442
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011443 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11444
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011445 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011446 * if the packet contains or ends with it
11447 */
11448 if (TX_BD_POFF(bd_prod) < nbd)
11449 nbd++;
11450
Eilon Greensteinca003922009-08-12 22:53:28 -070011451 if (total_pkt_bd != NULL)
11452 total_pkt_bd->total_pkt_bytes = pkt_size;
11453
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011454 if (pbd)
11455 DP(NETIF_MSG_TX_QUEUED,
11456 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
11457 " tcp_flags %x xsum %x seq %u hlen %u\n",
11458 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
11459 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011460 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011461
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011462 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011463
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011464 /*
11465 * Make sure that the BD data is updated before updating the producer
11466 * since FW might read the BD right after the producer is updated.
11467 * This is only applicable for weak-ordered memory model archs such
11468 * as IA-64. The following barrier is also mandatory since FW will
11469 * assumes packets must have BDs.
11470 */
11471 wmb();
11472
Eilon Greensteinca003922009-08-12 22:53:28 -070011473 fp->tx_db.data.prod += nbd;
11474 barrier();
11475 DOORBELL(bp, fp->index - bp->num_rx_queues, fp->tx_db.raw);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011476
11477 mmiowb();
11478
Eilon Greenstein755735eb2008-06-23 20:35:13 -070011479 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011480
11481 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011482 netif_tx_stop_queue(txq);
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011483 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
11484 if we put Tx into XOFF state. */
11485 smp_mb();
Eilon Greensteinca003922009-08-12 22:53:28 -070011486 fp_stat->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011487 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011488 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011489 }
Eilon Greensteinca003922009-08-12 22:53:28 -070011490 fp_stat->tx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011491
11492 return NETDEV_TX_OK;
11493}
11494
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011495/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496static int bnx2x_open(struct net_device *dev)
11497{
11498 struct bnx2x *bp = netdev_priv(dev);
11499
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011500 netif_carrier_off(dev);
11501
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011502 bnx2x_set_power_state(bp, PCI_D0);
11503
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011504 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011505}
11506
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011507/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011508static int bnx2x_close(struct net_device *dev)
11509{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011510 struct bnx2x *bp = netdev_priv(dev);
11511
11512 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011513 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
11514 if (atomic_read(&bp->pdev->enable_cnt) == 1)
11515 if (!CHIP_REV_IS_SLOW(bp))
11516 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011517
11518 return 0;
11519}
11520
Eilon Greensteinf5372252009-02-12 08:38:30 +000011521/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011522static void bnx2x_set_rx_mode(struct net_device *dev)
11523{
11524 struct bnx2x *bp = netdev_priv(dev);
11525 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
11526 int port = BP_PORT(bp);
11527
11528 if (bp->state != BNX2X_STATE_OPEN) {
11529 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11530 return;
11531 }
11532
11533 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
11534
11535 if (dev->flags & IFF_PROMISC)
11536 rx_mode = BNX2X_RX_MODE_PROMISC;
11537
11538 else if ((dev->flags & IFF_ALLMULTI) ||
11539 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
11540 rx_mode = BNX2X_RX_MODE_ALLMULTI;
11541
11542 else { /* some multicasts */
11543 if (CHIP_IS_E1(bp)) {
11544 int i, old, offset;
11545 struct dev_mc_list *mclist;
11546 struct mac_configuration_cmd *config =
11547 bnx2x_sp(bp, mcast_config);
11548
11549 for (i = 0, mclist = dev->mc_list;
11550 mclist && (i < dev->mc_count);
11551 i++, mclist = mclist->next) {
11552
11553 config->config_table[i].
11554 cam_entry.msb_mac_addr =
11555 swab16(*(u16 *)&mclist->dmi_addr[0]);
11556 config->config_table[i].
11557 cam_entry.middle_mac_addr =
11558 swab16(*(u16 *)&mclist->dmi_addr[2]);
11559 config->config_table[i].
11560 cam_entry.lsb_mac_addr =
11561 swab16(*(u16 *)&mclist->dmi_addr[4]);
11562 config->config_table[i].cam_entry.flags =
11563 cpu_to_le16(port);
11564 config->config_table[i].
11565 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011566 config->config_table[i].target_table_entry.
11567 clients_bit_vector =
11568 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011569 config->config_table[i].
11570 target_table_entry.vlan_id = 0;
11571
11572 DP(NETIF_MSG_IFUP,
11573 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
11574 config->config_table[i].
11575 cam_entry.msb_mac_addr,
11576 config->config_table[i].
11577 cam_entry.middle_mac_addr,
11578 config->config_table[i].
11579 cam_entry.lsb_mac_addr);
11580 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011581 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011582 if (old > i) {
11583 for (; i < old; i++) {
11584 if (CAM_IS_INVALID(config->
11585 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000011586 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011587 break;
11588 }
11589 /* invalidate */
11590 CAM_INVALIDATE(config->
11591 config_table[i]);
11592 }
11593 }
11594
11595 if (CHIP_REV_IS_SLOW(bp))
11596 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
11597 else
11598 offset = BNX2X_MAX_MULTICAST*(1 + port);
11599
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011600 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011601 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011602 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011603 config->hdr.reserved1 = 0;
11604
Michael Chane665bfd2009-10-10 13:46:54 +000011605 bp->set_mac_pending++;
11606 smp_wmb();
11607
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011608 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
11609 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
11610 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
11611 0);
11612 } else { /* E1H */
11613 /* Accept one or more multicasts */
11614 struct dev_mc_list *mclist;
11615 u32 mc_filter[MC_HASH_SIZE];
11616 u32 crc, bit, regidx;
11617 int i;
11618
11619 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
11620
11621 for (i = 0, mclist = dev->mc_list;
11622 mclist && (i < dev->mc_count);
11623 i++, mclist = mclist->next) {
11624
Johannes Berg7c510e42008-10-27 17:47:26 -070011625 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
11626 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011627
11628 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
11629 bit = (crc >> 24) & 0xff;
11630 regidx = bit >> 5;
11631 bit &= 0x1f;
11632 mc_filter[regidx] |= (1 << bit);
11633 }
11634
11635 for (i = 0; i < MC_HASH_SIZE; i++)
11636 REG_WR(bp, MC_HASH_OFFSET(bp, i),
11637 mc_filter[i]);
11638 }
11639 }
11640
11641 bp->rx_mode = rx_mode;
11642 bnx2x_set_storm_rx_mode(bp);
11643}
11644
11645/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011646static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
11647{
11648 struct sockaddr *addr = p;
11649 struct bnx2x *bp = netdev_priv(dev);
11650
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011651 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011652 return -EINVAL;
11653
11654 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011655 if (netif_running(dev)) {
11656 if (CHIP_IS_E1(bp))
Michael Chane665bfd2009-10-10 13:46:54 +000011657 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011658 else
Michael Chane665bfd2009-10-10 13:46:54 +000011659 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011660 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011661
11662 return 0;
11663}
11664
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011665/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011666static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11667 int devad, u16 addr)
11668{
11669 struct bnx2x *bp = netdev_priv(netdev);
11670 u16 value;
11671 int rc;
11672 u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
11673
11674 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11675 prtad, devad, addr);
11676
11677 if (prtad != bp->mdio.prtad) {
11678 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
11679 prtad, bp->mdio.prtad);
11680 return -EINVAL;
11681 }
11682
11683 /* The HW expects different devad if CL22 is used */
11684 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11685
11686 bnx2x_acquire_phy_lock(bp);
11687 rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad,
11688 devad, addr, &value);
11689 bnx2x_release_phy_lock(bp);
11690 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11691
11692 if (!rc)
11693 rc = value;
11694 return rc;
11695}
11696
11697/* called with rtnl_lock */
11698static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11699 u16 addr, u16 value)
11700{
11701 struct bnx2x *bp = netdev_priv(netdev);
11702 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
11703 int rc;
11704
11705 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
11706 " value 0x%x\n", prtad, devad, addr, value);
11707
11708 if (prtad != bp->mdio.prtad) {
11709 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
11710 prtad, bp->mdio.prtad);
11711 return -EINVAL;
11712 }
11713
11714 /* The HW expects different devad if CL22 is used */
11715 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11716
11717 bnx2x_acquire_phy_lock(bp);
11718 rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad,
11719 devad, addr, value);
11720 bnx2x_release_phy_lock(bp);
11721 return rc;
11722}
11723
11724/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011725static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11726{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011727 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011728 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011729
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011730 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11731 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011732
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011733 if (!netif_running(dev))
11734 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011735
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011736 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011737}
11738
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011739/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011740static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
11741{
11742 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011743 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011744
11745 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
11746 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
11747 return -EINVAL;
11748
11749 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080011750 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011751 * only updated as part of load
11752 */
11753 dev->mtu = new_mtu;
11754
11755 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011756 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11757 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011758 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011759
11760 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011761}
11762
11763static void bnx2x_tx_timeout(struct net_device *dev)
11764{
11765 struct bnx2x *bp = netdev_priv(dev);
11766
11767#ifdef BNX2X_STOP_ON_ERROR
11768 if (!bp->panic)
11769 bnx2x_panic();
11770#endif
11771 /* This allows the netif to be shutdown gracefully before resetting */
11772 schedule_work(&bp->reset_task);
11773}
11774
11775#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011776/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011777static void bnx2x_vlan_rx_register(struct net_device *dev,
11778 struct vlan_group *vlgrp)
11779{
11780 struct bnx2x *bp = netdev_priv(dev);
11781
11782 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011783
11784 /* Set flags according to the required capabilities */
11785 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
11786
11787 if (dev->features & NETIF_F_HW_VLAN_TX)
11788 bp->flags |= HW_VLAN_TX_FLAG;
11789
11790 if (dev->features & NETIF_F_HW_VLAN_RX)
11791 bp->flags |= HW_VLAN_RX_FLAG;
11792
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011793 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080011794 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011795}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011796
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011797#endif
11798
11799#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11800static void poll_bnx2x(struct net_device *dev)
11801{
11802 struct bnx2x *bp = netdev_priv(dev);
11803
11804 disable_irq(bp->pdev->irq);
11805 bnx2x_interrupt(bp->pdev->irq, dev);
11806 enable_irq(bp->pdev->irq);
11807}
11808#endif
11809
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011810static const struct net_device_ops bnx2x_netdev_ops = {
11811 .ndo_open = bnx2x_open,
11812 .ndo_stop = bnx2x_close,
11813 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011814 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011815 .ndo_set_mac_address = bnx2x_change_mac_addr,
11816 .ndo_validate_addr = eth_validate_addr,
11817 .ndo_do_ioctl = bnx2x_ioctl,
11818 .ndo_change_mtu = bnx2x_change_mtu,
11819 .ndo_tx_timeout = bnx2x_tx_timeout,
11820#ifdef BCM_VLAN
11821 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
11822#endif
11823#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11824 .ndo_poll_controller = poll_bnx2x,
11825#endif
11826};
11827
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011828static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
11829 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011830{
11831 struct bnx2x *bp;
11832 int rc;
11833
11834 SET_NETDEV_DEV(dev, &pdev->dev);
11835 bp = netdev_priv(dev);
11836
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011837 bp->dev = dev;
11838 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011839 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011840 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011841
11842 rc = pci_enable_device(pdev);
11843 if (rc) {
11844 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
11845 goto err_out;
11846 }
11847
11848 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
11849 printk(KERN_ERR PFX "Cannot find PCI device base address,"
11850 " aborting\n");
11851 rc = -ENODEV;
11852 goto err_out_disable;
11853 }
11854
11855 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11856 printk(KERN_ERR PFX "Cannot find second PCI device"
11857 " base address, aborting\n");
11858 rc = -ENODEV;
11859 goto err_out_disable;
11860 }
11861
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011862 if (atomic_read(&pdev->enable_cnt) == 1) {
11863 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11864 if (rc) {
11865 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
11866 " aborting\n");
11867 goto err_out_disable;
11868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011869
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011870 pci_set_master(pdev);
11871 pci_save_state(pdev);
11872 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011873
11874 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11875 if (bp->pm_cap == 0) {
11876 printk(KERN_ERR PFX "Cannot find power management"
11877 " capability, aborting\n");
11878 rc = -EIO;
11879 goto err_out_release;
11880 }
11881
11882 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
11883 if (bp->pcie_cap == 0) {
11884 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
11885 " aborting\n");
11886 rc = -EIO;
11887 goto err_out_release;
11888 }
11889
Yang Hongyang6a355282009-04-06 19:01:13 -070011890 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011891 bp->flags |= USING_DAC_FLAG;
Yang Hongyang6a355282009-04-06 19:01:13 -070011892 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011893 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
11894 " failed, aborting\n");
11895 rc = -EIO;
11896 goto err_out_release;
11897 }
11898
Yang Hongyang284901a2009-04-06 19:01:15 -070011899 } else if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011900 printk(KERN_ERR PFX "System does not support DMA,"
11901 " aborting\n");
11902 rc = -EIO;
11903 goto err_out_release;
11904 }
11905
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011906 dev->mem_start = pci_resource_start(pdev, 0);
11907 dev->base_addr = dev->mem_start;
11908 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011909
11910 dev->irq = pdev->irq;
11911
Arjan van de Ven275f1652008-10-20 21:42:39 -070011912 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011913 if (!bp->regview) {
11914 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
11915 rc = -ENOMEM;
11916 goto err_out_release;
11917 }
11918
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011919 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11920 min_t(u64, BNX2X_DB_SIZE,
11921 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011922 if (!bp->doorbells) {
11923 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
11924 rc = -ENOMEM;
11925 goto err_out_unmap;
11926 }
11927
11928 bnx2x_set_power_state(bp, PCI_D0);
11929
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011930 /* clean indirect addresses */
11931 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11932 PCICFG_VENDOR_ID_OFFSET);
11933 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
11934 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
11935 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
11936 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011937
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011938 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011939
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011940 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011941 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011942 dev->features |= NETIF_F_SG;
11943 dev->features |= NETIF_F_HW_CSUM;
11944 if (bp->flags & USING_DAC_FLAG)
11945 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +000011946 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
11947 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011948#ifdef BCM_VLAN
11949 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011950 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +000011951
11952 dev->vlan_features |= NETIF_F_SG;
11953 dev->vlan_features |= NETIF_F_HW_CSUM;
11954 if (bp->flags & USING_DAC_FLAG)
11955 dev->vlan_features |= NETIF_F_HIGHDMA;
11956 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
11957 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011958#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011959
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011960 /* get_port_hwinfo() will set prtad and mmds properly */
11961 bp->mdio.prtad = MDIO_PRTAD_NONE;
11962 bp->mdio.mmds = 0;
11963 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11964 bp->mdio.dev = dev;
11965 bp->mdio.mdio_read = bnx2x_mdio_read;
11966 bp->mdio.mdio_write = bnx2x_mdio_write;
11967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011968 return 0;
11969
11970err_out_unmap:
11971 if (bp->regview) {
11972 iounmap(bp->regview);
11973 bp->regview = NULL;
11974 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011975 if (bp->doorbells) {
11976 iounmap(bp->doorbells);
11977 bp->doorbells = NULL;
11978 }
11979
11980err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011981 if (atomic_read(&pdev->enable_cnt) == 1)
11982 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011983
11984err_out_disable:
11985 pci_disable_device(pdev);
11986 pci_set_drvdata(pdev, NULL);
11987
11988err_out:
11989 return rc;
11990}
11991
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011992static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11993 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011994{
11995 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11996
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011997 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11998
11999 /* return value of 1=2.5GHz 2=5GHz */
12000 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080012001}
12002
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012003static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
12004{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012005 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012006 struct bnx2x_fw_file_hdr *fw_hdr;
12007 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012008 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012009 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012010 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012011 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012012
12013 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
12014 return -EINVAL;
12015
12016 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12017 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12018
12019 /* Make sure none of the offsets and sizes make us read beyond
12020 * the end of the firmware data */
12021 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12022 offset = be32_to_cpu(sections[i].offset);
12023 len = be32_to_cpu(sections[i].len);
12024 if (offset + len > firmware->size) {
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012025 printk(KERN_ERR PFX "Section %d length is out of "
12026 "bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012027 return -EINVAL;
12028 }
12029 }
12030
12031 /* Likewise for the init_ops offsets */
12032 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
12033 ops_offsets = (u16 *)(firmware->data + offset);
12034 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12035
12036 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12037 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012038 printk(KERN_ERR PFX "Section offset %d is out of "
12039 "bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012040 return -EINVAL;
12041 }
12042 }
12043
12044 /* Check FW version */
12045 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12046 fw_ver = firmware->data + offset;
12047 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12048 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12049 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12050 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
12051 printk(KERN_ERR PFX "Bad FW version:%d.%d.%d.%d."
12052 " Should be %d.%d.%d.%d\n",
12053 fw_ver[0], fw_ver[1], fw_ver[2],
12054 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
12055 BCM_5710_FW_MINOR_VERSION,
12056 BCM_5710_FW_REVISION_VERSION,
12057 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012058 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012059 }
12060
12061 return 0;
12062}
12063
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012064static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012065{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012066 const __be32 *source = (const __be32 *)_source;
12067 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012068 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012069
12070 for (i = 0; i < n/4; i++)
12071 target[i] = be32_to_cpu(source[i]);
12072}
12073
12074/*
12075 Ops array is stored in the following format:
12076 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12077 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012078static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012079{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012080 const __be32 *source = (const __be32 *)_source;
12081 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012082 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012083
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012084 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012085 tmp = be32_to_cpu(source[j]);
12086 target[i].op = (tmp >> 24) & 0xff;
12087 target[i].offset = tmp & 0xffffff;
12088 target[i].raw_data = be32_to_cpu(source[j+1]);
12089 }
12090}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012091
12092static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012093{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012094 const __be16 *source = (const __be16 *)_source;
12095 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012096 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012097
12098 for (i = 0; i < n/2; i++)
12099 target[i] = be16_to_cpu(source[i]);
12100}
12101
12102#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012103 do { \
12104 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12105 bp->arr = kmalloc(len, GFP_KERNEL); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012106 if (!bp->arr) { \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012107 printk(KERN_ERR PFX "Failed to allocate %d bytes " \
12108 "for "#arr"\n", len); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012109 goto lbl; \
12110 } \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012111 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12112 (u8 *)bp->arr, len); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012113 } while (0)
12114
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012115static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
12116{
12117 char fw_file_name[40] = {0};
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012118 struct bnx2x_fw_file_hdr *fw_hdr;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012119 int rc, offset;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012120
12121 /* Create a FW file name */
12122 if (CHIP_IS_E1(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012123 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012124 else
12125 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1H);
12126
12127 sprintf(fw_file_name + offset, "%d.%d.%d.%d.fw",
12128 BCM_5710_FW_MAJOR_VERSION,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012129 BCM_5710_FW_MINOR_VERSION,
12130 BCM_5710_FW_REVISION_VERSION,
12131 BCM_5710_FW_ENGINEERING_VERSION);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012132
12133 printk(KERN_INFO PFX "Loading %s\n", fw_file_name);
12134
12135 rc = request_firmware(&bp->firmware, fw_file_name, dev);
12136 if (rc) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012137 printk(KERN_ERR PFX "Can't load firmware file %s\n",
12138 fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012139 goto request_firmware_exit;
12140 }
12141
12142 rc = bnx2x_check_firmware(bp);
12143 if (rc) {
12144 printk(KERN_ERR PFX "Corrupt firmware file %s\n", fw_file_name);
12145 goto request_firmware_exit;
12146 }
12147
12148 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12149
12150 /* Initialize the pointers to the init arrays */
12151 /* Blob */
12152 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12153
12154 /* Opcodes */
12155 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12156
12157 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012158 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12159 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012160
12161 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012162 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12163 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12164 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12165 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12166 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12167 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12168 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12169 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12170 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12171 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12172 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12173 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12174 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12175 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12176 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12177 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012178
12179 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012180
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012181init_offsets_alloc_err:
12182 kfree(bp->init_ops);
12183init_ops_alloc_err:
12184 kfree(bp->init_data);
12185request_firmware_exit:
12186 release_firmware(bp->firmware);
12187
12188 return rc;
12189}
12190
12191
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012192static int __devinit bnx2x_init_one(struct pci_dev *pdev,
12193 const struct pci_device_id *ent)
12194{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012195 struct net_device *dev = NULL;
12196 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012197 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -080012198 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012200 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012201 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012202 if (!dev) {
12203 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012204 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012205 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012206
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012207 bp = netdev_priv(dev);
12208 bp->msglevel = debug;
12209
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012210 pci_set_drvdata(pdev, dev);
12211
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012212 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012213 if (rc < 0) {
12214 free_netdev(dev);
12215 return rc;
12216 }
12217
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012218 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012219 if (rc)
12220 goto init_one_exit;
12221
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012222 /* Set init arrays */
12223 rc = bnx2x_init_firmware(bp, &pdev->dev);
12224 if (rc) {
12225 printk(KERN_ERR PFX "Error loading firmware\n");
12226 goto init_one_exit;
12227 }
12228
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012229 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012230 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012231 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012232 goto init_one_exit;
12233 }
12234
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012235 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Eliezer Tamir25047952008-02-28 11:50:16 -080012236 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein87942b42009-02-12 08:36:49 +000012237 " IRQ %d, ", dev->name, board_info[ent->driver_data].name,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012238 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012239 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
Eliezer Tamir25047952008-02-28 11:50:16 -080012240 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070012241 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012242
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012243 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012244
12245init_one_exit:
12246 if (bp->regview)
12247 iounmap(bp->regview);
12248
12249 if (bp->doorbells)
12250 iounmap(bp->doorbells);
12251
12252 free_netdev(dev);
12253
12254 if (atomic_read(&pdev->enable_cnt) == 1)
12255 pci_release_regions(pdev);
12256
12257 pci_disable_device(pdev);
12258 pci_set_drvdata(pdev, NULL);
12259
12260 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012261}
12262
12263static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
12264{
12265 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012266 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012267
Eliezer Tamir228241e2008-02-28 11:56:57 -080012268 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080012269 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12270 return;
12271 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012272 bp = netdev_priv(dev);
12273
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012274 unregister_netdev(dev);
12275
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012276 kfree(bp->init_ops_offsets);
12277 kfree(bp->init_ops);
12278 kfree(bp->init_data);
12279 release_firmware(bp->firmware);
12280
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012281 if (bp->regview)
12282 iounmap(bp->regview);
12283
12284 if (bp->doorbells)
12285 iounmap(bp->doorbells);
12286
12287 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012288
12289 if (atomic_read(&pdev->enable_cnt) == 1)
12290 pci_release_regions(pdev);
12291
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012292 pci_disable_device(pdev);
12293 pci_set_drvdata(pdev, NULL);
12294}
12295
12296static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
12297{
12298 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012299 struct bnx2x *bp;
12300
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012301 if (!dev) {
12302 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12303 return -ENODEV;
12304 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012305 bp = netdev_priv(dev);
12306
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012307 rtnl_lock();
12308
12309 pci_save_state(pdev);
12310
12311 if (!netif_running(dev)) {
12312 rtnl_unlock();
12313 return 0;
12314 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012315
12316 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012317
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012318 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012319
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012320 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080012321
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012322 rtnl_unlock();
12323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012324 return 0;
12325}
12326
12327static int bnx2x_resume(struct pci_dev *pdev)
12328{
12329 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012330 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012331 int rc;
12332
Eliezer Tamir228241e2008-02-28 11:56:57 -080012333 if (!dev) {
12334 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12335 return -ENODEV;
12336 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012337 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012338
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012339 rtnl_lock();
12340
Eliezer Tamir228241e2008-02-28 11:56:57 -080012341 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012342
12343 if (!netif_running(dev)) {
12344 rtnl_unlock();
12345 return 0;
12346 }
12347
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012348 bnx2x_set_power_state(bp, PCI_D0);
12349 netif_device_attach(dev);
12350
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012351 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012352
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012353 rtnl_unlock();
12354
12355 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012356}
12357
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012358static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12359{
12360 int i;
12361
12362 bp->state = BNX2X_STATE_ERROR;
12363
12364 bp->rx_mode = BNX2X_RX_MODE_NONE;
12365
12366 bnx2x_netif_stop(bp, 0);
12367
12368 del_timer_sync(&bp->timer);
12369 bp->stats_state = STATS_STATE_DISABLED;
12370 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
12371
12372 /* Release IRQs */
12373 bnx2x_free_irq(bp);
12374
12375 if (CHIP_IS_E1(bp)) {
12376 struct mac_configuration_cmd *config =
12377 bnx2x_sp(bp, mcast_config);
12378
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012379 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012380 CAM_INVALIDATE(config->config_table[i]);
12381 }
12382
12383 /* Free SKBs, SGEs, TPA pool and driver internals */
12384 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012385 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012386 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012387 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000012388 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012389 bnx2x_free_mem(bp);
12390
12391 bp->state = BNX2X_STATE_CLOSED;
12392
12393 netif_carrier_off(bp->dev);
12394
12395 return 0;
12396}
12397
12398static void bnx2x_eeh_recover(struct bnx2x *bp)
12399{
12400 u32 val;
12401
12402 mutex_init(&bp->port.phy_mutex);
12403
12404 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
12405 bp->link_params.shmem_base = bp->common.shmem_base;
12406 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
12407
12408 if (!bp->common.shmem_base ||
12409 (bp->common.shmem_base < 0xA0000) ||
12410 (bp->common.shmem_base >= 0xC0000)) {
12411 BNX2X_DEV_INFO("MCP not active\n");
12412 bp->flags |= NO_MCP_FLAG;
12413 return;
12414 }
12415
12416 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12417 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12418 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12419 BNX2X_ERR("BAD MCP validity signature\n");
12420
12421 if (!BP_NOMCP(bp)) {
12422 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
12423 & DRV_MSG_SEQ_NUMBER_MASK);
12424 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12425 }
12426}
12427
Wendy Xiong493adb12008-06-23 20:36:22 -070012428/**
12429 * bnx2x_io_error_detected - called when PCI error is detected
12430 * @pdev: Pointer to PCI device
12431 * @state: The current pci connection state
12432 *
12433 * This function is called after a PCI bus error affecting
12434 * this device has been detected.
12435 */
12436static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12437 pci_channel_state_t state)
12438{
12439 struct net_device *dev = pci_get_drvdata(pdev);
12440 struct bnx2x *bp = netdev_priv(dev);
12441
12442 rtnl_lock();
12443
12444 netif_device_detach(dev);
12445
Dean Nelson07ce50e2009-07-31 09:13:25 +000012446 if (state == pci_channel_io_perm_failure) {
12447 rtnl_unlock();
12448 return PCI_ERS_RESULT_DISCONNECT;
12449 }
12450
Wendy Xiong493adb12008-06-23 20:36:22 -070012451 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012452 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012453
12454 pci_disable_device(pdev);
12455
12456 rtnl_unlock();
12457
12458 /* Request a slot reset */
12459 return PCI_ERS_RESULT_NEED_RESET;
12460}
12461
12462/**
12463 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12464 * @pdev: Pointer to PCI device
12465 *
12466 * Restart the card from scratch, as if from a cold-boot.
12467 */
12468static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12469{
12470 struct net_device *dev = pci_get_drvdata(pdev);
12471 struct bnx2x *bp = netdev_priv(dev);
12472
12473 rtnl_lock();
12474
12475 if (pci_enable_device(pdev)) {
12476 dev_err(&pdev->dev,
12477 "Cannot re-enable PCI device after reset\n");
12478 rtnl_unlock();
12479 return PCI_ERS_RESULT_DISCONNECT;
12480 }
12481
12482 pci_set_master(pdev);
12483 pci_restore_state(pdev);
12484
12485 if (netif_running(dev))
12486 bnx2x_set_power_state(bp, PCI_D0);
12487
12488 rtnl_unlock();
12489
12490 return PCI_ERS_RESULT_RECOVERED;
12491}
12492
12493/**
12494 * bnx2x_io_resume - called when traffic can start flowing again
12495 * @pdev: Pointer to PCI device
12496 *
12497 * This callback is called when the error recovery driver tells us that
12498 * its OK to resume normal operation.
12499 */
12500static void bnx2x_io_resume(struct pci_dev *pdev)
12501{
12502 struct net_device *dev = pci_get_drvdata(pdev);
12503 struct bnx2x *bp = netdev_priv(dev);
12504
12505 rtnl_lock();
12506
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012507 bnx2x_eeh_recover(bp);
12508
Wendy Xiong493adb12008-06-23 20:36:22 -070012509 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012510 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012511
12512 netif_device_attach(dev);
12513
12514 rtnl_unlock();
12515}
12516
12517static struct pci_error_handlers bnx2x_err_handler = {
12518 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012519 .slot_reset = bnx2x_io_slot_reset,
12520 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012521};
12522
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012523static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012524 .name = DRV_MODULE_NAME,
12525 .id_table = bnx2x_pci_tbl,
12526 .probe = bnx2x_init_one,
12527 .remove = __devexit_p(bnx2x_remove_one),
12528 .suspend = bnx2x_suspend,
12529 .resume = bnx2x_resume,
12530 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012531};
12532
12533static int __init bnx2x_init(void)
12534{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012535 int ret;
12536
Eilon Greenstein938cf542009-08-12 08:23:37 +000012537 printk(KERN_INFO "%s", version);
12538
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012539 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12540 if (bnx2x_wq == NULL) {
12541 printk(KERN_ERR PFX "Cannot create workqueue\n");
12542 return -ENOMEM;
12543 }
12544
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012545 ret = pci_register_driver(&bnx2x_pci_driver);
12546 if (ret) {
12547 printk(KERN_ERR PFX "Cannot register driver\n");
12548 destroy_workqueue(bnx2x_wq);
12549 }
12550 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012551}
12552
12553static void __exit bnx2x_cleanup(void)
12554{
12555 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012556
12557 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012558}
12559
12560module_init(bnx2x_init);
12561module_exit(bnx2x_cleanup);
12562
Michael Chan993ac7b2009-10-10 13:46:56 +000012563#ifdef BCM_CNIC
12564
12565/* count denotes the number of new completions we have seen */
12566static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12567{
12568 struct eth_spe *spe;
12569
12570#ifdef BNX2X_STOP_ON_ERROR
12571 if (unlikely(bp->panic))
12572 return;
12573#endif
12574
12575 spin_lock_bh(&bp->spq_lock);
12576 bp->cnic_spq_pending -= count;
12577
12578 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
12579 bp->cnic_spq_pending++) {
12580
12581 if (!bp->cnic_kwq_pending)
12582 break;
12583
12584 spe = bnx2x_sp_get_next(bp);
12585 *spe = *bp->cnic_kwq_cons;
12586
12587 bp->cnic_kwq_pending--;
12588
12589 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
12590 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12591
12592 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12593 bp->cnic_kwq_cons = bp->cnic_kwq;
12594 else
12595 bp->cnic_kwq_cons++;
12596 }
12597 bnx2x_sp_prod_update(bp);
12598 spin_unlock_bh(&bp->spq_lock);
12599}
12600
12601static int bnx2x_cnic_sp_queue(struct net_device *dev,
12602 struct kwqe_16 *kwqes[], u32 count)
12603{
12604 struct bnx2x *bp = netdev_priv(dev);
12605 int i;
12606
12607#ifdef BNX2X_STOP_ON_ERROR
12608 if (unlikely(bp->panic))
12609 return -EIO;
12610#endif
12611
12612 spin_lock_bh(&bp->spq_lock);
12613
12614 for (i = 0; i < count; i++) {
12615 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12616
12617 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12618 break;
12619
12620 *bp->cnic_kwq_prod = *spe;
12621
12622 bp->cnic_kwq_pending++;
12623
12624 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
12625 spe->hdr.conn_and_cmd_data, spe->hdr.type,
12626 spe->data.mac_config_addr.hi,
12627 spe->data.mac_config_addr.lo,
12628 bp->cnic_kwq_pending);
12629
12630 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12631 bp->cnic_kwq_prod = bp->cnic_kwq;
12632 else
12633 bp->cnic_kwq_prod++;
12634 }
12635
12636 spin_unlock_bh(&bp->spq_lock);
12637
12638 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12639 bnx2x_cnic_sp_post(bp, 0);
12640
12641 return i;
12642}
12643
12644static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12645{
12646 struct cnic_ops *c_ops;
12647 int rc = 0;
12648
12649 mutex_lock(&bp->cnic_mutex);
12650 c_ops = bp->cnic_ops;
12651 if (c_ops)
12652 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12653 mutex_unlock(&bp->cnic_mutex);
12654
12655 return rc;
12656}
12657
12658static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12659{
12660 struct cnic_ops *c_ops;
12661 int rc = 0;
12662
12663 rcu_read_lock();
12664 c_ops = rcu_dereference(bp->cnic_ops);
12665 if (c_ops)
12666 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12667 rcu_read_unlock();
12668
12669 return rc;
12670}
12671
12672/*
12673 * for commands that have no data
12674 */
12675static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
12676{
12677 struct cnic_ctl_info ctl = {0};
12678
12679 ctl.cmd = cmd;
12680
12681 return bnx2x_cnic_ctl_send(bp, &ctl);
12682}
12683
12684static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
12685{
12686 struct cnic_ctl_info ctl;
12687
12688 /* first we tell CNIC and only then we count this as a completion */
12689 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12690 ctl.data.comp.cid = cid;
12691
12692 bnx2x_cnic_ctl_send_bh(bp, &ctl);
12693 bnx2x_cnic_sp_post(bp, 1);
12694}
12695
12696static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12697{
12698 struct bnx2x *bp = netdev_priv(dev);
12699 int rc = 0;
12700
12701 switch (ctl->cmd) {
12702 case DRV_CTL_CTXTBL_WR_CMD: {
12703 u32 index = ctl->data.io.offset;
12704 dma_addr_t addr = ctl->data.io.dma_addr;
12705
12706 bnx2x_ilt_wr(bp, index, addr);
12707 break;
12708 }
12709
12710 case DRV_CTL_COMPLETION_CMD: {
12711 int count = ctl->data.comp.comp_count;
12712
12713 bnx2x_cnic_sp_post(bp, count);
12714 break;
12715 }
12716
12717 /* rtnl_lock is held. */
12718 case DRV_CTL_START_L2_CMD: {
12719 u32 cli = ctl->data.ring.client_id;
12720
12721 bp->rx_mode_cl_mask |= (1 << cli);
12722 bnx2x_set_storm_rx_mode(bp);
12723 break;
12724 }
12725
12726 /* rtnl_lock is held. */
12727 case DRV_CTL_STOP_L2_CMD: {
12728 u32 cli = ctl->data.ring.client_id;
12729
12730 bp->rx_mode_cl_mask &= ~(1 << cli);
12731 bnx2x_set_storm_rx_mode(bp);
12732 break;
12733 }
12734
12735 default:
12736 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12737 rc = -EINVAL;
12738 }
12739
12740 return rc;
12741}
12742
12743static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
12744{
12745 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12746
12747 if (bp->flags & USING_MSIX_FLAG) {
12748 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12749 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12750 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12751 } else {
12752 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12753 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12754 }
12755 cp->irq_arr[0].status_blk = bp->cnic_sb;
12756 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
12757 cp->irq_arr[1].status_blk = bp->def_status_blk;
12758 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
12759
12760 cp->num_irq = 2;
12761}
12762
12763static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12764 void *data)
12765{
12766 struct bnx2x *bp = netdev_priv(dev);
12767 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12768
12769 if (ops == NULL)
12770 return -EINVAL;
12771
12772 if (atomic_read(&bp->intr_sem) != 0)
12773 return -EBUSY;
12774
12775 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12776 if (!bp->cnic_kwq)
12777 return -ENOMEM;
12778
12779 bp->cnic_kwq_cons = bp->cnic_kwq;
12780 bp->cnic_kwq_prod = bp->cnic_kwq;
12781 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12782
12783 bp->cnic_spq_pending = 0;
12784 bp->cnic_kwq_pending = 0;
12785
12786 bp->cnic_data = data;
12787
12788 cp->num_irq = 0;
12789 cp->drv_state = CNIC_DRV_STATE_REGD;
12790
12791 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
12792
12793 bnx2x_setup_cnic_irq_info(bp);
12794 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
12795 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
12796 rcu_assign_pointer(bp->cnic_ops, ops);
12797
12798 return 0;
12799}
12800
12801static int bnx2x_unregister_cnic(struct net_device *dev)
12802{
12803 struct bnx2x *bp = netdev_priv(dev);
12804 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12805
12806 mutex_lock(&bp->cnic_mutex);
12807 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
12808 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
12809 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
12810 }
12811 cp->drv_state = 0;
12812 rcu_assign_pointer(bp->cnic_ops, NULL);
12813 mutex_unlock(&bp->cnic_mutex);
12814 synchronize_rcu();
12815 kfree(bp->cnic_kwq);
12816 bp->cnic_kwq = NULL;
12817
12818 return 0;
12819}
12820
12821struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12822{
12823 struct bnx2x *bp = netdev_priv(dev);
12824 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12825
12826 cp->drv_owner = THIS_MODULE;
12827 cp->chip_id = CHIP_ID(bp);
12828 cp->pdev = bp->pdev;
12829 cp->io_base = bp->regview;
12830 cp->io_base2 = bp->doorbells;
12831 cp->max_kwqe_pending = 8;
12832 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
12833 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
12834 cp->ctx_tbl_len = CNIC_ILT_LINES;
12835 cp->starting_cid = BCM_CNIC_CID_START;
12836 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12837 cp->drv_ctl = bnx2x_drv_ctl;
12838 cp->drv_register_cnic = bnx2x_register_cnic;
12839 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
12840
12841 return cp;
12842}
12843EXPORT_SYMBOL(bnx2x_cnic_probe);
12844
12845#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012846