blob: 65929cc37406e66041680f238c6a79a8e8e52d97 [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020037
Paul Walmsley88b8ba92008-07-03 12:24:46 +030038/* Maximum DPLL multiplier, divider values for OMAP3 */
39#define OMAP3_MAX_DPLL_MULT 2048
40#define OMAP3_MAX_DPLL_DIV 128
41
Paul Walmsleyb045d082008-03-18 11:24:28 +020042/*
43 * DPLL1 supplies clock to the MPU.
44 * DPLL2 supplies clock to the IVA2.
45 * DPLL3 supplies CORE domain clocks.
46 * DPLL4 supplies peripheral clocks.
47 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
48 */
49
Paul Walmsley542313c2008-07-03 12:24:45 +030050/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
51#define DPLL_LOW_POWER_STOP 0x1
52#define DPLL_LOW_POWER_BYPASS 0x5
53#define DPLL_LOCKED 0x7
54
Paul Walmsleyb045d082008-03-18 11:24:28 +020055/* PRM CLOCKS */
56
57/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
58static struct clk omap_32k_fck = {
59 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000060 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020061 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000062 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020063};
64
65static struct clk secure_32k_fck = {
66 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000069 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000075 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020076 .rate = 12000000,
Russell King44dc9d02009-01-19 15:51:11 +000077 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020078};
79
80static struct clk virt_13m_ck = {
81 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 13000000,
Russell King44dc9d02009-01-19 15:51:11 +000084 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_16_8m_ck = {
88 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 16800000,
Russell King44dc9d02009-01-19 15:51:11 +000091 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_19_2m_ck = {
95 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 19200000,
Russell King44dc9d02009-01-19 15:51:11 +000098 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_26m_ck = {
102 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 26000000,
Russell King44dc9d02009-01-19 15:51:11 +0000105 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_38_4m_ck = {
109 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 38400000,
Russell King44dc9d02009-01-19 15:51:11 +0000112 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static const struct clksel_rate osc_sys_12m_rates[] = {
116 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
117 { .div = 0 }
118};
119
120static const struct clksel_rate osc_sys_13m_rates[] = {
121 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
122 { .div = 0 }
123};
124
125static const struct clksel_rate osc_sys_16_8m_rates[] = {
126 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
127 { .div = 0 }
128};
129
130static const struct clksel_rate osc_sys_19_2m_rates[] = {
131 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
132 { .div = 0 }
133};
134
135static const struct clksel_rate osc_sys_26m_rates[] = {
136 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
137 { .div = 0 }
138};
139
140static const struct clksel_rate osc_sys_38_4m_rates[] = {
141 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
142 { .div = 0 }
143};
144
145static const struct clksel osc_sys_clksel[] = {
146 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
147 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
148 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
149 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
150 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
151 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
152 { .parent = NULL },
153};
154
155/* Oscillator clock */
156/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
157static struct clk osc_sys_ck = {
158 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000159 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200160 .init = &omap2_init_clksel_parent,
161 .clksel_reg = OMAP3430_PRM_CLKSEL,
162 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
163 .clksel = osc_sys_clksel,
164 /* REVISIT: deal with autoextclkmode? */
Russell King44dc9d02009-01-19 15:51:11 +0000165 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200166 .recalc = &omap2_clksel_recalc,
167};
168
169static const struct clksel_rate div2_rates[] = {
170 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
171 { .div = 2, .val = 2, .flags = RATE_IN_343X },
172 { .div = 0 }
173};
174
175static const struct clksel sys_clksel[] = {
176 { .parent = &osc_sys_ck, .rates = div2_rates },
177 { .parent = NULL }
178};
179
180/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
181/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
182static struct clk sys_ck = {
183 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000184 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200185 .parent = &osc_sys_ck,
186 .init = &omap2_init_clksel_parent,
187 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
188 .clksel_mask = OMAP_SYSCLKDIV_MASK,
189 .clksel = sys_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000190 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000197 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200198};
199
200/* Optional external clock input for some McBSPs */
201static struct clk mcbsp_clks = {
202 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000203 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000204 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200205};
206
207/* PRM EXTERNAL CLOCK OUTPUT */
208
209static struct clk sys_clkout1 = {
210 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000211 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200212 .parent = &osc_sys_ck,
213 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
214 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200215 .recalc = &followparent_recalc,
216};
217
218/* DPLLS */
219
220/* CM CLOCKS */
221
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200222static const struct clksel_rate dpll_bypass_rates[] = {
223 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
224 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200225};
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_locked_rates[] = {
228 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
232static const struct clksel_rate div16_dpll_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 2, .val = 2, .flags = RATE_IN_343X },
235 { .div = 3, .val = 3, .flags = RATE_IN_343X },
236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
237 { .div = 5, .val = 5, .flags = RATE_IN_343X },
238 { .div = 6, .val = 6, .flags = RATE_IN_343X },
239 { .div = 7, .val = 7, .flags = RATE_IN_343X },
240 { .div = 8, .val = 8, .flags = RATE_IN_343X },
241 { .div = 9, .val = 9, .flags = RATE_IN_343X },
242 { .div = 10, .val = 10, .flags = RATE_IN_343X },
243 { .div = 11, .val = 11, .flags = RATE_IN_343X },
244 { .div = 12, .val = 12, .flags = RATE_IN_343X },
245 { .div = 13, .val = 13, .flags = RATE_IN_343X },
246 { .div = 14, .val = 14, .flags = RATE_IN_343X },
247 { .div = 15, .val = 15, .flags = RATE_IN_343X },
248 { .div = 16, .val = 16, .flags = RATE_IN_343X },
249 { .div = 0 }
250};
251
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200252/* DPLL1 */
253/* MPU clock source */
254/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300255static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
257 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
258 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700259 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200260 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
261 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200263 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
264 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
265 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
267 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
268 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
269 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_multiplier = OMAP3_MAX_DPLL_MULT,
271 .max_divider = OMAP3_MAX_DPLL_DIV,
272 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200273};
274
275static struct clk dpll1_ck = {
276 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000277 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200278 .parent = &sys_ck,
279 .dpll_data = &dpll1_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000280 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300281 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700282 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200283 .recalc = &omap3_dpll_recalc,
284};
285
286/*
287 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
288 * DPLL isn't bypassed.
289 */
290static struct clk dpll1_x2_ck = {
291 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000292 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200293 .parent = &dpll1_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000294 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200295 .recalc = &omap3_clkoutx2_recalc,
296};
297
298/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
299static const struct clksel div16_dpll1_x2m2_clksel[] = {
300 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
301 { .parent = NULL }
302};
303
304/*
305 * Does not exist in the TRM - needed to separate the M2 divider from
306 * bypass selection in mpu_ck
307 */
308static struct clk dpll1_x2m2_ck = {
309 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000310 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200311 .parent = &dpll1_x2_ck,
312 .init = &omap2_init_clksel_parent,
313 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
314 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
315 .clksel = div16_dpll1_x2m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000316 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200317 .recalc = &omap2_clksel_recalc,
318};
319
320/* DPLL2 */
321/* IVA2 clock source */
322/* Type: DPLL */
323
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300324static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200325 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
326 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
327 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700328 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200329 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
330 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300331 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
332 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200333 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
334 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
335 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300336 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
337 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
338 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
340 .max_multiplier = OMAP3_MAX_DPLL_MULT,
341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000350 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300351 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700352 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000374 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700387 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200388 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
389 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
390 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
391 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
392 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300393 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
394 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300395 .max_multiplier = OMAP3_MAX_DPLL_MULT,
396 .max_divider = OMAP3_MAX_DPLL_DIV,
397 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200398};
399
400static struct clk dpll3_ck = {
401 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000402 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403 .parent = &sys_ck,
404 .dpll_data = &dpll3_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000405 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300406 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200407 .recalc = &omap3_dpll_recalc,
408};
409
410/*
411 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
412 * DPLL isn't bypassed
413 */
414static struct clk dpll3_x2_ck = {
415 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000416 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200417 .parent = &dpll3_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000418 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200419 .recalc = &omap3_clkoutx2_recalc,
420};
421
Paul Walmsleyb045d082008-03-18 11:24:28 +0200422static const struct clksel_rate div31_dpll3_rates[] = {
423 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
424 { .div = 2, .val = 2, .flags = RATE_IN_343X },
425 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
426 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
427 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
428 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
429 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
430 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
431 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
432 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
433 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
434 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
435 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
436 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
437 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
438 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
439 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
440 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
441 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
442 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
443 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
444 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
445 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
446 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
447 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
448 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
449 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
450 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
451 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
452 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
453 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
454 { .div = 0 },
455};
456
457static const struct clksel div31_dpll3m2_clksel[] = {
458 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
459 { .parent = NULL }
460};
461
462/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200463 * DPLL3 output M2
464 * REVISIT: This DPLL output divider must be changed in SRAM, so until
465 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200466 */
467static struct clk dpll3_m2_ck = {
468 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000469 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200470 .parent = &dpll3_ck,
471 .init = &omap2_init_clksel_parent,
472 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
473 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
474 .clksel = div31_dpll3m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000475 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200476 .recalc = &omap2_clksel_recalc,
477};
478
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200479static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300480 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200481 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
482 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200483};
484
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200485static struct clk core_ck = {
486 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000487 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200488 .init = &omap2_init_clksel_parent,
489 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300490 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200491 .clksel = core_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000492 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493 .recalc = &omap2_clksel_recalc,
494};
495
496static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300497 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200498 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
499 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200500};
501
502static struct clk dpll3_m2x2_ck = {
503 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000504 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .init = &omap2_init_clksel_parent,
506 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300507 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .clksel = dpll3_m2x2_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000509 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200510 .recalc = &omap2_clksel_recalc,
511};
512
513/* The PWRDN bit is apparently only available on 3430ES2 and above */
514static const struct clksel div16_dpll3_clksel[] = {
515 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
516 { .parent = NULL }
517};
518
519/* This virtual clock is the source for dpll3_m3x2_ck */
520static struct clk dpll3_m3_ck = {
521 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000522 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200523 .parent = &dpll3_ck,
524 .init = &omap2_init_clksel_parent,
525 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
526 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
527 .clksel = div16_dpll3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000528 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200529 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200530};
531
532/* The PWRDN bit is apparently only available on 3430ES2 and above */
533static struct clk dpll3_m3x2_ck = {
534 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000535 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200536 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200537 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
538 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000539 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200540 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200541};
542
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200543static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300544 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200545 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 { .parent = NULL }
547};
548
549static struct clk emu_core_alwon_ck = {
550 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000551 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200552 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200553 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200554 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300555 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200556 .clksel = emu_core_alwon_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000557 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200558 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200559};
560
561/* DPLL4 */
562/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
563/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300564static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
566 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
567 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200569 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
570 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300571 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200572 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
573 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
574 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300575 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
576 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
577 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
578 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300579 .max_multiplier = OMAP3_MAX_DPLL_MULT,
580 .max_divider = OMAP3_MAX_DPLL_DIV,
581 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200582};
583
584static struct clk dpll4_ck = {
585 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000586 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200587 .parent = &sys_ck,
588 .dpll_data = &dpll4_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000589 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300590 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700591 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200592 .recalc = &omap3_dpll_recalc,
593};
594
595/*
596 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200597 * DPLL isn't bypassed --
598 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200599 */
600static struct clk dpll4_x2_ck = {
601 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000602 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200603 .parent = &dpll4_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000604 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .recalc = &omap3_clkoutx2_recalc,
606};
607
608static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200609 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200610 { .parent = NULL }
611};
612
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613/* This virtual clock is the source for dpll4_m2x2_ck */
614static struct clk dpll4_m2_ck = {
615 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000616 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200617 .parent = &dpll4_ck,
618 .init = &omap2_init_clksel_parent,
619 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
620 .clksel_mask = OMAP3430_DIV_96M_MASK,
621 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000622 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200623 .recalc = &omap2_clksel_recalc,
624};
625
Paul Walmsleyb045d082008-03-18 11:24:28 +0200626/* The PWRDN bit is apparently only available on 3430ES2 and above */
627static struct clk dpll4_m2x2_ck = {
628 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000629 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200630 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200631 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
632 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000633 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200634 .recalc = &omap3_clkoutx2_recalc,
635};
636
637static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300638 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200639 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
640 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200641};
642
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700643/*
644 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
645 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
646 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
647 * CM_96K_(F)CLK.
648 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200649static struct clk omap_96m_alwon_fck = {
650 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000651 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200652 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200653 .init = &omap2_init_clksel_parent,
654 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300655 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .clksel = omap_96m_alwon_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000657 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200658 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200659};
660
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700661static struct clk cm_96m_fck = {
662 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000663 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200664 .parent = &omap_96m_alwon_fck,
Russell King44dc9d02009-01-19 15:51:11 +0000665 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200666 .recalc = &followparent_recalc,
667};
668
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700669static const struct clksel_rate omap_96m_dpll_rates[] = {
670 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
671 { .div = 0 }
672};
673
674static const struct clksel_rate omap_96m_sys_rates[] = {
675 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
676 { .div = 0 }
677};
678
679static const struct clksel omap_96m_fck_clksel[] = {
680 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
681 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200682 { .parent = NULL }
683};
684
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700685static struct clk omap_96m_fck = {
686 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000687 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700688 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200689 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700690 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
691 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
692 .clksel = omap_96m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000693 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200694 .recalc = &omap2_clksel_recalc,
695};
696
697/* This virtual clock is the source for dpll4_m3x2_ck */
698static struct clk dpll4_m3_ck = {
699 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000700 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200701 .parent = &dpll4_ck,
702 .init = &omap2_init_clksel_parent,
703 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
704 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
705 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000706 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200707 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708};
709
710/* The PWRDN bit is apparently only available on 3430ES2 and above */
711static struct clk dpll4_m3x2_ck = {
712 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000713 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200714 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200715 .init = &omap2_init_clksel_parent,
716 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
717 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000718 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200719 .recalc = &omap3_clkoutx2_recalc,
720};
721
722static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300723 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200724 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
725 { .parent = NULL }
726};
727
728static struct clk virt_omap_54m_fck = {
729 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000730 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200731 .parent = &dpll4_m3x2_ck,
732 .init = &omap2_init_clksel_parent,
733 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300734 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200735 .clksel = virt_omap_54m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000736 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .recalc = &omap2_clksel_recalc,
738};
739
740static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
741 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
742 { .div = 0 }
743};
744
745static const struct clksel_rate omap_54m_alt_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
747 { .div = 0 }
748};
749
750static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200751 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200752 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
753 { .parent = NULL }
754};
755
756static struct clk omap_54m_fck = {
757 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000758 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200759 .init = &omap2_init_clksel_parent,
760 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700761 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200762 .clksel = omap_54m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000763 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200764 .recalc = &omap2_clksel_recalc,
765};
766
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700767static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200768 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
769 { .div = 0 }
770};
771
772static const struct clksel_rate omap_48m_alt_rates[] = {
773 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
774 { .div = 0 }
775};
776
777static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700778 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200779 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
780 { .parent = NULL }
781};
782
783static struct clk omap_48m_fck = {
784 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000785 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 .init = &omap2_init_clksel_parent,
787 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700788 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200789 .clksel = omap_48m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000790 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200791 .recalc = &omap2_clksel_recalc,
792};
793
794static struct clk omap_12m_fck = {
795 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000796 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200797 .parent = &omap_48m_fck,
798 .fixed_div = 4,
Russell King44dc9d02009-01-19 15:51:11 +0000799 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200800 .recalc = &omap2_fixed_divisor_recalc,
801};
802
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200803/* This virstual clock is the source for dpll4_m4x2_ck */
804static struct clk dpll4_m4_ck = {
805 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000806 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200807 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200808 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200809 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
810 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
811 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000812 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200813 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700814 .set_rate = &omap2_clksel_set_rate,
815 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200816};
817
818/* The PWRDN bit is apparently only available on 3430ES2 and above */
819static struct clk dpll4_m4x2_ck = {
820 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000821 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200822 .parent = &dpll4_m4_ck,
823 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
824 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000825 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200826 .recalc = &omap3_clkoutx2_recalc,
827};
828
829/* This virtual clock is the source for dpll4_m5x2_ck */
830static struct clk dpll4_m5_ck = {
831 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000832 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200833 .parent = &dpll4_ck,
834 .init = &omap2_init_clksel_parent,
835 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
836 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
837 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000838 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200839 .recalc = &omap2_clksel_recalc,
840};
841
842/* The PWRDN bit is apparently only available on 3430ES2 and above */
843static struct clk dpll4_m5x2_ck = {
844 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000845 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200846 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200847 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
848 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000849 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200850 .recalc = &omap3_clkoutx2_recalc,
851};
852
853/* This virtual clock is the source for dpll4_m6x2_ck */
854static struct clk dpll4_m6_ck = {
855 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000856 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200857 .parent = &dpll4_ck,
858 .init = &omap2_init_clksel_parent,
859 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
860 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
861 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000862 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200863 .recalc = &omap2_clksel_recalc,
864};
865
866/* The PWRDN bit is apparently only available on 3430ES2 and above */
867static struct clk dpll4_m6x2_ck = {
868 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000869 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200870 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200871 .init = &omap2_init_clksel_parent,
872 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
873 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000874 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200875 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200876};
877
878static struct clk emu_per_alwon_ck = {
879 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000880 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .parent = &dpll4_m6x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000882 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200883 .recalc = &followparent_recalc,
884};
885
886/* DPLL5 */
887/* Supplies 120MHz clock, USIM source clock */
888/* Type: DPLL */
889/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300890static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200891 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
892 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
893 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700894 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200895 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
896 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300897 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200898 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
899 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
900 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300901 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
902 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
903 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
904 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300905 .max_multiplier = OMAP3_MAX_DPLL_MULT,
906 .max_divider = OMAP3_MAX_DPLL_DIV,
907 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200908};
909
910static struct clk dpll5_ck = {
911 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000912 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200913 .parent = &sys_ck,
914 .dpll_data = &dpll5_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000915 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300916 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700917 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200918 .recalc = &omap3_dpll_recalc,
919};
920
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200921static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200922 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
923 { .parent = NULL }
924};
925
926static struct clk dpll5_m2_ck = {
927 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000928 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200929 .parent = &dpll5_ck,
930 .init = &omap2_init_clksel_parent,
931 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
932 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200933 .clksel = div16_dpll5_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000934 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200935 .recalc = &omap2_clksel_recalc,
936};
937
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200938static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300939 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200940 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
941 { .parent = NULL }
942};
943
Paul Walmsleyb045d082008-03-18 11:24:28 +0200944static struct clk omap_120m_fck = {
945 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000946 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200947 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300948 .init = &omap2_init_clksel_parent,
949 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
950 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
951 .clksel = omap_120m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000952 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +0300953 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200954};
955
956/* CM EXTERNAL CLOCK OUTPUTS */
957
958static const struct clksel_rate clkout2_src_core_rates[] = {
959 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
960 { .div = 0 }
961};
962
963static const struct clksel_rate clkout2_src_sys_rates[] = {
964 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
965 { .div = 0 }
966};
967
968static const struct clksel_rate clkout2_src_96m_rates[] = {
969 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 0 }
971};
972
973static const struct clksel_rate clkout2_src_54m_rates[] = {
974 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
975 { .div = 0 }
976};
977
978static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700979 { .parent = &core_ck, .rates = clkout2_src_core_rates },
980 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
981 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
982 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200983 { .parent = NULL }
984};
985
986static struct clk clkout2_src_ck = {
987 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000988 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200989 .init = &omap2_init_clksel_parent,
990 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
991 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
992 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
993 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
994 .clksel = clkout2_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000995 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200996 .recalc = &omap2_clksel_recalc,
997};
998
999static const struct clksel_rate sys_clkout2_rates[] = {
1000 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1001 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1002 { .div = 4, .val = 2, .flags = RATE_IN_343X },
1003 { .div = 8, .val = 3, .flags = RATE_IN_343X },
1004 { .div = 16, .val = 4, .flags = RATE_IN_343X },
1005 { .div = 0 },
1006};
1007
1008static const struct clksel sys_clkout2_clksel[] = {
1009 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
1010 { .parent = NULL },
1011};
1012
1013static struct clk sys_clkout2 = {
1014 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +00001015 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001016 .init = &omap2_init_clksel_parent,
1017 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1018 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1019 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001020 .recalc = &omap2_clksel_recalc,
1021};
1022
1023/* CM OUTPUT CLOCKS */
1024
1025static struct clk corex2_fck = {
1026 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001027 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001028 .parent = &dpll3_m2x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001029 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001030 .recalc = &followparent_recalc,
1031};
1032
1033/* DPLL power domain clock controls */
1034
1035static const struct clksel div2_core_clksel[] = {
1036 { .parent = &core_ck, .rates = div2_rates },
1037 { .parent = NULL }
1038};
1039
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001040/*
1041 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1042 * may be inconsistent here?
1043 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001044static struct clk dpll1_fck = {
1045 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001046 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001047 .parent = &core_ck,
1048 .init = &omap2_init_clksel_parent,
1049 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1050 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
1051 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001052 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001053 .recalc = &omap2_clksel_recalc,
1054};
1055
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001056/*
1057 * MPU clksel:
1058 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1059 * derives from the high-frequency bypass clock originating from DPLL3,
1060 * called 'dpll1_fck'
1061 */
1062static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001063 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001064 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1065 { .parent = NULL }
1066};
1067
1068static struct clk mpu_ck = {
1069 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001070 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001071 .parent = &dpll1_x2m2_ck,
1072 .init = &omap2_init_clksel_parent,
1073 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1074 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1075 .clksel = mpu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001076 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001077 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001078 .recalc = &omap2_clksel_recalc,
1079};
1080
1081/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1082static const struct clksel_rate arm_fck_rates[] = {
1083 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1084 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1085 { .div = 0 },
1086};
1087
1088static const struct clksel arm_fck_clksel[] = {
1089 { .parent = &mpu_ck, .rates = arm_fck_rates },
1090 { .parent = NULL }
1091};
1092
1093static struct clk arm_fck = {
1094 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001095 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001096 .parent = &mpu_ck,
1097 .init = &omap2_init_clksel_parent,
1098 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1099 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1100 .clksel = arm_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001101 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001102 .recalc = &omap2_clksel_recalc,
1103};
1104
Paul Walmsley333943b2008-08-19 11:08:45 +03001105/* XXX What about neon_clkdm ? */
1106
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001107/*
1108 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1109 * although it is referenced - so this is a guess
1110 */
1111static struct clk emu_mpu_alwon_ck = {
1112 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001113 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001114 .parent = &mpu_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001115 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001116 .recalc = &followparent_recalc,
1117};
1118
Paul Walmsleyb045d082008-03-18 11:24:28 +02001119static struct clk dpll2_fck = {
1120 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001121 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001122 .parent = &core_ck,
1123 .init = &omap2_init_clksel_parent,
1124 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1125 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
1126 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001127 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001128 .recalc = &omap2_clksel_recalc,
1129};
1130
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001131/*
1132 * IVA2 clksel:
1133 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1134 * derives from the high-frequency bypass clock originating from DPLL3,
1135 * called 'dpll2_fck'
1136 */
1137
1138static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001139 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001140 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1141 { .parent = NULL }
1142};
1143
1144static struct clk iva2_ck = {
1145 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001146 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001147 .parent = &dpll2_m2_ck,
1148 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001149 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1150 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001151 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1152 OMAP3430_CM_IDLEST_PLL),
1153 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1154 .clksel = iva2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001155 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001156 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001157 .recalc = &omap2_clksel_recalc,
1158};
1159
Paul Walmsleyb045d082008-03-18 11:24:28 +02001160/* Common interface clocks */
1161
1162static struct clk l3_ick = {
1163 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001164 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001165 .parent = &core_ck,
1166 .init = &omap2_init_clksel_parent,
1167 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1168 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1169 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001170 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001171 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001172 .recalc = &omap2_clksel_recalc,
1173};
1174
1175static const struct clksel div2_l3_clksel[] = {
1176 { .parent = &l3_ick, .rates = div2_rates },
1177 { .parent = NULL }
1178};
1179
1180static struct clk l4_ick = {
1181 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001182 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001183 .parent = &l3_ick,
1184 .init = &omap2_init_clksel_parent,
1185 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1186 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1187 .clksel = div2_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001188 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001189 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001190 .recalc = &omap2_clksel_recalc,
1191
1192};
1193
1194static const struct clksel div2_l4_clksel[] = {
1195 { .parent = &l4_ick, .rates = div2_rates },
1196 { .parent = NULL }
1197};
1198
1199static struct clk rm_ick = {
1200 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001201 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001202 .parent = &l4_ick,
1203 .init = &omap2_init_clksel_parent,
1204 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1205 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1206 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001207 .recalc = &omap2_clksel_recalc,
1208};
1209
1210/* GFX power domain */
1211
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001212/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001213
1214static const struct clksel gfx_l3_clksel[] = {
1215 { .parent = &l3_ick, .rates = gfx_l3_rates },
1216 { .parent = NULL }
1217};
1218
Högander Jouni59559022008-08-19 11:08:45 +03001219/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1220static struct clk gfx_l3_ck = {
1221 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001222 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001223 .parent = &l3_ick,
1224 .init = &omap2_init_clksel_parent,
1225 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1226 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001227 .recalc = &followparent_recalc,
1228};
1229
1230static struct clk gfx_l3_fck = {
1231 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001232 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001233 .parent = &gfx_l3_ck,
1234 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001235 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1236 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1237 .clksel = gfx_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001238 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001239 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001240 .recalc = &omap2_clksel_recalc,
1241};
1242
1243static struct clk gfx_l3_ick = {
1244 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001245 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001246 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001247 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001248 .recalc = &followparent_recalc,
1249};
1250
1251static struct clk gfx_cg1_ck = {
1252 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001253 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001254 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001255 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001256 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1257 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001258 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001259 .recalc = &followparent_recalc,
1260};
1261
1262static struct clk gfx_cg2_ck = {
1263 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001264 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001265 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001266 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001267 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1268 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001269 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001270 .recalc = &followparent_recalc,
1271};
1272
1273/* SGX power domain - 3430ES2 only */
1274
1275static const struct clksel_rate sgx_core_rates[] = {
1276 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1277 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1278 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1279 { .div = 0 },
1280};
1281
1282static const struct clksel_rate sgx_96m_rates[] = {
1283 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1284 { .div = 0 },
1285};
1286
1287static const struct clksel sgx_clksel[] = {
1288 { .parent = &core_ck, .rates = sgx_core_rates },
1289 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1290 { .parent = NULL },
1291};
1292
1293static struct clk sgx_fck = {
1294 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001295 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001296 .init = &omap2_init_clksel_parent,
1297 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001298 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001299 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1300 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1301 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001302 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001303 .recalc = &omap2_clksel_recalc,
1304};
1305
1306static struct clk sgx_ick = {
1307 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001308 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001309 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001310 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001311 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001312 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001313 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001314 .recalc = &followparent_recalc,
1315};
1316
1317/* CORE power domain */
1318
1319static struct clk d2d_26m_fck = {
1320 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001321 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001322 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001323 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001324 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1325 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001326 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001327 .recalc = &followparent_recalc,
1328};
1329
1330static const struct clksel omap343x_gpt_clksel[] = {
1331 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1332 { .parent = &sys_ck, .rates = gpt_sys_rates },
1333 { .parent = NULL}
1334};
1335
1336static struct clk gpt10_fck = {
1337 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001338 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001339 .parent = &sys_ck,
1340 .init = &omap2_init_clksel_parent,
1341 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1342 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1343 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1344 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1345 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001346 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001347 .recalc = &omap2_clksel_recalc,
1348};
1349
1350static struct clk gpt11_fck = {
1351 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001352 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001353 .parent = &sys_ck,
1354 .init = &omap2_init_clksel_parent,
1355 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1356 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1357 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1358 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1359 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001360 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001361 .recalc = &omap2_clksel_recalc,
1362};
1363
1364static struct clk cpefuse_fck = {
1365 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001366 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001367 .parent = &sys_ck,
1368 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1369 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001370 .recalc = &followparent_recalc,
1371};
1372
1373static struct clk ts_fck = {
1374 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001375 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001376 .parent = &omap_32k_fck,
1377 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1378 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001379 .recalc = &followparent_recalc,
1380};
1381
1382static struct clk usbtll_fck = {
1383 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001384 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001385 .parent = &omap_120m_fck,
1386 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1387 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001388 .recalc = &followparent_recalc,
1389};
1390
1391/* CORE 96M FCLK-derived clocks */
1392
1393static struct clk core_96m_fck = {
1394 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001395 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001396 .parent = &omap_96m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001397 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001398 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001399 .recalc = &followparent_recalc,
1400};
1401
1402static struct clk mmchs3_fck = {
1403 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001404 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001405 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001406 .parent = &core_96m_fck,
1407 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1408 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001409 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001410 .recalc = &followparent_recalc,
1411};
1412
1413static struct clk mmchs2_fck = {
1414 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001415 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001416 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001417 .parent = &core_96m_fck,
1418 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1419 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001420 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001421 .recalc = &followparent_recalc,
1422};
1423
1424static struct clk mspro_fck = {
1425 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001426 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001427 .parent = &core_96m_fck,
1428 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1429 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001430 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001431 .recalc = &followparent_recalc,
1432};
1433
1434static struct clk mmchs1_fck = {
1435 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001436 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001437 .parent = &core_96m_fck,
1438 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1439 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001440 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001441 .recalc = &followparent_recalc,
1442};
1443
1444static struct clk i2c3_fck = {
1445 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001446 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001447 .id = 3,
1448 .parent = &core_96m_fck,
1449 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1450 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001451 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001452 .recalc = &followparent_recalc,
1453};
1454
1455static struct clk i2c2_fck = {
1456 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001457 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001458 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001459 .parent = &core_96m_fck,
1460 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1461 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001462 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001463 .recalc = &followparent_recalc,
1464};
1465
1466static struct clk i2c1_fck = {
1467 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001468 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001469 .id = 1,
1470 .parent = &core_96m_fck,
1471 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1472 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001473 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001474 .recalc = &followparent_recalc,
1475};
1476
1477/*
1478 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1479 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1480 */
1481static const struct clksel_rate common_mcbsp_96m_rates[] = {
1482 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1483 { .div = 0 }
1484};
1485
1486static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1487 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1488 { .div = 0 }
1489};
1490
1491static const struct clksel mcbsp_15_clksel[] = {
1492 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1493 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1494 { .parent = NULL }
1495};
1496
1497static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001498 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001499 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001500 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001501 .init = &omap2_init_clksel_parent,
1502 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1503 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1504 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1505 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1506 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001507 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001508 .recalc = &omap2_clksel_recalc,
1509};
1510
1511static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001512 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001513 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001514 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001515 .init = &omap2_init_clksel_parent,
1516 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1517 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1518 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1519 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1520 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001521 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001522 .recalc = &omap2_clksel_recalc,
1523};
1524
1525/* CORE_48M_FCK-derived clocks */
1526
1527static struct clk core_48m_fck = {
1528 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001529 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001530 .parent = &omap_48m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001531 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001532 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001533 .recalc = &followparent_recalc,
1534};
1535
1536static struct clk mcspi4_fck = {
1537 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001538 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001539 .id = 4,
1540 .parent = &core_48m_fck,
1541 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1542 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001543 .recalc = &followparent_recalc,
1544};
1545
1546static struct clk mcspi3_fck = {
1547 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001548 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001549 .id = 3,
1550 .parent = &core_48m_fck,
1551 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1552 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001553 .recalc = &followparent_recalc,
1554};
1555
1556static struct clk mcspi2_fck = {
1557 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001558 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001559 .id = 2,
1560 .parent = &core_48m_fck,
1561 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1562 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001563 .recalc = &followparent_recalc,
1564};
1565
1566static struct clk mcspi1_fck = {
1567 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001568 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001569 .id = 1,
1570 .parent = &core_48m_fck,
1571 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1572 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001573 .recalc = &followparent_recalc,
1574};
1575
1576static struct clk uart2_fck = {
1577 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001578 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001579 .parent = &core_48m_fck,
1580 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1581 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001582 .recalc = &followparent_recalc,
1583};
1584
1585static struct clk uart1_fck = {
1586 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001587 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001588 .parent = &core_48m_fck,
1589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1590 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001591 .recalc = &followparent_recalc,
1592};
1593
1594static struct clk fshostusb_fck = {
1595 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001596 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001597 .parent = &core_48m_fck,
1598 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1599 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001600 .recalc = &followparent_recalc,
1601};
1602
1603/* CORE_12M_FCK based clocks */
1604
1605static struct clk core_12m_fck = {
1606 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001607 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001608 .parent = &omap_12m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001609 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001610 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001611 .recalc = &followparent_recalc,
1612};
1613
1614static struct clk hdq_fck = {
1615 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001616 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001617 .parent = &core_12m_fck,
1618 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1619 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001620 .recalc = &followparent_recalc,
1621};
1622
1623/* DPLL3-derived clock */
1624
1625static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1626 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1627 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1628 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1629 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1630 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1631 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1632 { .div = 0 }
1633};
1634
1635static const struct clksel ssi_ssr_clksel[] = {
1636 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1637 { .parent = NULL }
1638};
1639
1640static struct clk ssi_ssr_fck = {
1641 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001642 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001643 .init = &omap2_init_clksel_parent,
1644 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1645 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1646 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1647 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1648 .clksel = ssi_ssr_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001649 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001650 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001651 .recalc = &omap2_clksel_recalc,
1652};
1653
1654static struct clk ssi_sst_fck = {
1655 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001656 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001657 .parent = &ssi_ssr_fck,
1658 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001659 .recalc = &omap2_fixed_divisor_recalc,
1660};
1661
1662
1663
1664/* CORE_L3_ICK based clocks */
1665
Paul Walmsley333943b2008-08-19 11:08:45 +03001666/*
1667 * XXX must add clk_enable/clk_disable for these if standard code won't
1668 * handle it
1669 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001670static struct clk core_l3_ick = {
1671 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001672 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001673 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001674 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001675 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001676 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001677 .recalc = &followparent_recalc,
1678};
1679
1680static struct clk hsotgusb_ick = {
1681 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001682 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001683 .parent = &core_l3_ick,
1684 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1685 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001686 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001687 .recalc = &followparent_recalc,
1688};
1689
1690static struct clk sdrc_ick = {
1691 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001692 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001693 .parent = &core_l3_ick,
1694 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1695 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001696 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001697 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001698 .recalc = &followparent_recalc,
1699};
1700
1701static struct clk gpmc_fck = {
1702 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001703 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001704 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001705 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001706 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001707 .recalc = &followparent_recalc,
1708};
1709
1710/* SECURITY_L3_ICK based clocks */
1711
1712static struct clk security_l3_ick = {
1713 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001714 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001715 .parent = &l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001716 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001717 .recalc = &followparent_recalc,
1718};
1719
1720static struct clk pka_ick = {
1721 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001722 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001723 .parent = &security_l3_ick,
1724 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1725 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001726 .recalc = &followparent_recalc,
1727};
1728
1729/* CORE_L4_ICK based clocks */
1730
1731static struct clk core_l4_ick = {
1732 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001733 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001734 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001735 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001736 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001737 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001738 .recalc = &followparent_recalc,
1739};
1740
1741static struct clk usbtll_ick = {
1742 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001743 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001744 .parent = &core_l4_ick,
1745 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1746 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001747 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001748 .recalc = &followparent_recalc,
1749};
1750
1751static struct clk mmchs3_ick = {
1752 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001753 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001754 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001755 .parent = &core_l4_ick,
1756 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1757 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001758 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001759 .recalc = &followparent_recalc,
1760};
1761
1762/* Intersystem Communication Registers - chassis mode only */
1763static struct clk icr_ick = {
1764 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001765 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001766 .parent = &core_l4_ick,
1767 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1768 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001769 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001770 .recalc = &followparent_recalc,
1771};
1772
1773static struct clk aes2_ick = {
1774 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001775 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001776 .parent = &core_l4_ick,
1777 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1778 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001779 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001780 .recalc = &followparent_recalc,
1781};
1782
1783static struct clk sha12_ick = {
1784 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001785 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001786 .parent = &core_l4_ick,
1787 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1788 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001789 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001790 .recalc = &followparent_recalc,
1791};
1792
1793static struct clk des2_ick = {
1794 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001795 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001796 .parent = &core_l4_ick,
1797 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1798 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001799 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001800 .recalc = &followparent_recalc,
1801};
1802
1803static struct clk mmchs2_ick = {
1804 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001805 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001806 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001807 .parent = &core_l4_ick,
1808 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1809 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001810 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001811 .recalc = &followparent_recalc,
1812};
1813
1814static struct clk mmchs1_ick = {
1815 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001816 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001817 .parent = &core_l4_ick,
1818 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1819 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001820 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001821 .recalc = &followparent_recalc,
1822};
1823
1824static struct clk mspro_ick = {
1825 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001826 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001827 .parent = &core_l4_ick,
1828 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1829 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001830 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001831 .recalc = &followparent_recalc,
1832};
1833
1834static struct clk hdq_ick = {
1835 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001836 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001837 .parent = &core_l4_ick,
1838 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1839 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001840 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001841 .recalc = &followparent_recalc,
1842};
1843
1844static struct clk mcspi4_ick = {
1845 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001846 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001847 .id = 4,
1848 .parent = &core_l4_ick,
1849 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1850 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001851 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001852 .recalc = &followparent_recalc,
1853};
1854
1855static struct clk mcspi3_ick = {
1856 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001857 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001858 .id = 3,
1859 .parent = &core_l4_ick,
1860 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1861 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001862 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001863 .recalc = &followparent_recalc,
1864};
1865
1866static struct clk mcspi2_ick = {
1867 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001868 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001869 .id = 2,
1870 .parent = &core_l4_ick,
1871 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1872 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001873 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001874 .recalc = &followparent_recalc,
1875};
1876
1877static struct clk mcspi1_ick = {
1878 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001879 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001880 .id = 1,
1881 .parent = &core_l4_ick,
1882 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1883 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001884 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001885 .recalc = &followparent_recalc,
1886};
1887
1888static struct clk i2c3_ick = {
1889 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001890 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001891 .id = 3,
1892 .parent = &core_l4_ick,
1893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1894 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001895 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001896 .recalc = &followparent_recalc,
1897};
1898
1899static struct clk i2c2_ick = {
1900 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001901 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001902 .id = 2,
1903 .parent = &core_l4_ick,
1904 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1905 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001906 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001907 .recalc = &followparent_recalc,
1908};
1909
1910static struct clk i2c1_ick = {
1911 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001912 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001913 .id = 1,
1914 .parent = &core_l4_ick,
1915 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1916 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001917 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001918 .recalc = &followparent_recalc,
1919};
1920
1921static struct clk uart2_ick = {
1922 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001923 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001924 .parent = &core_l4_ick,
1925 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1926 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001927 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001928 .recalc = &followparent_recalc,
1929};
1930
1931static struct clk uart1_ick = {
1932 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001933 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001934 .parent = &core_l4_ick,
1935 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1936 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001937 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001938 .recalc = &followparent_recalc,
1939};
1940
1941static struct clk gpt11_ick = {
1942 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001943 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001944 .parent = &core_l4_ick,
1945 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1946 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001947 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001948 .recalc = &followparent_recalc,
1949};
1950
1951static struct clk gpt10_ick = {
1952 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001953 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001954 .parent = &core_l4_ick,
1955 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1956 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001957 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001958 .recalc = &followparent_recalc,
1959};
1960
1961static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001962 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001963 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001964 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001965 .parent = &core_l4_ick,
1966 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1967 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001968 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001969 .recalc = &followparent_recalc,
1970};
1971
1972static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001973 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001974 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001975 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001976 .parent = &core_l4_ick,
1977 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1978 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001979 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001980 .recalc = &followparent_recalc,
1981};
1982
1983static struct clk fac_ick = {
1984 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001985 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001986 .parent = &core_l4_ick,
1987 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1988 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001989 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001990 .recalc = &followparent_recalc,
1991};
1992
1993static struct clk mailboxes_ick = {
1994 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001995 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001996 .parent = &core_l4_ick,
1997 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1998 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001999 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002000 .recalc = &followparent_recalc,
2001};
2002
2003static struct clk omapctrl_ick = {
2004 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002005 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002006 .parent = &core_l4_ick,
2007 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2008 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00002009 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002010 .recalc = &followparent_recalc,
2011};
2012
2013/* SSI_L4_ICK based clocks */
2014
2015static struct clk ssi_l4_ick = {
2016 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002017 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002018 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002019 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002020 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002021 .recalc = &followparent_recalc,
2022};
2023
2024static struct clk ssi_ick = {
2025 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002026 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002027 .parent = &ssi_l4_ick,
2028 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2029 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002030 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002031 .recalc = &followparent_recalc,
2032};
2033
2034/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2035 * but l4_ick makes more sense to me */
2036
2037static const struct clksel usb_l4_clksel[] = {
2038 { .parent = &l4_ick, .rates = div2_rates },
2039 { .parent = NULL },
2040};
2041
2042static struct clk usb_l4_ick = {
2043 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002044 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002045 .parent = &l4_ick,
2046 .init = &omap2_init_clksel_parent,
2047 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2048 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2049 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2050 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2051 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002052 .recalc = &omap2_clksel_recalc,
2053};
2054
2055/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2056
2057/* SECURITY_L4_ICK2 based clocks */
2058
2059static struct clk security_l4_ick2 = {
2060 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002061 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002062 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002063 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002064 .recalc = &followparent_recalc,
2065};
2066
2067static struct clk aes1_ick = {
2068 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002069 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002070 .parent = &security_l4_ick2,
2071 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2072 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002073 .recalc = &followparent_recalc,
2074};
2075
2076static struct clk rng_ick = {
2077 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002078 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002079 .parent = &security_l4_ick2,
2080 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2081 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002082 .recalc = &followparent_recalc,
2083};
2084
2085static struct clk sha11_ick = {
2086 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002087 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002088 .parent = &security_l4_ick2,
2089 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2090 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002091 .recalc = &followparent_recalc,
2092};
2093
2094static struct clk des1_ick = {
2095 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002096 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002097 .parent = &security_l4_ick2,
2098 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2099 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002100 .recalc = &followparent_recalc,
2101};
2102
2103/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002104static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002105 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002106 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2107 { .parent = NULL }
2108};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002109
2110static struct clk dss1_alwon_fck = {
2111 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002112 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002113 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002114 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002115 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2116 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002117 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002118 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002119 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002120 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002121 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002122};
2123
2124static struct clk dss_tv_fck = {
2125 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002126 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002127 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002128 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002129 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2130 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002131 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002132 .recalc = &followparent_recalc,
2133};
2134
2135static struct clk dss_96m_fck = {
2136 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002137 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002138 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002139 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002140 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2141 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002142 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002143 .recalc = &followparent_recalc,
2144};
2145
2146static struct clk dss2_alwon_fck = {
2147 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002148 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002149 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002150 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002151 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2152 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002153 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002154 .recalc = &followparent_recalc,
2155};
2156
2157static struct clk dss_ick = {
2158 /* Handles both L3 and L4 clocks */
2159 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002160 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002161 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002162 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002163 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2164 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002165 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002166 .recalc = &followparent_recalc,
2167};
2168
2169/* CAM */
2170
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002171static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002172 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002173 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2174 { .parent = NULL }
2175};
2176
Paul Walmsleyb045d082008-03-18 11:24:28 +02002177static struct clk cam_mclk = {
2178 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002179 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002180 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002181 .init = &omap2_init_clksel_parent,
2182 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002183 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002184 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002185 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2186 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002187 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002188 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002189};
2190
Högander Jouni59559022008-08-19 11:08:45 +03002191static struct clk cam_ick = {
2192 /* Handles both L3 and L4 clocks */
2193 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002194 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002195 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002196 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002197 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2198 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002199 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002200 .recalc = &followparent_recalc,
2201};
2202
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002203static struct clk csi2_96m_fck = {
2204 .name = "csi2_96m_fck",
2205 .ops = &clkops_omap2_dflt_wait,
2206 .parent = &core_96m_fck,
2207 .init = &omap2_init_clk_clkdm,
2208 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2209 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2210 .clkdm_name = "cam_clkdm",
2211 .recalc = &followparent_recalc,
2212};
2213
Paul Walmsleyb045d082008-03-18 11:24:28 +02002214/* USBHOST - 3430ES2 only */
2215
2216static struct clk usbhost_120m_fck = {
2217 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002218 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002219 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002220 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002221 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2222 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002223 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002224 .recalc = &followparent_recalc,
2225};
2226
2227static struct clk usbhost_48m_fck = {
2228 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002229 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002230 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002231 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002232 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2233 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002234 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002235 .recalc = &followparent_recalc,
2236};
2237
Högander Jouni59559022008-08-19 11:08:45 +03002238static struct clk usbhost_ick = {
2239 /* Handles both L3 and L4 clocks */
2240 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002241 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002242 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002243 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002244 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2245 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002246 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002247 .recalc = &followparent_recalc,
2248};
2249
Paul Walmsleyb045d082008-03-18 11:24:28 +02002250/* WKUP */
2251
2252static const struct clksel_rate usim_96m_rates[] = {
2253 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2254 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2255 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2256 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2257 { .div = 0 },
2258};
2259
2260static const struct clksel_rate usim_120m_rates[] = {
2261 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2262 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2263 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2264 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2265 { .div = 0 },
2266};
2267
2268static const struct clksel usim_clksel[] = {
2269 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2270 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2271 { .parent = &sys_ck, .rates = div2_rates },
2272 { .parent = NULL },
2273};
2274
2275/* 3430ES2 only */
2276static struct clk usim_fck = {
2277 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002278 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002279 .init = &omap2_init_clksel_parent,
2280 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2281 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2282 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2283 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2284 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002285 .recalc = &omap2_clksel_recalc,
2286};
2287
Paul Walmsley333943b2008-08-19 11:08:45 +03002288/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002289static struct clk gpt1_fck = {
2290 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002291 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002292 .init = &omap2_init_clksel_parent,
2293 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2294 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2295 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2296 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2297 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002298 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002299 .recalc = &omap2_clksel_recalc,
2300};
2301
2302static struct clk wkup_32k_fck = {
2303 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002304 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002305 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002306 .parent = &omap_32k_fck,
Russell King44dc9d02009-01-19 15:51:11 +00002307 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002308 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002309 .recalc = &followparent_recalc,
2310};
2311
Jouni Hogander89db9482008-12-10 17:35:24 -08002312static struct clk gpio1_dbck = {
2313 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002314 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002315 .parent = &wkup_32k_fck,
2316 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2317 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002318 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002319 .recalc = &followparent_recalc,
2320};
2321
2322static struct clk wdt2_fck = {
2323 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002324 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002325 .parent = &wkup_32k_fck,
2326 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2327 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002328 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002329 .recalc = &followparent_recalc,
2330};
2331
2332static struct clk wkup_l4_ick = {
2333 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002334 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002335 .parent = &sys_ck,
Russell King44dc9d02009-01-19 15:51:11 +00002336 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002337 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002338 .recalc = &followparent_recalc,
2339};
2340
2341/* 3430ES2 only */
2342/* Never specifically named in the TRM, so we have to infer a likely name */
2343static struct clk usim_ick = {
2344 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002345 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002346 .parent = &wkup_l4_ick,
2347 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2348 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002349 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002350 .recalc = &followparent_recalc,
2351};
2352
2353static struct clk wdt2_ick = {
2354 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002355 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002356 .parent = &wkup_l4_ick,
2357 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2358 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002359 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002360 .recalc = &followparent_recalc,
2361};
2362
2363static struct clk wdt1_ick = {
2364 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002365 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002366 .parent = &wkup_l4_ick,
2367 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2368 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002369 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002370 .recalc = &followparent_recalc,
2371};
2372
2373static struct clk gpio1_ick = {
2374 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002375 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002376 .parent = &wkup_l4_ick,
2377 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2378 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002379 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002380 .recalc = &followparent_recalc,
2381};
2382
2383static struct clk omap_32ksync_ick = {
2384 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002385 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002386 .parent = &wkup_l4_ick,
2387 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2388 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002389 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002390 .recalc = &followparent_recalc,
2391};
2392
Paul Walmsley333943b2008-08-19 11:08:45 +03002393/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002394static struct clk gpt12_ick = {
2395 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002396 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002397 .parent = &wkup_l4_ick,
2398 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2399 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002400 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002401 .recalc = &followparent_recalc,
2402};
2403
2404static struct clk gpt1_ick = {
2405 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002406 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002407 .parent = &wkup_l4_ick,
2408 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2409 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002410 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002411 .recalc = &followparent_recalc,
2412};
2413
2414
2415
2416/* PER clock domain */
2417
2418static struct clk per_96m_fck = {
2419 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002420 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002421 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002422 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002423 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002424 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002425 .recalc = &followparent_recalc,
2426};
2427
2428static struct clk per_48m_fck = {
2429 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002430 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002431 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002432 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002433 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002434 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002435 .recalc = &followparent_recalc,
2436};
2437
2438static struct clk uart3_fck = {
2439 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002440 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002441 .parent = &per_48m_fck,
2442 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2443 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002444 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002445 .recalc = &followparent_recalc,
2446};
2447
2448static struct clk gpt2_fck = {
2449 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002450 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002451 .init = &omap2_init_clksel_parent,
2452 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2453 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2454 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2455 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2456 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002457 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002458 .recalc = &omap2_clksel_recalc,
2459};
2460
2461static struct clk gpt3_fck = {
2462 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002463 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002464 .init = &omap2_init_clksel_parent,
2465 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2466 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2467 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2468 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2469 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002470 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002471 .recalc = &omap2_clksel_recalc,
2472};
2473
2474static struct clk gpt4_fck = {
2475 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002476 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002477 .init = &omap2_init_clksel_parent,
2478 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2479 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2480 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2481 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2482 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002483 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002484 .recalc = &omap2_clksel_recalc,
2485};
2486
2487static struct clk gpt5_fck = {
2488 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002489 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002490 .init = &omap2_init_clksel_parent,
2491 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2492 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2493 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2494 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2495 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002496 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002497 .recalc = &omap2_clksel_recalc,
2498};
2499
2500static struct clk gpt6_fck = {
2501 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002502 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002503 .init = &omap2_init_clksel_parent,
2504 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2505 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2506 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2507 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2508 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002509 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002510 .recalc = &omap2_clksel_recalc,
2511};
2512
2513static struct clk gpt7_fck = {
2514 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002515 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002516 .init = &omap2_init_clksel_parent,
2517 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2518 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2519 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2520 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2521 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002522 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002523 .recalc = &omap2_clksel_recalc,
2524};
2525
2526static struct clk gpt8_fck = {
2527 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002528 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002529 .init = &omap2_init_clksel_parent,
2530 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2531 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2532 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2533 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2534 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002535 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002536 .recalc = &omap2_clksel_recalc,
2537};
2538
2539static struct clk gpt9_fck = {
2540 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002541 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002542 .init = &omap2_init_clksel_parent,
2543 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2544 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2545 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2546 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2547 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002548 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002549 .recalc = &omap2_clksel_recalc,
2550};
2551
2552static struct clk per_32k_alwon_fck = {
2553 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002554 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002555 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002556 .clkdm_name = "per_clkdm",
Russell King44dc9d02009-01-19 15:51:11 +00002557 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002558 .recalc = &followparent_recalc,
2559};
2560
Jouni Hogander89db9482008-12-10 17:35:24 -08002561static struct clk gpio6_dbck = {
2562 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002563 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002564 .parent = &per_32k_alwon_fck,
2565 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002566 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002567 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002568 .recalc = &followparent_recalc,
2569};
2570
Jouni Hogander89db9482008-12-10 17:35:24 -08002571static struct clk gpio5_dbck = {
2572 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002573 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002574 .parent = &per_32k_alwon_fck,
2575 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002576 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002577 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002578 .recalc = &followparent_recalc,
2579};
2580
Jouni Hogander89db9482008-12-10 17:35:24 -08002581static struct clk gpio4_dbck = {
2582 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002583 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002584 .parent = &per_32k_alwon_fck,
2585 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002586 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002587 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002588 .recalc = &followparent_recalc,
2589};
2590
Jouni Hogander89db9482008-12-10 17:35:24 -08002591static struct clk gpio3_dbck = {
2592 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002593 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002594 .parent = &per_32k_alwon_fck,
2595 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002596 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002597 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002598 .recalc = &followparent_recalc,
2599};
2600
Jouni Hogander89db9482008-12-10 17:35:24 -08002601static struct clk gpio2_dbck = {
2602 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002603 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002604 .parent = &per_32k_alwon_fck,
2605 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002606 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002607 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002608 .recalc = &followparent_recalc,
2609};
2610
2611static struct clk wdt3_fck = {
2612 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002613 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002614 .parent = &per_32k_alwon_fck,
2615 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2616 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002617 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002618 .recalc = &followparent_recalc,
2619};
2620
2621static struct clk per_l4_ick = {
2622 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002623 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002624 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002625 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002626 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002627 .recalc = &followparent_recalc,
2628};
2629
2630static struct clk gpio6_ick = {
2631 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002632 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002633 .parent = &per_l4_ick,
2634 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2635 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002636 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002637 .recalc = &followparent_recalc,
2638};
2639
2640static struct clk gpio5_ick = {
2641 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002642 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002643 .parent = &per_l4_ick,
2644 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2645 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002646 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002647 .recalc = &followparent_recalc,
2648};
2649
2650static struct clk gpio4_ick = {
2651 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002652 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002653 .parent = &per_l4_ick,
2654 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2655 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002656 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002657 .recalc = &followparent_recalc,
2658};
2659
2660static struct clk gpio3_ick = {
2661 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002662 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002663 .parent = &per_l4_ick,
2664 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2665 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002666 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002667 .recalc = &followparent_recalc,
2668};
2669
2670static struct clk gpio2_ick = {
2671 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002672 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002673 .parent = &per_l4_ick,
2674 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2675 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002676 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002677 .recalc = &followparent_recalc,
2678};
2679
2680static struct clk wdt3_ick = {
2681 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002682 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002683 .parent = &per_l4_ick,
2684 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2685 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002686 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002687 .recalc = &followparent_recalc,
2688};
2689
2690static struct clk uart3_ick = {
2691 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002692 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002693 .parent = &per_l4_ick,
2694 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2695 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002696 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002697 .recalc = &followparent_recalc,
2698};
2699
2700static struct clk gpt9_ick = {
2701 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002702 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002703 .parent = &per_l4_ick,
2704 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2705 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002706 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002707 .recalc = &followparent_recalc,
2708};
2709
2710static struct clk gpt8_ick = {
2711 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002712 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002713 .parent = &per_l4_ick,
2714 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2715 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002716 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002717 .recalc = &followparent_recalc,
2718};
2719
2720static struct clk gpt7_ick = {
2721 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002722 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002723 .parent = &per_l4_ick,
2724 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2725 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002726 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002727 .recalc = &followparent_recalc,
2728};
2729
2730static struct clk gpt6_ick = {
2731 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002732 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002733 .parent = &per_l4_ick,
2734 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2735 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002736 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002737 .recalc = &followparent_recalc,
2738};
2739
2740static struct clk gpt5_ick = {
2741 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002742 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002743 .parent = &per_l4_ick,
2744 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2745 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002746 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002747 .recalc = &followparent_recalc,
2748};
2749
2750static struct clk gpt4_ick = {
2751 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002752 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002753 .parent = &per_l4_ick,
2754 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2755 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002756 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002757 .recalc = &followparent_recalc,
2758};
2759
2760static struct clk gpt3_ick = {
2761 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002762 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002763 .parent = &per_l4_ick,
2764 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2765 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002766 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002767 .recalc = &followparent_recalc,
2768};
2769
2770static struct clk gpt2_ick = {
2771 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002772 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002773 .parent = &per_l4_ick,
2774 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2775 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002776 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002777 .recalc = &followparent_recalc,
2778};
2779
2780static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002781 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002782 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002783 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002784 .parent = &per_l4_ick,
2785 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2786 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002787 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002788 .recalc = &followparent_recalc,
2789};
2790
2791static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002792 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002793 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002794 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002795 .parent = &per_l4_ick,
2796 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2797 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002798 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002799 .recalc = &followparent_recalc,
2800};
2801
2802static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002803 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002804 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002805 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002806 .parent = &per_l4_ick,
2807 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2808 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002809 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002810 .recalc = &followparent_recalc,
2811};
2812
2813static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002814 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2815 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002816 { .parent = NULL }
2817};
2818
2819static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002820 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002821 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002822 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002823 .init = &omap2_init_clksel_parent,
2824 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2825 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2826 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2827 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2828 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002829 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002830 .recalc = &omap2_clksel_recalc,
2831};
2832
2833static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002834 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002835 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002836 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002837 .init = &omap2_init_clksel_parent,
2838 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2839 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2840 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2841 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2842 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002843 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002844 .recalc = &omap2_clksel_recalc,
2845};
2846
2847static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002848 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002849 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002850 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002851 .init = &omap2_init_clksel_parent,
2852 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2853 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2854 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2855 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2856 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002857 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002858 .recalc = &omap2_clksel_recalc,
2859};
2860
2861/* EMU clocks */
2862
2863/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2864
2865static const struct clksel_rate emu_src_sys_rates[] = {
2866 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2867 { .div = 0 },
2868};
2869
2870static const struct clksel_rate emu_src_core_rates[] = {
2871 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2872 { .div = 0 },
2873};
2874
2875static const struct clksel_rate emu_src_per_rates[] = {
2876 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2877 { .div = 0 },
2878};
2879
2880static const struct clksel_rate emu_src_mpu_rates[] = {
2881 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2882 { .div = 0 },
2883};
2884
2885static const struct clksel emu_src_clksel[] = {
2886 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2887 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2888 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2889 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2890 { .parent = NULL },
2891};
2892
2893/*
2894 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2895 * to switch the source of some of the EMU clocks.
2896 * XXX Are there CLKEN bits for these EMU clks?
2897 */
2898static struct clk emu_src_ck = {
2899 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002900 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002901 .init = &omap2_init_clksel_parent,
2902 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2903 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2904 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002905 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002906 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002907 .recalc = &omap2_clksel_recalc,
2908};
2909
2910static const struct clksel_rate pclk_emu_rates[] = {
2911 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2912 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2913 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2914 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2915 { .div = 0 },
2916};
2917
2918static const struct clksel pclk_emu_clksel[] = {
2919 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2920 { .parent = NULL },
2921};
2922
2923static struct clk pclk_fck = {
2924 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002925 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002926 .init = &omap2_init_clksel_parent,
2927 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2928 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2929 .clksel = pclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002930 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002931 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002932 .recalc = &omap2_clksel_recalc,
2933};
2934
2935static const struct clksel_rate pclkx2_emu_rates[] = {
2936 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2937 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2938 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2939 { .div = 0 },
2940};
2941
2942static const struct clksel pclkx2_emu_clksel[] = {
2943 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2944 { .parent = NULL },
2945};
2946
2947static struct clk pclkx2_fck = {
2948 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002949 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002950 .init = &omap2_init_clksel_parent,
2951 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2952 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2953 .clksel = pclkx2_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002954 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002955 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002956 .recalc = &omap2_clksel_recalc,
2957};
2958
2959static const struct clksel atclk_emu_clksel[] = {
2960 { .parent = &emu_src_ck, .rates = div2_rates },
2961 { .parent = NULL },
2962};
2963
2964static struct clk atclk_fck = {
2965 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002966 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002967 .init = &omap2_init_clksel_parent,
2968 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2969 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2970 .clksel = atclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002971 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002972 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002973 .recalc = &omap2_clksel_recalc,
2974};
2975
2976static struct clk traceclk_src_fck = {
2977 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002978 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002979 .init = &omap2_init_clksel_parent,
2980 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2981 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2982 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002983 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002984 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002985 .recalc = &omap2_clksel_recalc,
2986};
2987
2988static const struct clksel_rate traceclk_rates[] = {
2989 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2990 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2991 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2992 { .div = 0 },
2993};
2994
2995static const struct clksel traceclk_clksel[] = {
2996 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2997 { .parent = NULL },
2998};
2999
3000static struct clk traceclk_fck = {
3001 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00003002 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003003 .init = &omap2_init_clksel_parent,
3004 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3005 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
3006 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03003007 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003008 .recalc = &omap2_clksel_recalc,
3009};
3010
3011/* SR clocks */
3012
3013/* SmartReflex fclk (VDD1) */
3014static struct clk sr1_fck = {
3015 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003016 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003017 .parent = &sys_ck,
3018 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3019 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003020 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003021 .recalc = &followparent_recalc,
3022};
3023
3024/* SmartReflex fclk (VDD2) */
3025static struct clk sr2_fck = {
3026 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003027 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003028 .parent = &sys_ck,
3029 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3030 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003031 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003032 .recalc = &followparent_recalc,
3033};
3034
3035static struct clk sr_l4_ick = {
3036 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003037 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003038 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003039 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003040 .recalc = &followparent_recalc,
3041};
3042
3043/* SECURE_32K_FCK clocks */
3044
Paul Walmsley333943b2008-08-19 11:08:45 +03003045/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003046static struct clk gpt12_fck = {
3047 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003048 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003049 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003050 .recalc = &followparent_recalc,
3051};
3052
3053static struct clk wdt1_fck = {
3054 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003055 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003056 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003057 .recalc = &followparent_recalc,
3058};
3059
Paul Walmsleyb045d082008-03-18 11:24:28 +02003060#endif