blob: 52c23a892bab3cec77af9e8f662fe2ea3d47adfb [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/clocksource.h>
44
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000045#define MAX_MSIX_P_PORT 17
46#define MAX_MSIX 64
47#define MSIX_LEGACY_SZ 4
48#define MIN_MSIX_P_PORT 5
49
Roland Dreier225c7b12007-05-08 18:00:38 -070050enum {
51 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070052 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000053 MLX4_FLAG_MASTER = 1 << 2,
54 MLX4_FLAG_SLAVE = 1 << 3,
55 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070056};
57
58enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000059 MLX4_PORT_CAP_IS_SM = 1 << 1,
60 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
61};
62
63enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000064 MLX4_MAX_PORTS = 2,
65 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030068/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
69 * These qkeys must not be allowed for general use. This is a 64k range,
70 * and to test for violation, we use the mask (protect against future chg).
71 */
72#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
73#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
74
Roland Dreier225c7b12007-05-08 18:00:38 -070075enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020076 MLX4_BOARD_ID_LEN = 64
77};
78
79enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000080 MLX4_MAX_NUM_PF = 16,
81 MLX4_MAX_NUM_VF = 64,
82 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000083 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000084 MLX4_MFUNC_EQ_NUM = 4,
85 MLX4_MFUNC_MAX_EQES = 8,
86 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
87};
88
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000089/* Driver supports 3 diffrent device methods to manage traffic steering:
90 * -device managed - High level API for ib and eth flow steering. FW is
91 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000092 * - B0 steering mode - Common low level API for ib and (if supported) eth.
93 * - A0 steering mode - Limited low level API for eth. In case of IB,
94 * B0 mode is in use.
95 */
96enum {
97 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 MLX4_STEERING_MODE_B0,
99 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000100};
101
102static inline const char *mlx4_steering_mode_str(int steering_mode)
103{
104 switch (steering_mode) {
105 case MLX4_STEERING_MODE_A0:
106 return "A0 steering";
107
108 case MLX4_STEERING_MODE_B0:
109 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000110
111 case MLX4_STEERING_MODE_DEVICE_MANAGED:
112 return "Device managed flow steering";
113
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000114 default:
115 return "Unrecognize steering mode";
116 }
117}
118
Jack Morgenstein623ed842011-12-13 04:10:33 +0000119enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000120 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
121 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
122 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700123 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000124 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
125 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
126 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
127 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
128 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
129 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
130 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
131 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
132 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
133 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
134 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
135 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000136 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
137 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000138 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000139 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
140 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000141 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
142 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000143 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000144 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000145 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300146 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
147 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000148 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
149 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700150};
151
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300152enum {
153 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
154 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000155 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000156 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000157 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000158 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000159 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300160 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
161 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300162};
163
Or Gerlitz08ff3232012-10-21 14:59:24 +0000164enum {
165 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
166 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
167};
168
169enum {
170 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
171};
172
173enum {
174 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
175};
176
177
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200178#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
179
180enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000181 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700182 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
183 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
184 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
185 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
186 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
187};
188
Roland Dreier225c7b12007-05-08 18:00:38 -0700189enum mlx4_event {
190 MLX4_EVENT_TYPE_COMP = 0x00,
191 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
192 MLX4_EVENT_TYPE_COMM_EST = 0x02,
193 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
194 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
195 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
196 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
197 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
198 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
199 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
200 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
201 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
202 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
203 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
204 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
205 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
206 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000207 MLX4_EVENT_TYPE_CMD = 0x0a,
208 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
209 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200210 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000211 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300212 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000213 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700214};
215
216enum {
217 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
218 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
219};
220
221enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200222 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
223};
224
Jack Morgenstein993c4012012-08-03 08:40:48 +0000225enum slave_port_state {
226 SLAVE_PORT_DOWN = 0,
227 SLAVE_PENDING_UP,
228 SLAVE_PORT_UP,
229};
230
231enum slave_port_gen_event {
232 SLAVE_PORT_GEN_EVENT_DOWN = 0,
233 SLAVE_PORT_GEN_EVENT_UP,
234 SLAVE_PORT_GEN_EVENT_NONE,
235};
236
237enum slave_port_state_event {
238 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
239 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
240 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
241 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
242};
243
Jack Morgenstein5984be92012-03-06 15:50:49 +0200244enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700245 MLX4_PERM_LOCAL_READ = 1 << 10,
246 MLX4_PERM_LOCAL_WRITE = 1 << 11,
247 MLX4_PERM_REMOTE_READ = 1 << 12,
248 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000249 MLX4_PERM_ATOMIC = 1 << 14,
250 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700251};
252
253enum {
254 MLX4_OPCODE_NOP = 0x00,
255 MLX4_OPCODE_SEND_INVAL = 0x01,
256 MLX4_OPCODE_RDMA_WRITE = 0x08,
257 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
258 MLX4_OPCODE_SEND = 0x0a,
259 MLX4_OPCODE_SEND_IMM = 0x0b,
260 MLX4_OPCODE_LSO = 0x0e,
261 MLX4_OPCODE_RDMA_READ = 0x10,
262 MLX4_OPCODE_ATOMIC_CS = 0x11,
263 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300264 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
265 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700266 MLX4_OPCODE_BIND_MW = 0x18,
267 MLX4_OPCODE_FMR = 0x19,
268 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
269 MLX4_OPCODE_CONFIG_CMD = 0x1f,
270
271 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
272 MLX4_RECV_OPCODE_SEND = 0x01,
273 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
274 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
275
276 MLX4_CQE_OPCODE_ERROR = 0x1e,
277 MLX4_CQE_OPCODE_RESIZE = 0x16,
278};
279
280enum {
281 MLX4_STAT_RATE_OFFSET = 5
282};
283
Aleksey Seninda995a82010-12-02 11:44:49 +0000284enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000285 MLX4_PROT_IB_IPV6 = 0,
286 MLX4_PROT_ETH,
287 MLX4_PROT_IB_IPV4,
288 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000289};
290
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700291enum {
292 MLX4_MTT_FLAG_PRESENT = 1
293};
294
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700295enum mlx4_qp_region {
296 MLX4_QP_REGION_FW = 0,
297 MLX4_QP_REGION_ETH_ADDR,
298 MLX4_QP_REGION_FC_ADDR,
299 MLX4_QP_REGION_FC_EXCH,
300 MLX4_NUM_QP_REGION
301};
302
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700303enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000304 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700305 MLX4_PORT_TYPE_IB = 1,
306 MLX4_PORT_TYPE_ETH = 2,
307 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700308};
309
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700310enum mlx4_special_vlan_idx {
311 MLX4_NO_VLAN_IDX = 0,
312 MLX4_VLAN_MISS_IDX,
313 MLX4_VLAN_REGULAR
314};
315
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000316enum mlx4_steer_type {
317 MLX4_MC_STEER = 0,
318 MLX4_UC_STEER,
319 MLX4_NUM_STEERS
320};
321
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700322enum {
323 MLX4_NUM_FEXCH = 64 * 1024,
324};
325
Eli Cohen5a0fd092010-10-07 16:24:16 +0200326enum {
327 MLX4_MAX_FAST_REG_PAGES = 511,
328};
329
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300330enum {
331 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
332 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
333 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
334};
335
336/* Port mgmt change event handling */
337enum {
338 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
339 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
340 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
341 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
342 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
343};
344
345#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
346 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
347
Jack Morgensteinea54b102008-01-28 10:40:59 +0200348static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
349{
350 return (major << 32) | (minor << 16) | subminor;
351}
352
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000353struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300354 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
355 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000356 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000357 u32 base_sqpn;
358 u32 base_proxy_sqpn;
359 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000360};
361
Roland Dreier225c7b12007-05-08 18:00:38 -0700362struct mlx4_caps {
363 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000364 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700365 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700366 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700367 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800368 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700369 u64 def_mac[MLX4_MAX_PORTS + 1];
370 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700371 int gid_table_len[MLX4_MAX_PORTS + 1];
372 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000373 int trans_type[MLX4_MAX_PORTS + 1];
374 int vendor_oui[MLX4_MAX_PORTS + 1];
375 int wavelength[MLX4_MAX_PORTS + 1];
376 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700377 int local_ca_ack_delay;
378 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000379 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700380 int bf_reg_size;
381 int bf_regs_per_page;
382 int max_sq_sg;
383 int max_rq_sg;
384 int num_qps;
385 int max_wqes;
386 int max_sq_desc_sz;
387 int max_rq_desc_sz;
388 int max_qp_init_rdma;
389 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000390 u32 *qp0_proxy;
391 u32 *qp1_proxy;
392 u32 *qp0_tunnel;
393 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700394 int num_srqs;
395 int max_srq_wqes;
396 int max_srq_sge;
397 int reserved_srqs;
398 int num_cqs;
399 int max_cqes;
400 int reserved_cqs;
401 int num_eqs;
402 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800403 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000404 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700405 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200406 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000407 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700408 int fmr_reserved_mtts;
409 int reserved_mtts;
410 int reserved_mrws;
411 int reserved_uars;
412 int num_mgms;
413 int num_amgms;
414 int reserved_mcgs;
415 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000416 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000417 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700418 int num_pds;
419 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700420 int max_xrcds;
421 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700422 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300423 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700424 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000425 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300426 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700427 u32 bmme_flags;
428 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700429 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700430 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700431 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300432 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700433 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
434 int reserved_qps;
435 int reserved_qps_base[MLX4_NUM_QP_REGION];
436 int log_num_macs;
437 int log_num_vlans;
438 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700439 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
440 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000441 u8 suggested_type[MLX4_MAX_PORTS + 1];
442 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000443 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700444 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000445 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200446 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000447 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000448 u32 eqe_size;
449 u32 cqe_size;
450 u8 eqe_factor;
451 u32 userspace_caps; /* userspace must be aware of these */
452 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000453 u16 hca_core_clock;
Roland Dreier225c7b12007-05-08 18:00:38 -0700454};
455
456struct mlx4_buf_list {
457 void *buf;
458 dma_addr_t map;
459};
460
461struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800462 struct mlx4_buf_list direct;
463 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700464 int nbufs;
465 int npages;
466 int page_shift;
467};
468
469struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000470 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700471 int order;
472 int page_shift;
473};
474
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700475enum {
476 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
477};
478
479struct mlx4_db_pgdir {
480 struct list_head list;
481 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
482 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
483 unsigned long *bits[2];
484 __be32 *db_page;
485 dma_addr_t db_dma;
486};
487
488struct mlx4_ib_user_db_page;
489
490struct mlx4_db {
491 __be32 *db;
492 union {
493 struct mlx4_db_pgdir *pgdir;
494 struct mlx4_ib_user_db_page *user_page;
495 } u;
496 dma_addr_t dma;
497 int index;
498 int order;
499};
500
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700501struct mlx4_hwq_resources {
502 struct mlx4_db db;
503 struct mlx4_mtt mtt;
504 struct mlx4_buf buf;
505};
506
Roland Dreier225c7b12007-05-08 18:00:38 -0700507struct mlx4_mr {
508 struct mlx4_mtt mtt;
509 u64 iova;
510 u64 size;
511 u32 key;
512 u32 pd;
513 u32 access;
514 int enabled;
515};
516
Shani Michaeli804d6a82013-02-06 16:19:14 +0000517enum mlx4_mw_type {
518 MLX4_MW_TYPE_1 = 1,
519 MLX4_MW_TYPE_2 = 2,
520};
521
522struct mlx4_mw {
523 u32 key;
524 u32 pd;
525 enum mlx4_mw_type type;
526 int enabled;
527};
528
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300529struct mlx4_fmr {
530 struct mlx4_mr mr;
531 struct mlx4_mpt_entry *mpt;
532 __be64 *mtts;
533 dma_addr_t dma_handle;
534 int max_pages;
535 int max_maps;
536 int maps;
537 u8 page_shift;
538};
539
Roland Dreier225c7b12007-05-08 18:00:38 -0700540struct mlx4_uar {
541 unsigned long pfn;
542 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000543 struct list_head bf_list;
544 unsigned free_bf_bmap;
545 void __iomem *map;
546 void __iomem *bf_map;
547};
548
549struct mlx4_bf {
550 unsigned long offset;
551 int buf_size;
552 struct mlx4_uar *uar;
553 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700554};
555
556struct mlx4_cq {
557 void (*comp) (struct mlx4_cq *);
558 void (*event) (struct mlx4_cq *, enum mlx4_event);
559
560 struct mlx4_uar *uar;
561
562 u32 cons_index;
563
564 __be32 *set_ci_db;
565 __be32 *arm_db;
566 int arm_sn;
567
568 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800569 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700570
571 atomic_t refcount;
572 struct completion free;
573};
574
575struct mlx4_qp {
576 void (*event) (struct mlx4_qp *, enum mlx4_event);
577
578 int qpn;
579
580 atomic_t refcount;
581 struct completion free;
582};
583
584struct mlx4_srq {
585 void (*event) (struct mlx4_srq *, enum mlx4_event);
586
587 int srqn;
588 int max;
589 int max_gs;
590 int wqe_shift;
591
592 atomic_t refcount;
593 struct completion free;
594};
595
596struct mlx4_av {
597 __be32 port_pd;
598 u8 reserved1;
599 u8 g_slid;
600 __be16 dlid;
601 u8 reserved2;
602 u8 gid_index;
603 u8 stat_rate;
604 u8 hop_limit;
605 __be32 sl_tclass_flowlabel;
606 u8 dgid[16];
607};
608
Eli Cohenfa417f72010-10-24 21:08:52 -0700609struct mlx4_eth_av {
610 __be32 port_pd;
611 u8 reserved1;
612 u8 smac_idx;
613 u16 reserved2;
614 u8 reserved3;
615 u8 gid_index;
616 u8 stat_rate;
617 u8 hop_limit;
618 __be32 sl_tclass_flowlabel;
619 u8 dgid[16];
620 u32 reserved4[2];
621 __be16 vlan;
622 u8 mac[6];
623};
624
625union mlx4_ext_av {
626 struct mlx4_av ib;
627 struct mlx4_eth_av eth;
628};
629
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000630struct mlx4_counter {
631 u8 reserved1[3];
632 u8 counter_mode;
633 __be32 num_ifc;
634 u32 reserved2[2];
635 __be64 rx_frames;
636 __be64 rx_bytes;
637 __be64 tx_frames;
638 __be64 tx_bytes;
639};
640
Roland Dreier225c7b12007-05-08 18:00:38 -0700641struct mlx4_dev {
642 struct pci_dev *pdev;
643 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000644 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700645 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000646 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700647 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000648 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200649 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000650 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000651 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000652 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
653 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700654};
655
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300656struct mlx4_eqe {
657 u8 reserved1;
658 u8 type;
659 u8 reserved2;
660 u8 subtype;
661 union {
662 u32 raw[6];
663 struct {
664 __be32 cqn;
665 } __packed comp;
666 struct {
667 u16 reserved1;
668 __be16 token;
669 u32 reserved2;
670 u8 reserved3[3];
671 u8 status;
672 __be64 out_param;
673 } __packed cmd;
674 struct {
675 __be32 qpn;
676 } __packed qp;
677 struct {
678 __be32 srqn;
679 } __packed srq;
680 struct {
681 __be32 cqn;
682 u32 reserved1;
683 u8 reserved2[3];
684 u8 syndrome;
685 } __packed cq_err;
686 struct {
687 u32 reserved1[2];
688 __be32 port;
689 } __packed port_change;
690 struct {
691 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
692 u32 reserved;
693 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
694 } __packed comm_channel_arm;
695 struct {
696 u8 port;
697 u8 reserved[3];
698 __be64 mac;
699 } __packed mac_update;
700 struct {
701 __be32 slave_id;
702 } __packed flr_event;
703 struct {
704 __be16 current_temperature;
705 __be16 warning_threshold;
706 } __packed warming;
707 struct {
708 u8 reserved[3];
709 u8 port;
710 union {
711 struct {
712 __be16 mstr_sm_lid;
713 __be16 port_lid;
714 __be32 changed_attr;
715 u8 reserved[3];
716 u8 mstr_sm_sl;
717 __be64 gid_prefix;
718 } __packed port_info;
719 struct {
720 __be32 block_ptr;
721 __be32 tbl_entries_mask;
722 } __packed tbl_change_info;
723 } params;
724 } __packed port_mgmt_change;
725 } event;
726 u8 slave_id;
727 u8 reserved3[2];
728 u8 owner;
729} __packed;
730
Roland Dreier225c7b12007-05-08 18:00:38 -0700731struct mlx4_init_port_param {
732 int set_guid0;
733 int set_node_guid;
734 int set_si_guid;
735 u16 mtu;
736 int port_width_cap;
737 u16 vl_cap;
738 u16 max_gid;
739 u16 max_pkey;
740 u64 guid0;
741 u64 node_guid;
742 u64 si_guid;
743};
744
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700745#define mlx4_foreach_port(port, dev, type) \
746 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000747 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700748
Jack Morgenstein026149c2012-08-03 08:40:55 +0000749#define mlx4_foreach_non_ib_transport_port(port, dev) \
750 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
751 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
752
Jack Morgenstein65dab252011-12-13 04:10:41 +0000753#define mlx4_foreach_ib_transport_port(port, dev) \
754 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
755 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
756 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700757
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300758#define MLX4_INVALID_SLAVE_ID 0xFF
759
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300760void handle_port_mgmt_change_event(struct work_struct *work);
761
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300762static inline int mlx4_master_func_num(struct mlx4_dev *dev)
763{
764 return dev->caps.function;
765}
766
Jack Morgenstein623ed842011-12-13 04:10:33 +0000767static inline int mlx4_is_master(struct mlx4_dev *dev)
768{
769 return dev->flags & MLX4_FLAG_MASTER;
770}
771
772static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
773{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000774 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000775 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
776}
777
778static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
779{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000780 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000781
Jack Morgenstein47605df2012-08-03 08:40:57 +0000782 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000783 return 1;
784
785 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000786}
787
788static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
789{
790 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
791}
792
793static inline int mlx4_is_slave(struct mlx4_dev *dev)
794{
795 return dev->flags & MLX4_FLAG_SLAVE;
796}
Eli Cohenfa417f72010-10-24 21:08:52 -0700797
Roland Dreier225c7b12007-05-08 18:00:38 -0700798int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
799 struct mlx4_buf *buf);
800void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800801static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
802{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200803 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800804 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800805 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800806 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800807 (offset & (PAGE_SIZE - 1));
808}
Roland Dreier225c7b12007-05-08 18:00:38 -0700809
810int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
811void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700812int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
813void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700814
815int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
816void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000817int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
818void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700819
820int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
821 struct mlx4_mtt *mtt);
822void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
823u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
824
825int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
826 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000827int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700828int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000829int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
830 struct mlx4_mw *mw);
831void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
832int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700833int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
834 int start_index, int npages, u64 *page_list);
835int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
836 struct mlx4_buf *buf);
837
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700838int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
839void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
840
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700841int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
842 int size, int max_direct);
843void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
844 int size);
845
Roland Dreier225c7b12007-05-08 18:00:38 -0700846int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700847 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000848 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700849void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
850
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700851int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
852void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
853
854int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700855void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
856
Sean Hefty18abd5e2011-06-02 10:43:26 -0700857int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
858 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700859void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
860int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300861int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700862
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700863int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700864int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
865
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000866int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
867 int block_mcast_loopback, enum mlx4_protocol prot);
868int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
869 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700870int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000871 u8 port, int block_mcast_loopback,
872 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000873int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000874 enum mlx4_protocol protocol, u64 reg_id);
875
876enum {
877 MLX4_DOMAIN_UVERBS = 0x1000,
878 MLX4_DOMAIN_ETHTOOL = 0x2000,
879 MLX4_DOMAIN_RFS = 0x3000,
880 MLX4_DOMAIN_NIC = 0x5000,
881};
882
883enum mlx4_net_trans_rule_id {
884 MLX4_NET_TRANS_RULE_ID_ETH = 0,
885 MLX4_NET_TRANS_RULE_ID_IB,
886 MLX4_NET_TRANS_RULE_ID_IPV6,
887 MLX4_NET_TRANS_RULE_ID_IPV4,
888 MLX4_NET_TRANS_RULE_ID_TCP,
889 MLX4_NET_TRANS_RULE_ID_UDP,
890 MLX4_NET_TRANS_RULE_NUM, /* should be last */
891};
892
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000893extern const u16 __sw_id_hw[];
894
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000895static inline int map_hw_to_sw_id(u16 header_id)
896{
897
898 int i;
899 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
900 if (header_id == __sw_id_hw[i])
901 return i;
902 }
903 return -EINVAL;
904}
905
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000906enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +0000907 MLX4_FS_REGULAR = 1,
908 MLX4_FS_ALL_DEFAULT,
909 MLX4_FS_MC_DEFAULT,
910 MLX4_FS_UC_SNIFFER,
911 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +0000912 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000913};
914
915struct mlx4_spec_eth {
916 u8 dst_mac[6];
917 u8 dst_mac_msk[6];
918 u8 src_mac[6];
919 u8 src_mac_msk[6];
920 u8 ether_type_enable;
921 __be16 ether_type;
922 __be16 vlan_id_msk;
923 __be16 vlan_id;
924};
925
926struct mlx4_spec_tcp_udp {
927 __be16 dst_port;
928 __be16 dst_port_msk;
929 __be16 src_port;
930 __be16 src_port_msk;
931};
932
933struct mlx4_spec_ipv4 {
934 __be32 dst_ip;
935 __be32 dst_ip_msk;
936 __be32 src_ip;
937 __be32 src_ip_msk;
938};
939
940struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000941 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000942 __be32 qpn_msk;
943 u8 dst_gid[16];
944 u8 dst_gid_msk[16];
945};
946
947struct mlx4_spec_list {
948 struct list_head list;
949 enum mlx4_net_trans_rule_id id;
950 union {
951 struct mlx4_spec_eth eth;
952 struct mlx4_spec_ib ib;
953 struct mlx4_spec_ipv4 ipv4;
954 struct mlx4_spec_tcp_udp tcp_udp;
955 };
956};
957
958enum mlx4_net_trans_hw_rule_queue {
959 MLX4_NET_TRANS_Q_FIFO,
960 MLX4_NET_TRANS_Q_LIFO,
961};
962
963struct mlx4_net_trans_rule {
964 struct list_head list;
965 enum mlx4_net_trans_hw_rule_queue queue_mode;
966 bool exclusive;
967 bool allow_loopback;
968 enum mlx4_net_trans_promisc_mode promisc_mode;
969 u8 port;
970 u16 priority;
971 u32 qpn;
972};
973
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000974struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +0000975 __be16 prio;
976 u8 type;
977 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000978 u8 rsvd1;
979 u8 funcid;
980 u8 vep;
981 u8 port;
982 __be32 qpn;
983 __be32 rsvd2;
984};
985
986struct mlx4_net_trans_rule_hw_ib {
987 u8 size;
988 u8 rsvd1;
989 __be16 id;
990 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +0000991 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +0000992 __be32 qpn_mask;
993 u8 dst_gid[16];
994 u8 dst_gid_msk[16];
995} __packed;
996
997struct mlx4_net_trans_rule_hw_eth {
998 u8 size;
999 u8 rsvd;
1000 __be16 id;
1001 u8 rsvd1[6];
1002 u8 dst_mac[6];
1003 u16 rsvd2;
1004 u8 dst_mac_msk[6];
1005 u16 rsvd3;
1006 u8 src_mac[6];
1007 u16 rsvd4;
1008 u8 src_mac_msk[6];
1009 u8 rsvd5;
1010 u8 ether_type_enable;
1011 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001012 __be16 vlan_tag_msk;
1013 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001014} __packed;
1015
1016struct mlx4_net_trans_rule_hw_tcp_udp {
1017 u8 size;
1018 u8 rsvd;
1019 __be16 id;
1020 __be16 rsvd1[3];
1021 __be16 dst_port;
1022 __be16 rsvd2;
1023 __be16 dst_port_msk;
1024 __be16 rsvd3;
1025 __be16 src_port;
1026 __be16 rsvd4;
1027 __be16 src_port_msk;
1028} __packed;
1029
1030struct mlx4_net_trans_rule_hw_ipv4 {
1031 u8 size;
1032 u8 rsvd;
1033 __be16 id;
1034 __be32 rsvd1;
1035 __be32 dst_ip;
1036 __be32 dst_ip_msk;
1037 __be32 src_ip;
1038 __be32 src_ip_msk;
1039} __packed;
1040
1041struct _rule_hw {
1042 union {
1043 struct {
1044 u8 size;
1045 u8 rsvd;
1046 __be16 id;
1047 };
1048 struct mlx4_net_trans_rule_hw_eth eth;
1049 struct mlx4_net_trans_rule_hw_ib ib;
1050 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1051 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
1052 };
1053};
1054
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001055/* translating DMFS verbs sniffer rule to the FW API would need two reg IDs */
1056struct mlx4_flow_handle {
1057 u64 reg_id[2];
1058};
1059
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001060int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1061 enum mlx4_net_trans_promisc_mode mode);
1062int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1063 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001064int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1065int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1066int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1067int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1068int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001069
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001070int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1071void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001072int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1073int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001074void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001075int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1076 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1077int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1078 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001079int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1080int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1081 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001082int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001083int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
1084void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
1085
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001086int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1087 int npages, u64 iova, u32 *lkey, u32 *rkey);
1088int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1089 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1090int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1091void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1092 u32 *lkey, u32 *rkey);
1093int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1094int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001095int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001096int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1097 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001098void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001099
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001100int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1101int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1102
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001103int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1104void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1105
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001106int mlx4_flow_attach(struct mlx4_dev *dev,
1107 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1108int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001109int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1110 enum mlx4_net_trans_promisc_mode flow_type);
1111int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1112 enum mlx4_net_trans_rule_id id);
1113int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001114
Jack Morgenstein54679e12012-08-03 08:40:43 +00001115void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1116 int i, int val);
1117
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001118int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1119
Jack Morgenstein993c4012012-08-03 08:40:48 +00001120int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1121int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1122int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1123int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1124int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1125enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1126int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1127
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001128void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1129__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001130
Amir Vadaiec693d42013-04-23 06:06:49 +00001131cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1132
Roland Dreier225c7b12007-05-08 18:00:38 -07001133#endif /* MLX4_DEVICE_H */