blob: 6e311c1157f51c8a130cf09a277c2477532cd72f [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/include/mach/regs-clock.h
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock register definitions
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#ifndef __ASM_ARCH_REGS_CLOCK_H
14#define __ASM_ARCH_REGS_CLOCK_H __FILE__
15
16#include <mach/map.h>
17
Kukjin Kimc598c472010-08-18 21:45:49 +090018#define S5P_CLKREG(x) (S5P_VA_CMU + (x))
Changhwan Younc8bef142010-07-27 17:52:39 +090019
Sunyoung Kang7af36b92010-09-18 10:59:31 +090020#define S5P_CLKDIV_LEFTBUS S5P_CLKREG(0x04500)
21#define S5P_CLKDIV_STAT_LEFTBUS S5P_CLKREG(0x04600)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090022#define S5P_CLKGATE_IP_LEFTBUS S5P_CLKREG(0x04800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090023
24#define S5P_CLKDIV_RIGHTBUS S5P_CLKREG(0x08500)
25#define S5P_CLKDIV_STAT_RIGHTBUS S5P_CLKREG(0x08600)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090026#define S5P_CLKGATE_IP_RIGHTBUS S5P_CLKREG(0x08800)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090027
Kukjin Kimc598c472010-08-18 21:45:49 +090028#define S5P_EPLL_CON0 S5P_CLKREG(0x0C110)
29#define S5P_EPLL_CON1 S5P_CLKREG(0x0C114)
30#define S5P_VPLL_CON0 S5P_CLKREG(0x0C120)
31#define S5P_VPLL_CON1 S5P_CLKREG(0x0C124)
Changhwan Younc8bef142010-07-27 17:52:39 +090032
Kukjin Kimc598c472010-08-18 21:45:49 +090033#define S5P_CLKSRC_TOP0 S5P_CLKREG(0x0C210)
34#define S5P_CLKSRC_TOP1 S5P_CLKREG(0x0C214)
Kukjin Kime33ed872010-08-18 21:59:01 +090035#define S5P_CLKSRC_CAM S5P_CLKREG(0x0C220)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090036#define S5P_CLKSRC_MFC S5P_CLKREG(0x0C228)
Kukjin Kime33ed872010-08-18 21:59:01 +090037#define S5P_CLKSRC_IMAGE S5P_CLKREG(0x0C230)
38#define S5P_CLKSRC_LCD0 S5P_CLKREG(0x0C234)
39#define S5P_CLKSRC_LCD1 S5P_CLKREG(0x0C238)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090040#define S5P_CLKSRC_MAUDIO S5P_CLKREG(0x0C23C)
Kukjin Kime33ed872010-08-18 21:59:01 +090041#define S5P_CLKSRC_FSYS S5P_CLKREG(0x0C240)
Kukjin Kimc598c472010-08-18 21:45:49 +090042#define S5P_CLKSRC_PERIL0 S5P_CLKREG(0x0C250)
Kukjin Kime33ed872010-08-18 21:59:01 +090043#define S5P_CLKSRC_PERIL1 S5P_CLKREG(0x0C254)
Changhwan Younc8bef142010-07-27 17:52:39 +090044
Kukjin Kimc598c472010-08-18 21:45:49 +090045#define S5P_CLKDIV_TOP S5P_CLKREG(0x0C510)
Kukjin Kime33ed872010-08-18 21:59:01 +090046#define S5P_CLKDIV_CAM S5P_CLKREG(0x0C520)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090047#define S5P_CLKDIV_TV S5P_CLKREG(0x0C524)
48#define S5P_CLKDIV_MFC S5P_CLKREG(0x0C528)
49#define S5P_CLKDIV_G3D S5P_CLKREG(0x0C52C)
Kukjin Kime33ed872010-08-18 21:59:01 +090050#define S5P_CLKDIV_IMAGE S5P_CLKREG(0x0C530)
51#define S5P_CLKDIV_LCD0 S5P_CLKREG(0x0C534)
52#define S5P_CLKDIV_LCD1 S5P_CLKREG(0x0C538)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090053#define S5P_CLKDIV_MAUDIO S5P_CLKREG(0x0C53C)
Kukjin Kime33ed872010-08-18 21:59:01 +090054#define S5P_CLKDIV_FSYS0 S5P_CLKREG(0x0C540)
55#define S5P_CLKDIV_FSYS1 S5P_CLKREG(0x0C544)
56#define S5P_CLKDIV_FSYS2 S5P_CLKREG(0x0C548)
57#define S5P_CLKDIV_FSYS3 S5P_CLKREG(0x0C54C)
Kukjin Kimc598c472010-08-18 21:45:49 +090058#define S5P_CLKDIV_PERIL0 S5P_CLKREG(0x0C550)
59#define S5P_CLKDIV_PERIL1 S5P_CLKREG(0x0C554)
60#define S5P_CLKDIV_PERIL2 S5P_CLKREG(0x0C558)
61#define S5P_CLKDIV_PERIL3 S5P_CLKREG(0x0C55C)
62#define S5P_CLKDIV_PERIL4 S5P_CLKREG(0x0C560)
63#define S5P_CLKDIV_PERIL5 S5P_CLKREG(0x0C564)
Changhwan Younc8bef142010-07-27 17:52:39 +090064
Kukjin Kime33ed872010-08-18 21:59:01 +090065#define S5P_CLKSRC_MASK_TOP S5P_CLKREG(0x0C310)
66#define S5P_CLKSRC_MASK_CAM S5P_CLKREG(0x0C320)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090067#define S5P_CLKSRC_MASK_TV S5P_CLKREG(0x0C324)
Kukjin Kime33ed872010-08-18 21:59:01 +090068#define S5P_CLKSRC_MASK_LCD0 S5P_CLKREG(0x0C334)
69#define S5P_CLKSRC_MASK_LCD1 S5P_CLKREG(0x0C338)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090070#define S5P_CLKSRC_MASK_MAUDIO S5P_CLKREG(0x0C33C)
Kukjin Kime33ed872010-08-18 21:59:01 +090071#define S5P_CLKSRC_MASK_FSYS S5P_CLKREG(0x0C340)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090072#define S5P_CLKSRC_MASK_PERIL0 S5P_CLKREG(0x0C350)
Kukjin Kime33ed872010-08-18 21:59:01 +090073#define S5P_CLKSRC_MASK_PERIL1 S5P_CLKREG(0x0C354)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090074
Sunyoung Kang7af36b92010-09-18 10:59:31 +090075#define S5P_CLKDIV_STAT_TOP S5P_CLKREG(0x0C610)
76
Jaecheol Leeb77ca652011-03-10 13:21:51 +090077#define S5P_CLKGATE_SCLKCAM S5P_CLKREG(0x0C820)
Kukjin Kime33ed872010-08-18 21:59:01 +090078#define S5P_CLKGATE_IP_CAM S5P_CLKREG(0x0C920)
KyongHo Chob0b6ff02011-03-07 09:10:24 +090079#define S5P_CLKGATE_IP_TV S5P_CLKREG(0x0C924)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090080#define S5P_CLKGATE_IP_MFC S5P_CLKREG(0x0C928)
81#define S5P_CLKGATE_IP_G3D S5P_CLKREG(0x0C92C)
Kukjin Kime33ed872010-08-18 21:59:01 +090082#define S5P_CLKGATE_IP_IMAGE S5P_CLKREG(0x0C930)
83#define S5P_CLKGATE_IP_LCD0 S5P_CLKREG(0x0C934)
84#define S5P_CLKGATE_IP_LCD1 S5P_CLKREG(0x0C938)
85#define S5P_CLKGATE_IP_FSYS S5P_CLKREG(0x0C940)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090086#define S5P_CLKGATE_IP_GPS S5P_CLKREG(0x0C94C)
Kukjin Kimc598c472010-08-18 21:45:49 +090087#define S5P_CLKGATE_IP_PERIL S5P_CLKREG(0x0C950)
Jongpill Lee82260bf2010-08-18 22:49:24 +090088#define S5P_CLKGATE_IP_PERIR S5P_CLKREG(0x0C960)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090089#define S5P_CLKGATE_BLOCK S5P_CLKREG(0x0C970)
Changhwan Younc8bef142010-07-27 17:52:39 +090090
Jaecheol Leeb77ca652011-03-10 13:21:51 +090091#define S5P_CLKSRC_MASK_DMC S5P_CLKREG(0x10300)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090092#define S5P_CLKSRC_DMC S5P_CLKREG(0x10200)
93#define S5P_CLKDIV_DMC0 S5P_CLKREG(0x10500)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090094#define S5P_CLKDIV_DMC1 S5P_CLKREG(0x10504)
Sunyoung Kang7af36b92010-09-18 10:59:31 +090095#define S5P_CLKDIV_STAT_DMC0 S5P_CLKREG(0x10600)
Jaecheol Leeb77ca652011-03-10 13:21:51 +090096#define S5P_CLKGATE_IP_DMC S5P_CLKREG(0x10900)
Changhwan Younc8bef142010-07-27 17:52:39 +090097
Kukjin Kimc598c472010-08-18 21:45:49 +090098#define S5P_APLL_LOCK S5P_CLKREG(0x14000)
99#define S5P_MPLL_LOCK S5P_CLKREG(0x14004)
100#define S5P_APLL_CON0 S5P_CLKREG(0x14100)
101#define S5P_APLL_CON1 S5P_CLKREG(0x14104)
102#define S5P_MPLL_CON0 S5P_CLKREG(0x14108)
103#define S5P_MPLL_CON1 S5P_CLKREG(0x1410C)
Changhwan Younc8bef142010-07-27 17:52:39 +0900104
Kukjin Kimc598c472010-08-18 21:45:49 +0900105#define S5P_CLKSRC_CPU S5P_CLKREG(0x14200)
106#define S5P_CLKMUX_STATCPU S5P_CLKREG(0x14400)
Changhwan Younc8bef142010-07-27 17:52:39 +0900107
Kukjin Kimc598c472010-08-18 21:45:49 +0900108#define S5P_CLKDIV_CPU S5P_CLKREG(0x14500)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900109#define S5P_CLKDIV_CPU1 S5P_CLKREG(0x14504)
Kukjin Kimc598c472010-08-18 21:45:49 +0900110#define S5P_CLKDIV_STATCPU S5P_CLKREG(0x14600)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900111#define S5P_CLKDIV_STATCPU1 S5P_CLKREG(0x14604)
Changhwan Younc8bef142010-07-27 17:52:39 +0900112
Kukjin Kimc598c472010-08-18 21:45:49 +0900113#define S5P_CLKGATE_SCLKCPU S5P_CLKREG(0x14800)
Jaecheol Leeb77ca652011-03-10 13:21:51 +0900114#define S5P_CLKGATE_IP_CPU S5P_CLKREG(0x14900)
Changhwan Younc8bef142010-07-27 17:52:39 +0900115
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900116#define S5P_APLL_LOCKTIME (0x1C20) /* 300us */
117
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900118#define S5P_APLLCON0_ENABLE_SHIFT (31)
119#define S5P_APLLCON0_LOCKED_SHIFT (29)
120#define S5P_APLL_VAL_1000 ((250 << 16) | (6 << 8) | 1)
Sangwook Ju09dc7812010-12-22 07:26:40 +0900121#define S5P_APLL_VAL_800 ((200 << 16) | (6 << 8) | 1)
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900122
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900123#define S5P_CLKSRC_CPU_MUXCORE_SHIFT (16)
124#define S5P_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << S5P_CLKSRC_CPU_MUXCORE_SHIFT)
125
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900126#define S5P_CLKDIV_CPU0_CORE_SHIFT (0)
127#define S5P_CLKDIV_CPU0_CORE_MASK (0x7 << S5P_CLKDIV_CPU0_CORE_SHIFT)
128#define S5P_CLKDIV_CPU0_COREM0_SHIFT (4)
129#define S5P_CLKDIV_CPU0_COREM0_MASK (0x7 << S5P_CLKDIV_CPU0_COREM0_SHIFT)
130#define S5P_CLKDIV_CPU0_COREM1_SHIFT (8)
131#define S5P_CLKDIV_CPU0_COREM1_MASK (0x7 << S5P_CLKDIV_CPU0_COREM1_SHIFT)
132#define S5P_CLKDIV_CPU0_PERIPH_SHIFT (12)
133#define S5P_CLKDIV_CPU0_PERIPH_MASK (0x7 << S5P_CLKDIV_CPU0_PERIPH_SHIFT)
134#define S5P_CLKDIV_CPU0_ATB_SHIFT (16)
135#define S5P_CLKDIV_CPU0_ATB_MASK (0x7 << S5P_CLKDIV_CPU0_ATB_SHIFT)
136#define S5P_CLKDIV_CPU0_PCLKDBG_SHIFT (20)
137#define S5P_CLKDIV_CPU0_PCLKDBG_MASK (0x7 << S5P_CLKDIV_CPU0_PCLKDBG_SHIFT)
138#define S5P_CLKDIV_CPU0_APLL_SHIFT (24)
139#define S5P_CLKDIV_CPU0_APLL_MASK (0x7 << S5P_CLKDIV_CPU0_APLL_SHIFT)
140
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900141#define S5P_CLKDIV_DMC0_ACP_SHIFT (0)
142#define S5P_CLKDIV_DMC0_ACP_MASK (0x7 << S5P_CLKDIV_DMC0_ACP_SHIFT)
143#define S5P_CLKDIV_DMC0_ACPPCLK_SHIFT (4)
144#define S5P_CLKDIV_DMC0_ACPPCLK_MASK (0x7 << S5P_CLKDIV_DMC0_ACPPCLK_SHIFT)
145#define S5P_CLKDIV_DMC0_DPHY_SHIFT (8)
146#define S5P_CLKDIV_DMC0_DPHY_MASK (0x7 << S5P_CLKDIV_DMC0_DPHY_SHIFT)
147#define S5P_CLKDIV_DMC0_DMC_SHIFT (12)
148#define S5P_CLKDIV_DMC0_DMC_MASK (0x7 << S5P_CLKDIV_DMC0_DMC_SHIFT)
149#define S5P_CLKDIV_DMC0_DMCD_SHIFT (16)
150#define S5P_CLKDIV_DMC0_DMCD_MASK (0x7 << S5P_CLKDIV_DMC0_DMCD_SHIFT)
151#define S5P_CLKDIV_DMC0_DMCP_SHIFT (20)
152#define S5P_CLKDIV_DMC0_DMCP_MASK (0x7 << S5P_CLKDIV_DMC0_DMCP_SHIFT)
153#define S5P_CLKDIV_DMC0_COPY2_SHIFT (24)
154#define S5P_CLKDIV_DMC0_COPY2_MASK (0x7 << S5P_CLKDIV_DMC0_COPY2_SHIFT)
155#define S5P_CLKDIV_DMC0_CORETI_SHIFT (28)
156#define S5P_CLKDIV_DMC0_CORETI_MASK (0x7 << S5P_CLKDIV_DMC0_CORETI_SHIFT)
157
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900158#define S5P_CLKDIV_TOP_ACLK200_SHIFT (0)
159#define S5P_CLKDIV_TOP_ACLK200_MASK (0x7 << S5P_CLKDIV_TOP_ACLK200_SHIFT)
160#define S5P_CLKDIV_TOP_ACLK100_SHIFT (4)
161#define S5P_CLKDIV_TOP_ACLK100_MASK (0xf << S5P_CLKDIV_TOP_ACLK100_SHIFT)
162#define S5P_CLKDIV_TOP_ACLK160_SHIFT (8)
163#define S5P_CLKDIV_TOP_ACLK160_MASK (0x7 << S5P_CLKDIV_TOP_ACLK160_SHIFT)
164#define S5P_CLKDIV_TOP_ACLK133_SHIFT (12)
165#define S5P_CLKDIV_TOP_ACLK133_MASK (0x7 << S5P_CLKDIV_TOP_ACLK133_SHIFT)
166#define S5P_CLKDIV_TOP_ONENAND_SHIFT (16)
167#define S5P_CLKDIV_TOP_ONENAND_MASK (0x7 << S5P_CLKDIV_TOP_ONENAND_SHIFT)
168
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900169#define S5P_CLKDIV_BUS_GDLR_SHIFT (0)
170#define S5P_CLKDIV_BUS_GDLR_MASK (0x7 << S5P_CLKDIV_BUS_GDLR_SHIFT)
171#define S5P_CLKDIV_BUS_GPLR_SHIFT (4)
172#define S5P_CLKDIV_BUS_GPLR_MASK (0x7 << S5P_CLKDIV_BUS_GPLR_SHIFT)
173
Sylwester Nawrocki1d45ac42011-03-10 21:53:40 +0900174/* Compatibility defines and inclusion */
175
176#include <mach/regs-pmu.h>
Seungwhan Yound4b34c62010-10-14 10:39:08 +0900177
178#define S5P_EPLL_CON S5P_EPLL_CON0
179
Changhwan Younc8bef142010-07-27 17:52:39 +0900180#endif /* __ASM_ARCH_REGS_CLOCK_H */