blob: a3fd993e0de0b6fe43d33ae4503edf124df8252e [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilson6f392d5482010-08-07 11:01:22 +010037static u32 i915_gem_get_seqno(struct drm_device *dev)
38{
39 drm_i915_private_t *dev_priv = dev->dev_private;
40 u32 seqno;
41
42 seqno = dev_priv->next_seqno;
43
44 /* reserve 0 for non-seqno */
45 if (++dev_priv->next_seqno == 0)
46 dev_priv->next_seqno = 1;
47
48 return seqno;
49}
50
Zou Nan hai8187a2b2010-05-21 09:08:55 +080051static void
Chris Wilson78501ea2010-10-27 12:18:21 +010052render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010053 u32 invalidate_domains,
54 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070055{
Chris Wilson78501ea2010-10-27 12:18:21 +010056 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010057 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 cmd;
59
Eric Anholt62fdfea2010-05-21 13:26:39 -070060#if WATCH_EXEC
61 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
62 invalidate_domains, flush_domains);
63#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010064
65 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070066 invalidate_domains, flush_domains);
67
Eric Anholt62fdfea2010-05-21 13:26:39 -070068 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
69 /*
70 * read/write caches:
71 *
72 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
73 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
74 * also flushed at 2d versus 3d pipeline switches.
75 *
76 * read-only caches:
77 *
78 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
79 * MI_READ_FLUSH is set, and is always flushed on 965.
80 *
81 * I915_GEM_DOMAIN_COMMAND may not exist?
82 *
83 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
84 * invalidated when MI_EXE_FLUSH is set.
85 *
86 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
87 * invalidated with every MI_FLUSH.
88 *
89 * TLBs:
90 *
91 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
92 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
93 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
94 * are flushed at any MI_FLUSH.
95 */
96
97 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
98 if ((invalidate_domains|flush_domains) &
99 I915_GEM_DOMAIN_RENDER)
100 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100101 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102 /*
103 * On the 965, the sampler cache always gets flushed
104 * and this bit is reserved.
105 */
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108 }
109 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
110 cmd |= MI_EXE_FLUSH;
111
Chris Wilson70eac332010-11-30 14:07:47 +0000112 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
113 (IS_G4X(dev) || IS_GEN5(dev)))
114 cmd |= MI_INVALIDATE_ISP;
115
Eric Anholt62fdfea2010-05-21 13:26:39 -0700116#if WATCH_EXEC
117 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
118#endif
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100119 if (intel_ring_begin(ring, 2) == 0) {
120 intel_ring_emit(ring, cmd);
121 intel_ring_emit(ring, MI_NOOP);
122 intel_ring_advance(ring);
123 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800124 }
125}
126
Chris Wilson78501ea2010-10-27 12:18:21 +0100127static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100128 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800129{
Chris Wilson78501ea2010-10-27 12:18:21 +0100130 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100131 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800132}
133
Chris Wilson78501ea2010-10-27 12:18:21 +0100134u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135{
Chris Wilson78501ea2010-10-27 12:18:21 +0100136 drm_i915_private_t *dev_priv = ring->dev->dev_private;
137 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200138 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800139
140 return I915_READ(acthd_reg);
141}
142
Chris Wilson78501ea2010-10-27 12:18:21 +0100143static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800144{
Chris Wilson78501ea2010-10-27 12:18:21 +0100145 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_i915_gem_object *obj = ring->obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800147 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800148
149 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200150 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200151 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100152 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153
154 /* Initialize the ring. */
Chris Wilson05394f32010-11-08 19:18:58 +0000155 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200156 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800157
158 /* G45 ring initialization fails to reset head to zero */
159 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000160 DRM_DEBUG_KMS("%s head not reset to zero "
161 "ctl %08x head %08x tail %08x start %08x\n",
162 ring->name,
163 I915_READ_CTL(ring),
164 I915_READ_HEAD(ring),
165 I915_READ_TAIL(ring),
166 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800167
Daniel Vetter570ef602010-08-02 17:06:23 +0200168 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800169
Chris Wilson6fd0d562010-12-05 20:42:33 +0000170 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
171 DRM_ERROR("failed to set %s head to zero "
172 "ctl %08x head %08x tail %08x start %08x\n",
173 ring->name,
174 I915_READ_CTL(ring),
175 I915_READ_HEAD(ring),
176 I915_READ_TAIL(ring),
177 I915_READ_START(ring));
178 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700179 }
180
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200181 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000182 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson6aa56062010-10-29 21:44:37 +0100183 | RING_REPORT_64K | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800184
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800185 /* If the head is still not zero, the ring is dead */
Chris Wilson176f28e2010-10-28 11:18:07 +0100186 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
Chris Wilson05394f32010-11-08 19:18:58 +0000187 I915_READ_START(ring) != obj->gtt_offset ||
Chris Wilson176f28e2010-10-28 11:18:07 +0100188 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000189 DRM_ERROR("%s initialization failed "
190 "ctl %08x head %08x tail %08x start %08x\n",
191 ring->name,
192 I915_READ_CTL(ring),
193 I915_READ_HEAD(ring),
194 I915_READ_TAIL(ring),
195 I915_READ_START(ring));
196 return -EIO;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800197 }
198
Chris Wilson78501ea2010-10-27 12:18:21 +0100199 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
200 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800201 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200202 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200203 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800204 ring->space = ring->head - (ring->tail + 8);
205 if (ring->space < 0)
206 ring->space += ring->size;
207 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000208
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800209 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700210}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800211
Chris Wilson78501ea2010-10-27 12:18:21 +0100212static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800213{
Chris Wilson78501ea2010-10-27 12:18:21 +0100214 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100216 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800217
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100218 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100219 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800220 if (IS_GEN6(dev))
221 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
222 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800223 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100224
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800225 return ret;
226}
227
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000228static void
229update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
230{
231 struct drm_device *dev = ring->dev;
232 struct drm_i915_private *dev_priv = dev->dev_private;
233 int id;
234
235 /*
236 * cs -> 1 = vcs, 0 = bcs
237 * vcs -> 1 = bcs, 0 = cs,
238 * bcs -> 1 = cs, 0 = vcs.
239 */
240 id = ring - dev_priv->ring;
241 id += 2 - i;
242 id %= 3;
243
244 intel_ring_emit(ring,
245 MI_SEMAPHORE_MBOX |
246 MI_SEMAPHORE_REGISTER |
247 MI_SEMAPHORE_UPDATE);
248 intel_ring_emit(ring, seqno);
249 intel_ring_emit(ring,
250 RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
251}
252
253static int
254gen6_add_request(struct intel_ring_buffer *ring,
255 u32 *result)
256{
257 u32 seqno;
258 int ret;
259
260 ret = intel_ring_begin(ring, 10);
261 if (ret)
262 return ret;
263
264 seqno = i915_gem_get_seqno(ring->dev);
265 update_semaphore(ring, 0, seqno);
266 update_semaphore(ring, 1, seqno);
267
268 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
269 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
270 intel_ring_emit(ring, seqno);
271 intel_ring_emit(ring, MI_USER_INTERRUPT);
272 intel_ring_advance(ring);
273
274 *result = seqno;
275 return 0;
276}
277
278int
279intel_ring_sync(struct intel_ring_buffer *ring,
280 struct intel_ring_buffer *to,
281 u32 seqno)
282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring,
290 MI_SEMAPHORE_MBOX |
291 MI_SEMAPHORE_REGISTER |
292 intel_ring_sync_index(ring, to) << 17 |
293 MI_SEMAPHORE_COMPARE);
294 intel_ring_emit(ring, seqno);
295 intel_ring_emit(ring, 0);
296 intel_ring_emit(ring, MI_NOOP);
297 intel_ring_advance(ring);
298
299 return 0;
300}
301
Chris Wilson3cce4692010-10-27 16:11:02 +0100302static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100303render_ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100304 u32 *result)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700305{
Chris Wilson78501ea2010-10-27 12:18:21 +0100306 struct drm_device *dev = ring->dev;
Chris Wilson3cce4692010-10-27 16:11:02 +0100307 u32 seqno = i915_gem_get_seqno(dev);
308 int ret;
Zhenyu Wangca764822010-05-27 10:26:42 +0800309
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000310 ret = intel_ring_begin(ring, 4);
311 if (ret)
312 return ret;
Chris Wilson3cce4692010-10-27 16:11:02 +0100313
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000314 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
315 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
316 intel_ring_emit(ring, seqno);
317 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson3cce4692010-10-27 16:11:02 +0100318 intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000319
Chris Wilson3cce4692010-10-27 16:11:02 +0100320 *result = seqno;
321 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700322}
323
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800324static u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000325ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800326{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000327 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
328}
329
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000330static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000331render_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700332{
Chris Wilson78501ea2010-10-27 12:18:21 +0100333 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700334
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000335 if (!dev->irq_enabled)
336 return false;
337
338 if (atomic_inc_return(&ring->irq_refcount) == 1) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000339 drm_i915_private_t *dev_priv = dev->dev_private;
340 unsigned long irqflags;
341
342 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700343 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000344 ironlake_enable_graphics_irq(dev_priv,
Chris Wilson88f23b82010-12-05 15:08:31 +0000345 GT_USER_INTERRUPT);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700346 else
347 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000348 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700349 }
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000350
351 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700352}
353
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800354static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000355render_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700356{
Chris Wilson78501ea2010-10-27 12:18:21 +0100357 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700358
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000359 if (atomic_dec_and_test(&ring->irq_refcount)) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000360 drm_i915_private_t *dev_priv = dev->dev_private;
361 unsigned long irqflags;
362
363 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700364 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000365 ironlake_disable_graphics_irq(dev_priv,
Chris Wilson88f23b82010-12-05 15:08:31 +0000366 GT_USER_INTERRUPT);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700367 else
368 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000369 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700370 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700371}
372
Chris Wilson78501ea2010-10-27 12:18:21 +0100373void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374{
Chris Wilson78501ea2010-10-27 12:18:21 +0100375 drm_i915_private_t *dev_priv = ring->dev->dev_private;
376 u32 mmio = IS_GEN6(ring->dev) ?
377 RING_HWS_PGA_GEN6(ring->mmio_base) :
378 RING_HWS_PGA(ring->mmio_base);
379 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
380 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800381}
382
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100383static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100384bsd_ring_flush(struct intel_ring_buffer *ring,
385 u32 invalidate_domains,
386 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800387{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000388 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
389 return;
390
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100391 if (intel_ring_begin(ring, 2) == 0) {
392 intel_ring_emit(ring, MI_FLUSH);
393 intel_ring_emit(ring, MI_NOOP);
394 intel_ring_advance(ring);
395 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800396}
397
Chris Wilson3cce4692010-10-27 16:11:02 +0100398static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100399ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson3cce4692010-10-27 16:11:02 +0100400 u32 *result)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800401{
402 u32 seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +0100403 int ret;
404
405 ret = intel_ring_begin(ring, 4);
406 if (ret)
407 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100408
Chris Wilson78501ea2010-10-27 12:18:21 +0100409 seqno = i915_gem_get_seqno(ring->dev);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100410
Chris Wilson3cce4692010-10-27 16:11:02 +0100411 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
412 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
413 intel_ring_emit(ring, seqno);
414 intel_ring_emit(ring, MI_USER_INTERRUPT);
415 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800416
417 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +0100418 *result = seqno;
419 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800420}
421
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000422static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000423ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800424{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000425 struct drm_device *dev = ring->dev;
426
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000427 if (!dev->irq_enabled)
428 return false;
429
430 if (atomic_inc_return(&ring->irq_refcount) == 1) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000431 drm_i915_private_t *dev_priv = dev->dev_private;
432 unsigned long irqflags;
433
434 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
435 ironlake_enable_graphics_irq(dev_priv, flag);
436 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
437 }
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000438
439 return true;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800440}
441
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442static void
443ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800444{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445 struct drm_device *dev = ring->dev;
446
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000447 if (atomic_dec_and_test(&ring->irq_refcount)) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000448 drm_i915_private_t *dev_priv = dev->dev_private;
449 unsigned long irqflags;
450
451 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
452 ironlake_disable_graphics_irq(dev_priv, flag);
453 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
454 }
455}
456
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000457static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000458bsd_ring_get_irq(struct intel_ring_buffer *ring)
459{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000460 return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000461}
462static void
463bsd_ring_put_irq(struct intel_ring_buffer *ring)
464{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000465 ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800466}
467
468static int
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000469ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800470{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100471 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100472
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100473 ret = intel_ring_begin(ring, 2);
474 if (ret)
475 return ret;
476
Chris Wilson78501ea2010-10-27 12:18:21 +0100477 intel_ring_emit(ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000478 MI_BATCH_BUFFER_START | (2 << 6) |
Chris Wilson78501ea2010-10-27 12:18:21 +0100479 MI_BATCH_NON_SECURE_I965);
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000480 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100481 intel_ring_advance(ring);
482
Zou Nan haid1b851f2010-05-21 09:08:57 +0800483 return 0;
484}
485
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800486static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100487render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000488 u32 offset, u32 len)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700489{
Chris Wilson78501ea2010-10-27 12:18:21 +0100490 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700491 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000492 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700493
Chris Wilson6f392d5482010-08-07 11:01:22 +0100494 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700495
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000496 if (IS_I830(dev) || IS_845G(dev)) {
497 ret = intel_ring_begin(ring, 4);
498 if (ret)
499 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700500
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000501 intel_ring_emit(ring, MI_BATCH_BUFFER);
502 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
503 intel_ring_emit(ring, offset + len - 8);
504 intel_ring_emit(ring, 0);
505 } else {
506 ret = intel_ring_begin(ring, 2);
507 if (ret)
508 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100509
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000510 if (INTEL_INFO(dev)->gen >= 4) {
511 intel_ring_emit(ring,
512 MI_BATCH_BUFFER_START | (2 << 6) |
513 MI_BATCH_NON_SECURE_I965);
514 intel_ring_emit(ring, offset);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700515 } else {
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000516 intel_ring_emit(ring,
517 MI_BATCH_BUFFER_START | (2 << 6));
518 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700519 }
520 }
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000521 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700522
Eric Anholt62fdfea2010-05-21 13:26:39 -0700523 return 0;
524}
525
Chris Wilson78501ea2010-10-27 12:18:21 +0100526static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700527{
Chris Wilson78501ea2010-10-27 12:18:21 +0100528 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000529 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700530
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800531 obj = ring->status_page.obj;
532 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700533 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700534
Chris Wilson05394f32010-11-08 19:18:58 +0000535 kunmap(obj->pages[0]);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700536 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000537 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700539
540 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700541}
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700544{
Chris Wilson78501ea2010-10-27 12:18:21 +0100545 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700546 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000547 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700548 int ret;
549
Eric Anholt62fdfea2010-05-21 13:26:39 -0700550 obj = i915_gem_alloc_object(dev, 4096);
551 if (obj == NULL) {
552 DRM_ERROR("Failed to allocate status page\n");
553 ret = -ENOMEM;
554 goto err;
555 }
Chris Wilson05394f32010-11-08 19:18:58 +0000556 obj->agp_type = AGP_USER_CACHED_MEMORY;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700557
Daniel Vetter75e9e912010-11-04 17:11:09 +0100558 ret = i915_gem_object_pin(obj, 4096, true);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700559 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700560 goto err_unref;
561 }
562
Chris Wilson05394f32010-11-08 19:18:58 +0000563 ring->status_page.gfx_addr = obj->gtt_offset;
564 ring->status_page.page_addr = kmap(obj->pages[0]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700566 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700567 goto err_unpin;
568 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800569 ring->status_page.obj = obj;
570 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700571
Chris Wilson78501ea2010-10-27 12:18:21 +0100572 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800573 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
574 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700575
576 return 0;
577
578err_unpin:
579 i915_gem_object_unpin(obj);
580err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000581 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700582err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800583 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700584}
585
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800586int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100587 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588{
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_i915_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100590 int ret;
591
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800592 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100593 INIT_LIST_HEAD(&ring->active_list);
594 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100595 INIT_LIST_HEAD(&ring->gpu_write_list);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700596
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800597 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100598 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 if (ret)
600 return ret;
601 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700602
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700604 if (obj == NULL) {
605 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800606 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100607 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700608 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700609
Chris Wilson05394f32010-11-08 19:18:58 +0000610 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800611
Daniel Vetter75e9e912010-11-04 17:11:09 +0100612 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Chris Wilsondd785e32010-08-07 11:01:34 +0100613 if (ret)
614 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 ring->map.size = ring->size;
Chris Wilson05394f32010-11-08 19:18:58 +0000617 ring->map.offset = dev->agp->base + obj->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700618 ring->map.type = 0;
619 ring->map.flags = 0;
620 ring->map.mtrr = 0;
621
622 drm_core_ioremap_wc(&ring->map, dev);
623 if (ring->map.handle == NULL) {
624 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800625 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100626 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700627 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800628
Eric Anholt62fdfea2010-05-21 13:26:39 -0700629 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +0100630 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100631 if (ret)
632 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700633
Chris Wilsonc584fe42010-10-29 18:15:52 +0100634 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +0100635
636err_unmap:
637 drm_core_ioremapfree(&ring->map, dev);
638err_unpin:
639 i915_gem_object_unpin(obj);
640err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +0000641 drm_gem_object_unreference(&obj->base);
642 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100643err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +0100644 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
647
Chris Wilson78501ea2010-10-27 12:18:21 +0100648void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700649{
Chris Wilson33626e62010-10-29 16:18:36 +0100650 struct drm_i915_private *dev_priv;
651 int ret;
652
Chris Wilson05394f32010-11-08 19:18:58 +0000653 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700654 return;
655
Chris Wilson33626e62010-10-29 16:18:36 +0100656 /* Disable the ring buffer. The ring must be idle at this point */
657 dev_priv = ring->dev->dev_private;
658 ret = intel_wait_ring_buffer(ring, ring->size - 8);
659 I915_WRITE_CTL(ring, 0);
660
Chris Wilson78501ea2010-10-27 12:18:21 +0100661 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700662
Chris Wilson05394f32010-11-08 19:18:58 +0000663 i915_gem_object_unpin(ring->obj);
664 drm_gem_object_unreference(&ring->obj->base);
665 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +0100666
Zou Nan hai8d192152010-11-02 16:31:01 +0800667 if (ring->cleanup)
668 ring->cleanup(ring);
669
Chris Wilson78501ea2010-10-27 12:18:21 +0100670 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700671}
672
Chris Wilson78501ea2010-10-27 12:18:21 +0100673static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700674{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800675 unsigned int *virt;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700676 int rem;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800677 rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700678
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800679 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100680 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700681 if (ret)
682 return ret;
683 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700684
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800685 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100686 rem /= 8;
687 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700688 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100689 *virt++ = MI_NOOP;
690 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700691
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800692 ring->tail = 0;
Chris Wilson43ed3402010-07-01 17:53:00 +0100693 ring->space = ring->head - 8;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700694
695 return 0;
696}
697
Chris Wilson78501ea2010-10-27 12:18:21 +0100698int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700699{
Chris Wilson78501ea2010-10-27 12:18:21 +0100700 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +0800701 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100702 unsigned long end;
Chris Wilson6aa56062010-10-29 21:44:37 +0100703 u32 head;
704
Eric Anholt62fdfea2010-05-21 13:26:39 -0700705 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800706 end = jiffies + 3 * HZ;
707 do {
Chris Wilson8c0a6bf2010-12-09 12:56:37 +0000708 /* If the reported head position has wrapped or hasn't advanced,
709 * fallback to the slow and accurate path.
710 */
711 head = intel_read_status_page(ring, 4);
712 if (head < ring->actual_head)
713 head = I915_READ_HEAD(ring);
714 ring->actual_head = head;
715 ring->head = head & HEAD_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700716 ring->space = ring->head - (ring->tail + 8);
717 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800718 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700719 if (ring->space >= n) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100720 trace_i915_ring_wait_end(dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700721 return 0;
722 }
723
724 if (dev->primary->master) {
725 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
726 if (master_priv->sarea_priv)
727 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
728 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800729
Chris Wilsone60a0b12010-10-13 10:09:14 +0100730 msleep(1);
Chris Wilsonf4e0b292010-10-29 21:06:16 +0100731 if (atomic_read(&dev_priv->mm.wedged))
732 return -EAGAIN;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800733 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700734 trace_i915_ring_wait_end (dev);
735 return -EBUSY;
736}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800737
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100738int intel_ring_begin(struct intel_ring_buffer *ring,
739 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800740{
Zou Nan haibe26a102010-06-12 17:40:24 +0800741 int n = 4*num_dwords;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100742 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +0100743
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100744 if (unlikely(ring->tail + n > ring->size)) {
745 ret = intel_wrap_ring_buffer(ring);
746 if (unlikely(ret))
747 return ret;
748 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100749
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100750 if (unlikely(ring->space < n)) {
751 ret = intel_wait_ring_buffer(ring, n);
752 if (unlikely(ret))
753 return ret;
754 }
Chris Wilsond97ed332010-08-04 15:18:13 +0100755
756 ring->space -= n;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100757 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800758}
759
Chris Wilson78501ea2010-10-27 12:18:21 +0100760void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800761{
Chris Wilsond97ed332010-08-04 15:18:13 +0100762 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +0100763 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800764}
765
Chris Wilsone0708682010-09-19 14:46:27 +0100766static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800767 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +0100768 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200769 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800770 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800771 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100772 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800773 .flush = render_ring_flush,
774 .add_request = render_ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000775 .get_seqno = ring_get_seqno,
776 .irq_get = render_ring_get_irq,
777 .irq_put = render_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100778 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800779};
Zou Nan haid1b851f2010-05-21 09:08:57 +0800780
781/* ring buffer for bit-stream decoder */
782
Chris Wilsone0708682010-09-19 14:46:27 +0100783static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +0800784 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +0100785 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200786 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800787 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +0100788 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +0100789 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800790 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +0100791 .add_request = ring_add_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000792 .get_seqno = ring_get_seqno,
793 .irq_get = bsd_ring_get_irq,
794 .irq_put = bsd_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100795 .dispatch_execbuffer = ring_dispatch_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800796};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800797
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100798
Chris Wilson78501ea2010-10-27 12:18:21 +0100799static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100800 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100801{
Chris Wilson78501ea2010-10-27 12:18:21 +0100802 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100803
804 /* Every tail move must follow the sequence below */
805 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
806 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
807 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
808 I915_WRITE(GEN6_BSD_RNCID, 0x0);
809
810 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
811 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
812 50))
813 DRM_ERROR("timed out waiting for IDLE Indicator\n");
814
Daniel Vetter870e86d2010-08-02 16:29:44 +0200815 I915_WRITE_TAIL(ring, value);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100816 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
817 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
818 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
819}
820
Chris Wilson78501ea2010-10-27 12:18:21 +0100821static void gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson549f7362010-10-19 11:19:32 +0100822 u32 invalidate_domains,
823 u32 flush_domains)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100824{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000825 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
826 return;
827
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100828 if (intel_ring_begin(ring, 4) == 0) {
829 intel_ring_emit(ring, MI_FLUSH_DW);
830 intel_ring_emit(ring, 0);
831 intel_ring_emit(ring, 0);
832 intel_ring_emit(ring, 0);
833 intel_ring_advance(ring);
834 }
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100835}
836
837static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100838gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000839 u32 offset, u32 len)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100840{
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100841 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100842
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100843 ret = intel_ring_begin(ring, 2);
844 if (ret)
845 return ret;
846
Chris Wilson78501ea2010-10-27 12:18:21 +0100847 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100848 /* bit0-7 is the length on GEN6+ */
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000849 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +0100850 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100851
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100852 return 0;
853}
854
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000855static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000856gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
857{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000858 return ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000859}
860
861static void
862gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
863{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000864 ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000865}
866
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100867/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +0100868static const struct intel_ring_buffer gen6_bsd_ring = {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000869 .name = "gen6 bsd ring",
870 .id = RING_BSD,
871 .mmio_base = GEN6_BSD_RING_BASE,
872 .size = 32 * PAGE_SIZE,
873 .init = init_ring_common,
874 .write_tail = gen6_bsd_ring_write_tail,
875 .flush = gen6_ring_flush,
876 .add_request = gen6_add_request,
877 .get_seqno = ring_get_seqno,
878 .irq_get = gen6_bsd_ring_get_irq,
879 .irq_put = gen6_bsd_ring_put_irq,
880 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Chris Wilson549f7362010-10-19 11:19:32 +0100881};
882
883/* Blitter support (SandyBridge+) */
884
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000885static bool
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000886blt_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100887{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000888 return ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +0100889}
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000890
Chris Wilson549f7362010-10-19 11:19:32 +0100891static void
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000892blt_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100893{
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000894 ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +0100895}
896
Zou Nan hai8d192152010-11-02 16:31:01 +0800897
898/* Workaround for some stepping of SNB,
899 * each time when BLT engine ring tail moved,
900 * the first command in the ring to be parsed
901 * should be MI_BATCH_BUFFER_START
902 */
903#define NEED_BLT_WORKAROUND(dev) \
904 (IS_GEN6(dev) && (dev->pdev->revision < 8))
905
906static inline struct drm_i915_gem_object *
907to_blt_workaround(struct intel_ring_buffer *ring)
908{
909 return ring->private;
910}
911
912static int blt_ring_init(struct intel_ring_buffer *ring)
913{
914 if (NEED_BLT_WORKAROUND(ring->dev)) {
915 struct drm_i915_gem_object *obj;
Chris Wilson27153f72010-11-02 11:17:23 +0000916 u32 *ptr;
Zou Nan hai8d192152010-11-02 16:31:01 +0800917 int ret;
918
Chris Wilson05394f32010-11-08 19:18:58 +0000919 obj = i915_gem_alloc_object(ring->dev, 4096);
Zou Nan hai8d192152010-11-02 16:31:01 +0800920 if (obj == NULL)
921 return -ENOMEM;
922
Chris Wilson05394f32010-11-08 19:18:58 +0000923 ret = i915_gem_object_pin(obj, 4096, true);
Zou Nan hai8d192152010-11-02 16:31:01 +0800924 if (ret) {
925 drm_gem_object_unreference(&obj->base);
926 return ret;
927 }
928
929 ptr = kmap(obj->pages[0]);
Chris Wilson27153f72010-11-02 11:17:23 +0000930 *ptr++ = MI_BATCH_BUFFER_END;
931 *ptr++ = MI_NOOP;
Zou Nan hai8d192152010-11-02 16:31:01 +0800932 kunmap(obj->pages[0]);
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 ret = i915_gem_object_set_to_gtt_domain(obj, false);
Zou Nan hai8d192152010-11-02 16:31:01 +0800935 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000936 i915_gem_object_unpin(obj);
Zou Nan hai8d192152010-11-02 16:31:01 +0800937 drm_gem_object_unreference(&obj->base);
938 return ret;
939 }
940
941 ring->private = obj;
942 }
943
944 return init_ring_common(ring);
945}
946
947static int blt_ring_begin(struct intel_ring_buffer *ring,
948 int num_dwords)
949{
950 if (ring->private) {
951 int ret = intel_ring_begin(ring, num_dwords+2);
952 if (ret)
953 return ret;
954
955 intel_ring_emit(ring, MI_BATCH_BUFFER_START);
956 intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
957
958 return 0;
959 } else
960 return intel_ring_begin(ring, 4);
961}
962
963static void blt_ring_flush(struct intel_ring_buffer *ring,
964 u32 invalidate_domains,
965 u32 flush_domains)
966{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000967 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
968 return;
969
Zou Nan hai8d192152010-11-02 16:31:01 +0800970 if (blt_ring_begin(ring, 4) == 0) {
971 intel_ring_emit(ring, MI_FLUSH_DW);
972 intel_ring_emit(ring, 0);
973 intel_ring_emit(ring, 0);
974 intel_ring_emit(ring, 0);
975 intel_ring_advance(ring);
976 }
977}
978
Zou Nan hai8d192152010-11-02 16:31:01 +0800979static void blt_ring_cleanup(struct intel_ring_buffer *ring)
980{
981 if (!ring->private)
982 return;
983
984 i915_gem_object_unpin(ring->private);
985 drm_gem_object_unreference(ring->private);
986 ring->private = NULL;
987}
988
Chris Wilson549f7362010-10-19 11:19:32 +0100989static const struct intel_ring_buffer gen6_blt_ring = {
990 .name = "blt ring",
991 .id = RING_BLT,
992 .mmio_base = BLT_RING_BASE,
993 .size = 32 * PAGE_SIZE,
Zou Nan hai8d192152010-11-02 16:31:01 +0800994 .init = blt_ring_init,
Chris Wilson297b0c52010-10-22 17:02:41 +0100995 .write_tail = ring_write_tail,
Zou Nan hai8d192152010-11-02 16:31:01 +0800996 .flush = blt_ring_flush,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000997 .add_request = gen6_add_request,
998 .get_seqno = ring_get_seqno,
999 .irq_get = blt_ring_get_irq,
1000 .irq_put = blt_ring_put_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +01001001 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Zou Nan hai8d192152010-11-02 16:31:01 +08001002 .cleanup = blt_ring_cleanup,
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001003};
1004
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001005int intel_init_render_ring_buffer(struct drm_device *dev)
1006{
1007 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001008 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001009
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001010 *ring = render_ring;
1011 if (INTEL_INFO(dev)->gen >= 6) {
1012 ring->add_request = gen6_add_request;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001013 }
1014
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015 if (!I915_NEED_GFX_HWS(dev)) {
1016 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1017 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1018 }
1019
1020 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001021}
1022
1023int intel_init_bsd_ring_buffer(struct drm_device *dev)
1024{
1025 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001027
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001028 if (IS_GEN6(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001029 *ring = gen6_bsd_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001030 else
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031 *ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001032
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001034}
Chris Wilson549f7362010-10-19 11:19:32 +01001035
1036int intel_init_blt_ring_buffer(struct drm_device *dev)
1037{
1038 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001039 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001040
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001041 *ring = gen6_blt_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01001042
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001043 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001044}