blob: b04a8ac6e744bde9e7d9aa7159e4e9d3da7b86cd [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010014#include <linux/module.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000016#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030017#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080018
Marc Zyngier2db14992011-09-06 09:56:17 +010019#include <asm/exception.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040020#include <linux/irqchip.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010021#include <linux/irqdomain.h>
22#include <linux/of.h>
23#include <linux/of_address.h>
R Sricharanc4082d42012-06-05 16:31:06 +053024#include <linux/of_irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000025
Ben Dooksf3142632016-06-08 18:44:32 +010026#include <linux/irqchip/irq-omap-intc.h>
27
Felipe Balbi85980662014-09-15 16:15:02 -050028/* Define these here for now until we drop all board-files */
29#define OMAP24XX_IC_BASE 0x480fe000
30#define OMAP34XX_IC_BASE 0x48200000
Paul Walmsley2e7509e2008-10-09 17:51:28 +030031
32/* selected INTC register offsets */
33
34#define INTC_REVISION 0x0000
35#define INTC_SYSCONFIG 0x0010
36#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080037#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030038#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053039#define INTC_PROTECTION 0x004C
40#define INTC_IDLE 0x0050
41#define INTC_THRESHOLD 0x0068
42#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030043#define INTC_MIR_CLEAR0 0x0088
44#define INTC_MIR_SET0 0x008c
45#define INTC_PENDING_IRQ0 0x0098
Felipe Balbi11983652014-09-08 17:54:37 -070046#define INTC_PENDING_IRQ1 0x00b8
47#define INTC_PENDING_IRQ2 0x00d8
48#define INTC_PENDING_IRQ3 0x00f8
Felipe Balbi33c7c7b2014-09-08 17:54:32 -070049#define INTC_ILR0 0x0100
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Marc Zyngier2db14992011-09-06 09:56:17 +010051#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
Sekhar Norid3b421c2015-12-15 19:56:12 +053052#define SPURIOUSIRQ_MASK (0x1ffffff << 7)
Felipe Balbia88ab432014-09-08 17:54:35 -070053#define INTCPS_NR_ILR_REGS 128
Felipe Balbi74b6c8e2014-09-15 16:15:08 -050054#define INTCPS_NR_MIR_REGS 4
Marc Zyngier2db14992011-09-06 09:56:17 +010055
Felipe Balbib3079142014-09-15 16:15:07 -050056#define INTC_IDLE_FUNCIDLE (1 << 0)
57#define INTC_IDLE_TURBO (1 << 1)
58
Felipe Balbi9836ee92014-09-15 16:15:06 -050059#define INTC_PROTECTION_ENABLE (1 << 0)
60
Felipe Balbi272a8b02014-09-08 17:54:38 -070061struct omap_intc_regs {
Rajendra Nayak0addd612008-09-26 17:48:20 +053062 u32 sysconfig;
63 u32 protection;
64 u32 idle;
65 u32 threshold;
Felipe Balbia88ab432014-09-08 17:54:35 -070066 u32 ilr[INTCPS_NR_ILR_REGS];
Rajendra Nayak0addd612008-09-26 17:48:20 +053067 u32 mir[INTCPS_NR_MIR_REGS];
68};
Felipe Balbi131b48c2014-09-08 17:54:42 -070069static struct omap_intc_regs intc_context;
70
71static struct irq_domain *domain;
72static void __iomem *omap_irq_base;
Felipe Balbi52b1e122014-09-08 17:54:57 -070073static int omap_nr_pending = 3;
Felipe Balbi131b48c2014-09-08 17:54:42 -070074static int omap_nr_irqs = 96;
Rajendra Nayak0addd612008-09-26 17:48:20 +053075
Felipe Balbi71be00c2014-09-08 17:54:32 -070076static void intc_writel(u32 reg, u32 val)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030077{
Felipe Balbi71be00c2014-09-08 17:54:32 -070078 writel_relaxed(val, omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030079}
80
Felipe Balbi71be00c2014-09-08 17:54:32 -070081static u32 intc_readl(u32 reg)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030082{
Felipe Balbi71be00c2014-09-08 17:54:32 -070083 return readl_relaxed(omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030084}
85
Felipe Balbi131b48c2014-09-08 17:54:42 -070086void omap_intc_save_context(void)
87{
88 int i;
89
90 intc_context.sysconfig =
91 intc_readl(INTC_SYSCONFIG);
92 intc_context.protection =
93 intc_readl(INTC_PROTECTION);
94 intc_context.idle =
95 intc_readl(INTC_IDLE);
96 intc_context.threshold =
97 intc_readl(INTC_THRESHOLD);
98
99 for (i = 0; i < omap_nr_irqs; i++)
100 intc_context.ilr[i] =
101 intc_readl((INTC_ILR0 + 0x4 * i));
102 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
103 intc_context.mir[i] =
104 intc_readl(INTC_MIR0 + (0x20 * i));
105}
106
107void omap_intc_restore_context(void)
108{
109 int i;
110
111 intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
112 intc_writel(INTC_PROTECTION, intc_context.protection);
113 intc_writel(INTC_IDLE, intc_context.idle);
114 intc_writel(INTC_THRESHOLD, intc_context.threshold);
115
116 for (i = 0; i < omap_nr_irqs; i++)
117 intc_writel(INTC_ILR0 + 0x4 * i,
118 intc_context.ilr[i]);
119
120 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
121 intc_writel(INTC_MIR0 + 0x20 * i,
122 intc_context.mir[i]);
123 /* MIRs are saved and restore with other PRCM registers */
124}
125
126void omap3_intc_prepare_idle(void)
127{
128 /*
129 * Disable autoidle as it can stall interrupt controller,
130 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
131 */
132 intc_writel(INTC_SYSCONFIG, 0);
Felipe Balbib3079142014-09-15 16:15:07 -0500133 intc_writel(INTC_IDLE, INTC_IDLE_TURBO);
Felipe Balbi131b48c2014-09-08 17:54:42 -0700134}
135
136void omap3_intc_resume_idle(void)
137{
138 /* Re-enable autoidle */
139 intc_writel(INTC_SYSCONFIG, 1);
Felipe Balbib3079142014-09-15 16:15:07 -0500140 intc_writel(INTC_IDLE, 0);
Felipe Balbi131b48c2014-09-08 17:54:42 -0700141}
142
Tony Lindgren1dbae812005-11-10 14:26:51 +0000143/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100144static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000145{
Felipe Balbi71be00c2014-09-08 17:54:32 -0700146 intc_writel(INTC_CONTROL, 0x1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000147}
148
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100149static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000150{
Tony Lindgren667a11f2011-05-16 02:07:38 -0700151 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100152 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000153}
154
Felipe Balbia88ab432014-09-08 17:54:35 -0700155static void __init omap_irq_soft_reset(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000156{
157 unsigned long tmp;
158
Felipe Balbi71be00c2014-09-08 17:54:32 -0700159 tmp = intc_readl(INTC_REVISION) & 0xff;
Felipe Balbia88ab432014-09-08 17:54:35 -0700160
Paul Walmsley7852ec02012-07-26 00:54:26 -0600161 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
Felipe Balbia88ab432014-09-08 17:54:35 -0700162 omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000163
Felipe Balbi71be00c2014-09-08 17:54:32 -0700164 tmp = intc_readl(INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000165 tmp |= 1 << 1; /* soft reset */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700166 intc_writel(INTC_SYSCONFIG, tmp);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000167
Felipe Balbi71be00c2014-09-08 17:54:32 -0700168 while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000169 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800170
171 /* Enable autoidle */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700172 intc_writel(INTC_SYSCONFIG, 1 << 0);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000173}
174
Jouni Hogander94434532009-02-03 15:49:04 -0800175int omap_irq_pending(void)
176{
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500177 int i;
Jouni Hogander94434532009-02-03 15:49:04 -0800178
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500179 for (i = 0; i < omap_nr_pending; i++)
180 if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)))
Felipe Balbia88ab432014-09-08 17:54:35 -0700181 return 1;
Jouni Hogander94434532009-02-03 15:49:04 -0800182 return 0;
183}
184
Felipe Balbi131b48c2014-09-08 17:54:42 -0700185void omap3_intc_suspend(void)
186{
187 /* A pending interrupt would prevent OMAP from entering suspend */
188 omap_ack_irq(NULL);
189}
190
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700191static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base)
192{
193 int ret;
194 int i;
195
196 ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC",
197 handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE,
198 IRQ_LEVEL, 0);
199 if (ret) {
200 pr_warn("Failed to allocate irq chips\n");
201 return ret;
202 }
203
204 for (i = 0; i < omap_nr_pending; i++) {
205 struct irq_chip_generic *gc;
206 struct irq_chip_type *ct;
207
208 gc = irq_get_domain_generic_chip(d, 32 * i);
209 gc->reg_base = base;
210 ct = gc->chip_types;
211
212 ct->type = IRQ_TYPE_LEVEL_MASK;
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700213
214 ct->chip.irq_ack = omap_mask_ack_irq;
215 ct->chip.irq_mask = irq_gc_mask_disable_reg;
216 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
217
218 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
219
220 ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i;
221 ct->regs.disable = INTC_MIR_SET0 + 32 * i;
222 }
223
224 return 0;
225}
226
227static void __init omap_alloc_gc_legacy(void __iomem *base,
228 unsigned int irq_start, unsigned int num)
Tony Lindgren667a11f2011-05-16 02:07:38 -0700229{
230 struct irq_chip_generic *gc;
231 struct irq_chip_type *ct;
232
233 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700234 handle_level_irq);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700235 ct = gc->chip_types;
236 ct->chip.irq_ack = omap_mask_ack_irq;
237 ct->chip.irq_mask = irq_gc_mask_disable_reg;
238 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
NeilBrowne3c83c22012-04-25 13:05:24 +1000239 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700240
Tony Lindgren667a11f2011-05-16 02:07:38 -0700241 ct->regs.enable = INTC_MIR_CLEAR0;
242 ct->regs.disable = INTC_MIR_SET0;
243 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700244 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700245}
246
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700247static int __init omap_init_irq_of(struct device_node *node)
248{
249 int ret;
250
251 omap_irq_base = of_iomap(node, 0);
252 if (WARN_ON(!omap_irq_base))
253 return -ENOMEM;
254
255 domain = irq_domain_add_linear(node, omap_nr_irqs,
256 &irq_generic_chip_ops, NULL);
257
258 omap_irq_soft_reset();
259
260 ret = omap_alloc_gc_of(domain, omap_irq_base);
261 if (ret < 0)
262 irq_domain_remove(domain);
263
264 return ret;
265}
266
Felipe Balbi4b149e42015-01-06 14:38:08 -0600267static int __init omap_init_irq_legacy(u32 base, struct device_node *node)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000268{
Felipe Balbia88ab432014-09-08 17:54:35 -0700269 int j, irq_base;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000270
Tony Lindgren741e3a82011-05-17 03:51:26 -0700271 omap_irq_base = ioremap(base, SZ_4K);
272 if (WARN_ON(!omap_irq_base))
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700273 return -ENOMEM;
Tony Lindgren741e3a82011-05-17 03:51:26 -0700274
Felipe Balbia74f0a12014-09-08 17:54:55 -0700275 irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100276 if (irq_base < 0) {
277 pr_warn("Couldn't allocate IRQ numbers\n");
278 irq_base = 0;
279 }
280
Felipe Balbi4b149e42015-01-06 14:38:08 -0600281 domain = irq_domain_add_legacy(node, omap_nr_irqs, irq_base, 0,
Felipe Balbia88ab432014-09-08 17:54:35 -0700282 &irq_domain_simple_ops, NULL);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100283
Felipe Balbia88ab432014-09-08 17:54:35 -0700284 omap_irq_soft_reset();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000285
Felipe Balbia88ab432014-09-08 17:54:35 -0700286 for (j = 0; j < omap_nr_irqs; j += 32)
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700287 omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32);
288
289 return 0;
290}
291
Felipe Balbi9836ee92014-09-15 16:15:06 -0500292static void __init omap_irq_enable_protection(void)
293{
294 u32 reg;
295
296 reg = intc_readl(INTC_PROTECTION);
297 reg |= INTC_PROTECTION_ENABLE;
298 intc_writel(INTC_PROTECTION, reg);
299}
300
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700301static int __init omap_init_irq(u32 base, struct device_node *node)
302{
Felipe Balbi9836ee92014-09-15 16:15:06 -0500303 int ret;
304
Felipe Balbi4b149e42015-01-06 14:38:08 -0600305 /*
306 * FIXME legacy OMAP DMA driver sitting under arch/arm/plat-omap/dma.c
307 * depends is still not ready for linear IRQ domains; because of that
308 * we need to temporarily "blacklist" OMAP2 and OMAP3 devices from using
309 * linear IRQ Domain until that driver is finally fixed.
310 */
311 if (of_device_is_compatible(node, "ti,omap2-intc") ||
312 of_device_is_compatible(node, "ti,omap3-intc")) {
313 struct resource res;
314
315 if (of_address_to_resource(node, 0, &res))
316 return -ENOMEM;
317
318 base = res.start;
319 ret = omap_init_irq_legacy(base, node);
320 } else if (node) {
Felipe Balbi9836ee92014-09-15 16:15:06 -0500321 ret = omap_init_irq_of(node);
Felipe Balbi4b149e42015-01-06 14:38:08 -0600322 } else {
323 ret = omap_init_irq_legacy(base, NULL);
324 }
Felipe Balbi9836ee92014-09-15 16:15:06 -0500325
326 if (ret == 0)
327 omap_irq_enable_protection();
328
329 return ret;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000330}
331
Felipe Balbi2aced892014-09-08 17:54:52 -0700332static asmlinkage void __exception_irq_entry
333omap_intc_handle_irq(struct pt_regs *regs)
Marc Zyngier2db14992011-09-06 09:56:17 +0100334{
Sekhar Norid3b421c2015-12-15 19:56:12 +0530335 extern unsigned long irq_err_count;
Felipe Balbi6ed34642015-01-02 16:18:54 -0600336 u32 irqnr;
Marc Zyngier2db14992011-09-06 09:56:17 +0100337
Felipe Balbi6ed34642015-01-02 16:18:54 -0600338 irqnr = intc_readl(INTC_SIR);
Sekhar Norid3b421c2015-12-15 19:56:12 +0530339
340 /*
341 * A spurious IRQ can result if interrupt that triggered the
342 * sorting is no longer active during the sorting (10 INTC
343 * functional clock cycles after interrupt assertion). Or a
344 * change in interrupt mask affected the result during sorting
345 * time. There is no special handling required except ignoring
346 * the SIR register value just read and retrying.
347 * See section 6.2.5 of AM335x TRM Literature Number: SPRUH73K
348 *
349 * Many a times, a spurious interrupt situation has been fixed
350 * by adding a flush for the posted write acking the IRQ in
351 * the device driver. Typically, this is going be the device
352 * driver whose interrupt was handled just before the spurious
353 * IRQ occurred. Pay attention to those device drivers if you
354 * run into hitting the spurious IRQ condition below.
355 */
356 if (unlikely((irqnr & SPURIOUSIRQ_MASK) == SPURIOUSIRQ_MASK)) {
357 pr_err_once("%s: spurious irq!\n", __func__);
358 irq_err_count++;
359 omap_ack_irq(NULL);
360 return;
361 }
362
Felipe Balbi6ed34642015-01-02 16:18:54 -0600363 irqnr &= ACTIVEIRQ_MASK;
Felipe Balbi6ed34642015-01-02 16:18:54 -0600364 handle_domain_irq(domain, irqnr, regs);
Marc Zyngier2db14992011-09-06 09:56:17 +0100365}
366
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700367void __init omap3_init_irq(void)
368{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700369 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700370 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700371 omap_init_irq(OMAP34XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700372 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700373}
374
Felipe Balbi00b6b032014-09-08 17:54:43 -0700375static int __init intc_of_init(struct device_node *node,
Benoit Cousson52fa2122011-11-30 19:21:07 +0100376 struct device_node *parent)
377{
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700378 int ret;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700379
Felipe Balbi52b1e122014-09-08 17:54:57 -0700380 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700381 omap_nr_irqs = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100382
383 if (WARN_ON(!node))
384 return -ENODEV;
385
Tony Lindgren19f92b22015-01-13 14:23:25 -0800386 if (of_device_is_compatible(node, "ti,dm814-intc") ||
387 of_device_is_compatible(node, "ti,dm816-intc") ||
388 of_device_is_compatible(node, "ti,am33xx-intc")) {
Felipe Balbia74f0a12014-09-08 17:54:55 -0700389 omap_nr_irqs = 128;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700390 omap_nr_pending = 4;
391 }
Felipe Balbi470f30d2014-09-08 17:54:47 -0700392
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700393 ret = omap_init_irq(-1, of_node_get(node));
394 if (ret < 0)
395 return ret;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100396
Felipe Balbi2aced892014-09-08 17:54:52 -0700397 set_handle_irq(omap_intc_handle_irq);
Felipe Balbib15c76b2014-09-08 17:54:43 -0700398
Benoit Cousson52fa2122011-11-30 19:21:07 +0100399 return 0;
400}
401
Felipe Balbia35db9a2014-09-08 17:54:46 -0700402IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
403IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
Tony Lindgren19f92b22015-01-13 14:23:25 -0800404IRQCHIP_DECLARE(dm814x_intc, "ti,dm814-intc", intc_of_init);
405IRQCHIP_DECLARE(dm816x_intc, "ti,dm816-intc", intc_of_init);
Felipe Balbia35db9a2014-09-08 17:54:46 -0700406IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);