blob: f8b9fa6b6f0ac1a2fe0e1e25026ba5b8831e5c5c [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Sachin Kamatb3b70782013-10-11 17:24:00 +053043#include <linux/of.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053044#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010046#include <sound/core.h>
47#include <sound/pcm.h>
48#include <sound/pcm_params.h>
49#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010050#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020051#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030052#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010053
54#include "tlv320aic3x.h"
55
Jarkko Nikula07779fd2010-04-26 15:49:14 +030056#define AIC3X_NUM_SUPPLIES 4
57static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
62};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010063
Jarkko Nikula414c73a2010-11-01 14:03:56 +020064static LIST_HEAD(reset_list);
65
Jarkko Nikula5a895f82010-09-20 10:39:13 +030066struct aic3x_priv;
67
68struct aic3x_disable_nb {
69 struct notifier_block nb;
70 struct aic3x_priv *aic3x;
71};
72
Vladimir Barinov44d0a872007-11-14 17:07:17 +010073/* codec private data */
74struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030075 struct snd_soc_codec *codec;
Mark Brown2a6fede2013-09-24 00:07:13 +010076 struct regmap *regmap;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030077 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030078 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000079 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010080 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020081 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010082 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030083 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030084 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080085#define AIC3X_MODEL_3X 0
86#define AIC3X_MODEL_33 1
87#define AIC3X_MODEL_3007 2
88 u16 model;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +053089
90 /* Selects the micbias voltage */
91 enum aic3x_micbias_voltage micbias_vg;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010092};
93
Mark Brown2a6fede2013-09-24 00:07:13 +010094static const struct reg_default aic3x_reg[] = {
95 { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
96 { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
97 { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
98 { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
99 { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
100 { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
101 { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
102 { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
103 { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
104 { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
105 { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
106 { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
107 { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
108 { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
109 { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
110 { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
111 { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
112 { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
113 { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
114 { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
115 { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
116 { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
117 { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
118 { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
119 { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
120 { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
121 { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
122 { 108, 0x00 }, { 109, 0x00 },
123};
124
125static const struct regmap_config aic3x_regmap = {
126 .reg_bits = 8,
127 .val_bits = 8,
128
129 .max_register = DAC_ICC_ADJ,
130 .reg_defaults = aic3x_reg,
131 .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
132 .cache_type = REGCACHE_RBTREE,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100133};
134
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100135#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
Lars-Peter Clausen1476f662013-06-19 19:33:53 +0200136 SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
137 snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100138
139/*
140 * All input lines are connected when !0xf and disconnected with 0xf bit field,
141 * so we have to use specific dapm_put call for input mixer
142 */
143static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
144 struct snd_ctl_elem_value *ucontrol)
145{
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200146 struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200147 struct soc_mixer_control *mc =
148 (struct soc_mixer_control *)kcontrol->private_value;
149 unsigned int reg = mc->reg;
150 unsigned int shift = mc->shift;
151 int max = mc->max;
152 unsigned int mask = (1 << fls(max)) - 1;
153 unsigned int invert = mc->invert;
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200154 unsigned short val;
155 struct snd_soc_dapm_update update;
156 int connect, change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100157
158 val = (ucontrol->value.integer.value[0] & mask);
159
160 mask = 0xf;
161 if (val)
162 val = mask;
163
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200164 connect = !!val;
165
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100166 if (invert)
167 val = mask - val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100168
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200169 mask <<= shift;
170 val <<= shift;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100171
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200172 change = snd_soc_test_bits(codec, val, mask, reg);
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200173 if (change) {
174 update.kcontrol = kcontrol;
175 update.reg = reg;
176 update.mask = mask;
177 update.val = val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100178
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200179 snd_soc_dapm_mixer_update_power(&codec->dapm, kcontrol, connect,
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200180 &update);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100181 }
182
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200183 return change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100184}
185
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530186/*
187 * mic bias power on/off share the same register bits with
188 * output voltage of mic bias. when power on mic bias, we
189 * need reclaim it to voltage value.
190 * 0x0 = Powered off
191 * 0x1 = MICBIAS output is powered to 2.0V,
192 * 0x2 = MICBIAS output is powered to 2.5V
193 * 0x3 = MICBIAS output is connected to AVDD
194 */
195static int mic_bias_event(struct snd_soc_dapm_widget *w,
196 struct snd_kcontrol *kcontrol, int event)
197{
198 struct snd_soc_codec *codec = w->codec;
199 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
200
201 switch (event) {
202 case SND_SOC_DAPM_POST_PMU:
203 /* change mic bias voltage to user defined */
204 snd_soc_update_bits(codec, MICBIAS_CTRL,
205 MICBIAS_LEVEL_MASK,
206 aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
207 break;
208
209 case SND_SOC_DAPM_PRE_PMD:
210 snd_soc_update_bits(codec, MICBIAS_CTRL,
211 MICBIAS_LEVEL_MASK, 0);
212 break;
213 }
214 return 0;
215}
216
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100217static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
218static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
219static const char *aic3x_left_hpcom_mux[] =
220 { "differential of HPLOUT", "constant VCM", "single-ended" };
221static const char *aic3x_right_hpcom_mux[] =
222 { "differential of HPROUT", "constant VCM", "single-ended",
223 "differential of HPLCOM", "external feedback" };
224static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300225static const char *aic3x_adc_hpf[] =
226 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100227
228#define LDAC_ENUM 0
229#define RDAC_ENUM 1
230#define LHPCOM_ENUM 2
231#define RHPCOM_ENUM 3
Jarkko Nikula404b5662011-05-26 11:37:02 +0300232#define LINE1L_2_L_ENUM 4
233#define LINE1L_2_R_ENUM 5
234#define LINE1R_2_L_ENUM 6
235#define LINE1R_2_R_ENUM 7
236#define LINE2L_ENUM 8
237#define LINE2R_ENUM 9
238#define ADC_HPF_ENUM 10
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100239
240static const struct soc_enum aic3x_enum[] = {
241 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
242 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
243 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
244 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
245 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula404b5662011-05-26 11:37:02 +0300246 SOC_ENUM_SINGLE(LINE1L_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
247 SOC_ENUM_SINGLE(LINE1R_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100248 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
249 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
250 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300251 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100252};
253
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200254static const char *aic3x_agc_level[] =
255 { "-5.5dB", "-8dB", "-10dB", "-12dB", "-14dB", "-17dB", "-20dB", "-24dB" };
256static const struct soc_enum aic3x_agc_level_enum[] = {
257 SOC_ENUM_SINGLE(LAGC_CTRL_A, 4, 8, aic3x_agc_level),
258 SOC_ENUM_SINGLE(RAGC_CTRL_A, 4, 8, aic3x_agc_level),
259};
260
261static const char *aic3x_agc_attack[] = { "8ms", "11ms", "16ms", "20ms" };
262static const struct soc_enum aic3x_agc_attack_enum[] = {
263 SOC_ENUM_SINGLE(LAGC_CTRL_A, 2, 4, aic3x_agc_attack),
264 SOC_ENUM_SINGLE(RAGC_CTRL_A, 2, 4, aic3x_agc_attack),
265};
266
267static const char *aic3x_agc_decay[] = { "100ms", "200ms", "400ms", "500ms" };
268static const struct soc_enum aic3x_agc_decay_enum[] = {
269 SOC_ENUM_SINGLE(LAGC_CTRL_A, 0, 4, aic3x_agc_decay),
270 SOC_ENUM_SINGLE(RAGC_CTRL_A, 0, 4, aic3x_agc_decay),
271};
272
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200273/*
274 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
275 */
276static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
277/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
278static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
279/*
280 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
281 * Step size is approximately 0.5 dB over most of the scale but increasing
282 * near the very low levels.
283 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
284 * but having increasing dB difference below that (and where it doesn't count
285 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
286 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
287 */
288static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
289
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100290static const struct snd_kcontrol_new aic3x_snd_controls[] = {
291 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200292 SOC_DOUBLE_R_TLV("PCM Playback Volume",
293 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100294
Jarkko Nikula098b1712010-08-27 16:56:50 +0300295 /*
296 * Output controls that map to output mixer switches. Note these are
297 * only for swapped L-to-R and R-to-L routes. See below stereo controls
298 * for direct L-to-L and R-to-R routes.
299 */
300 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
301 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
302 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
303 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
304 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
305 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
306
307 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
308 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
309 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
310 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
311 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
312 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
313
314 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
315 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
316 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
317 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
318 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
319 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
320
321 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
322 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
323 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
324 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
325 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
326 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
327
328 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
329 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
330 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
331 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
332 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
333 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
334
335 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
336 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
337 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
338 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
339 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
340 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
341
342 /* Stereo output controls for direct L-to-L and R-to-R routes */
343 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
344 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
345 0, 118, 1, output_stage_tlv),
346 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
347 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
348 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200349 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
350 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
351 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100352
Jarkko Nikula098b1712010-08-27 16:56:50 +0300353 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
354 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
355 0, 118, 1, output_stage_tlv),
356 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
357 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
358 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200359 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
360 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
361 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100362
Jarkko Nikula098b1712010-08-27 16:56:50 +0300363 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
364 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
365 0, 118, 1, output_stage_tlv),
366 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
367 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
368 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200369 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
370 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
371 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100372
Jarkko Nikula098b1712010-08-27 16:56:50 +0300373 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
374 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
375 0, 118, 1, output_stage_tlv),
376 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
377 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
378 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200379 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
380 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
381 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300382
383 /* Output pin mute controls */
384 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
385 0x01, 0),
386 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
387 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
388 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300389 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100390 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100391
392 /*
393 * Note: enable Automatic input Gain Controller with care. It can
394 * adjust PGA to max value when ADC is on and will never go back.
395 */
396 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200397 SOC_ENUM("Left AGC Target level", aic3x_agc_level_enum[0]),
398 SOC_ENUM("Right AGC Target level", aic3x_agc_level_enum[1]),
399 SOC_ENUM("Left AGC Attack time", aic3x_agc_attack_enum[0]),
400 SOC_ENUM("Right AGC Attack time", aic3x_agc_attack_enum[1]),
401 SOC_ENUM("Left AGC Decay time", aic3x_agc_decay_enum[0]),
402 SOC_ENUM("Right AGC Decay time", aic3x_agc_decay_enum[1]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100403
Jiri Prchal77444192012-07-09 09:48:44 +0200404 /* De-emphasis */
405 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100406
407 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200408 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
409 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100410 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300411
412 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100413};
414
Randolph Chung6184f102010-08-20 12:47:53 +0800415/*
416 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
417 */
418static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
419
420static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300421 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800422
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100423/* Left DAC Mux */
424static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
425SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
426
427/* Right DAC Mux */
428static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
429SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
430
431/* Left HPCOM Mux */
432static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
433SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
434
435/* Right HPCOM Mux */
436static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
437SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
438
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300439/* Left Line Mixer */
440static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
441 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
442 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
443 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
444 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
445 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
446 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100447};
448
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300449/* Right Line Mixer */
450static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
451 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
452 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
453 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
454 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
455 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
456 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
457};
458
459/* Mono Mixer */
460static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
461 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
462 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
463 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
464 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
465 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
466 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
467};
468
469/* Left HP Mixer */
470static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
471 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
472 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
473 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
474 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
475 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
476 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
477};
478
479/* Right HP Mixer */
480static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
481 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
482 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
483 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
484 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
485 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
486 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
487};
488
489/* Left HPCOM Mixer */
490static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
491 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
492 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
493 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
494 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
495 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
496 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
497};
498
499/* Right HPCOM Mixer */
500static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
501 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
502 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
503 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
504 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
505 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
506 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100507};
508
509/* Left PGA Mixer */
510static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
511 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100512 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100513 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
514 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100515 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100516};
517
518/* Right PGA Mixer */
519static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
520 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100521 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100522 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100523 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100524 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
525};
526
527/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300528static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
529SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_L_ENUM]);
530static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
531SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_R_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100532
533/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300534static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
535SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_R_ENUM]);
536static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
537SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_L_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100538
539/* Left Line2 Mux */
540static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
541SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
542
543/* Right Line2 Mux */
544static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
545SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
546
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100547static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
548 /* Left DAC to Left Outputs */
549 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
550 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
551 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100552 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
553 &aic3x_left_hpcom_mux_controls),
554 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
555 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
556 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
557
558 /* Right DAC to Right Outputs */
559 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
560 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
561 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100562 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
563 &aic3x_right_hpcom_mux_controls),
564 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
565 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
566 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
567
568 /* Mono Output */
569 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
570
Daniel Mack54f01912008-11-26 17:47:36 +0100571 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100572 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
573 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
574 &aic3x_left_pga_mixer_controls[0],
575 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
576 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300577 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100578 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300579 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100580 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
581 &aic3x_left_line2_mux_controls),
582
Daniel Mack54f01912008-11-26 17:47:36 +0100583 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100584 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
585 LINE1R_2_RADC_CTRL, 2, 0),
586 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
587 &aic3x_right_pga_mixer_controls[0],
588 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100589 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300590 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100591 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300592 &aic3x_right_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100593 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
594 &aic3x_right_line2_mux_controls),
595
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300596 /*
597 * Not a real mic bias widget but similar function. This is for dynamic
598 * control of GPIO1 digital mic modulator clock output function when
599 * using digital mic.
600 */
601 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
602 AIC3X_GPIO1_REG, 4, 0xf,
603 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
604 AIC3X_GPIO1_FUNC_DISABLED),
605
606 /*
607 * Also similar function like mic bias. Selects digital mic with
608 * configurable oversampling rate instead of ADC converter.
609 */
610 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
611 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
612 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
613 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
614 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
615 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
616
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100617 /* Mic Bias */
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530618 SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
619 mic_bias_event,
620 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100621
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300622 /* Output mixers */
623 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
624 &aic3x_left_line_mixer_controls[0],
625 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
626 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
627 &aic3x_right_line_mixer_controls[0],
628 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
629 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
630 &aic3x_mono_mixer_controls[0],
631 ARRAY_SIZE(aic3x_mono_mixer_controls)),
632 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
633 &aic3x_left_hp_mixer_controls[0],
634 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
635 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
636 &aic3x_right_hp_mixer_controls[0],
637 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
638 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
639 &aic3x_left_hpcom_mixer_controls[0],
640 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
641 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
642 &aic3x_right_hpcom_mixer_controls[0],
643 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100644
645 SND_SOC_DAPM_OUTPUT("LLOUT"),
646 SND_SOC_DAPM_OUTPUT("RLOUT"),
647 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
648 SND_SOC_DAPM_OUTPUT("HPLOUT"),
649 SND_SOC_DAPM_OUTPUT("HPROUT"),
650 SND_SOC_DAPM_OUTPUT("HPLCOM"),
651 SND_SOC_DAPM_OUTPUT("HPRCOM"),
652
653 SND_SOC_DAPM_INPUT("MIC3L"),
654 SND_SOC_DAPM_INPUT("MIC3R"),
655 SND_SOC_DAPM_INPUT("LINE1L"),
656 SND_SOC_DAPM_INPUT("LINE1R"),
657 SND_SOC_DAPM_INPUT("LINE2L"),
658 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300659
660 /*
661 * Virtual output pin to detection block inside codec. This can be
662 * used to keep codec bias on if gpio or detection features are needed.
663 * Force pin on or construct a path with an input jack and mic bias
664 * widgets.
665 */
666 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100667};
668
Randolph Chung6184f102010-08-20 12:47:53 +0800669static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
670 /* Class-D outputs */
671 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
672 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
673
674 SND_SOC_DAPM_OUTPUT("SPOP"),
675 SND_SOC_DAPM_OUTPUT("SPOM"),
676};
677
Mark Brownd0cc0d32008-05-13 14:55:22 +0200678static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100679 /* Left Input */
680 {"Left Line1L Mux", "single-ended", "LINE1L"},
681 {"Left Line1L Mux", "differential", "LINE1L"},
682
683 {"Left Line2L Mux", "single-ended", "LINE2L"},
684 {"Left Line2L Mux", "differential", "LINE2L"},
685
686 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100687 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100688 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
689 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100690 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100691
692 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300693 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100694
695 /* Right Input */
696 {"Right Line1R Mux", "single-ended", "LINE1R"},
697 {"Right Line1R Mux", "differential", "LINE1R"},
698
699 {"Right Line2R Mux", "single-ended", "LINE2R"},
700 {"Right Line2R Mux", "differential", "LINE2R"},
701
Daniel Mack54f01912008-11-26 17:47:36 +0100702 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100703 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
704 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100705 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100706 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
707
708 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300709 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100710
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300711 /*
712 * Logical path between digital mic enable and GPIO1 modulator clock
713 * output function
714 */
715 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
716 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
717 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300718
719 /* Left DAC Output */
720 {"Left DAC Mux", "DAC_L1", "Left DAC"},
721 {"Left DAC Mux", "DAC_L2", "Left DAC"},
722 {"Left DAC Mux", "DAC_L3", "Left DAC"},
723
724 /* Right DAC Output */
725 {"Right DAC Mux", "DAC_R1", "Right DAC"},
726 {"Right DAC Mux", "DAC_R2", "Right DAC"},
727 {"Right DAC Mux", "DAC_R3", "Right DAC"},
728
729 /* Left Line Output */
730 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
731 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
732 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
733 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
734 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
735 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
736
737 {"Left Line Out", NULL, "Left Line Mixer"},
738 {"Left Line Out", NULL, "Left DAC Mux"},
739 {"LLOUT", NULL, "Left Line Out"},
740
741 /* Right Line Output */
742 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
743 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
744 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
745 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
746 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
747 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
748
749 {"Right Line Out", NULL, "Right Line Mixer"},
750 {"Right Line Out", NULL, "Right DAC Mux"},
751 {"RLOUT", NULL, "Right Line Out"},
752
753 /* Mono Output */
754 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
755 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
756 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
757 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
758 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
759 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
760
761 {"Mono Out", NULL, "Mono Mixer"},
762 {"MONO_LOUT", NULL, "Mono Out"},
763
764 /* Left HP Output */
765 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
766 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
767 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
768 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
769 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
770 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
771
772 {"Left HP Out", NULL, "Left HP Mixer"},
773 {"Left HP Out", NULL, "Left DAC Mux"},
774 {"HPLOUT", NULL, "Left HP Out"},
775
776 /* Right HP Output */
777 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
778 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
779 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
780 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
781 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
782 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
783
784 {"Right HP Out", NULL, "Right HP Mixer"},
785 {"Right HP Out", NULL, "Right DAC Mux"},
786 {"HPROUT", NULL, "Right HP Out"},
787
788 /* Left HPCOM Output */
789 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
790 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
791 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
792 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
793 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
794 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
795
796 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
797 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
798 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
799 {"Left HP Com", NULL, "Left HPCOM Mux"},
800 {"HPLCOM", NULL, "Left HP Com"},
801
802 /* Right HPCOM Output */
803 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
804 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
805 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
806 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
807 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
808 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
809
810 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
811 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
812 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
813 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
814 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
815 {"Right HP Com", NULL, "Right HPCOM Mux"},
816 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100817};
818
Randolph Chung6184f102010-08-20 12:47:53 +0800819static const struct snd_soc_dapm_route intercon_3007[] = {
820 /* Class-D outputs */
821 {"Left Class-D Out", NULL, "Left Line Out"},
822 {"Right Class-D Out", NULL, "Left Line Out"},
823 {"SPOP", NULL, "Left Class-D Out"},
824 {"SPOM", NULL, "Right Class-D Out"},
825};
826
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100827static int aic3x_add_widgets(struct snd_soc_codec *codec)
828{
Randolph Chung6184f102010-08-20 12:47:53 +0800829 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200830 struct snd_soc_dapm_context *dapm = &codec->dapm;
Randolph Chung6184f102010-08-20 12:47:53 +0800831
Randolph Chung6184f102010-08-20 12:47:53 +0800832 if (aic3x->model == AIC3X_MODEL_3007) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200833 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +0800834 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200835 snd_soc_dapm_add_routes(dapm, intercon_3007,
836 ARRAY_SIZE(intercon_3007));
Randolph Chung6184f102010-08-20 12:47:53 +0800837 }
838
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100839 return 0;
840}
841
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100842static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000843 struct snd_pcm_hw_params *params,
844 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100845{
Mark Browne6968a12012-04-04 15:58:16 +0100846 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900847 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200848 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100849 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
850 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +0100851 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100852
853 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300854 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100855 switch (params_format(params)) {
856 case SNDRV_PCM_FORMAT_S16_LE:
857 break;
858 case SNDRV_PCM_FORMAT_S20_3LE:
859 data |= (0x01 << 4);
860 break;
861 case SNDRV_PCM_FORMAT_S24_LE:
862 data |= (0x02 << 4);
863 break;
864 case SNDRV_PCM_FORMAT_S32_LE:
865 data |= (0x03 << 4);
866 break;
867 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300868 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100869
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200870 /* Fsref can be 44100 or 48000 */
871 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
872
873 /* Try to find a value for Q which allows us to bypass the PLL and
874 * generate CODEC_CLK directly. */
875 for (pll_q = 2; pll_q < 18; pll_q++)
876 if (aic3x->sysclk / (128 * pll_q) == fsref) {
877 bypass_pll = 1;
878 break;
879 }
880
881 if (bypass_pll) {
882 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300883 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
884 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400885 /* disable PLL if it is bypassed */
Axel Lin9c173d12011-10-26 22:13:17 +0800886 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -0400887
888 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300889 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400890 /* enable PLL when it is used */
Axel Lin9c173d12011-10-26 22:13:17 +0800891 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
892 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400893 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200894
895 /* Route Left DAC to left channel input and
896 * right DAC to right channel input */
897 data = (LDAC2LCH | RDAC2RCH);
898 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
899 if (params_rate(params) >= 64000)
900 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300901 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200902
903 /* codec sample rate select */
904 data = (fsref * 20) / params_rate(params);
905 if (params_rate(params) < 64000)
906 data /= 2;
907 data /= 5;
908 data -= 2;
909 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300910 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200911
912 if (bypass_pll)
913 return 0;
914
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300915 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +0100916 * one wins the game. Try with d==0 first, next with d!=0.
917 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200918 * The sysclk is divided by 1000 to prevent integer overflows.
919 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100920
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200921 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
922
923 for (r = 1; r <= 16; r++)
924 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100925 for (j = 4; j <= 55; j++) {
926 /* This is actually 1000*((j+(d/10000))*r)/p
927 * The term had to be converted to get
928 * rid of the division by 10000; d = 0 here
929 */
Mark Brown5baf8312010-01-02 13:13:42 +0000930 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200931
Peter Meerwald255173b2009-12-14 14:44:56 +0100932 /* Check whether this values get closer than
933 * the best ones we had before
934 */
Mark Brown5baf8312010-01-02 13:13:42 +0000935 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100936 abs(codec_clk - last_clk)) {
937 pll_j = j; pll_d = 0;
938 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000939 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100940 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200941
Peter Meerwald255173b2009-12-14 14:44:56 +0100942 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000943 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100944 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200945 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200946 }
947
Peter Meerwald255173b2009-12-14 14:44:56 +0100948 /* try with d != 0 */
949 for (p = 1; p <= 8; p++) {
950 j = codec_clk * p / 1000;
951
952 if (j < 4 || j > 11)
953 continue;
954
955 /* do not use codec_clk here since we'd loose precision */
956 d = ((2048 * p * fsref) - j * aic3x->sysclk)
957 * 100 / (aic3x->sysclk/100);
958
959 clk = (10000 * j + d) / (10 * p);
960
961 /* check whether this values get closer than the best
962 * ones we had before */
963 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
964 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
965 last_clk = clk;
966 }
967
968 /* Early exit for exact matches */
969 if (clk == codec_clk)
970 goto found;
971 }
972
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200973 if (last_clk == 0) {
974 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
975 return -EINVAL;
976 }
977
Peter Meerwald255173b2009-12-14 14:44:56 +0100978found:
Hebbar, Gururajac9fe5732012-06-26 19:25:11 +0530979 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300980 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
981 pll_r << PLLR_SHIFT);
982 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
983 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
984 (pll_d >> 6) << PLLD_MSB_SHIFT);
985 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
986 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200987
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100988 return 0;
989}
990
Liam Girdwoode550e172008-07-07 16:07:52 +0100991static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100992{
993 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300994 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
995 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100996
997 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300998 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
999 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001000 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001001 snd_soc_write(codec, LDAC_VOL, ldac_reg);
1002 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001003 }
1004
1005 return 0;
1006}
1007
Liam Girdwoode550e172008-07-07 16:07:52 +01001008static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001009 int clk_id, unsigned int freq, int dir)
1010{
1011 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001012 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001013
Jiri Prchala1f34af2012-07-10 14:36:58 +02001014 /* set clock on MCLK or GPIO2 or BCLK */
1015 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
1016 clk_id << PLLCLK_IN_SHIFT);
1017 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
1018 clk_id << CLKDIV_IN_SHIFT);
1019
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001020 aic3x->sysclk = freq;
1021 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001022}
1023
Liam Girdwoode550e172008-07-07 16:07:52 +01001024static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001025 unsigned int fmt)
1026{
1027 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001028 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001029 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001030 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +03001031
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001032 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1033 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001034
1035 /* set master/slave audio interface */
1036 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1037 case SND_SOC_DAIFMT_CBM_CFM:
1038 aic3x->master = 1;
1039 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1040 break;
1041 case SND_SOC_DAIFMT_CBS_CFS:
1042 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001043 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001044 break;
1045 default:
1046 return -EINVAL;
1047 }
1048
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001049 /*
1050 * match both interface format and signal polarities since they
1051 * are fixed
1052 */
1053 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1054 SND_SOC_DAIFMT_INV_MASK)) {
1055 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001056 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001057 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1058 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001059 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001060 iface_breg |= (0x01 << 6);
1061 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001062 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001063 iface_breg |= (0x02 << 6);
1064 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001065 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001066 iface_breg |= (0x03 << 6);
1067 break;
1068 default:
1069 return -EINVAL;
1070 }
1071
1072 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001073 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1074 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1075 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001076
1077 return 0;
1078}
1079
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001080static int aic3x_regulator_event(struct notifier_block *nb,
1081 unsigned long event, void *data)
1082{
1083 struct aic3x_disable_nb *disable_nb =
1084 container_of(nb, struct aic3x_disable_nb, nb);
1085 struct aic3x_priv *aic3x = disable_nb->aic3x;
1086
1087 if (event & REGULATOR_EVENT_DISABLE) {
1088 /*
1089 * Put codec to reset and require cache sync as at least one
1090 * of the supplies was disabled
1091 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001092 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001093 gpio_set_value(aic3x->gpio_reset, 0);
Mark Brown2a6fede2013-09-24 00:07:13 +01001094 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001095 }
1096
1097 return 0;
1098}
1099
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001100static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1101{
1102 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Mark Brown2a6fede2013-09-24 00:07:13 +01001103 int ret;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001104
1105 if (power) {
1106 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1107 aic3x->supplies);
1108 if (ret)
1109 goto out;
1110 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001111
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001112 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001113 udelay(1);
1114 gpio_set_value(aic3x->gpio_reset, 1);
1115 }
1116
1117 /* Sync reg_cache with the hardware */
Mark Brown2a6fede2013-09-24 00:07:13 +01001118 regcache_cache_only(aic3x->regmap, false);
1119 regcache_sync(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001120 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001121 /*
1122 * Do soft reset to this codec instance in order to clear
1123 * possible VDD leakage currents in case the supply regulators
1124 * remain on
1125 */
1126 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Mark Brown2a6fede2013-09-24 00:07:13 +01001127 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001128 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001129 /* HW writes are needless when bias is off */
Mark Brown2a6fede2013-09-24 00:07:13 +01001130 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001131 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1132 aic3x->supplies);
1133 }
1134out:
1135 return ret;
1136}
1137
Mark Brown0be98982008-05-19 12:31:28 +02001138static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1139 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001140{
Mark Brownb2c812e2010-04-14 15:35:19 +09001141 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001142
Mark Brown0be98982008-05-19 12:31:28 +02001143 switch (level) {
1144 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001145 break;
1146 case SND_SOC_BIAS_PREPARE:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001147 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001148 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001149 /* enable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001150 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1151 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001152 }
1153 break;
Mark Brown0be98982008-05-19 12:31:28 +02001154 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001155 if (!aic3x->power)
1156 aic3x_set_power(codec, 1);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001157 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001158 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001159 /* disable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001160 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1161 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001162 }
1163 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001164 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001165 if (aic3x->power)
1166 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001167 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001168 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001169 codec->dapm.bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001170
1171 return 0;
1172}
1173
1174#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1175#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1176 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1177
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001178static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001179 .hw_params = aic3x_hw_params,
1180 .digital_mute = aic3x_mute,
1181 .set_sysclk = aic3x_set_dai_sysclk,
1182 .set_fmt = aic3x_set_dai_fmt,
1183};
1184
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001185static struct snd_soc_dai_driver aic3x_dai = {
1186 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001187 .playback = {
1188 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001189 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001190 .channels_max = 2,
1191 .rates = AIC3X_RATES,
1192 .formats = AIC3X_FORMATS,},
1193 .capture = {
1194 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001195 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001196 .channels_max = 2,
1197 .rates = AIC3X_RATES,
1198 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001199 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001200 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001201};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001202
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01001203static int aic3x_suspend(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001204{
Mark Brown0be98982008-05-19 12:31:28 +02001205 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001206
1207 return 0;
1208}
1209
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001210static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001211{
Mark Brown29e189c2010-05-07 20:30:00 +01001212 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001213
1214 return 0;
1215}
1216
1217/*
1218 * initialise the AIC3X driver
1219 * register the mixer and dsp interfaces with the kernel
1220 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001221static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001222{
Randolph Chung6184f102010-08-20 12:47:53 +08001223 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001224
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001225 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1226 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001227
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001229 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1230 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001231
1232 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001233 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1234 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1235 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1236 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001238 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1239 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001240 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001241 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1242 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001243
1244 /* unmute all outputs */
Axel Lin9c173d12011-10-26 22:13:17 +08001245 snd_soc_update_bits(codec, LLOPM_CTRL, UNMUTE, UNMUTE);
1246 snd_soc_update_bits(codec, RLOPM_CTRL, UNMUTE, UNMUTE);
1247 snd_soc_update_bits(codec, MONOLOPM_CTRL, UNMUTE, UNMUTE);
1248 snd_soc_update_bits(codec, HPLOUT_CTRL, UNMUTE, UNMUTE);
1249 snd_soc_update_bits(codec, HPROUT_CTRL, UNMUTE, UNMUTE);
1250 snd_soc_update_bits(codec, HPLCOM_CTRL, UNMUTE, UNMUTE);
1251 snd_soc_update_bits(codec, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001252
1253 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001254 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1255 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001256 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001257 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1258 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001259
1260 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001261 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1262 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1263 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1264 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001265 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001266 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1267 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001268 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001269 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1270 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001271
1272 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001273 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1274 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1275 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1276 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001277 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001278 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1279 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001280 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001281 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1282 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001283
Randolph Chung6184f102010-08-20 12:47:53 +08001284 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001285 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001286 }
1287
Ben Dookscb3826f2009-08-20 22:50:41 +01001288 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001289}
1290
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001291static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1292{
1293 struct aic3x_priv *a;
1294
1295 list_for_each_entry(a, &reset_list, list) {
1296 if (gpio_is_valid(aic3x->gpio_reset) &&
1297 aic3x->gpio_reset == a->gpio_reset)
1298 return true;
1299 }
1300
1301 return false;
1302}
1303
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001304static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001305{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001306 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001307 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001308
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001309 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001310 aic3x->codec = codec;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001311
Mark Brown2a6fede2013-09-24 00:07:13 +01001312 ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001313 if (ret != 0) {
1314 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1315 return ret;
1316 }
1317
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001318 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1319 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1320 aic3x->disable_nb[i].aic3x = aic3x;
1321 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1322 &aic3x->disable_nb[i].nb);
1323 if (ret) {
1324 dev_err(codec->dev,
1325 "Failed to request regulator notifier: %d\n",
1326 ret);
1327 goto err_notif;
1328 }
1329 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001330
Mark Brown2a6fede2013-09-24 00:07:13 +01001331 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula37b47652010-08-23 10:38:40 +03001332 aic3x_init(codec);
1333
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001334 if (aic3x->setup) {
1335 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001336 snd_soc_write(codec, AIC3X_GPIO1_REG,
1337 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1338 snd_soc_write(codec, AIC3X_GPIO2_REG,
1339 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001340 }
1341
Randolph Chung6184f102010-08-20 12:47:53 +08001342 if (aic3x->model == AIC3X_MODEL_3007)
Liam Girdwood022658b2012-02-03 17:43:09 +00001343 snd_soc_add_codec_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001344
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301345 /* set mic bias voltage */
1346 switch (aic3x->micbias_vg) {
1347 case AIC3X_MICBIAS_2_0V:
1348 case AIC3X_MICBIAS_2_5V:
1349 case AIC3X_MICBIAS_AVDDV:
1350 snd_soc_update_bits(codec, MICBIAS_CTRL,
1351 MICBIAS_LEVEL_MASK,
1352 (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1353 break;
1354 case AIC3X_MICBIAS_OFF:
1355 /*
1356 * noting to do. target won't enter here. This is just to avoid
1357 * compile time warning "warning: enumeration value
1358 * 'AIC3X_MICBIAS_OFF' not handled in switch"
1359 */
1360 break;
1361 }
1362
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001363 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001364 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001365
1366 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001367
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001368err_notif:
1369 while (i--)
1370 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1371 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001372 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001373}
1374
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001375static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001376{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001377 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001378 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001379
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001380 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001381 list_del(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001382 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1383 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1384 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001385
Ben Dookscb3826f2009-08-20 22:50:41 +01001386 return 0;
1387}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001388
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001389static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001390 .set_bias_level = aic3x_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08001391 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001392 .probe = aic3x_probe,
1393 .remove = aic3x_remove,
1394 .suspend = aic3x_suspend,
1395 .resume = aic3x_resume,
Mark Brownf9df1ae2013-09-23 23:53:16 +01001396 .controls = aic3x_snd_controls,
1397 .num_controls = ARRAY_SIZE(aic3x_snd_controls),
Mark Brown58a63fb2013-09-23 23:57:36 +01001398 .dapm_widgets = aic3x_dapm_widgets,
1399 .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1400 .dapm_routes = intercon,
1401 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001402};
1403
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001404/*
1405 * AIC3X 2 wire address can be up to 4 devices with device addresses
1406 * 0x18, 0x19, 0x1A, 0x1B
1407 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001408
Randolph Chung6184f102010-08-20 12:47:53 +08001409static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001410 { "tlv320aic3x", AIC3X_MODEL_3X },
1411 { "tlv320aic33", AIC3X_MODEL_33 },
1412 { "tlv320aic3007", AIC3X_MODEL_3007 },
Mark Browncbaa5682013-07-16 13:39:52 +01001413 { "tlv320aic3106", AIC3X_MODEL_3X },
Randolph Chung6184f102010-08-20 12:47:53 +08001414 { }
1415};
1416MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1417
Mark Brown2a6fede2013-09-24 00:07:13 +01001418static const struct reg_default aic3007_class_d[] = {
1419 /* Class-D speaker driver init; datasheet p. 46 */
1420 { AIC3X_PAGE_SELECT, 0x0D },
1421 { 0xD, 0x0D },
1422 { 0x8, 0x5C },
1423 { 0x8, 0x5D },
1424 { 0x8, 0x5C },
1425 { AIC3X_PAGE_SELECT, 0x00 },
1426};
1427
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001428/*
1429 * If the i2c layer weren't so broken, we could pass this kind of data
1430 * around
1431 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001432static int aic3x_i2c_probe(struct i2c_client *i2c,
1433 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001434{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001435 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001436 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301437 struct aic3x_setup_data *ai3x_setup;
1438 struct device_node *np = i2c->dev.of_node;
Mark Brown6f818e02013-09-23 19:48:45 +01001439 int ret, i;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301440 u32 value;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001441
Axel Line2257db2011-12-29 12:10:04 +08001442 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Ben Dookscb3826f2009-08-20 22:50:41 +01001443 if (aic3x == NULL) {
1444 dev_err(&i2c->dev, "failed to create private data\n");
1445 return -ENOMEM;
1446 }
1447
Mark Brown2a6fede2013-09-24 00:07:13 +01001448 aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1449 if (IS_ERR(aic3x->regmap)) {
1450 ret = PTR_ERR(aic3x->regmap);
1451 return ret;
1452 }
1453
1454 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001455
Ben Dookscb3826f2009-08-20 22:50:41 +01001456 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001457 if (pdata) {
1458 aic3x->gpio_reset = pdata->gpio_reset;
1459 aic3x->setup = pdata->setup;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301460 aic3x->micbias_vg = pdata->micbias_vg;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301461 } else if (np) {
1462 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1463 GFP_KERNEL);
1464 if (ai3x_setup == NULL) {
1465 dev_err(&i2c->dev, "failed to create private data\n");
1466 return -ENOMEM;
1467 }
1468
1469 ret = of_get_named_gpio(np, "gpio-reset", 0);
1470 if (ret >= 0)
1471 aic3x->gpio_reset = ret;
1472 else
1473 aic3x->gpio_reset = -1;
1474
1475 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1476 ai3x_setup->gpio_func, 2) >= 0) {
1477 aic3x->setup = ai3x_setup;
1478 }
1479
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301480 if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1481 switch (value) {
1482 case 1 :
1483 aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1484 break;
1485 case 2 :
1486 aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1487 break;
1488 case 3 :
1489 aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1490 break;
1491 default :
1492 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1493 dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1494 "found in DT\n");
1495 }
1496 } else {
1497 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1498 }
1499
Jarkko Nikulac7763572010-09-05 19:10:22 +03001500 } else {
1501 aic3x->gpio_reset = -1;
1502 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001503
Axel Lin177fdd82011-09-28 21:56:48 +08001504 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001505
Mark Brown6f818e02013-09-23 19:48:45 +01001506 if (gpio_is_valid(aic3x->gpio_reset) &&
1507 !aic3x_is_shared_reset(aic3x)) {
1508 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1509 if (ret != 0)
1510 goto err;
1511 gpio_direction_output(aic3x->gpio_reset, 0);
1512 }
1513
1514 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1515 aic3x->supplies[i].supply = aic3x_supply_names[i];
1516
1517 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1518 aic3x->supplies);
1519 if (ret != 0) {
1520 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1521 goto err_gpio;
1522 }
1523
Mark Brown2a6fede2013-09-24 00:07:13 +01001524 if (aic3x->model == AIC3X_MODEL_3007) {
1525 ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1526 ARRAY_SIZE(aic3007_class_d));
1527 if (ret != 0)
1528 dev_err(&i2c->dev, "Failed to init class D: %d\n",
1529 ret);
1530 }
1531
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001532 ret = snd_soc_register_codec(&i2c->dev,
1533 &soc_codec_dev_aic3x, &aic3x_dai, 1);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001534 return ret;
Mark Brown6f818e02013-09-23 19:48:45 +01001535
1536err_gpio:
1537 if (gpio_is_valid(aic3x->gpio_reset) &&
1538 !aic3x_is_shared_reset(aic3x))
1539 gpio_free(aic3x->gpio_reset);
1540err:
1541 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001542}
1543
Jean Delvareba8ed122008-09-22 14:15:53 +02001544static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001545{
Mark Brown6f818e02013-09-23 19:48:45 +01001546 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1547
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001548 snd_soc_unregister_codec(&client->dev);
Mark Brown6f818e02013-09-23 19:48:45 +01001549 if (gpio_is_valid(aic3x->gpio_reset) &&
1550 !aic3x_is_shared_reset(aic3x)) {
1551 gpio_set_value(aic3x->gpio_reset, 0);
1552 gpio_free(aic3x->gpio_reset);
1553 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001554 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001555}
1556
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301557#if defined(CONFIG_OF)
1558static const struct of_device_id tlv320aic3x_of_match[] = {
1559 { .compatible = "ti,tlv320aic3x", },
Mark Brownf2c4fa62013-07-16 13:36:05 +01001560 { .compatible = "ti,tlv320aic33" },
1561 { .compatible = "ti,tlv320aic3007" },
Mark Browncbaa5682013-07-16 13:39:52 +01001562 { .compatible = "ti,tlv320aic3106" },
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301563 {},
1564};
1565MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1566#endif
1567
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001568/* machine i2c codec control layer */
1569static struct i2c_driver aic3x_i2c_driver = {
1570 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001571 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001572 .owner = THIS_MODULE,
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301573 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001574 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001575 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001576 .remove = aic3x_i2c_remove,
1577 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001578};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001579
Sachin Kamatfd39d142012-08-06 17:25:42 +05301580module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001581
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001582MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1583MODULE_AUTHOR("Vladimir Barinov");
1584MODULE_LICENSE("GPL");