blob: 500e30ce3bdeacd2a22966adec125424941fd817 [file] [log] [blame]
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001/**************************************************************************
2 *
3 * Copyright (C) 2000-2008 Alacritech, Inc. All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above
12 * copyright notice, this list of conditions and the following
13 * disclaimer in the documentation and/or other materials provided
14 * with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY ALACRITECH, INC. ``AS IS'' AND ANY
17 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ALACRITECH, INC. OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
24 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 *
29 * The views and conclusions contained in the software and documentation
30 * are those of the authors and should not be interpreted as representing
31 * official policies, either expressed or implied, of Alacritech, Inc.
32 *
Mithlesh Thukral0d414722009-01-19 20:29:59 +053033 * Parts developed by LinSysSoft Sahara team
34 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070035 **************************************************************************/
36
37/*
38 * FILENAME: sxg.c
39 *
40 * The SXG driver for Alacritech's 10Gbe products.
41 *
42 * NOTE: This is the standard, non-accelerated version of Alacritech's
43 * IS-NIC driver.
44 */
45
46#include <linux/kernel.h>
47#include <linux/string.h>
48#include <linux/errno.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/ioport.h>
52#include <linux/slab.h>
53#include <linux/interrupt.h>
54#include <linux/timer.h>
55#include <linux/pci.h>
56#include <linux/spinlock.h>
57#include <linux/init.h>
58#include <linux/netdevice.h>
59#include <linux/etherdevice.h>
60#include <linux/ethtool.h>
61#include <linux/skbuff.h>
62#include <linux/delay.h>
63#include <linux/types.h>
64#include <linux/dma-mapping.h>
65#include <linux/mii.h>
Mithlesh Thukral0d414722009-01-19 20:29:59 +053066#include <linux/ip.h>
67#include <linux/in.h>
68#include <linux/tcp.h>
69#include <linux/ipv6.h>
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070070
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070071#define SLIC_GET_STATS_ENABLED 0
72#define LINUX_FREES_ADAPTER_RESOURCES 1
73#define SXG_OFFLOAD_IP_CHECKSUM 0
74#define SXG_POWER_MANAGEMENT_ENABLED 0
75#define VPCI 0
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070076#define ATK_DEBUG 1
77
78#include "sxg_os.h"
79#include "sxghw.h"
80#include "sxghif.h"
81#include "sxg.h"
82#include "sxgdbg.h"
83
84#include "sxgphycode.h"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053085#define SXG_UCODE_DBG 0 /* Turn on for debugging */
86#ifdef SXG_UCODE_DBG
87#include "saharadbgdownload.c"
88#include "saharadbgdownloadB.c"
89#else
90#include "saharadownload.c"
91#include "saharadownloadB.c"
92#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070093
J.R. Mauro73b07062008-10-28 18:42:02 -040094static int sxg_allocate_buffer_memory(struct adapter_t *adapter, u32 Size,
Mithlesh Thukral942798b2009-01-05 21:14:34 +053095 enum sxg_buffer_type BufferType);
Mithlesh Thukral0d414722009-01-19 20:29:59 +053096static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +053097 void *RcvBlock,
98 dma_addr_t PhysicalAddress,
99 u32 Length);
J.R. Mauro73b07062008-10-28 18:42:02 -0400100static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530101 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400102 dma_addr_t PhysicalAddress,
103 u32 Length);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700104
105static void sxg_mcast_init_crc32(void);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530106static int sxg_entry_open(struct net_device *dev);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530107static int sxg_second_open(struct net_device * dev);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530108static int sxg_entry_halt(struct net_device *dev);
109static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
110static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev);
J.R. Mauro73b07062008-10-28 18:42:02 -0400111static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530112static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530113 struct sxg_scatter_gather *SxgSgl);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700114
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530115static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
116 int budget);
117static void sxg_interrupt(struct adapter_t *adapter);
118static int sxg_poll(struct napi_struct *napi, int budget);
J.R. Mauro73b07062008-10-28 18:42:02 -0400119static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530120static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
121 int *sxg_napi_continue, int *work_done, int budget);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530122static void sxg_complete_slow_send(struct adapter_t *adapter, int irq_context);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530123static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
124 struct sxg_event *Event);
J.R. Mauro73b07062008-10-28 18:42:02 -0400125static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus);
126static bool sxg_mac_filter(struct adapter_t *adapter,
127 struct ether_header *EtherHdr, ushort length);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530128static struct net_device_stats *sxg_get_stats(struct net_device * dev);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530129void sxg_free_resources(struct adapter_t *adapter);
130void sxg_free_rcvblocks(struct adapter_t *adapter);
131void sxg_free_sgl_buffers(struct adapter_t *adapter);
132void sxg_unmap_resources(struct adapter_t *adapter);
133void sxg_free_mcast_addrs(struct adapter_t *adapter);
134void sxg_collect_statistics(struct adapter_t *adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530135
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -0700136#define XXXTODO 0
137
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800138#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530139static int sxg_mac_set_address(struct net_device *dev, void *ptr);
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800140static void sxg_unmap_mmio_space(struct adapter_t *adapter);
141#endif
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530142static void sxg_mcast_set_list(struct net_device *dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700143
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530144static int sxg_adapter_set_hwaddr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700145
J.R. Mauro73b07062008-10-28 18:42:02 -0400146static int sxg_initialize_adapter(struct adapter_t *adapter);
147static void sxg_stock_rcv_buffers(struct adapter_t *adapter);
148static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400149 unsigned char Index);
J.R. Mauro73b07062008-10-28 18:42:02 -0400150static int sxg_initialize_link(struct adapter_t *adapter);
151static int sxg_phy_init(struct adapter_t *adapter);
152static void sxg_link_event(struct adapter_t *adapter);
153static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530154static void sxg_link_state(struct adapter_t *adapter,
155 enum SXG_LINK_STATE LinkState);
J.R. Mauro73b07062008-10-28 18:42:02 -0400156static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400157 u32 DevAddr, u32 RegAddr, u32 Value);
J.R. Mauro73b07062008-10-28 18:42:02 -0400158static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400159 u32 DevAddr, u32 RegAddr, u32 *pValue);
Mithlesh Thukralb040b072009-01-28 07:08:11 +0530160static void sxg_set_mcast_addr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700161
162static unsigned int sxg_first_init = 1;
163static char *sxg_banner =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530164 "Alacritech SLIC Technology(tm) Server and Storage \
165 10Gbe Accelerator (Non-Accelerated)\n";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700166
167static int sxg_debug = 1;
168static int debug = -1;
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530169static struct net_device *head_netdevice = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700170
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530171static struct sxgbase_driver sxg_global = {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700172 .dynamic_intagg = 1,
173};
174static int intagg_delay = 100;
175static u32 dynamic_intagg = 0;
176
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530177char sxg_driver_name[] = "sxg_nic";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700178#define DRV_AUTHOR "Alacritech, Inc. Engineering"
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530179#define DRV_DESCRIPTION \
180 "Alacritech SLIC Techonology(tm) Non-Accelerated 10Gbe Driver"
181#define DRV_COPYRIGHT \
182 "Copyright 2000-2008 Alacritech, Inc. All rights reserved."
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700183
184MODULE_AUTHOR(DRV_AUTHOR);
185MODULE_DESCRIPTION(DRV_DESCRIPTION);
186MODULE_LICENSE("GPL");
187
188module_param(dynamic_intagg, int, 0);
189MODULE_PARM_DESC(dynamic_intagg, "Dynamic Interrupt Aggregation Setting");
190module_param(intagg_delay, int, 0);
191MODULE_PARM_DESC(intagg_delay, "uSec Interrupt Aggregation Delay");
192
193static struct pci_device_id sxg_pci_tbl[] __devinitdata = {
194 {PCI_DEVICE(SXG_VENDOR_ID, SXG_DEVICE_ID)},
195 {0,}
196};
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400197
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700198MODULE_DEVICE_TABLE(pci, sxg_pci_tbl);
199
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700200static inline void sxg_reg32_write(void __iomem *reg, u32 value, bool flush)
201{
202 writel(value, reg);
203 if (flush)
204 mb();
205}
206
J.R. Mauro73b07062008-10-28 18:42:02 -0400207static inline void sxg_reg64_write(struct adapter_t *adapter, void __iomem *reg,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700208 u64 value, u32 cpu)
209{
210 u32 value_high = (u32) (value >> 32);
211 u32 value_low = (u32) (value & 0x00000000FFFFFFFF);
212 unsigned long flags;
213
214 spin_lock_irqsave(&adapter->Bit64RegLock, flags);
215 writel(value_high, (void __iomem *)(&adapter->UcodeRegs[cpu].Upper));
216 writel(value_low, reg);
217 spin_unlock_irqrestore(&adapter->Bit64RegLock, flags);
218}
219
220static void sxg_init_driver(void)
221{
222 if (sxg_first_init) {
223 DBG_ERROR("sxg: %s sxg_first_init set jiffies[%lx]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700224 __func__, jiffies);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700225 sxg_first_init = 0;
226 spin_lock_init(&sxg_global.driver_lock);
227 }
228}
229
J.R. Mauro73b07062008-10-28 18:42:02 -0400230static void sxg_dbg_macaddrs(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700231{
232 DBG_ERROR(" (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
233 adapter->netdev->name, adapter->currmacaddr[0],
234 adapter->currmacaddr[1], adapter->currmacaddr[2],
235 adapter->currmacaddr[3], adapter->currmacaddr[4],
236 adapter->currmacaddr[5]);
237 DBG_ERROR(" (%s) mac %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
238 adapter->netdev->name, adapter->macaddr[0],
239 adapter->macaddr[1], adapter->macaddr[2],
240 adapter->macaddr[3], adapter->macaddr[4],
241 adapter->macaddr[5]);
242 return;
243}
244
J.R. Maurob243c4a2008-10-20 19:28:58 -0400245/* SXG Globals */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530246static struct sxg_driver SxgDriver;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700247
248#ifdef ATKDBG
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530249static struct sxg_trace_buffer LSxgTraceBuffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700250#endif /* ATKDBG */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530251static struct sxg_trace_buffer *SxgTraceBuffer = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700252
253/*
254 * sxg_download_microcode
255 *
256 * Download Microcode to Sahara adapter
257 *
258 * Arguments -
259 * adapter - A pointer to our adapter structure
260 * UcodeSel - microcode file selection
261 *
262 * Return
263 * int
264 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530265static bool sxg_download_microcode(struct adapter_t *adapter,
266 enum SXG_UCODE_SEL UcodeSel)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700267{
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530268 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700269 u32 Section;
270 u32 ThisSectionSize;
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400271 u32 *Instruction = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700272 u32 BaseAddress, AddressOffset, Address;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530273 /* u32 Failure; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700274 u32 ValueRead;
275 u32 i;
276 u32 numSections = 0;
277 u32 sectionSize[16];
278 u32 sectionStart[16];
279
280 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DnldUcod",
281 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700282 DBG_ERROR("sxg: %s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700283
284 switch (UcodeSel) {
J.R. Maurob243c4a2008-10-20 19:28:58 -0400285 case SXG_UCODE_SAHARA: /* Sahara operational ucode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700286 numSections = SNumSections;
287 for (i = 0; i < numSections; i++) {
288 sectionSize[i] = SSectionSize[i];
289 sectionStart[i] = SSectionStart[i];
290 }
291 break;
292 default:
293 printk(KERN_ERR KBUILD_MODNAME
294 ": Woah, big error with the microcode!\n");
295 break;
296 }
297
298 DBG_ERROR("sxg: RESET THE CARD\n");
J.R. Maurob243c4a2008-10-20 19:28:58 -0400299 /* First, reset the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700300 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
301
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530302 /*
303 * Download each section of the microcode as specified in
304 * its download file. The *download.c file is generated using
305 * the saharaobjtoc facility which converts the metastep .obj
306 * file to a .c file which contains a two dimentional array.
307 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700308 for (Section = 0; Section < numSections; Section++) {
309 DBG_ERROR("sxg: SECTION # %d\n", Section);
310 switch (UcodeSel) {
311 case SXG_UCODE_SAHARA:
312 Instruction = (u32 *) & SaharaUCode[Section][0];
313 break;
314 default:
315 ASSERT(0);
316 break;
317 }
318 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530319 /* Size in instructions */
320 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700321 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
322 AddressOffset++) {
323 Address = BaseAddress + AddressOffset;
324 ASSERT((Address & ~MICROCODE_ADDRESS_MASK) == 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400325 /* Write instruction bits 31 - 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700326 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400327 /* Write instruction bits 63-32 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700328 WRITE_REG(HwRegs->UcodeDataMiddle, *(Instruction + 1),
329 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400330 /* Write instruction bits 95-64 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700331 WRITE_REG(HwRegs->UcodeDataHigh, *(Instruction + 2),
332 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400333 /* Write instruction address with the WRITE bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700334 WRITE_REG(HwRegs->UcodeAddr,
335 (Address | MICROCODE_ADDRESS_WRITE), FLUSH);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530336 /*
337 * Sahara bug in the ucode download logic - the write to DataLow
338 * for the next instruction could get corrupted. To avoid this,
339 * write to DataLow again for this instruction (which may get
340 * corrupted, but it doesn't matter), then increment the address
341 * and write the data for the next instruction to DataLow. That
342 * write should succeed.
343 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700344 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400345 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700346 Instruction += 3;
347 }
348 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530349 /*
350 * Now repeat the entire operation reading the instruction back and
351 * checking for parity errors
352 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700353 for (Section = 0; Section < numSections; Section++) {
354 DBG_ERROR("sxg: check SECTION # %d\n", Section);
355 switch (UcodeSel) {
356 case SXG_UCODE_SAHARA:
357 Instruction = (u32 *) & SaharaUCode[Section][0];
358 break;
359 default:
360 ASSERT(0);
361 break;
362 }
363 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530364 /* Size in instructions */
365 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700366 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
367 AddressOffset++) {
368 Address = BaseAddress + AddressOffset;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400369 /* Write the address with the READ bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700370 WRITE_REG(HwRegs->UcodeAddr,
371 (Address | MICROCODE_ADDRESS_READ), FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400372 /* Read it back and check parity bit. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700373 READ_REG(HwRegs->UcodeAddr, ValueRead);
374 if (ValueRead & MICROCODE_ADDRESS_PARITY) {
375 DBG_ERROR("sxg: %s PARITY ERROR\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700376 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700377
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530378 return FALSE; /* Parity error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700379 }
380 ASSERT((ValueRead & MICROCODE_ADDRESS_MASK) == Address);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400381 /* Read the instruction back and compare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700382 READ_REG(HwRegs->UcodeDataLow, ValueRead);
383 if (ValueRead != *Instruction) {
384 DBG_ERROR("sxg: %s MISCOMPARE LOW\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700385 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530386 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700387 }
388 READ_REG(HwRegs->UcodeDataMiddle, ValueRead);
389 if (ValueRead != *(Instruction + 1)) {
390 DBG_ERROR("sxg: %s MISCOMPARE MIDDLE\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700391 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530392 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700393 }
394 READ_REG(HwRegs->UcodeDataHigh, ValueRead);
395 if (ValueRead != *(Instruction + 2)) {
396 DBG_ERROR("sxg: %s MISCOMPARE HIGH\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700397 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530398 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700399 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400400 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700401 Instruction += 3;
402 }
403 }
404
J.R. Maurob243c4a2008-10-20 19:28:58 -0400405 /* Everything OK, Go. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700406 WRITE_REG(HwRegs->UcodeAddr, MICROCODE_ADDRESS_GO, FLUSH);
407
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530408 /*
409 * Poll the CardUp register to wait for microcode to initialize
410 * Give up after 10,000 attemps (500ms).
411 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700412 for (i = 0; i < 10000; i++) {
413 udelay(50);
414 READ_REG(adapter->UcodeRegs[0].CardUp, ValueRead);
415 if (ValueRead == 0xCAFE) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700416 DBG_ERROR("sxg: %s BOO YA 0xCAFE\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700417 break;
418 }
419 }
420 if (i == 10000) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700421 DBG_ERROR("sxg: %s TIMEOUT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700422
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530423 return FALSE; /* Timeout */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700424 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530425 /*
426 * Now write the LoadSync register. This is used to
427 * synchronize with the card so it can scribble on the memory
428 * that contained 0xCAFE from the "CardUp" step above
429 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700430 if (UcodeSel == SXG_UCODE_SAHARA) {
431 WRITE_REG(adapter->UcodeRegs[0].LoadSync, 0, FLUSH);
432 }
433
434 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDnldUcd",
435 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700436 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700437
438 return (TRUE);
439}
440
441/*
442 * sxg_allocate_resources - Allocate memory and locks
443 *
444 * Arguments -
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530445 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700446 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530447 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700448 */
J.R. Mauro73b07062008-10-28 18:42:02 -0400449static int sxg_allocate_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700450{
451 int status;
452 u32 i;
453 u32 RssIds, IsrCount;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530454 /* struct sxg_xmt_ring *XmtRing; */
455 /* struct sxg_rcv_ring *RcvRing; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700456
Harvey Harrisone88bd232008-10-17 14:46:10 -0700457 DBG_ERROR("%s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700458
459 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocRes",
460 adapter, 0, 0, 0);
461
J.R. Maurob243c4a2008-10-20 19:28:58 -0400462 /* Windows tells us how many CPUs it plans to use for */
463 /* RSS */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700464 RssIds = SXG_RSS_CPU_COUNT(adapter);
465 IsrCount = adapter->MsiEnabled ? RssIds : 1;
466
Harvey Harrisone88bd232008-10-17 14:46:10 -0700467 DBG_ERROR("%s Setup the spinlocks\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700468
J.R. Maurob243c4a2008-10-20 19:28:58 -0400469 /* Allocate spinlocks and initialize listheads first. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700470 spin_lock_init(&adapter->RcvQLock);
471 spin_lock_init(&adapter->SglQLock);
472 spin_lock_init(&adapter->XmtZeroLock);
473 spin_lock_init(&adapter->Bit64RegLock);
474 spin_lock_init(&adapter->AdapterLock);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530475 atomic_set(&adapter->pending_allocations, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700476
Harvey Harrisone88bd232008-10-17 14:46:10 -0700477 DBG_ERROR("%s Setup the lists\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700478
479 InitializeListHead(&adapter->FreeRcvBuffers);
480 InitializeListHead(&adapter->FreeRcvBlocks);
481 InitializeListHead(&adapter->AllRcvBlocks);
482 InitializeListHead(&adapter->FreeSglBuffers);
483 InitializeListHead(&adapter->AllSglBuffers);
484
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530485 /*
486 * Mark these basic allocations done. This flags essentially
487 * tells the SxgFreeResources routine that it can grab spinlocks
488 * and reference listheads.
489 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700490 adapter->BasicAllocations = TRUE;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530491 /*
492 * Main allocation loop. Start with the maximum supported by
493 * the microcode and back off if memory allocation
494 * fails. If we hit a minimum, fail.
495 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700496
497 for (;;) {
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700498 DBG_ERROR("%s Allocate XmtRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530499 (unsigned int)(sizeof(struct sxg_xmt_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700500
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530501 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530502 * Start with big items first - receive and transmit rings.
503 * At the moment I'm going to keep the ring size fixed and
504 * adjust the TCBs if we fail. Later we might
505 * consider reducing the ring size as well..
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530506 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700507 adapter->XmtRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530508 sizeof(struct sxg_xmt_ring) *
509 1,
510 &adapter->PXmtRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700511 DBG_ERROR("%s XmtRings[%p]\n", __func__, adapter->XmtRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700512
513 if (!adapter->XmtRings) {
514 goto per_tcb_allocation_failed;
515 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530516 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700517
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700518 DBG_ERROR("%s Allocate RcvRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530519 (unsigned int)(sizeof(struct sxg_rcv_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700520 adapter->RcvRings =
521 pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530522 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700523 &adapter->PRcvRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700524 DBG_ERROR("%s RcvRings[%p]\n", __func__, adapter->RcvRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700525 if (!adapter->RcvRings) {
526 goto per_tcb_allocation_failed;
527 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530528 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530529 adapter->ucode_stats = kzalloc(sizeof(struct sxg_ucode_stats), GFP_ATOMIC);
530 adapter->pucode_stats = pci_map_single(adapter->pcidev,
531 adapter->ucode_stats,
532 sizeof(struct sxg_ucode_stats),
533 PCI_DMA_FROMDEVICE);
534// memset(adapter->ucode_stats, 0, sizeof(struct sxg_ucode_stats));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700535 break;
536
537 per_tcb_allocation_failed:
J.R. Maurob243c4a2008-10-20 19:28:58 -0400538 /* an allocation failed. Free any successful allocations. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700539 if (adapter->XmtRings) {
540 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530541 sizeof(struct sxg_xmt_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700542 adapter->XmtRings,
543 adapter->PXmtRings);
544 adapter->XmtRings = NULL;
545 }
546 if (adapter->RcvRings) {
547 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530548 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700549 adapter->RcvRings,
550 adapter->PRcvRings);
551 adapter->RcvRings = NULL;
552 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400553 /* Loop around and try again.... */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530554 if (adapter->ucode_stats) {
555 pci_unmap_single(adapter->pcidev,
556 sizeof(struct sxg_ucode_stats),
557 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
558 adapter->ucode_stats = NULL;
559 }
560
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700561 }
562
Harvey Harrisone88bd232008-10-17 14:46:10 -0700563 DBG_ERROR("%s Initialize RCV ZERO and XMT ZERO rings\n", __func__);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400564 /* Initialize rcv zero and xmt zero rings */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700565 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
566 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
567
J.R. Maurob243c4a2008-10-20 19:28:58 -0400568 /* Sanity check receive data structure format */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530569 /* ASSERT((adapter->ReceiveBufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
570 (adapter->ReceiveBufferSize == SXG_RCV_JUMBO_BUFFER_SIZE)); */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530571 ASSERT(sizeof(struct sxg_rcv_descriptor_block) ==
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700572 SXG_RCV_DESCRIPTOR_BLOCK_SIZE);
573
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530574 /*
575 * Allocate receive data buffers. We allocate a block of buffers and
576 * a corresponding descriptor block at once. See sxghw.h:SXG_RCV_BLOCK
577 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700578 for (i = 0; i < SXG_INITIAL_RCV_DATA_BUFFERS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530579 i += SXG_RCV_DESCRIPTORS_PER_BLOCK) {
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530580 status = sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530581 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700582 SXG_BUFFER_TYPE_RCV);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530583 if (status != STATUS_SUCCESS)
584 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700585 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530586 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530587 * NBL resource allocation can fail in the 'AllocateComplete' routine,
588 * which doesn't return status. Make sure we got the number of buffers
589 * we requested
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530590 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700591 if (adapter->FreeRcvBufferCount < SXG_INITIAL_RCV_DATA_BUFFERS) {
592 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF6",
593 adapter, adapter->FreeRcvBufferCount, SXG_MAX_ENTRIES,
594 0);
595 return (STATUS_RESOURCES);
596 }
597
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700598 DBG_ERROR("%s Allocate EventRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530599 (unsigned int)(sizeof(struct sxg_event_ring) * RssIds));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700600
J.R. Maurob243c4a2008-10-20 19:28:58 -0400601 /* Allocate event queues. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700602 adapter->EventRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530603 sizeof(struct sxg_event_ring) *
604 RssIds,
605 &adapter->PEventRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700606
607 if (!adapter->EventRings) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530608 /* Caller will call SxgFreeAdapter to clean up above
609 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700610 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF8",
611 adapter, SXG_MAX_ENTRIES, 0, 0);
612 status = STATUS_RESOURCES;
613 goto per_tcb_allocation_failed;
614 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530615 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700616
Harvey Harrisone88bd232008-10-17 14:46:10 -0700617 DBG_ERROR("%s Allocate ISR size[%x]\n", __func__, IsrCount);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400618 /* Allocate ISR */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700619 adapter->Isr = pci_alloc_consistent(adapter->pcidev,
620 IsrCount, &adapter->PIsr);
621 if (!adapter->Isr) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530622 /* Caller will call SxgFreeAdapter to clean up above
623 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700624 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF9",
625 adapter, SXG_MAX_ENTRIES, 0, 0);
626 status = STATUS_RESOURCES;
627 goto per_tcb_allocation_failed;
628 }
629 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
630
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700631 DBG_ERROR("%s Allocate shared XMT ring zero index location size[%x]\n",
632 __func__, (unsigned int)sizeof(u32));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700633
J.R. Maurob243c4a2008-10-20 19:28:58 -0400634 /* Allocate shared XMT ring zero index location */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700635 adapter->XmtRingZeroIndex = pci_alloc_consistent(adapter->pcidev,
636 sizeof(u32),
637 &adapter->
638 PXmtRingZeroIndex);
639 if (!adapter->XmtRingZeroIndex) {
640 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF10",
641 adapter, SXG_MAX_ENTRIES, 0, 0);
642 status = STATUS_RESOURCES;
643 goto per_tcb_allocation_failed;
644 }
645 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
646
647 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlcResS",
648 adapter, SXG_MAX_ENTRIES, 0, 0);
649
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530650 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700651}
652
653/*
654 * sxg_config_pci -
655 *
656 * Set up PCI Configuration space
657 *
658 * Arguments -
659 * pcidev - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700660 */
661static void sxg_config_pci(struct pci_dev *pcidev)
662{
663 u16 pci_command;
664 u16 new_command;
665
666 pci_read_config_word(pcidev, PCI_COMMAND, &pci_command);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700667 DBG_ERROR("sxg: %s PCI command[%4.4x]\n", __func__, pci_command);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400668 /* Set the command register */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530669 new_command = pci_command | (
670 /* Memory Space Enable */
671 PCI_COMMAND_MEMORY |
672 /* Bus master enable */
673 PCI_COMMAND_MASTER |
674 /* Memory write and invalidate */
675 PCI_COMMAND_INVALIDATE |
676 /* Parity error response */
677 PCI_COMMAND_PARITY |
678 /* System ERR */
679 PCI_COMMAND_SERR |
680 /* Fast back-to-back */
681 PCI_COMMAND_FAST_BACK);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700682 if (pci_command != new_command) {
683 DBG_ERROR("%s -- Updating PCI COMMAND register %4.4x->%4.4x.\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700684 __func__, pci_command, new_command);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700685 pci_write_config_word(pcidev, PCI_COMMAND, new_command);
686 }
687}
688
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530689/*
690 * sxg_read_config
691 * @adapter : Pointer to the adapter structure for the card
692 * This function will read the configuration data from EEPROM/FLASH
693 */
694static inline int sxg_read_config(struct adapter_t *adapter)
695{
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530696 /* struct sxg_config data; */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530697 struct sw_cfg_data *data;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530698 dma_addr_t p_addr;
699 unsigned long status;
700 unsigned long i;
701
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530702 data = pci_alloc_consistent(adapter->pcidev,
703 sizeof(struct sw_cfg_data), &p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530704 if(!data) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530705 /*
706 * We cant get even this much memory. Raise a hell
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530707 * Get out of here
708 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530709 printk(KERN_ERR"%s : Could not allocate memory for reading \
710 EEPROM\n", __FUNCTION__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530711 return -ENOMEM;
712 }
713
714 WRITE_REG(adapter->UcodeRegs[0].ConfigStat, SXG_CFG_TIMEOUT, TRUE);
715
716 WRITE_REG64(adapter, adapter->UcodeRegs[0].Config, p_addr, 0);
717 for(i=0; i<1000; i++) {
718 READ_REG(adapter->UcodeRegs[0].ConfigStat, status);
719 if (status != SXG_CFG_TIMEOUT)
720 break;
721 mdelay(1); /* Do we really need this */
722 }
723
724 switch(status) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530725 /* Config read from EEPROM succeeded */
726 case SXG_CFG_LOAD_EEPROM:
727 /* Config read from Flash succeeded */
728 case SXG_CFG_LOAD_FLASH:
729 /* Copy the MAC address to adapter structure */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530730 /* TODO: We are not doing the remaining part : FRU,
731 * etc
732 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530733 memcpy(adapter->macaddr, data->MacAddr[0].MacAddr,
734 sizeof(struct sxg_config_mac));
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530735 break;
736 case SXG_CFG_TIMEOUT:
737 case SXG_CFG_LOAD_INVALID:
738 case SXG_CFG_LOAD_ERROR:
739 default: /* Fix default handler later */
740 printk(KERN_WARNING"%s : We could not read the config \
741 word. Status = %ld\n", __FUNCTION__, status);
742 break;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530743 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530744 pci_free_consistent(adapter->pcidev, sizeof(struct sw_cfg_data), data,
745 p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530746 if (adapter->netdev) {
747 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
748 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
749 }
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530750 sxg_dbg_macaddrs(adapter);
751
752 return status;
753}
754
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700755static int sxg_entry_probe(struct pci_dev *pcidev,
756 const struct pci_device_id *pci_tbl_entry)
757{
758 static int did_version = 0;
759 int err;
760 struct net_device *netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -0400761 struct adapter_t *adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700762 void __iomem *memmapped_ioaddr;
763 u32 status = 0;
764 ulong mmio_start = 0;
765 ulong mmio_len = 0;
766
767 DBG_ERROR("sxg: %s 2.6 VERSION ENTER jiffies[%lx] cpu %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700768 __func__, jiffies, smp_processor_id());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700769
J.R. Maurob243c4a2008-10-20 19:28:58 -0400770 /* Initialize trace buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700771#ifdef ATKDBG
772 SxgTraceBuffer = &LSxgTraceBuffer;
773 SXG_TRACE_INIT(SxgTraceBuffer, TRACE_NOISY);
774#endif
775
776 sxg_global.dynamic_intagg = dynamic_intagg;
777
778 err = pci_enable_device(pcidev);
779
780 DBG_ERROR("Call pci_enable_device(%p) status[%x]\n", pcidev, err);
781 if (err) {
782 return err;
783 }
784
785 if (sxg_debug > 0 && did_version++ == 0) {
786 printk(KERN_INFO "%s\n", sxg_banner);
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530787 printk(KERN_INFO "%s\n", SXG_DRV_VERSION);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700788 }
789
790 if (!(err = pci_set_dma_mask(pcidev, DMA_64BIT_MASK))) {
791 DBG_ERROR("pci_set_dma_mask(DMA_64BIT_MASK) successful\n");
792 } else {
793 if ((err = pci_set_dma_mask(pcidev, DMA_32BIT_MASK))) {
794 DBG_ERROR
795 ("No usable DMA configuration, aborting err[%x]\n",
796 err);
797 return err;
798 }
799 DBG_ERROR("pci_set_dma_mask(DMA_32BIT_MASK) successful\n");
800 }
801
802 DBG_ERROR("Call pci_request_regions\n");
803
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530804 err = pci_request_regions(pcidev, sxg_driver_name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700805 if (err) {
806 DBG_ERROR("pci_request_regions FAILED err[%x]\n", err);
807 return err;
808 }
809
810 DBG_ERROR("call pci_set_master\n");
811 pci_set_master(pcidev);
812
813 DBG_ERROR("call alloc_etherdev\n");
J.R. Mauro73b07062008-10-28 18:42:02 -0400814 netdev = alloc_etherdev(sizeof(struct adapter_t));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700815 if (!netdev) {
816 err = -ENOMEM;
817 goto err_out_exit_sxg_probe;
818 }
819 DBG_ERROR("alloc_etherdev for slic netdev[%p]\n", netdev);
820
821 SET_NETDEV_DEV(netdev, &pcidev->dev);
822
823 pci_set_drvdata(pcidev, netdev);
824 adapter = netdev_priv(netdev);
825 adapter->netdev = netdev;
826 adapter->pcidev = pcidev;
827
828 mmio_start = pci_resource_start(pcidev, 0);
829 mmio_len = pci_resource_len(pcidev, 0);
830
831 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
832 mmio_start, mmio_len);
833
834 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700835 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400836 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700837 if (!memmapped_ioaddr) {
838 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700839 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530840 goto err_out_free_mmio_region_0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700841 }
842
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530843 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, start[%lx] \
844 len[%lx], IRQ %d.\n", __func__, memmapped_ioaddr, mmio_start,
845 mmio_len, pcidev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700846
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400847 adapter->HwRegs = (void *)memmapped_ioaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700848 adapter->base_addr = memmapped_ioaddr;
849
850 mmio_start = pci_resource_start(pcidev, 2);
851 mmio_len = pci_resource_len(pcidev, 2);
852
853 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
854 mmio_start, mmio_len);
855
856 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400857 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
858 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700859 if (!memmapped_ioaddr) {
860 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700861 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530862 goto err_out_free_mmio_region_2;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700863 }
864
865 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, "
866 "start[%lx] len[%lx], IRQ %d.\n", __func__,
867 memmapped_ioaddr, mmio_start, mmio_len, pcidev->irq);
868
869 adapter->UcodeRegs = (void *)memmapped_ioaddr;
870
871 adapter->State = SXG_STATE_INITIALIZING;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530872 /*
873 * Maintain a list of all adapters anchored by
874 * the global SxgDriver structure.
875 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700876 adapter->Next = SxgDriver.Adapters;
877 SxgDriver.Adapters = adapter;
878 adapter->AdapterID = ++SxgDriver.AdapterID;
879
J.R. Maurob243c4a2008-10-20 19:28:58 -0400880 /* Initialize CRC table used to determine multicast hash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700881 sxg_mcast_init_crc32();
882
883 adapter->JumboEnabled = FALSE;
884 adapter->RssEnabled = FALSE;
885 if (adapter->JumboEnabled) {
886 adapter->FrameSize = JUMBOMAXFRAME;
887 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
888 } else {
889 adapter->FrameSize = ETHERMAXFRAME;
890 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
891 }
892
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530893 /*
894 * status = SXG_READ_EEPROM(adapter);
895 * if (!status) {
896 * goto sxg_init_bad;
897 * }
898 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700899
Harvey Harrisone88bd232008-10-17 14:46:10 -0700900 DBG_ERROR("sxg: %s ENTER sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700901 sxg_config_pci(pcidev);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700902 DBG_ERROR("sxg: %s EXIT sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700903
Harvey Harrisone88bd232008-10-17 14:46:10 -0700904 DBG_ERROR("sxg: %s ENTER sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700905 sxg_init_driver();
Harvey Harrisone88bd232008-10-17 14:46:10 -0700906 DBG_ERROR("sxg: %s EXIT sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700907
908 adapter->vendid = pci_tbl_entry->vendor;
909 adapter->devid = pci_tbl_entry->device;
910 adapter->subsysid = pci_tbl_entry->subdevice;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700911 adapter->slotnumber = ((pcidev->devfn >> 3) & 0x1F);
912 adapter->functionnumber = (pcidev->devfn & 0x7);
913 adapter->memorylength = pci_resource_len(pcidev, 0);
914 adapter->irq = pcidev->irq;
915 adapter->next_netdevice = head_netdevice;
916 head_netdevice = netdev;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400917 adapter->port = 0; /*adapter->functionnumber; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700918
J.R. Maurob243c4a2008-10-20 19:28:58 -0400919 /* Allocate memory and other resources */
Harvey Harrisone88bd232008-10-17 14:46:10 -0700920 DBG_ERROR("sxg: %s ENTER sxg_allocate_resources\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700921 status = sxg_allocate_resources(adapter);
922 DBG_ERROR("sxg: %s EXIT sxg_allocate_resources status %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700923 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700924 if (status != STATUS_SUCCESS) {
925 goto err_out_unmap;
926 }
927
Harvey Harrisone88bd232008-10-17 14:46:10 -0700928 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700929 if (sxg_download_microcode(adapter, SXG_UCODE_SAHARA)) {
930 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700931 __func__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530932 sxg_read_config(adapter);
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530933 status = sxg_adapter_set_hwaddr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700934 } else {
935 adapter->state = ADAPT_FAIL;
936 adapter->linkstate = LINK_DOWN;
937 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n", status);
938 }
939
940 netdev->base_addr = (unsigned long)adapter->base_addr;
941 netdev->irq = adapter->irq;
942 netdev->open = sxg_entry_open;
943 netdev->stop = sxg_entry_halt;
944 netdev->hard_start_xmit = sxg_send_packets;
945 netdev->do_ioctl = sxg_ioctl;
946#if XXXTODO
947 netdev->set_mac_address = sxg_mac_set_address;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530948#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700949 netdev->get_stats = sxg_get_stats;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530950 netdev->set_multicast_list = sxg_mcast_set_list;
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530951 SET_ETHTOOL_OPS(netdev, &sxg_nic_ethtool_ops);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700952
953 strcpy(netdev->name, "eth%d");
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530954 /* strcpy(netdev->name, pci_name(pcidev)); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700955 if ((err = register_netdev(netdev))) {
956 DBG_ERROR("Cannot register net device, aborting. %s\n",
957 netdev->name);
958 goto err_out_unmap;
959 }
960
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530961 netif_napi_add(netdev, &adapter->napi,
962 sxg_poll, SXG_NETDEV_WEIGHT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700963 DBG_ERROR
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530964 ("sxg: %s addr 0x%lx, irq %d, MAC addr \
965 %02X:%02X:%02X:%02X:%02X:%02X\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700966 netdev->name, netdev->base_addr, pcidev->irq, netdev->dev_addr[0],
967 netdev->dev_addr[1], netdev->dev_addr[2], netdev->dev_addr[3],
968 netdev->dev_addr[4], netdev->dev_addr[5]);
969
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530970 /* sxg_init_bad: */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700971 ASSERT(status == FALSE);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530972 /* sxg_free_adapter(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700973
Harvey Harrisone88bd232008-10-17 14:46:10 -0700974 DBG_ERROR("sxg: %s EXIT status[%x] jiffies[%lx] cpu %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700975 status, jiffies, smp_processor_id());
976 return status;
977
978 err_out_unmap:
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530979 sxg_free_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700980
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530981 err_out_free_mmio_region_2:
982
983 mmio_start = pci_resource_start(pcidev, 2);
984 mmio_len = pci_resource_len(pcidev, 2);
985 release_mem_region(mmio_start, mmio_len);
986
987 err_out_free_mmio_region_0:
988
989 mmio_start = pci_resource_start(pcidev, 0);
990 mmio_len = pci_resource_len(pcidev, 0);
991
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700992 release_mem_region(mmio_start, mmio_len);
993
994 err_out_exit_sxg_probe:
995
Harvey Harrisone88bd232008-10-17 14:46:10 -0700996 DBG_ERROR("%s EXIT jiffies[%lx] cpu %d\n", __func__, jiffies,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700997 smp_processor_id());
998
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530999 pci_disable_device(pcidev);
1000 DBG_ERROR("sxg: %s deallocate device\n", __FUNCTION__);
1001 kfree(netdev);
1002 printk("Exit %s, Sxg driver loading failed..\n", __FUNCTION__);
1003
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001004 return -ENODEV;
1005}
1006
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001007/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301008 * LINE BASE Interrupt routines..
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001009 *
1010 * sxg_disable_interrupt
1011 *
1012 * DisableInterrupt Handler
1013 *
1014 * Arguments:
1015 *
1016 * adapter: Our adapter structure
1017 *
1018 * Return Value:
1019 * None.
1020 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001021static void sxg_disable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001022{
1023 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DisIntr",
1024 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001025 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001026 ASSERT(adapter->RssEnabled == FALSE);
1027 ASSERT(adapter->MsiEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001028 /* Turn off interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001029 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_DISABLE), TRUE);
1030
1031 adapter->InterruptsEnabled = 0;
1032
1033 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDisIntr",
1034 adapter, adapter->InterruptsEnabled, 0, 0);
1035}
1036
1037/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001038 * sxg_enable_interrupt
1039 *
1040 * EnableInterrupt Handler
1041 *
1042 * Arguments:
1043 *
1044 * adapter: Our adapter structure
1045 *
1046 * Return Value:
1047 * None.
1048 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001049static void sxg_enable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001050{
1051 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "EnIntr",
1052 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001053 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001054 ASSERT(adapter->RssEnabled == FALSE);
1055 ASSERT(adapter->MsiEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001056 /* Turn on interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001057 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_ENABLE), TRUE);
1058
1059 adapter->InterruptsEnabled = 1;
1060
1061 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XEnIntr",
1062 adapter, 0, 0, 0);
1063}
1064
1065/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001066 * sxg_isr - Process an line-based interrupt
1067 *
1068 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301069 * Context - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001070 * QueueDefault - Output parameter to queue to default CPU
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301071 * TargetCpus - Output bitmap to schedule DPC's
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001072 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301073 * Return Value: TRUE if our interrupt
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001074 */
1075static irqreturn_t sxg_isr(int irq, void *dev_id)
1076{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301077 struct net_device *dev = (struct net_device *) dev_id;
J.R. Mauro73b07062008-10-28 18:42:02 -04001078 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001079
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301080 if(adapter->state != ADAPT_UP)
1081 return IRQ_NONE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001082 adapter->Stats.NumInts++;
1083 if (adapter->Isr[0] == 0) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301084 /*
1085 * The SLIC driver used to experience a number of spurious
1086 * interrupts due to the delay associated with the masking of
1087 * the interrupt (we'd bounce back in here). If we see that
1088 * again with Sahara,add a READ_REG of the Icr register after
1089 * the WRITE_REG below.
1090 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001091 adapter->Stats.FalseInts++;
1092 return IRQ_NONE;
1093 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301094 /*
1095 * Move the Isr contents and clear the value in
1096 * shared memory, and mask interrupts
1097 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301098 /* ASSERT(adapter->IsrDpcsPending == 0); */
J.R. Maurob243c4a2008-10-20 19:28:58 -04001099#if XXXTODO /* RSS Stuff */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301100 /*
1101 * If RSS is enabled and the ISR specifies SXG_ISR_EVENT, then
1102 * schedule DPC's based on event queues.
1103 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001104 if (adapter->RssEnabled && (adapter->IsrCopy[0] & SXG_ISR_EVENT)) {
1105 for (i = 0;
1106 i < adapter->RssSystemInfo->ProcessorInfo.RssCpuCount;
1107 i++) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301108 struct sxg_event_ring *EventRing =
1109 &adapter->EventRings[i];
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301110 struct sxg_event *Event =
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001111 &EventRing->Ring[adapter->NextEvent[i]];
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001112 unsigned char Cpu =
1113 adapter->RssSystemInfo->RssIdToCpu[i];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001114 if (Event->Status & EVENT_STATUS_VALID) {
1115 adapter->IsrDpcsPending++;
1116 CpuMask |= (1 << Cpu);
1117 }
1118 }
1119 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301120 /*
1121 * Now, either schedule the CPUs specified by the CpuMask,
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301122 * or queue default
1123 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001124 if (CpuMask) {
1125 *QueueDefault = FALSE;
1126 } else {
1127 adapter->IsrDpcsPending = 1;
1128 *QueueDefault = TRUE;
1129 }
1130 *TargetCpus = CpuMask;
1131#endif
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301132 sxg_interrupt(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001133
1134 return IRQ_HANDLED;
1135}
1136
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301137static void sxg_interrupt(struct adapter_t *adapter)
1138{
1139 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_MASK), TRUE);
1140
1141 if (netif_rx_schedule_prep(&adapter->napi)) {
1142 __netif_rx_schedule(&adapter->napi);
1143 }
1144}
1145
1146static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
1147 int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001148{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301149 /* unsigned char RssId = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001150 u32 NewIsr;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301151 int sxg_napi_continue = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001152 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "HndlIntr",
1153 adapter, adapter->IsrCopy[0], 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001154 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001155 ASSERT(adapter->RssEnabled == FALSE);
1156 ASSERT(adapter->MsiEnabled == FALSE);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301157
1158 adapter->IsrCopy[0] = adapter->Isr[0];
1159 adapter->Isr[0] = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001160
J.R. Maurob243c4a2008-10-20 19:28:58 -04001161 /* Always process the event queue. */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301162 while (sxg_napi_continue)
1163 {
1164 sxg_process_event_queue(adapter,
1165 (adapter->RssEnabled ? /*RssId */ 0 : 0),
1166 &sxg_napi_continue, work_done, budget);
1167 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001168
J.R. Maurob243c4a2008-10-20 19:28:58 -04001169#if XXXTODO /* RSS stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001170 if (--adapter->IsrDpcsPending) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001171 /* We're done. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001172 ASSERT(adapter->RssEnabled);
1173 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DPCsPend",
1174 adapter, 0, 0, 0);
1175 return;
1176 }
1177#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001178 /* Last (or only) DPC processes the ISR and clears the interrupt. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001179 NewIsr = sxg_process_isr(adapter, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001180 /* Reenable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001181 adapter->IsrCopy[0] = 0;
1182 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ClearIsr",
1183 adapter, NewIsr, 0, 0);
1184
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001185 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XHndlInt",
1186 adapter, 0, 0, 0);
1187}
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301188static int sxg_poll(struct napi_struct *napi, int budget)
1189{
1190 struct adapter_t *adapter = container_of(napi, struct adapter_t, napi);
1191 int work_done = 0;
1192
1193 sxg_handle_interrupt(adapter, &work_done, budget);
1194
1195 if (work_done < budget) {
1196 netif_rx_complete(napi);
1197 WRITE_REG(adapter->UcodeRegs[0].Isr, 0, TRUE);
1198 }
1199
1200 return work_done;
1201}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001202
1203/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001204 * sxg_process_isr - Process an interrupt. Called from the line-based and
1205 * message based interrupt DPC routines
1206 *
1207 * Arguments:
1208 * adapter - Our adapter structure
1209 * Queue - The ISR that needs processing
1210 *
1211 * Return Value:
1212 * None
1213 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001214static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001215{
1216 u32 Isr = adapter->IsrCopy[MessageId];
1217 u32 NewIsr = 0;
1218
1219 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ProcIsr",
1220 adapter, Isr, 0, 0);
1221
J.R. Maurob243c4a2008-10-20 19:28:58 -04001222 /* Error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001223 if (Isr & SXG_ISR_ERR) {
1224 if (Isr & SXG_ISR_PDQF) {
1225 adapter->Stats.PdqFull++;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001226 DBG_ERROR("%s: SXG_ISR_ERR PDQF!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001227 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001228 /* No host buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001229 if (Isr & SXG_ISR_RMISS) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301230 /*
1231 * There is a bunch of code in the SLIC driver which
1232 * attempts to process more receive events per DPC
1233 * if we start to fall behind. We'll probablyd
1234 * need to do something similar here, but hold
1235 * off for now. I don't want to make the code more
1236 * complicated than strictly needed.
1237 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301238 adapter->stats.rx_missed_errors++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301239 if (adapter->stats.rx_missed_errors< 5) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001240 DBG_ERROR("%s: SXG_ISR_ERR RMISS!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001241 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001242 }
1243 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001244 /* Card crash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001245 if (Isr & SXG_ISR_DEAD) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301246 /*
1247 * Set aside the crash info and set the adapter state
1248 * to RESET
1249 */
1250 adapter->CrashCpu = (unsigned char)
1251 ((Isr & SXG_ISR_CPU) >> SXG_ISR_CPU_SHIFT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001252 adapter->CrashLocation = (ushort) (Isr & SXG_ISR_CRASH);
1253 adapter->Dead = TRUE;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001254 DBG_ERROR("%s: ISR_DEAD %x, CPU: %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001255 adapter->CrashLocation, adapter->CrashCpu);
1256 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001257 /* Event ring full */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001258 if (Isr & SXG_ISR_ERFULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301259 /*
1260 * Same issue as RMISS, really. This means the
1261 * host is falling behind the card. Need to increase
1262 * event ring size, process more events per interrupt,
1263 * and/or reduce/remove interrupt aggregation.
1264 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001265 adapter->Stats.EventRingFull++;
1266 DBG_ERROR("%s: SXG_ISR_ERR EVENT RING FULL!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001267 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001268 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001269 /* Transmit drop - no DRAM buffers or XMT error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001270 if (Isr & SXG_ISR_XDROP) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001271 DBG_ERROR("%s: SXG_ISR_ERR XDROP!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001272 }
1273 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001274 /* Slowpath send completions */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001275 if (Isr & SXG_ISR_SPSEND) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301276 sxg_complete_slow_send(adapter, 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001277 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001278 /* Dump */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001279 if (Isr & SXG_ISR_UPC) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301280 /* Maybe change when debug is added.. */
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301281// ASSERT(adapter->DumpCmdRunning);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001282 adapter->DumpCmdRunning = FALSE;
1283 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001284 /* Link event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001285 if (Isr & SXG_ISR_LINK) {
1286 sxg_link_event(adapter);
1287 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001288 /* Debug - breakpoint hit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001289 if (Isr & SXG_ISR_BREAK) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301290 /*
1291 * At the moment AGDB isn't written to support interactive
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301292 * debug sessions. When it is, this interrupt will be used to
1293 * signal AGDB that it has hit a breakpoint. For now, ASSERT.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301294 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001295 ASSERT(0);
1296 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001297 /* Heartbeat response */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001298 if (Isr & SXG_ISR_PING) {
1299 adapter->PingOutstanding = FALSE;
1300 }
1301 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XProcIsr",
1302 adapter, Isr, NewIsr, 0);
1303
1304 return (NewIsr);
1305}
1306
1307/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001308 * sxg_process_event_queue - Process our event queue
1309 *
1310 * Arguments:
1311 * - adapter - Adapter structure
1312 * - RssId - The event queue requiring processing
1313 *
1314 * Return Value:
1315 * None.
1316 */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301317static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
1318 int *sxg_napi_continue, int *work_done, int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001319{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301320 struct sxg_event_ring *EventRing = &adapter->EventRings[RssId];
1321 struct sxg_event *Event = &EventRing->Ring[adapter->NextEvent[RssId]];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001322 u32 EventsProcessed = 0, Batches = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001323 struct sk_buff *skb;
1324#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
1325 struct sk_buff *prev_skb = NULL;
1326 struct sk_buff *IndicationList[SXG_RCV_ARRAYSIZE];
1327 u32 Index;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301328 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001329#endif
1330 u32 ReturnStatus = 0;
1331
1332 ASSERT((adapter->State == SXG_STATE_RUNNING) ||
1333 (adapter->State == SXG_STATE_PAUSING) ||
1334 (adapter->State == SXG_STATE_PAUSED) ||
1335 (adapter->State == SXG_STATE_HALTING));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301336 /*
1337 * We may still have unprocessed events on the queue if
1338 * the card crashed. Don't process them.
1339 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001340 if (adapter->Dead) {
1341 return (0);
1342 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301343 /*
1344 * In theory there should only be a single processor that
1345 * accesses this queue, and only at interrupt-DPC time. So/
1346 * we shouldn't need a lock for any of this.
1347 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001348 while (Event->Status & EVENT_STATUS_VALID) {
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301349 (*sxg_napi_continue) = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001350 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "Event",
1351 Event, Event->Code, Event->Status,
1352 adapter->NextEvent);
1353 switch (Event->Code) {
1354 case EVENT_CODE_BUFFERS:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301355 /* struct sxg_ring_info Head & Tail == unsigned char */
1356 ASSERT(!(Event->CommandIndex & 0xFF00));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001357 sxg_complete_descriptor_blocks(adapter,
1358 Event->CommandIndex);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001359 break;
1360 case EVENT_CODE_SLOWRCV:
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301361 (*work_done)++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001362 --adapter->RcvBuffersOnCard;
1363 if ((skb = sxg_slow_receive(adapter, Event))) {
1364 u32 rx_bytes;
1365#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001366 /* Add it to our indication list */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001367 SXG_ADD_RCV_PACKET(adapter, skb, prev_skb,
1368 IndicationList, num_skbs);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301369 /*
1370 * Linux, we just pass up each skb to the
1371 * protocol above at this point, there is no
1372 * capability of an indication list.
1373 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001374#else
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301375 /* CHECK skb_pull(skb, INIC_RCVBUF_HEADSIZE); */
1376 /* (rcvbuf->length & IRHDDR_FLEN_MSK); */
1377 rx_bytes = Event->Length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001378 adapter->stats.rx_packets++;
1379 adapter->stats.rx_bytes += rx_bytes;
1380#if SXG_OFFLOAD_IP_CHECKSUM
1381 skb->ip_summed = CHECKSUM_UNNECESSARY;
1382#endif
1383 skb->dev = adapter->netdev;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301384 netif_receive_skb(skb);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001385#endif
1386 }
1387 break;
1388 default:
1389 DBG_ERROR("%s: ERROR Invalid EventCode %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001390 __func__, Event->Code);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301391 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001392 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301393 /*
1394 * See if we need to restock card receive buffers.
1395 * There are two things to note here:
1396 * First - This test is not SMP safe. The
1397 * adapter->BuffersOnCard field is protected via atomic
1398 * interlocked calls, but we do not protect it with respect
1399 * to these tests. The only way to do that is with a lock,
1400 * and I don't want to grab a lock every time we adjust the
1401 * BuffersOnCard count. Instead, we allow the buffer
1402 * replenishment to be off once in a while. The worst that
1403 * can happen is the card is given on more-or-less descriptor
1404 * block than the arbitrary value we've chosen. No big deal
1405 * In short DO NOT ADD A LOCK HERE, OR WHERE RcvBuffersOnCard
1406 * is adjusted.
1407 * Second - We expect this test to rarely
1408 * evaluate to true. We attempt to refill descriptor blocks
1409 * as they are returned to us (sxg_complete_descriptor_blocks)
1410 * so The only time this should evaluate to true is when
1411 * sxg_complete_descriptor_blocks failed to allocate
1412 * receive buffers.
1413 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001414 if (adapter->RcvBuffersOnCard < SXG_RCV_DATA_BUFFERS) {
1415 sxg_stock_rcv_buffers(adapter);
1416 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301417 /*
1418 * It's more efficient to just set this to zero.
1419 * But clearing the top bit saves potential debug info...
1420 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001421 Event->Status &= ~EVENT_STATUS_VALID;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301422 /* Advance to the next event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001423 SXG_ADVANCE_INDEX(adapter->NextEvent[RssId], EVENT_RING_SIZE);
1424 Event = &EventRing->Ring[adapter->NextEvent[RssId]];
1425 EventsProcessed++;
1426 if (EventsProcessed == EVENT_RING_BATCH) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001427 /* Release a batch of events back to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001428 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1429 EVENT_RING_BATCH, FALSE);
1430 EventsProcessed = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301431 /*
1432 * If we've processed our batch limit, break out of the
1433 * loop and return SXG_ISR_EVENT to arrange for us to
1434 * be called again
1435 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001436 if (Batches++ == EVENT_BATCH_LIMIT) {
1437 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1438 TRACE_NOISY, "EvtLimit", Batches,
1439 adapter->NextEvent, 0, 0);
1440 ReturnStatus = SXG_ISR_EVENT;
1441 break;
1442 }
1443 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301444 if (*work_done >= budget) {
1445 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1446 EventsProcessed, FALSE);
1447 EventsProcessed = 0;
1448 (*sxg_napi_continue) = 0;
1449 break;
1450 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001451 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301452 if (!(Event->Status & EVENT_STATUS_VALID))
1453 (*sxg_napi_continue) = 0;
1454
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001455#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001456 /* Indicate any received dumb-nic frames */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001457 SXG_INDICATE_PACKETS(adapter, IndicationList, num_skbs);
1458#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001459 /* Release events back to the card. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001460 if (EventsProcessed) {
1461 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1462 EventsProcessed, FALSE);
1463 }
1464 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XPrcEvnt",
1465 Batches, EventsProcessed, adapter->NextEvent, num_skbs);
1466
1467 return (ReturnStatus);
1468}
1469
1470/*
1471 * sxg_complete_slow_send - Complete slowpath or dumb-nic sends
1472 *
1473 * Arguments -
1474 * adapter - A pointer to our adapter structure
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301475 * irq_context - An integer to denote if we are in interrupt context
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001476 * Return
1477 * None
1478 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301479static void sxg_complete_slow_send(struct adapter_t *adapter, int irq_context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001480{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301481 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
1482 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001483 u32 *ContextType;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301484 struct sxg_cmd *XmtCmd;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301485 unsigned long flags = 0;
1486 unsigned long sgl_flags = 0;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301487 unsigned int processed_count = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001488
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301489 /*
1490 * NOTE - This lock is dropped and regrabbed in this loop.
1491 * This means two different processors can both be running/
1492 * through this loop. Be *very* careful.
1493 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301494 if(irq_context) {
1495 if(!spin_trylock(&adapter->XmtZeroLock))
1496 goto lock_busy;
1497 }
1498 else
1499 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
1500
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001501 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnds",
1502 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1503
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301504 while ((XmtRingInfo->Tail != *adapter->XmtRingZeroIndex)
1505 && processed_count++ < SXG_COMPLETE_SLOW_SEND_LIMIT) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301506 /*
1507 * Locate the current Cmd (ring descriptor entry), and
1508 * associated SGL, and advance the tail
1509 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001510 SXG_RETURN_CMD(XmtRing, XmtRingInfo, XmtCmd, ContextType);
1511 ASSERT(ContextType);
1512 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1513 XmtRingInfo->Head, XmtRingInfo->Tail, XmtCmd, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001514 /* Clear the SGL field. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001515 XmtCmd->Sgl = 0;
1516
1517 switch (*ContextType) {
1518 case SXG_SGL_DUMB:
1519 {
1520 struct sk_buff *skb;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301521 struct sxg_scatter_gather *SxgSgl =
1522 (struct sxg_scatter_gather *)ContextType;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301523 dma64_addr_t FirstSgeAddress;
1524 u32 FirstSgeLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301525
J.R. Maurob243c4a2008-10-20 19:28:58 -04001526 /* Dumb-nic send. Command context is the dumb-nic SGL */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001527 skb = (struct sk_buff *)ContextType;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301528 skb = SxgSgl->DumbPacket;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301529 FirstSgeAddress = XmtCmd->Buffer.FirstSgeAddress;
1530 FirstSgeLength = XmtCmd->Buffer.FirstSgeLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001531 /* Complete the send */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001532 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1533 TRACE_IMPORTANT, "DmSndCmp", skb, 0,
1534 0, 0);
1535 ASSERT(adapter->Stats.XmtQLen);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301536 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301537 * Now drop the lock and complete the send
1538 * back to Microsoft. We need to drop the lock
1539 * because Microsoft can come back with a
1540 * chimney send, which results in a double trip
1541 * in SxgTcpOuput
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301542 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301543 if(irq_context)
1544 spin_unlock(&adapter->XmtZeroLock);
1545 else
1546 spin_unlock_irqrestore(
1547 &adapter->XmtZeroLock, flags);
1548
1549 SxgSgl->DumbPacket = NULL;
1550 SXG_COMPLETE_DUMB_SEND(adapter, skb,
1551 FirstSgeAddress,
1552 FirstSgeLength);
1553 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL,
1554 irq_context);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001555 /* and reacquire.. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301556 if(irq_context) {
1557 if(!spin_trylock(&adapter->XmtZeroLock))
1558 goto lock_busy;
1559 }
1560 else
1561 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001562 }
1563 break;
1564 default:
1565 ASSERT(0);
1566 }
1567 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301568 if(irq_context)
1569 spin_unlock(&adapter->XmtZeroLock);
1570 else
1571 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
1572lock_busy:
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001573 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1574 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1575}
1576
1577/*
1578 * sxg_slow_receive
1579 *
1580 * Arguments -
1581 * adapter - A pointer to our adapter structure
1582 * Event - Receive event
1583 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301584 * Return - skb
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001585 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301586static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
1587 struct sxg_event *Event)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001588{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301589 u32 BufferSize = adapter->ReceiveBufferSize;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301590 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001591 struct sk_buff *Packet;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301592 static int read_counter = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001593
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301594 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *) Event->HostHandle;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301595 if(read_counter++ & 0x100)
1596 {
1597 sxg_collect_statistics(adapter);
1598 read_counter = 0;
1599 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001600 ASSERT(RcvDataBufferHdr);
1601 ASSERT(RcvDataBufferHdr->State == SXG_BUFFER_ONCARD);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001602 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "SlowRcv", Event,
1603 RcvDataBufferHdr, RcvDataBufferHdr->State,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301604 /*RcvDataBufferHdr->VirtualAddress*/ 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001605 /* Drop rcv frames in non-running state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001606 switch (adapter->State) {
1607 case SXG_STATE_RUNNING:
1608 break;
1609 case SXG_STATE_PAUSING:
1610 case SXG_STATE_PAUSED:
1611 case SXG_STATE_HALTING:
1612 goto drop;
1613 default:
1614 ASSERT(0);
1615 goto drop;
1616 }
1617
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301618 /*
1619 * memcpy(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1620 * RcvDataBufferHdr->VirtualAddress, Event->Length);
1621 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301622
J.R. Maurob243c4a2008-10-20 19:28:58 -04001623 /* Change buffer state to UPSTREAM */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001624 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
1625 if (Event->Status & EVENT_STATUS_RCVERR) {
1626 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvError",
1627 Event, Event->Status, Event->HostHandle, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001628 /* XXXTODO - Remove this print later */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001629 DBG_ERROR("SXG: Receive error %x\n", *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001630 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr));
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001631 sxg_process_rcv_error(adapter, *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001632 SXG_RECEIVE_DATA_LOCATION
1633 (RcvDataBufferHdr));
1634 goto drop;
1635 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001636#if XXXTODO /* VLAN stuff */
1637 /* If there's a VLAN tag, extract it and validate it */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301638 if (((struct ether_header *)
1639 (SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)))->EtherType
1640 == ETHERTYPE_VLAN) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001641 if (SxgExtractVlanHeader(adapter, RcvDataBufferHdr, Event) !=
1642 STATUS_SUCCESS) {
1643 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY,
1644 "BadVlan", Event,
1645 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1646 Event->Length, 0);
1647 goto drop;
1648 }
1649 }
1650#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001651 /* Dumb-nic frame. See if it passes our mac filter and update stats */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301652
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301653 if (!sxg_mac_filter(adapter,
1654 (struct ether_header *)(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)),
1655 Event->Length)) {
1656 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvFiltr",
1657 Event, SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1658 Event->Length, 0);
1659 goto drop;
1660 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001661
1662 Packet = RcvDataBufferHdr->SxgDumbRcvPacket;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301663 SXG_ADJUST_RCV_PACKET(Packet, RcvDataBufferHdr, Event);
1664 Packet->protocol = eth_type_trans(Packet, adapter->netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001665
1666 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumbRcv",
1667 RcvDataBufferHdr, Packet, Event->Length, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001668 /* Lastly adjust the receive packet length. */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301669 RcvDataBufferHdr->SxgDumbRcvPacket = NULL;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301670 RcvDataBufferHdr->PhysicalAddress = (dma_addr_t)NULL;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301671 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
1672 if (RcvDataBufferHdr->skb)
1673 {
1674 spin_lock(&adapter->RcvQLock);
1675 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301676 // adapter->RcvBuffersOnCard ++;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301677 spin_unlock(&adapter->RcvQLock);
1678 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001679 return (Packet);
1680
1681 drop:
1682 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DropRcv",
1683 RcvDataBufferHdr, Event->Length, 0, 0);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301684 adapter->stats.rx_dropped++;
1685// adapter->Stats.RcvDiscards++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001686 spin_lock(&adapter->RcvQLock);
1687 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
1688 spin_unlock(&adapter->RcvQLock);
1689 return (NULL);
1690}
1691
1692/*
1693 * sxg_process_rcv_error - process receive error and update
1694 * stats
1695 *
1696 * Arguments:
1697 * adapter - Adapter structure
1698 * ErrorStatus - 4-byte receive error status
1699 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301700 * Return Value : None
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001701 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001702static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001703{
1704 u32 Error;
1705
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301706 adapter->stats.rx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001707
1708 if (ErrorStatus & SXG_RCV_STATUS_TRANSPORT_ERROR) {
1709 Error = ErrorStatus & SXG_RCV_STATUS_TRANSPORT_MASK;
1710 switch (Error) {
1711 case SXG_RCV_STATUS_TRANSPORT_CSUM:
1712 adapter->Stats.TransportCsum++;
1713 break;
1714 case SXG_RCV_STATUS_TRANSPORT_UFLOW:
1715 adapter->Stats.TransportUflow++;
1716 break;
1717 case SXG_RCV_STATUS_TRANSPORT_HDRLEN:
1718 adapter->Stats.TransportHdrLen++;
1719 break;
1720 }
1721 }
1722 if (ErrorStatus & SXG_RCV_STATUS_NETWORK_ERROR) {
1723 Error = ErrorStatus & SXG_RCV_STATUS_NETWORK_MASK;
1724 switch (Error) {
1725 case SXG_RCV_STATUS_NETWORK_CSUM:
1726 adapter->Stats.NetworkCsum++;
1727 break;
1728 case SXG_RCV_STATUS_NETWORK_UFLOW:
1729 adapter->Stats.NetworkUflow++;
1730 break;
1731 case SXG_RCV_STATUS_NETWORK_HDRLEN:
1732 adapter->Stats.NetworkHdrLen++;
1733 break;
1734 }
1735 }
1736 if (ErrorStatus & SXG_RCV_STATUS_PARITY) {
1737 adapter->Stats.Parity++;
1738 }
1739 if (ErrorStatus & SXG_RCV_STATUS_LINK_ERROR) {
1740 Error = ErrorStatus & SXG_RCV_STATUS_LINK_MASK;
1741 switch (Error) {
1742 case SXG_RCV_STATUS_LINK_PARITY:
1743 adapter->Stats.LinkParity++;
1744 break;
1745 case SXG_RCV_STATUS_LINK_EARLY:
1746 adapter->Stats.LinkEarly++;
1747 break;
1748 case SXG_RCV_STATUS_LINK_BUFOFLOW:
1749 adapter->Stats.LinkBufOflow++;
1750 break;
1751 case SXG_RCV_STATUS_LINK_CODE:
1752 adapter->Stats.LinkCode++;
1753 break;
1754 case SXG_RCV_STATUS_LINK_DRIBBLE:
1755 adapter->Stats.LinkDribble++;
1756 break;
1757 case SXG_RCV_STATUS_LINK_CRC:
1758 adapter->Stats.LinkCrc++;
1759 break;
1760 case SXG_RCV_STATUS_LINK_OFLOW:
1761 adapter->Stats.LinkOflow++;
1762 break;
1763 case SXG_RCV_STATUS_LINK_UFLOW:
1764 adapter->Stats.LinkUflow++;
1765 break;
1766 }
1767 }
1768}
1769
1770/*
1771 * sxg_mac_filter
1772 *
1773 * Arguments:
1774 * adapter - Adapter structure
1775 * pether - Ethernet header
1776 * length - Frame length
1777 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301778 * Return Value : TRUE if the frame is to be allowed
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001779 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301780static bool sxg_mac_filter(struct adapter_t *adapter,
1781 struct ether_header *EtherHdr, ushort length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001782{
1783 bool EqualAddr;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301784 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001785
1786 if (SXG_MULTICAST_PACKET(EtherHdr)) {
1787 if (SXG_BROADCAST_PACKET(EtherHdr)) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001788 /* broadcast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001789 if (adapter->MacFilter & MAC_BCAST) {
1790 adapter->Stats.DumbRcvBcastPkts++;
1791 adapter->Stats.DumbRcvBcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001792 return (TRUE);
1793 }
1794 } else {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001795 /* multicast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001796 if (adapter->MacFilter & MAC_ALLMCAST) {
1797 adapter->Stats.DumbRcvMcastPkts++;
1798 adapter->Stats.DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001799 return (TRUE);
1800 }
1801 if (adapter->MacFilter & MAC_MCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301802 struct dev_mc_list *mclist = dev->mc_list;
1803 while (mclist) {
1804 ETHER_EQ_ADDR(mclist->da_addr,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001805 EtherHdr->ether_dhost,
1806 EqualAddr);
1807 if (EqualAddr) {
1808 adapter->Stats.
1809 DumbRcvMcastPkts++;
1810 adapter->Stats.
1811 DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001812 return (TRUE);
1813 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301814 mclist = mclist->next;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001815 }
1816 }
1817 }
1818 } else if (adapter->MacFilter & MAC_DIRECTED) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301819 /*
1820 * Not broadcast or multicast. Must be directed at us or
1821 * the card is in promiscuous mode. Either way, consider it
1822 * ours if MAC_DIRECTED is set
1823 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001824 adapter->Stats.DumbRcvUcastPkts++;
1825 adapter->Stats.DumbRcvUcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001826 return (TRUE);
1827 }
1828 if (adapter->MacFilter & MAC_PROMISC) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001829 /* Whatever it is, keep it. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001830 return (TRUE);
1831 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001832 return (FALSE);
1833}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301834
J.R. Mauro73b07062008-10-28 18:42:02 -04001835static int sxg_register_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001836{
1837 if (!adapter->intrregistered) {
1838 int retval;
1839
1840 DBG_ERROR
1841 ("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x] %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001842 __func__, adapter, adapter->netdev->irq, NR_IRQS);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001843
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001844 spin_unlock_irqrestore(&sxg_global.driver_lock,
1845 sxg_global.flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001846
1847 retval = request_irq(adapter->netdev->irq,
1848 &sxg_isr,
1849 IRQF_SHARED,
1850 adapter->netdev->name, adapter->netdev);
1851
1852 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
1853
1854 if (retval) {
1855 DBG_ERROR("sxg: request_irq (%s) FAILED [%x]\n",
1856 adapter->netdev->name, retval);
1857 return (retval);
1858 }
1859 adapter->intrregistered = 1;
1860 adapter->IntRegistered = TRUE;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001861 /* Disable RSS with line-based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001862 adapter->MsiEnabled = FALSE;
1863 adapter->RssEnabled = FALSE;
1864 DBG_ERROR("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001865 __func__, adapter, adapter->netdev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001866 }
1867 return (STATUS_SUCCESS);
1868}
1869
J.R. Mauro73b07062008-10-28 18:42:02 -04001870static void sxg_deregister_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001871{
Harvey Harrisone88bd232008-10-17 14:46:10 -07001872 DBG_ERROR("sxg: %s ENTER adapter[%p]\n", __func__, adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001873#if XXXTODO
1874 slic_init_cleanup(adapter);
1875#endif
1876 memset(&adapter->stats, 0, sizeof(struct net_device_stats));
1877 adapter->error_interrupts = 0;
1878 adapter->rcv_interrupts = 0;
1879 adapter->xmit_interrupts = 0;
1880 adapter->linkevent_interrupts = 0;
1881 adapter->upr_interrupts = 0;
1882 adapter->num_isrs = 0;
1883 adapter->xmit_completes = 0;
1884 adapter->rcv_broadcasts = 0;
1885 adapter->rcv_multicasts = 0;
1886 adapter->rcv_unicasts = 0;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001887 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001888}
1889
1890/*
1891 * sxg_if_init
1892 *
1893 * Perform initialization of our slic interface.
1894 *
1895 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001896static int sxg_if_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001897{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301898 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001899 int status = 0;
1900
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301901 DBG_ERROR("sxg: %s (%s) ENTER states[%d:%d] flags[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001902 __func__, adapter->netdev->name,
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301903 adapter->state,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001904 adapter->linkstate, dev->flags);
1905
1906 /* adapter should be down at this point */
1907 if (adapter->state != ADAPT_DOWN) {
1908 DBG_ERROR("sxg_if_init adapter->state != ADAPT_DOWN\n");
1909 return (-EIO);
1910 }
1911 ASSERT(adapter->linkstate == LINK_DOWN);
1912
1913 adapter->devflags_prev = dev->flags;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301914 adapter->MacFilter = MAC_DIRECTED;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001915 if (dev->flags) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001916 DBG_ERROR("sxg: %s (%s) Set MAC options: ", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001917 adapter->netdev->name);
1918 if (dev->flags & IFF_BROADCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301919 adapter->MacFilter |= MAC_BCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001920 DBG_ERROR("BCAST ");
1921 }
1922 if (dev->flags & IFF_PROMISC) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301923 adapter->MacFilter |= MAC_PROMISC;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001924 DBG_ERROR("PROMISC ");
1925 }
1926 if (dev->flags & IFF_ALLMULTI) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301927 adapter->MacFilter |= MAC_ALLMCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001928 DBG_ERROR("ALL_MCAST ");
1929 }
1930 if (dev->flags & IFF_MULTICAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301931 adapter->MacFilter |= MAC_MCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001932 DBG_ERROR("MCAST ");
1933 }
1934 DBG_ERROR("\n");
1935 }
1936 status = sxg_register_interrupt(adapter);
1937 if (status != STATUS_SUCCESS) {
1938 DBG_ERROR("sxg_if_init: sxg_register_interrupt FAILED %x\n",
1939 status);
1940 sxg_deregister_interrupt(adapter);
1941 return (status);
1942 }
1943
1944 adapter->state = ADAPT_UP;
1945
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301946 /* clear any pending events, then enable interrupts */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001947 DBG_ERROR("sxg: %s ENABLE interrupts(slic)\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001948
1949 return (STATUS_SUCCESS);
1950}
1951
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301952void sxg_set_interrupt_aggregation(struct adapter_t *adapter)
1953{
1954 /*
1955 * Top bit disables aggregation on xmt (SXG_AGG_XMT_DISABLE).
1956 * Make sure Max is less than 0x8000.
1957 */
1958 adapter->max_aggregation = SXG_MAX_AGG_DEFAULT;
1959 adapter->min_aggregation = SXG_MIN_AGG_DEFAULT;
1960 WRITE_REG(adapter->UcodeRegs[0].Aggregation,
1961 ((adapter->max_aggregation << SXG_MAX_AGG_SHIFT) |
1962 adapter->min_aggregation),
1963 TRUE);
1964}
1965
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301966static int sxg_entry_open(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001967{
J.R. Mauro73b07062008-10-28 18:42:02 -04001968 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001969 int status;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301970 static int turn;
1971
1972 if (turn) {
1973 sxg_second_open(adapter->netdev);
1974
1975 return STATUS_SUCCESS;
1976 }
1977
1978 turn++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001979
1980 ASSERT(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001981 DBG_ERROR("sxg: %s adapter->activated[%d]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001982 adapter->activated);
1983 DBG_ERROR
1984 ("sxg: %s (%s): [jiffies[%lx] cpu %d] dev[%p] adapt[%p] port[%d]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001985 __func__, adapter->netdev->name, jiffies, smp_processor_id(),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001986 adapter->netdev, adapter, adapter->port);
1987
1988 netif_stop_queue(adapter->netdev);
1989
1990 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
1991 if (!adapter->activated) {
1992 sxg_global.num_sxg_ports_active++;
1993 adapter->activated = 1;
1994 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001995 /* Initialize the adapter */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001996 DBG_ERROR("sxg: %s ENTER sxg_initialize_adapter\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001997 status = sxg_initialize_adapter(adapter);
1998 DBG_ERROR("sxg: %s EXIT sxg_initialize_adapter status[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001999 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002000
2001 if (status == STATUS_SUCCESS) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07002002 DBG_ERROR("sxg: %s ENTER sxg_if_init\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002003 status = sxg_if_init(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002004 DBG_ERROR("sxg: %s EXIT sxg_if_init status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002005 status);
2006 }
2007
2008 if (status != STATUS_SUCCESS) {
2009 if (adapter->activated) {
2010 sxg_global.num_sxg_ports_active--;
2011 adapter->activated = 0;
2012 }
2013 spin_unlock_irqrestore(&sxg_global.driver_lock,
2014 sxg_global.flags);
2015 return (status);
2016 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002017 DBG_ERROR("sxg: %s ENABLE ALL INTERRUPTS\n", __func__);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302018 sxg_set_interrupt_aggregation(adapter);
2019 napi_enable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002020
J.R. Maurob243c4a2008-10-20 19:28:58 -04002021 /* Enable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002022 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2023
Harvey Harrisone88bd232008-10-17 14:46:10 -07002024 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002025
2026 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
2027 return STATUS_SUCCESS;
2028}
2029
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302030int sxg_second_open(struct net_device * dev)
2031{
2032 struct adapter_t *adapter = (struct adapter_t*) netdev_priv(dev);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302033 int status = 0;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302034
2035 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2036 netif_start_queue(adapter->netdev);
2037 adapter->state = ADAPT_UP;
2038 adapter->linkstate = LINK_UP;
2039
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302040 status = sxg_initialize_adapter(adapter);
2041 sxg_set_interrupt_aggregation(adapter);
2042 napi_enable(&adapter->napi);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302043 /* Re-enable interrupts */
2044 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2045
2046 netif_carrier_on(dev);
2047 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
2048 sxg_register_interrupt(adapter);
2049 return (STATUS_SUCCESS);
2050
2051}
2052
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002053static void __devexit sxg_entry_remove(struct pci_dev *pcidev)
2054{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302055 u32 mmio_start = 0;
2056 u32 mmio_len = 0;
2057
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302058 struct net_device *dev = pci_get_drvdata(pcidev);
J.R. Mauro73b07062008-10-28 18:42:02 -04002059 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302060
2061 flush_scheduled_work();
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302062
2063 /* Deallocate Resources */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302064 unregister_netdev(dev);
2065 sxg_free_resources(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302066
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002067 ASSERT(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002068
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302069 mmio_start = pci_resource_start(pcidev, 0);
2070 mmio_len = pci_resource_len(pcidev, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002071
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302072 DBG_ERROR("sxg: %s rel_region(0) start[%x] len[%x]\n", __FUNCTION__,
2073 mmio_start, mmio_len);
2074 release_mem_region(mmio_start, mmio_len);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002075
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302076 mmio_start = pci_resource_start(pcidev, 2);
2077 mmio_len = pci_resource_len(pcidev, 2);
2078
2079 DBG_ERROR("sxg: %s rel_region(2) start[%x] len[%x]\n", __FUNCTION__,
2080 mmio_start, mmio_len);
2081 release_mem_region(mmio_start, mmio_len);
2082
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302083 pci_disable_device(pcidev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002084
Harvey Harrisone88bd232008-10-17 14:46:10 -07002085 DBG_ERROR("sxg: %s deallocate device\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002086 kfree(dev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002087 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002088}
2089
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302090static int sxg_entry_halt(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002091{
J.R. Mauro73b07062008-10-28 18:42:02 -04002092 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002093
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302094 napi_disable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002095 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002096 DBG_ERROR("sxg: %s (%s) ENTER\n", __func__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002097
2098 netif_stop_queue(adapter->netdev);
2099 adapter->state = ADAPT_DOWN;
2100 adapter->linkstate = LINK_DOWN;
2101 adapter->devflags_prev = 0;
2102 DBG_ERROR("sxg: %s (%s) set adapter[%p] state to ADAPT_DOWN(%d)\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002103 __func__, dev->name, adapter, adapter->state);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002104
Harvey Harrisone88bd232008-10-17 14:46:10 -07002105 DBG_ERROR("sxg: %s (%s) EXIT\n", __func__, dev->name);
2106 DBG_ERROR("sxg: %s EXIT\n", __func__);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302107
2108 /* Disable interrupts */
2109 SXG_DISABLE_ALL_INTERRUPTS(adapter);
2110
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302111 netif_carrier_off(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002112 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302113
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302114 sxg_deregister_interrupt(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002115 return (STATUS_SUCCESS);
2116}
2117
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302118static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002119{
2120 ASSERT(rq);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302121/* DBG_ERROR("sxg: %s cmd[%x] rq[%p] dev[%p]\n", __func__, cmd, rq, dev);*/
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002122 switch (cmd) {
2123 case SIOCSLICSETINTAGG:
2124 {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302125 /* struct adapter_t *adapter = (struct adapter_t *)
2126 * netdev_priv(dev);
2127 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002128 u32 data[7];
2129 u32 intagg;
2130
2131 if (copy_from_user(data, rq->ifr_data, 28)) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302132 DBG_ERROR("copy_from_user FAILED getting \
2133 initial params\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002134 return -EFAULT;
2135 }
2136 intagg = data[0];
2137 printk(KERN_EMERG
2138 "%s: set interrupt aggregation to %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002139 __func__, intagg);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002140 return 0;
2141 }
2142
2143 default:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302144 /* DBG_ERROR("sxg: %s UNSUPPORTED[%x]\n", __func__, cmd); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002145 return -EOPNOTSUPP;
2146 }
2147 return 0;
2148}
2149
2150#define NORMAL_ETHFRAME 0
2151
2152/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002153 * sxg_send_packets - Send a skb packet
2154 *
2155 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302156 * skb - The packet to send
2157 * dev - Our linux net device that refs our adapter
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002158 *
2159 * Return:
2160 * 0 regardless of outcome XXXTODO refer to e1000 driver
2161 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302162static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002163{
J.R. Mauro73b07062008-10-28 18:42:02 -04002164 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002165 u32 status = STATUS_SUCCESS;
2166
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302167 /*
2168 * DBG_ERROR("sxg: %s ENTER sxg_send_packets skb[%p]\n", __FUNCTION__,
2169 * skb);
2170 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302171
J.R. Maurob243c4a2008-10-20 19:28:58 -04002172 /* Check the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002173 switch (adapter->State) {
2174 case SXG_STATE_INITIALIZING:
2175 case SXG_STATE_HALTED:
2176 case SXG_STATE_SHUTDOWN:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002177 ASSERT(0); /* unexpected */
2178 /* fall through */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002179 case SXG_STATE_RESETTING:
2180 case SXG_STATE_SLEEP:
2181 case SXG_STATE_BOOTDIAG:
2182 case SXG_STATE_DIAG:
2183 case SXG_STATE_HALTING:
2184 status = STATUS_FAILURE;
2185 break;
2186 case SXG_STATE_RUNNING:
2187 if (adapter->LinkState != SXG_LINK_UP) {
2188 status = STATUS_FAILURE;
2189 }
2190 break;
2191 default:
2192 ASSERT(0);
2193 status = STATUS_FAILURE;
2194 }
2195 if (status != STATUS_SUCCESS) {
2196 goto xmit_fail;
2197 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002198 /* send a packet */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002199 status = sxg_transmit_packet(adapter, skb);
2200 if (status == STATUS_SUCCESS) {
2201 goto xmit_done;
2202 }
2203
2204 xmit_fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002205 /* reject & complete all the packets if they cant be sent */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002206 if (status != STATUS_SUCCESS) {
2207#if XXXTODO
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302208 /* sxg_send_packets_fail(adapter, skb, status); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002209#else
2210 SXG_DROP_DUMB_SEND(adapter, skb);
2211 adapter->stats.tx_dropped++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302212 return NETDEV_TX_BUSY;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002213#endif
2214 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002215 DBG_ERROR("sxg: %s EXIT sxg_send_packets status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002216 status);
2217
2218 xmit_done:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302219 return NETDEV_TX_OK;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002220}
2221
2222/*
2223 * sxg_transmit_packet
2224 *
2225 * This function transmits a single packet.
2226 *
2227 * Arguments -
2228 * adapter - Pointer to our adapter structure
2229 * skb - The packet to be sent
2230 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302231 * Return - STATUS of send
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002232 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002233static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002234{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302235 struct sxg_x64_sgl *pSgl;
2236 struct sxg_scatter_gather *SxgSgl;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302237 unsigned long sgl_flags;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302238 /* void *SglBuffer; */
2239 /* u32 SglBufferLength; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002240
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302241 /*
2242 * The vast majority of work is done in the shared
2243 * sxg_dumb_sgl routine.
2244 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002245 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSend",
2246 adapter, skb, 0, 0);
2247
J.R. Maurob243c4a2008-10-20 19:28:58 -04002248 /* Allocate a SGL buffer */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302249 SXG_GET_SGL_BUFFER(adapter, SxgSgl, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002250 if (!SxgSgl) {
2251 adapter->Stats.NoSglBuf++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302252 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002253 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "SndPktF1",
2254 adapter, skb, 0, 0);
2255 return (STATUS_RESOURCES);
2256 }
2257 ASSERT(SxgSgl->adapter == adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302258 /*SglBuffer = SXG_SGL_BUFFER(SxgSgl);
2259 SglBufferLength = SXG_SGL_BUF_SIZE; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002260 SxgSgl->VlanTag.VlanTci = 0;
2261 SxgSgl->VlanTag.VlanTpid = 0;
2262 SxgSgl->Type = SXG_SGL_DUMB;
2263 SxgSgl->DumbPacket = skb;
2264 pSgl = NULL;
2265
J.R. Maurob243c4a2008-10-20 19:28:58 -04002266 /* Call the common sxg_dumb_sgl routine to complete the send. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302267 return (sxg_dumb_sgl(pSgl, SxgSgl));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002268}
2269
2270/*
2271 * sxg_dumb_sgl
2272 *
2273 * Arguments:
2274 * pSgl -
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302275 * SxgSgl - struct sxg_scatter_gather
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002276 *
2277 * Return Value:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302278 * Status of send operation.
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002279 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302280static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302281 struct sxg_scatter_gather *SxgSgl)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002282{
J.R. Mauro73b07062008-10-28 18:42:02 -04002283 struct adapter_t *adapter = SxgSgl->adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002284 struct sk_buff *skb = SxgSgl->DumbPacket;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002285 /* For now, all dumb-nic sends go on RSS queue zero */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302286 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
2287 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
2288 struct sxg_cmd *XmtCmd = NULL;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302289 /* u32 Index = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002290 u32 DataLength = skb->len;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302291 /* unsigned int BufLen; */
2292 /* u32 SglOffset; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002293 u64 phys_addr;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302294 unsigned long flags;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302295 unsigned long queue_id=0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002296
2297 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSgl",
2298 pSgl, SxgSgl, 0, 0);
2299
J.R. Maurob243c4a2008-10-20 19:28:58 -04002300 /* Set aside a pointer to the sgl */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002301 SxgSgl->pSgl = pSgl;
2302
J.R. Maurob243c4a2008-10-20 19:28:58 -04002303 /* Sanity check that our SGL format is as we expect. */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302304 ASSERT(sizeof(struct sxg_x64_sge) == sizeof(struct sxg_x64_sge));
J.R. Maurob243c4a2008-10-20 19:28:58 -04002305 /* Shouldn't be a vlan tag on this frame */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002306 ASSERT(SxgSgl->VlanTag.VlanTci == 0);
2307 ASSERT(SxgSgl->VlanTag.VlanTpid == 0);
2308
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302309 /*
2310 * From here below we work with the SGL placed in our
2311 * buffer.
2312 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002313
2314 SxgSgl->Sgl.NumberOfElements = 1;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302315 /*
2316 * Set ucode Queue ID based on bottom bits of destination TCP port.
2317 * This Queue ID splits slowpath/dumb-nic packet processing across
2318 * multiple threads on the card to improve performance. It is split
2319 * using the TCP port to avoid out-of-order packets that can result
2320 * from multithreaded processing. We use the destination port because
2321 * we expect to be run on a server, so in nearly all cases the local
2322 * port is likely to be constant (well-known server port) and the
2323 * remote port is likely to be random. The exception to this is iSCSI,
2324 * in which case we use the sport instead. Note
2325 * that original attempt at XOR'ing source and dest port resulted in
2326 * poor balance on NTTTCP/iometer applications since they tend to
2327 * line up (even-even, odd-odd..).
2328 */
2329
2330 if (skb->protocol == htons(ETH_P_IP)) {
2331 struct iphdr *ip;
2332
2333 ip = ip_hdr(skb);
2334 if ((ip->protocol == IPPROTO_TCP)&&(DataLength >= sizeof(
2335 struct tcphdr))){
2336 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2337 (ntohs (tcp_hdr(skb)->source) &
2338 SXG_LARGE_SEND_QUEUE_MASK):
2339 (ntohs(tcp_hdr(skb)->dest) &
2340 SXG_LARGE_SEND_QUEUE_MASK));
2341 }
2342 } else if (skb->protocol == htons(ETH_P_IPV6)) {
2343 if ( (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP) && (DataLength >=
2344 sizeof(struct tcphdr)) ) {
2345 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2346 (ntohs (tcp_hdr(skb)->source) &
2347 SXG_LARGE_SEND_QUEUE_MASK):
2348 (ntohs(tcp_hdr(skb)->dest) &
2349 SXG_LARGE_SEND_QUEUE_MASK));
2350 }
2351 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002352
J.R. Maurob243c4a2008-10-20 19:28:58 -04002353 /* Grab the spinlock and acquire a command */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302354 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002355 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2356 if (XmtCmd == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302357 /*
2358 * Call sxg_complete_slow_send to see if we can
2359 * free up any XmtRingZero entries and then try again
2360 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302361
2362 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2363 sxg_complete_slow_send(adapter, 0);
2364 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002365 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2366 if (XmtCmd == NULL) {
2367 adapter->Stats.XmtZeroFull++;
2368 goto abortcmd;
2369 }
2370 }
2371 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbCmd",
2372 XmtCmd, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002373 /* Update stats */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302374 adapter->stats.tx_packets++;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302375 adapter->stats.tx_bytes += DataLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002376#if XXXTODO /* Stats stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002377 if (SXG_MULTICAST_PACKET(EtherHdr)) {
2378 if (SXG_BROADCAST_PACKET(EtherHdr)) {
2379 adapter->Stats.DumbXmtBcastPkts++;
2380 adapter->Stats.DumbXmtBcastBytes += DataLength;
2381 } else {
2382 adapter->Stats.DumbXmtMcastPkts++;
2383 adapter->Stats.DumbXmtMcastBytes += DataLength;
2384 }
2385 } else {
2386 adapter->Stats.DumbXmtUcastPkts++;
2387 adapter->Stats.DumbXmtUcastBytes += DataLength;
2388 }
2389#endif
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302390 /*
2391 * Fill in the command
2392 * Copy out the first SGE to the command and adjust for offset
2393 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302394 phys_addr = pci_map_single(adapter->pcidev, skb->data, skb->len,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002395 PCI_DMA_TODEVICE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302396 memset(XmtCmd, '\0', sizeof(*XmtCmd));
2397 XmtCmd->Buffer.FirstSgeAddress = phys_addr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002398 XmtCmd->Buffer.FirstSgeLength = DataLength;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002399 XmtCmd->Buffer.SgeOffset = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002400 XmtCmd->Buffer.TotalLength = DataLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302401 XmtCmd->SgEntries = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002402 XmtCmd->Flags = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302403 /*
2404 * Advance transmit cmd descripter by 1.
2405 * NOTE - See comments in SxgTcpOutput where we write
2406 * to the XmtCmd register regarding CPU ID values and/or
2407 * multiple commands.
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302408 * Top 16 bits specify queue_id. See comments about queue_id above
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302409 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302410 /* Four queues at the moment */
2411 ASSERT((queue_id & ~SXG_LARGE_SEND_QUEUE_MASK) == 0);
2412 WRITE_REG(adapter->UcodeRegs[0].XmtCmd, ((queue_id << 16) | 1), TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002413 adapter->Stats.XmtQLen++; /* Stats within lock */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302414 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002415 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDumSgl2",
2416 XmtCmd, pSgl, SxgSgl, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302417 return STATUS_SUCCESS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002418
2419 abortcmd:
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302420 /*
2421 * NOTE - Only jump to this label AFTER grabbing the
2422 * XmtZeroLock, and DO NOT DROP IT between the
2423 * command allocation and the following abort.
2424 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002425 if (XmtCmd) {
2426 SXG_ABORT_CMD(XmtRingInfo);
2427 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302428 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002429
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302430/*
2431 * failsgl:
2432 * Jump to this label if failure occurs before the
2433 * XmtZeroLock is grabbed
2434 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302435 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002436 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumSGFal",
2437 pSgl, SxgSgl, XmtRingInfo->Head, XmtRingInfo->Tail);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302438 /* SxgSgl->DumbPacket is the skb */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302439 // SXG_COMPLETE_DUMB_SEND(adapter, SxgSgl->DumbPacket);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302440
2441 return STATUS_FAILURE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002442}
2443
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002444/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302445 * Link management functions
2446 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002447 * sxg_initialize_link - Initialize the link stuff
2448 *
2449 * Arguments -
2450 * adapter - A pointer to our adapter structure
2451 *
2452 * Return
2453 * status
2454 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002455static int sxg_initialize_link(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002456{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302457 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002458 u32 Value;
2459 u32 ConfigData;
2460 u32 MaxFrame;
2461 int status;
2462
2463 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitLink",
2464 adapter, 0, 0, 0);
2465
J.R. Maurob243c4a2008-10-20 19:28:58 -04002466 /* Reset PHY and XGXS module */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002467 WRITE_REG(HwRegs->LinkStatus, LS_SERDES_POWER_DOWN, TRUE);
2468
J.R. Maurob243c4a2008-10-20 19:28:58 -04002469 /* Reset transmit configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002470 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_RESET, TRUE);
2471
J.R. Maurob243c4a2008-10-20 19:28:58 -04002472 /* Reset receive configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002473 WRITE_REG(HwRegs->RcvConfig, RCV_CONFIG_RESET, TRUE);
2474
J.R. Maurob243c4a2008-10-20 19:28:58 -04002475 /* Reset all MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002476 WRITE_REG(HwRegs->MacConfig0, AXGMAC_CFG0_SUB_RESET, TRUE);
2477
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302478 /*
2479 * Link address 0
2480 * XXXTODO - This assumes the MAC address (0a:0b:0c:0d:0e:0f)
2481 * is stored with the first nibble (0a) in the byte 0
2482 * of the Mac address. Possibly reverse?
2483 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302484 Value = *(u32 *) adapter->macaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002485 WRITE_REG(HwRegs->LinkAddress0Low, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002486 /* also write the MAC address to the MAC. Endian is reversed. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002487 WRITE_REG(HwRegs->MacAddressLow, ntohl(Value), TRUE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302488 Value = (*(u16 *) & adapter->macaddr[4] & 0x0000FFFF);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002489 WRITE_REG(HwRegs->LinkAddress0High, Value | LINK_ADDRESS_ENABLE, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002490 /* endian swap for the MAC (put high bytes in bits [31:16], swapped) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002491 Value = ntohl(Value);
2492 WRITE_REG(HwRegs->MacAddressHigh, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002493 /* Link address 1 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002494 WRITE_REG(HwRegs->LinkAddress1Low, 0, TRUE);
2495 WRITE_REG(HwRegs->LinkAddress1High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002496 /* Link address 2 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002497 WRITE_REG(HwRegs->LinkAddress2Low, 0, TRUE);
2498 WRITE_REG(HwRegs->LinkAddress2High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002499 /* Link address 3 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002500 WRITE_REG(HwRegs->LinkAddress3Low, 0, TRUE);
2501 WRITE_REG(HwRegs->LinkAddress3High, 0, TRUE);
2502
J.R. Maurob243c4a2008-10-20 19:28:58 -04002503 /* Enable MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002504 WRITE_REG(HwRegs->MacConfig0, 0, TRUE);
2505
J.R. Maurob243c4a2008-10-20 19:28:58 -04002506 /* Configure MAC */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302507 WRITE_REG(HwRegs->MacConfig1, (
2508 /* Allow sending of pause */
2509 AXGMAC_CFG1_XMT_PAUSE |
2510 /* Enable XMT */
2511 AXGMAC_CFG1_XMT_EN |
2512 /* Enable detection of pause */
2513 AXGMAC_CFG1_RCV_PAUSE |
2514 /* Enable receive */
2515 AXGMAC_CFG1_RCV_EN |
2516 /* short frame detection */
2517 AXGMAC_CFG1_SHORT_ASSERT |
2518 /* Verify frame length */
2519 AXGMAC_CFG1_CHECK_LEN |
2520 /* Generate FCS */
2521 AXGMAC_CFG1_GEN_FCS |
2522 /* Pad frames to 64 bytes */
2523 AXGMAC_CFG1_PAD_64),
2524 TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002525
J.R. Maurob243c4a2008-10-20 19:28:58 -04002526 /* Set AXGMAC max frame length if jumbo. Not needed for standard MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002527 if (adapter->JumboEnabled) {
2528 WRITE_REG(HwRegs->MacMaxFrameLen, AXGMAC_MAXFRAME_JUMBO, TRUE);
2529 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302530 /*
2531 * AMIIM Configuration Register -
2532 * The value placed in the AXGMAC_AMIIM_CFG_HALF_CLOCK portion
2533 * (bottom bits) of this register is used to determine the MDC frequency
2534 * as specified in the A-XGMAC Design Document. This value must not be
2535 * zero. The following value (62 or 0x3E) is based on our MAC transmit
2536 * clock frequency (MTCLK) of 312.5 MHz. Given a maximum MDIO clock
2537 * frequency of 2.5 MHz (see the PHY spec), we get:
2538 * 312.5/(2*(X+1)) < 2.5 ==> X = 62.
2539 * This value happens to be the default value for this register, so we
2540 * really don't have to do this.
2541 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002542 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000003E, TRUE);
2543
J.R. Maurob243c4a2008-10-20 19:28:58 -04002544 /* Power up and enable PHY and XAUI/XGXS/Serdes logic */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002545 WRITE_REG(HwRegs->LinkStatus,
2546 (LS_PHY_CLR_RESET |
2547 LS_XGXS_ENABLE |
2548 LS_XGXS_CTL | LS_PHY_CLK_EN | LS_ATTN_ALARM), TRUE);
2549 DBG_ERROR("After Power Up and enable PHY in sxg_initialize_link\n");
2550
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302551 /*
2552 * Per information given by Aeluros, wait 100 ms after removing reset.
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302553 * It's not enough to wait for the self-clearing reset bit in reg 0 to
2554 * clear.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302555 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002556 mdelay(100);
2557
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302558 /* Verify the PHY has come up by checking that the Reset bit has
2559 * cleared.
2560 */
2561 status = sxg_read_mdio_reg(adapter,
2562 MIIM_DEV_PHY_PMA, /* PHY PMA/PMD module */
2563 PHY_PMA_CONTROL1, /* PMA/PMD control register */
2564 &Value);
2565 DBG_ERROR("After sxg_read_mdio_reg Value[%x] fail=%x\n", Value,
2566 (Value & PMA_CONTROL1_RESET));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002567 if (status != STATUS_SUCCESS)
2568 return (STATUS_FAILURE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002569 if (Value & PMA_CONTROL1_RESET) /* reset complete if bit is 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002570 return (STATUS_FAILURE);
2571
J.R. Maurob243c4a2008-10-20 19:28:58 -04002572 /* The SERDES should be initialized by now - confirm */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002573 READ_REG(HwRegs->LinkStatus, Value);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002574 if (Value & LS_SERDES_DOWN) /* verify SERDES is initialized */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002575 return (STATUS_FAILURE);
2576
J.R. Maurob243c4a2008-10-20 19:28:58 -04002577 /* The XAUI link should also be up - confirm */
2578 if (!(Value & LS_XAUI_LINK_UP)) /* verify XAUI link is up */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002579 return (STATUS_FAILURE);
2580
J.R. Maurob243c4a2008-10-20 19:28:58 -04002581 /* Initialize the PHY */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002582 status = sxg_phy_init(adapter);
2583 if (status != STATUS_SUCCESS)
2584 return (STATUS_FAILURE);
2585
J.R. Maurob243c4a2008-10-20 19:28:58 -04002586 /* Enable the Link Alarm */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302587
2588 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2589 * LASI_CONTROL - LASI control register
2590 * LASI_CTL_LS_ALARM_ENABLE - enable link alarm bit
2591 */
2592 status = sxg_write_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2593 LASI_CONTROL,
2594 LASI_CTL_LS_ALARM_ENABLE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002595 if (status != STATUS_SUCCESS)
2596 return (STATUS_FAILURE);
2597
J.R. Maurob243c4a2008-10-20 19:28:58 -04002598 /* XXXTODO - temporary - verify bit is set */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302599
2600 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2601 * LASI_CONTROL - LASI control register
2602 */
2603 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2604 LASI_CONTROL,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002605 &Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302606
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002607 if (status != STATUS_SUCCESS)
2608 return (STATUS_FAILURE);
2609 if (!(Value & LASI_CTL_LS_ALARM_ENABLE)) {
2610 DBG_ERROR("Error! LASI Control Alarm Enable bit not set!\n");
2611 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002612 /* Enable receive */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002613 MaxFrame = adapter->JumboEnabled ? JUMBOMAXFRAME : ETHERMAXFRAME;
2614 ConfigData = (RCV_CONFIG_ENABLE |
2615 RCV_CONFIG_ENPARSE |
2616 RCV_CONFIG_RCVBAD |
2617 RCV_CONFIG_RCVPAUSE |
2618 RCV_CONFIG_TZIPV6 |
2619 RCV_CONFIG_TZIPV4 |
2620 RCV_CONFIG_HASH_16 |
2621 RCV_CONFIG_SOCKET | RCV_CONFIG_BUFSIZE(MaxFrame));
2622 WRITE_REG(HwRegs->RcvConfig, ConfigData, TRUE);
2623
2624 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_ENABLE, TRUE);
2625
J.R. Maurob243c4a2008-10-20 19:28:58 -04002626 /* Mark the link as down. We'll get a link event when it comes up. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002627 sxg_link_state(adapter, SXG_LINK_DOWN);
2628
2629 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInitLnk",
2630 adapter, 0, 0, 0);
2631 return (STATUS_SUCCESS);
2632}
2633
2634/*
2635 * sxg_phy_init - Initialize the PHY
2636 *
2637 * Arguments -
2638 * adapter - A pointer to our adapter structure
2639 *
2640 * Return
2641 * status
2642 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002643static int sxg_phy_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002644{
2645 u32 Value;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302646 struct phy_ucode *p;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002647 int status;
2648
Harvey Harrisone88bd232008-10-17 14:46:10 -07002649 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002650
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302651 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2652 * 0xC205 - PHY ID register (?)
2653 * &Value - XXXTODO - add def
2654 */
2655 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2656 0xC205,
2657 &Value);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002658 if (status != STATUS_SUCCESS)
2659 return (STATUS_FAILURE);
2660
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302661 if (Value == 0x0012) {
2662 /* 0x0012 == AEL2005C PHY(?) - XXXTODO - add def */
2663 DBG_ERROR("AEL2005C PHY detected. Downloading PHY \
2664 microcode.\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002665
J.R. Maurob243c4a2008-10-20 19:28:58 -04002666 /* Initialize AEL2005C PHY and download PHY microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002667 for (p = PhyUcode; p->Addr != 0xFFFF; p++) {
2668 if (p->Addr == 0) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002669 /* if address == 0, data == sleep time in ms */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002670 mdelay(p->Data);
2671 } else {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302672 /* write the given data to the specified address */
2673 status = sxg_write_mdio_reg(adapter,
2674 MIIM_DEV_PHY_PMA,
2675 /* PHY address */
2676 p->Addr,
2677 /* PHY data */
2678 p->Data);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002679 if (status != STATUS_SUCCESS)
2680 return (STATUS_FAILURE);
2681 }
2682 }
2683 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002684 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002685
2686 return (STATUS_SUCCESS);
2687}
2688
2689/*
2690 * sxg_link_event - Process a link event notification from the card
2691 *
2692 * Arguments -
2693 * adapter - A pointer to our adapter structure
2694 *
2695 * Return
2696 * None
2697 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002698static void sxg_link_event(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002699{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302700 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302701 struct net_device *netdev = adapter->netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -04002702 enum SXG_LINK_STATE LinkState;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002703 int status;
2704 u32 Value;
2705
2706 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "LinkEvnt",
2707 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002708 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002709
J.R. Maurob243c4a2008-10-20 19:28:58 -04002710 /* Check the Link Status register. We should have a Link Alarm. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002711 READ_REG(HwRegs->LinkStatus, Value);
2712 if (Value & LS_LINK_ALARM) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302713 /*
2714 * We got a Link Status alarm. First, pause to let the
2715 * link state settle (it can bounce a number of times)
2716 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002717 mdelay(10);
2718
J.R. Maurob243c4a2008-10-20 19:28:58 -04002719 /* Now clear the alarm by reading the LASI status register. */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302720 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
2721 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2722 /* LASI status register */
2723 LASI_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002724 &Value);
2725 if (status != STATUS_SUCCESS) {
2726 DBG_ERROR("Error reading LASI Status MDIO register!\n");
2727 sxg_link_state(adapter, SXG_LINK_DOWN);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302728 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002729 }
2730 ASSERT(Value & LASI_STATUS_LS_ALARM);
2731
J.R. Maurob243c4a2008-10-20 19:28:58 -04002732 /* Now get and set the link state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002733 LinkState = sxg_get_link_state(adapter);
2734 sxg_link_state(adapter, LinkState);
2735 DBG_ERROR("SXG: Link Alarm occurred. Link is %s\n",
2736 ((LinkState == SXG_LINK_UP) ? "UP" : "DOWN"));
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302737 if (LinkState == SXG_LINK_UP)
2738 netif_carrier_on(netdev);
2739 else
2740 netif_carrier_off(netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002741 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302742 /*
2743 * XXXTODO - Assuming Link Attention is only being generated
2744 * for the Link Alarm pin (and not for a XAUI Link Status change)
2745 * , then it's impossible to get here. Yet we've gotten here
2746 * twice (under extreme conditions - bouncing the link up and
2747 * down many times a second). Needs further investigation.
2748 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002749 DBG_ERROR("SXG: sxg_link_event: Can't get here!\n");
2750 DBG_ERROR("SXG: Link Status == 0x%08X.\n", Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302751 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002752 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002753 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002754
2755}
2756
2757/*
2758 * sxg_get_link_state - Determine if the link is up or down
2759 *
2760 * Arguments -
2761 * adapter - A pointer to our adapter structure
2762 *
2763 * Return
2764 * Link State
2765 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002766static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002767{
2768 int status;
2769 u32 Value;
2770
Harvey Harrisone88bd232008-10-17 14:46:10 -07002771 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002772
2773 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "GetLink",
2774 adapter, 0, 0, 0);
2775
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302776 /*
2777 * Per the Xenpak spec (and the IEEE 10Gb spec?), the link is up if
2778 * the following 3 bits (from 3 different MDIO registers) are all true.
2779 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302780
2781 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
2782 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2783 /* PMA/PMD Receive Signal Detect register */
2784 PHY_PMA_RCV_DET,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002785 &Value);
2786 if (status != STATUS_SUCCESS)
2787 goto bad;
2788
J.R. Maurob243c4a2008-10-20 19:28:58 -04002789 /* If PMA/PMD receive signal detect is 0, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002790 if (!(Value & PMA_RCV_DETECT))
2791 return (SXG_LINK_DOWN);
2792
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302793 /* MIIM_DEV_PHY_PCS - PHY PCS module */
2794 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PCS,
2795 /* PCS 10GBASE-R Status 1 register */
2796 PHY_PCS_10G_STATUS1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002797 &Value);
2798 if (status != STATUS_SUCCESS)
2799 goto bad;
2800
J.R. Maurob243c4a2008-10-20 19:28:58 -04002801 /* If PCS is not locked to receive blocks, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002802 if (!(Value & PCS_10B_BLOCK_LOCK))
2803 return (SXG_LINK_DOWN);
2804
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302805 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_XS,/* PHY XS module */
2806 /* XS Lane Status register */
2807 PHY_XS_LANE_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002808 &Value);
2809 if (status != STATUS_SUCCESS)
2810 goto bad;
2811
J.R. Maurob243c4a2008-10-20 19:28:58 -04002812 /* If XS transmit lanes are not aligned, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002813 if (!(Value & XS_LANE_ALIGN))
2814 return (SXG_LINK_DOWN);
2815
J.R. Maurob243c4a2008-10-20 19:28:58 -04002816 /* All 3 bits are true, so the link is up */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002817 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002818
2819 return (SXG_LINK_UP);
2820
2821 bad:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302822 /* An error occurred reading an MDIO register. This shouldn't happen. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002823 DBG_ERROR("Error reading an MDIO register!\n");
2824 ASSERT(0);
2825 return (SXG_LINK_DOWN);
2826}
2827
J.R. Mauro73b07062008-10-28 18:42:02 -04002828static void sxg_indicate_link_state(struct adapter_t *adapter,
2829 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002830{
2831 if (adapter->LinkState == SXG_LINK_UP) {
2832 DBG_ERROR("%s: LINK now UP, call netif_start_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002833 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002834 netif_start_queue(adapter->netdev);
2835 } else {
2836 DBG_ERROR("%s: LINK now DOWN, call netif_stop_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002837 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002838 netif_stop_queue(adapter->netdev);
2839 }
2840}
2841
2842/*
2843 * sxg_link_state - Set the link state and if necessary, indicate.
2844 * This routine the central point of processing for all link state changes.
2845 * Nothing else in the driver should alter the link state or perform
2846 * link state indications
2847 *
2848 * Arguments -
2849 * adapter - A pointer to our adapter structure
2850 * LinkState - The link state
2851 *
2852 * Return
2853 * None
2854 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302855static void sxg_link_state(struct adapter_t *adapter,
2856 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002857{
2858 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "LnkINDCT",
2859 adapter, LinkState, adapter->LinkState, adapter->State);
2860
Harvey Harrisone88bd232008-10-17 14:46:10 -07002861 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002862
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302863 /*
2864 * Hold the adapter lock during this routine. Maybe move
2865 * the lock to the caller.
2866 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302867 /* IMP TODO : Check if we can survive without taking this lock */
2868// spin_lock(&adapter->AdapterLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002869 if (LinkState == adapter->LinkState) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002870 /* Nothing changed.. */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302871// spin_unlock(&adapter->AdapterLock);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302872 DBG_ERROR("EXIT #0 %s. Link status = %d\n",
2873 __func__, LinkState);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002874 return;
2875 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002876 /* Save the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002877 adapter->LinkState = LinkState;
2878
J.R. Maurob243c4a2008-10-20 19:28:58 -04002879 /* Drop the lock and indicate link state */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302880// spin_unlock(&adapter->AdapterLock);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002881 DBG_ERROR("EXIT #1 %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002882
2883 sxg_indicate_link_state(adapter, LinkState);
2884}
2885
2886/*
2887 * sxg_write_mdio_reg - Write to a register on the MDIO bus
2888 *
2889 * Arguments -
2890 * adapter - A pointer to our adapter structure
2891 * DevAddr - MDIO device number being addressed
2892 * RegAddr - register address for the specified MDIO device
2893 * Value - value to write to the MDIO register
2894 *
2895 * Return
2896 * status
2897 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002898static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002899 u32 DevAddr, u32 RegAddr, u32 Value)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002900{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302901 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302902 /* Address operation (written to MIIM field reg) */
2903 u32 AddrOp;
2904 /* Write operation (written to MIIM field reg) */
2905 u32 WriteOp;
2906 u32 Cmd;/* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002907 u32 ValueRead;
2908 u32 Timeout;
2909
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302910 /* DBG_ERROR("ENTER %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002911
2912 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
2913 adapter, 0, 0, 0);
2914
J.R. Maurob243c4a2008-10-20 19:28:58 -04002915 /* Ensure values don't exceed field width */
2916 DevAddr &= 0x001F; /* 5-bit field */
2917 RegAddr &= 0xFFFF; /* 16-bit field */
2918 Value &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002919
J.R. Maurob243c4a2008-10-20 19:28:58 -04002920 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002921 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2922 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2923 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2924 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
2925
J.R. Maurob243c4a2008-10-20 19:28:58 -04002926 /* Set MIIM field register bits for an MIIM write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002927 WriteOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2928 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2929 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2930 (MIIM_OP_WRITE << AXGMAC_AMIIM_FIELD_OP_SHIFT) | Value;
2931
J.R. Maurob243c4a2008-10-20 19:28:58 -04002932 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002933 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
2934
J.R. Maurob243c4a2008-10-20 19:28:58 -04002935 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002936 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2937
J.R. Maurob243c4a2008-10-20 19:28:58 -04002938 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002939 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
2940
J.R. Maurob243c4a2008-10-20 19:28:58 -04002941 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002942 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2943
J.R. Maurob243c4a2008-10-20 19:28:58 -04002944 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002945 Timeout = SXG_LINK_TIMEOUT;
2946 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002947 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002948 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2949 if (--Timeout == 0) {
2950 return (STATUS_FAILURE);
2951 }
2952 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
2953
J.R. Maurob243c4a2008-10-20 19:28:58 -04002954 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002955 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2956
J.R. Maurob243c4a2008-10-20 19:28:58 -04002957 /* MIIM write to set up an MDIO write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002958 WRITE_REG(HwRegs->MacAmiimField, WriteOp, TRUE);
2959
J.R. Maurob243c4a2008-10-20 19:28:58 -04002960 /* Write to MIIM Command Register to execute the write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002961 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2962
J.R. Maurob243c4a2008-10-20 19:28:58 -04002963 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002964 Timeout = SXG_LINK_TIMEOUT;
2965 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002966 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002967 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2968 if (--Timeout == 0) {
2969 return (STATUS_FAILURE);
2970 }
2971 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
2972
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302973 /* DBG_ERROR("EXIT %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002974
2975 return (STATUS_SUCCESS);
2976}
2977
2978/*
2979 * sxg_read_mdio_reg - Read a register on the MDIO bus
2980 *
2981 * Arguments -
2982 * adapter - A pointer to our adapter structure
2983 * DevAddr - MDIO device number being addressed
2984 * RegAddr - register address for the specified MDIO device
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302985 * pValue - pointer to where to put data read from the MDIO register
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002986 *
2987 * Return
2988 * status
2989 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002990static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002991 u32 DevAddr, u32 RegAddr, u32 *pValue)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002992{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302993 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302994 u32 AddrOp; /* Address operation (written to MIIM field reg) */
2995 u32 ReadOp; /* Read operation (written to MIIM field reg) */
2996 u32 Cmd; /* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002997 u32 ValueRead;
2998 u32 Timeout;
2999
3000 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
3001 adapter, 0, 0, 0);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303002 DBG_ERROR("ENTER %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003003
J.R. Maurob243c4a2008-10-20 19:28:58 -04003004 /* Ensure values don't exceed field width */
3005 DevAddr &= 0x001F; /* 5-bit field */
3006 RegAddr &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003007
J.R. Maurob243c4a2008-10-20 19:28:58 -04003008 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003009 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3010 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3011 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3012 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
3013
J.R. Maurob243c4a2008-10-20 19:28:58 -04003014 /* Set MIIM field register bits for an MIIM read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003015 ReadOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3016 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3017 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3018 (MIIM_OP_READ << AXGMAC_AMIIM_FIELD_OP_SHIFT);
3019
J.R. Maurob243c4a2008-10-20 19:28:58 -04003020 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003021 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
3022
J.R. Maurob243c4a2008-10-20 19:28:58 -04003023 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003024 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3025
J.R. Maurob243c4a2008-10-20 19:28:58 -04003026 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003027 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
3028
J.R. Maurob243c4a2008-10-20 19:28:58 -04003029 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003030 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3031
J.R. Maurob243c4a2008-10-20 19:28:58 -04003032 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003033 Timeout = SXG_LINK_TIMEOUT;
3034 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003035 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003036 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3037 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303038 DBG_ERROR("EXIT %s with STATUS_FAILURE 1\n", __FUNCTION__);
3039
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003040 return (STATUS_FAILURE);
3041 }
3042 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3043
J.R. Maurob243c4a2008-10-20 19:28:58 -04003044 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003045 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3046
J.R. Maurob243c4a2008-10-20 19:28:58 -04003047 /* MIIM write to set up an MDIO register read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003048 WRITE_REG(HwRegs->MacAmiimField, ReadOp, TRUE);
3049
J.R. Maurob243c4a2008-10-20 19:28:58 -04003050 /* Write to MIIM Command Register to execute the read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003051 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3052
J.R. Maurob243c4a2008-10-20 19:28:58 -04003053 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003054 Timeout = SXG_LINK_TIMEOUT;
3055 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003056 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003057 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3058 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303059 DBG_ERROR("EXIT %s with STATUS_FAILURE 2\n", __FUNCTION__);
3060
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003061 return (STATUS_FAILURE);
3062 }
3063 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3064
J.R. Maurob243c4a2008-10-20 19:28:58 -04003065 /* Read the MDIO register data back from the field register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003066 READ_REG(HwRegs->MacAmiimField, *pValue);
J.R. Maurob243c4a2008-10-20 19:28:58 -04003067 *pValue &= 0xFFFF; /* data is in the lower 16 bits */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003068
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303069 DBG_ERROR("EXIT %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003070
3071 return (STATUS_SUCCESS);
3072}
3073
3074/*
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003075 * Functions to obtain the CRC corresponding to the destination mac address.
3076 * This is a standard ethernet CRC in that it is a 32-bit, reflected CRC using
3077 * the polynomial:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303078 * x^32 + x^26 + x^23 + x^22 + x^16 + x^12 + x^11 + x^10 + x^8 + x^7 + x^5
3079 * + x^4 + x^2 + x^1.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003080 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303081 * After the CRC for the 6 bytes is generated (but before the value is
3082 * complemented), we must then transpose the value and return bits 30-23.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003083 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303084static u32 sxg_crc_table[256];/* Table of CRC's for all possible byte values */
3085static u32 sxg_crc_init; /* Is table initialized */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003086
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303087/* Contruct the CRC32 table */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003088static void sxg_mcast_init_crc32(void)
3089{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303090 u32 c; /* CRC shit reg */
3091 u32 e = 0; /* Poly X-or pattern */
3092 int i; /* counter */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003093 int k; /* byte being shifted into crc */
3094
3095 static int p[] = { 0, 1, 2, 4, 5, 7, 8, 10, 11, 12, 16, 22, 23, 26 };
3096
3097 for (i = 0; i < sizeof(p) / sizeof(int); i++) {
3098 e |= 1L << (31 - p[i]);
3099 }
3100
3101 for (i = 1; i < 256; i++) {
3102 c = i;
3103 for (k = 8; k; k--) {
3104 c = c & 1 ? (c >> 1) ^ e : c >> 1;
3105 }
3106 sxg_crc_table[i] = c;
3107 }
3108}
3109
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003110/*
3111 * Return the MAC hast as described above.
3112 */
3113static unsigned char sxg_mcast_get_mac_hash(char *macaddr)
3114{
3115 u32 crc;
3116 char *p;
3117 int i;
3118 unsigned char machash = 0;
3119
3120 if (!sxg_crc_init) {
3121 sxg_mcast_init_crc32();
3122 sxg_crc_init = 1;
3123 }
3124
3125 crc = 0xFFFFFFFF; /* Preload shift register, per crc-32 spec */
3126 for (i = 0, p = macaddr; i < 6; ++p, ++i) {
3127 crc = (crc >> 8) ^ sxg_crc_table[(crc ^ *p) & 0xFF];
3128 }
3129
3130 /* Return bits 1-8, transposed */
3131 for (i = 1; i < 9; i++) {
3132 machash |= (((crc >> i) & 1) << (8 - i));
3133 }
3134
3135 return (machash);
3136}
3137
J.R. Mauro73b07062008-10-28 18:42:02 -04003138static void sxg_mcast_set_mask(struct adapter_t *adapter)
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003139{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303140 struct sxg_ucode_regs *sxg_regs = adapter->UcodeRegs;
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003141
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303142 DBG_ERROR("%s ENTER (%s) MacFilter[%x] mask[%llx]\n", __FUNCTION__,
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003143 adapter->netdev->name, (unsigned int)adapter->MacFilter,
3144 adapter->MulticastMask);
3145
3146 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_PROMISC)) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303147 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303148 * Turn on all multicast addresses. We have to do this for
3149 * promiscuous mode as well as ALLMCAST mode. It saves the
3150 * Microcode from having keep state about the MAC configuration
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003151 */
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303152 /* DBG_ERROR("sxg: %s MacFilter = MAC_ALLMCAST | MAC_PROMISC\n \
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303153 * SLUT MODE!!!\n",__func__);
3154 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003155 WRITE_REG(sxg_regs->McastLow, 0xFFFFFFFF, FLUSH);
3156 WRITE_REG(sxg_regs->McastHigh, 0xFFFFFFFF, FLUSH);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303157 /* DBG_ERROR("%s (%s) WRITE to slic_regs slic_mcastlow&high \
3158 * 0xFFFFFFFF\n",__func__, adapter->netdev->name);
3159 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003160
3161 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303162 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303163 * Commit our multicast mast to the SLIC by writing to the
3164 * multicast address mask registers
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003165 */
3166 DBG_ERROR("%s (%s) WRITE mcastlow[%lx] mcasthigh[%lx]\n",
3167 __func__, adapter->netdev->name,
3168 ((ulong) (adapter->MulticastMask & 0xFFFFFFFF)),
3169 ((ulong)
3170 ((adapter->MulticastMask >> 32) & 0xFFFFFFFF)));
3171
3172 WRITE_REG(sxg_regs->McastLow,
3173 (u32) (adapter->MulticastMask & 0xFFFFFFFF), FLUSH);
3174 WRITE_REG(sxg_regs->McastHigh,
3175 (u32) ((adapter->
3176 MulticastMask >> 32) & 0xFFFFFFFF), FLUSH);
3177 }
3178}
3179
J.R. Mauro73b07062008-10-28 18:42:02 -04003180static void sxg_mcast_set_bit(struct adapter_t *adapter, char *address)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003181{
3182 unsigned char crcpoly;
3183
3184 /* Get the CRC polynomial for the mac address */
3185 crcpoly = sxg_mcast_get_mac_hash(address);
3186
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303187 /*
3188 * We only have space on the SLIC for 64 entries. Lop
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003189 * off the top two bits. (2^6 = 64)
3190 */
3191 crcpoly &= 0x3F;
3192
3193 /* OR in the new bit into our 64 bit mask. */
3194 adapter->MulticastMask |= (u64) 1 << crcpoly;
3195}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303196
3197/*
3198 * Function takes MAC addresses from dev_mc_list and generates the Mask
3199 */
3200
3201static void sxg_set_mcast_addr(struct adapter_t *adapter)
3202{
3203 struct dev_mc_list *mclist;
3204 struct net_device *dev = adapter->netdev;
3205 int i;
3206
3207 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_MCAST)) {
3208 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
3209 i++, mclist = mclist->next) {
3210 sxg_mcast_set_bit(adapter,mclist->da_addr);
3211 }
3212 }
3213 sxg_mcast_set_mask(adapter);
3214}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003215
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303216static void sxg_mcast_set_list(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003217{
J.R. Mauro73b07062008-10-28 18:42:02 -04003218 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003219
3220 ASSERT(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303221 if (dev->flags & IFF_PROMISC) {
3222 adapter->MacFilter |= MAC_PROMISC;
3223 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303224
3225 if (dev->flags & IFF_MULTICAST)
3226 adapter->MacFilter |= MAC_MCAST;
3227
3228 if (dev->flags & IFF_ALLMULTI) {
3229 adapter->MacFilter |= MAC_ALLMCAST;
3230 }
3231
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303232 //XXX handle other flags as well
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303233 sxg_set_mcast_addr(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303234}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003235
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -08003236#if XXXTODO
J.R. Mauro73b07062008-10-28 18:42:02 -04003237static void sxg_unmap_mmio_space(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003238{
3239#if LINUX_FREES_ADAPTER_RESOURCES
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303240/*
3241 * if (adapter->Regs) {
3242 * iounmap(adapter->Regs);
3243 * }
3244 * adapter->slic_regs = NULL;
3245 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003246#endif
3247}
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -08003248#endif
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303249
3250void sxg_free_sgl_buffers(struct adapter_t *adapter)
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303251{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303252 struct list_entry *ple;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303253 struct sxg_scatter_gather *Sgl;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003254
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303255 while(!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303256 ple = RemoveHeadList(&adapter->AllSglBuffers);
3257 Sgl = container_of(ple, struct sxg_scatter_gather, AllList);
3258 kfree(Sgl);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303259 adapter->AllSglBufferCount--;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303260 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303261}
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303262
3263void sxg_free_rcvblocks(struct adapter_t *adapter)
3264{
3265 u32 i;
3266 void *temp_RcvBlock;
3267 struct list_entry *ple;
3268 struct sxg_rcv_block_hdr *RcvBlockHdr;
3269 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3270 ASSERT((adapter->state == SXG_STATE_INITIALIZING) ||
3271 (adapter->state == SXG_STATE_HALTING));
3272 while(!(IsListEmpty(&adapter->AllRcvBlocks))) {
3273
3274 ple = RemoveHeadList(&adapter->AllRcvBlocks);
3275 RcvBlockHdr = container_of(ple, struct sxg_rcv_block_hdr, AllList);
3276
3277 if(RcvBlockHdr->VirtualAddress) {
3278 temp_RcvBlock = RcvBlockHdr->VirtualAddress;
3279
3280 for(i=0; i< SXG_RCV_DESCRIPTORS_PER_BLOCK;
3281 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3282 RcvDataBufferHdr =
3283 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
3284 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3285 }
3286 }
3287
3288 pci_free_consistent(adapter->pcidev,
3289 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
3290 RcvBlockHdr->VirtualAddress,
3291 RcvBlockHdr->PhysicalAddress);
3292 adapter->AllRcvBlockCount--;
3293 }
3294 ASSERT(adapter->AllRcvBlockCount == 0);
3295 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3296 adapter, 0, 0, 0);
3297}
3298void sxg_free_mcast_addrs(struct adapter_t *adapter)
3299{
3300 struct sxg_multicast_address *address;
3301 while(adapter->MulticastAddrs) {
3302 address = adapter->MulticastAddrs;
3303 adapter->MulticastAddrs = address->Next;
3304 kfree(address);
3305 }
3306
3307 adapter->MulticastMask= 0;
3308}
3309
3310void sxg_unmap_resources(struct adapter_t *adapter)
3311{
3312 if(adapter->HwRegs) {
3313 iounmap((void *)adapter->HwRegs);
3314 }
3315 if(adapter->UcodeRegs) {
3316 iounmap((void *)adapter->UcodeRegs);
3317 }
3318
3319 ASSERT(adapter->AllRcvBlockCount == 0);
3320 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3321 adapter, 0, 0, 0);
3322}
3323
3324
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303325
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003326/*
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303327 * sxg_free_resources - Free everything allocated in SxgAllocateResources
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003328 *
3329 * Arguments -
3330 * adapter - A pointer to our adapter structure
3331 *
3332 * Return
3333 * none
3334 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303335void sxg_free_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003336{
3337 u32 RssIds, IsrCount;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303338 struct net_device *netdev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003339 RssIds = SXG_RSS_CPU_COUNT(adapter);
3340 IsrCount = adapter->MsiEnabled ? RssIds : 1;
3341
3342 if (adapter->BasicAllocations == FALSE) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303343 /*
3344 * No allocations have been made, including spinlocks,
3345 * or listhead initializations. Return.
3346 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003347 return;
3348 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303349
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303350 /* Free Irq */
3351 free_irq(adapter->netdev->irq, netdev);
3352
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003353 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303354 sxg_free_rcvblocks(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003355 }
3356 if (!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303357 sxg_free_sgl_buffers(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003358 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303359
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003360 if (adapter->XmtRingZeroIndex) {
3361 pci_free_consistent(adapter->pcidev,
3362 sizeof(u32),
3363 adapter->XmtRingZeroIndex,
3364 adapter->PXmtRingZeroIndex);
3365 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303366 if (adapter->Isr) {
3367 pci_free_consistent(adapter->pcidev,
3368 sizeof(u32) * IsrCount,
3369 adapter->Isr, adapter->PIsr);
3370 }
3371
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303372 if (adapter->EventRings) {
3373 pci_free_consistent(adapter->pcidev,
3374 sizeof(struct sxg_event_ring) * RssIds,
3375 adapter->EventRings, adapter->PEventRings);
3376 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303377 if (adapter->RcvRings) {
3378 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303379 sizeof(struct sxg_rcv_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303380 adapter->RcvRings,
3381 adapter->PRcvRings);
3382 adapter->RcvRings = NULL;
3383 }
3384
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303385 if(adapter->XmtRings) {
3386 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303387 sizeof(struct sxg_xmt_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303388 adapter->XmtRings,
3389 adapter->PXmtRings);
3390 adapter->XmtRings = NULL;
3391 }
3392
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303393 if (adapter->ucode_stats) {
3394 pci_unmap_single(adapter->pcidev,
3395 sizeof(struct sxg_ucode_stats),
3396 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
3397 adapter->ucode_stats = NULL;
3398 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303399
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003400
J.R. Maurob243c4a2008-10-20 19:28:58 -04003401 /* Unmap register spaces */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303402 sxg_unmap_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003403
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303404 sxg_free_mcast_addrs(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003405
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003406 adapter->BasicAllocations = FALSE;
3407
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003408}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003409
3410/*
3411 * sxg_allocate_complete -
3412 *
3413 * This routine is called when a memory allocation has completed.
3414 *
3415 * Arguments -
J.R. Mauro73b07062008-10-28 18:42:02 -04003416 * struct adapter_t * - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003417 * VirtualAddress - Memory virtual address
3418 * PhysicalAddress - Memory physical address
3419 * Length - Length of memory allocated (or 0)
3420 * Context - The type of buffer allocated
3421 *
3422 * Return
3423 * None.
3424 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303425static int sxg_allocate_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003426 void *VirtualAddress,
3427 dma_addr_t PhysicalAddress,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303428 u32 Length, enum sxg_buffer_type Context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003429{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303430 int status = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003431 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocCmp",
3432 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303433 ASSERT(atomic_read(&adapter->pending_allocations));
3434 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003435
3436 switch (Context) {
3437
3438 case SXG_BUFFER_TYPE_RCV:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303439 status = sxg_allocate_rcvblock_complete(adapter,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003440 VirtualAddress,
3441 PhysicalAddress, Length);
3442 break;
3443 case SXG_BUFFER_TYPE_SGL:
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303444 sxg_allocate_sgl_buffer_complete(adapter, (struct sxg_scatter_gather *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003445 VirtualAddress,
3446 PhysicalAddress, Length);
3447 break;
3448 }
3449 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocCmp",
3450 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303451
3452 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003453}
3454
3455/*
3456 * sxg_allocate_buffer_memory - Shared memory allocation routine used for
3457 * synchronous and asynchronous buffer allocations
3458 *
3459 * Arguments -
3460 * adapter - A pointer to our adapter structure
3461 * Size - block size to allocate
3462 * BufferType - Type of buffer to allocate
3463 *
3464 * Return
3465 * int
3466 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003467static int sxg_allocate_buffer_memory(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303468 u32 Size, enum sxg_buffer_type BufferType)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003469{
3470 int status;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003471 void *Buffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003472 dma_addr_t pBuffer;
3473
3474 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocMem",
3475 adapter, Size, BufferType, 0);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303476 /*
3477 * Grab the adapter lock and check the state. If we're in anything other
3478 * than INITIALIZING or RUNNING state, fail. This is to prevent
3479 * allocations in an improper driver state
3480 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003481
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303482 atomic_inc(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003483
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303484 if(BufferType != SXG_BUFFER_TYPE_SGL)
3485 Buffer = pci_alloc_consistent(adapter->pcidev, Size, &pBuffer);
3486 else {
3487 Buffer = kzalloc(Size, GFP_ATOMIC);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303488 pBuffer = (dma_addr_t)NULL;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303489 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003490 if (Buffer == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303491 /*
3492 * Decrement the AllocationsPending count while holding
3493 * the lock. Pause processing relies on this
3494 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303495 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003496 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlcMemF1",
3497 adapter, Size, BufferType, 0);
3498 return (STATUS_RESOURCES);
3499 }
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303500 status = sxg_allocate_complete(adapter, Buffer, pBuffer, Size, BufferType);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003501
3502 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocMem",
3503 adapter, Size, BufferType, status);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303504 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003505}
3506
3507/*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303508 * sxg_allocate_rcvblock_complete - Complete a receive descriptor
3509 * block allocation
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003510 *
3511 * Arguments -
3512 * adapter - A pointer to our adapter structure
3513 * RcvBlock - receive block virtual address
3514 * PhysicalAddress - Physical address
3515 * Length - Memory length
3516 *
3517 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003518 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303519static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003520 void *RcvBlock,
3521 dma_addr_t PhysicalAddress,
3522 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003523{
3524 u32 i;
3525 u32 BufferSize = adapter->ReceiveBufferSize;
3526 u64 Paddr;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303527 void *temp_RcvBlock;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303528 struct sxg_rcv_block_hdr *RcvBlockHdr;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303529 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3530 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3531 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003532
3533 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlRcvBlk",
3534 adapter, RcvBlock, Length, 0);
3535 if (RcvBlock == NULL) {
3536 goto fail;
3537 }
3538 memset(RcvBlock, 0, Length);
3539 ASSERT((BufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
3540 (BufferSize == SXG_RCV_JUMBO_BUFFER_SIZE));
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303541 ASSERT(Length == SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303542 /*
3543 * First, initialize the contained pool of receive data buffers.
3544 * This initialization requires NBL/NB/MDL allocations, if any of them
3545 * fail, free the block and return without queueing the shared memory
3546 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303547 //RcvDataBuffer = RcvBlock;
3548 temp_RcvBlock = RcvBlock;
3549 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
3550 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3551 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
3552 temp_RcvBlock;
3553 /* For FREE macro assertion */
3554 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
3555 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
3556 if (RcvDataBufferHdr->SxgDumbRcvPacket == NULL)
3557 goto fail;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303558
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303559 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003560
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303561 /*
3562 * Place this entire block of memory on the AllRcvBlocks queue so it
3563 * can be free later
3564 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303565
3566 RcvBlockHdr = (struct sxg_rcv_block_hdr *) ((unsigned char *)RcvBlock +
3567 SXG_RCV_BLOCK_HDR_OFFSET(SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003568 RcvBlockHdr->VirtualAddress = RcvBlock;
3569 RcvBlockHdr->PhysicalAddress = PhysicalAddress;
3570 spin_lock(&adapter->RcvQLock);
3571 adapter->AllRcvBlockCount++;
3572 InsertTailList(&adapter->AllRcvBlocks, &RcvBlockHdr->AllList);
3573 spin_unlock(&adapter->RcvQLock);
3574
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303575 /* Now free the contained receive data buffers that we
3576 * initialized above */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303577 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003578 for (i = 0, Paddr = PhysicalAddress;
3579 i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303580 i++, Paddr += SXG_RCV_DATA_HDR_SIZE,
3581 temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3582 RcvDataBufferHdr =
3583 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003584 spin_lock(&adapter->RcvQLock);
3585 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3586 spin_unlock(&adapter->RcvQLock);
3587 }
3588
J.R. Maurob243c4a2008-10-20 19:28:58 -04003589 /* Locate the descriptor block and put it on a separate free queue */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003590 RcvDescriptorBlock =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303591 (struct sxg_rcv_descriptor_block *) ((unsigned char *)RcvBlock +
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003592 SXG_RCV_DESCRIPTOR_BLOCK_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303593 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003594 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303595 (struct sxg_rcv_descriptor_block_hdr *) ((unsigned char *)RcvBlock +
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003596 SXG_RCV_DESCRIPTOR_BLOCK_HDR_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303597 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003598 RcvDescriptorBlockHdr->VirtualAddress = RcvDescriptorBlock;
3599 RcvDescriptorBlockHdr->PhysicalAddress = Paddr;
3600 spin_lock(&adapter->RcvQLock);
3601 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter, RcvDescriptorBlockHdr);
3602 spin_unlock(&adapter->RcvQLock);
3603 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlRBlk",
3604 adapter, RcvBlock, Length, 0);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303605 return STATUS_SUCCESS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303606fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04003607 /* Free any allocated resources */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003608 if (RcvBlock) {
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303609 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003610 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303611 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003612 RcvDataBufferHdr =
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303613 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003614 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3615 }
3616 pci_free_consistent(adapter->pcidev,
3617 Length, RcvBlock, PhysicalAddress);
3618 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003619 DBG_ERROR("%s: OUT OF RESOURCES\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003620 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "RcvAFail",
3621 adapter, adapter->FreeRcvBufferCount,
3622 adapter->FreeRcvBlockCount, adapter->AllRcvBlockCount);
3623 adapter->Stats.NoMem++;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303624 /* As allocation failed, free all previously allocated blocks..*/
3625 //sxg_free_rcvblocks(adapter);
3626
3627 return STATUS_RESOURCES;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003628}
3629
3630/*
3631 * sxg_allocate_sgl_buffer_complete - Complete a SGL buffer allocation
3632 *
3633 * Arguments -
3634 * adapter - A pointer to our adapter structure
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303635 * SxgSgl - struct sxg_scatter_gather buffer
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003636 * PhysicalAddress - Physical address
3637 * Length - Memory length
3638 *
3639 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003640 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003641static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303642 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003643 dma_addr_t PhysicalAddress,
3644 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003645{
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303646 unsigned long sgl_flags;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003647 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlSglCmp",
3648 adapter, SxgSgl, Length, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303649 if(!in_irq())
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303650 spin_lock_irqsave(&adapter->SglQLock, sgl_flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303651 else
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303652 spin_lock(&adapter->SglQLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003653 adapter->AllSglBufferCount++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303654 /* PhysicalAddress; */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303655 SxgSgl->PhysicalAddress = PhysicalAddress;
3656 /* Initialize backpointer once */
3657 SxgSgl->adapter = adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003658 InsertTailList(&adapter->AllSglBuffers, &SxgSgl->AllList);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303659 if(!in_irq())
3660 spin_unlock_irqrestore(&adapter->SglQLock, sgl_flags);
3661 else
3662 spin_unlock(&adapter->SglQLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003663 SxgSgl->State = SXG_BUFFER_BUSY;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303664 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL, in_irq());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003665 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlSgl",
3666 adapter, SxgSgl, Length, 0);
3667}
3668
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003669
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303670static int sxg_adapter_set_hwaddr(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003671{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303672 /*
3673 * DBG_ERROR ("%s ENTER card->config_set[%x] port[%d] physport[%d] \
3674 * funct#[%d]\n", __func__, card->config_set,
3675 * adapter->port, adapter->physport, adapter->functionnumber);
3676 *
3677 * sxg_dbg_macaddrs(adapter);
3678 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303679 /* DBG_ERROR ("%s AFTER copying from config.macinfo into currmacaddr\n",
3680 * __FUNCTION__);
3681 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003682
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303683 /* sxg_dbg_macaddrs(adapter); */
3684
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303685 struct net_device * dev = adapter->netdev;
3686 if(!dev)
3687 {
3688 printk("sxg: Dev is Null\n");
3689 }
3690
3691 DBG_ERROR("%s ENTER (%s)\n", __FUNCTION__, adapter->netdev->name);
3692
3693 if (netif_running(dev)) {
3694 return -EBUSY;
3695 }
3696 if (!adapter) {
3697 return -EBUSY;
3698 }
3699
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003700 if (!(adapter->currmacaddr[0] ||
3701 adapter->currmacaddr[1] ||
3702 adapter->currmacaddr[2] ||
3703 adapter->currmacaddr[3] ||
3704 adapter->currmacaddr[4] || adapter->currmacaddr[5])) {
3705 memcpy(adapter->currmacaddr, adapter->macaddr, 6);
3706 }
3707 if (adapter->netdev) {
3708 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303709 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003710 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303711 /* DBG_ERROR ("%s EXIT port %d\n", __func__, adapter->port); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003712 sxg_dbg_macaddrs(adapter);
3713
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303714 return 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003715}
3716
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003717#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303718static int sxg_mac_set_address(struct net_device *dev, void *ptr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003719{
J.R. Mauro73b07062008-10-28 18:42:02 -04003720 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003721 struct sockaddr *addr = ptr;
3722
Harvey Harrisone88bd232008-10-17 14:46:10 -07003723 DBG_ERROR("%s ENTER (%s)\n", __func__, adapter->netdev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003724
3725 if (netif_running(dev)) {
3726 return -EBUSY;
3727 }
3728 if (!adapter) {
3729 return -EBUSY;
3730 }
3731 DBG_ERROR("sxg: %s (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003732 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003733 adapter->currmacaddr[1], adapter->currmacaddr[2],
3734 adapter->currmacaddr[3], adapter->currmacaddr[4],
3735 adapter->currmacaddr[5]);
3736 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3737 memcpy(adapter->currmacaddr, addr->sa_data, dev->addr_len);
3738 DBG_ERROR("sxg: %s (%s) new %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003739 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003740 adapter->currmacaddr[1], adapter->currmacaddr[2],
3741 adapter->currmacaddr[3], adapter->currmacaddr[4],
3742 adapter->currmacaddr[5]);
3743
3744 sxg_config_set(adapter, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003745 return 0;
3746}
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003747#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003748
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003749/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303750 * SXG DRIVER FUNCTIONS (below)
3751 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003752 * sxg_initialize_adapter - Initialize adapter
3753 *
3754 * Arguments -
3755 * adapter - A pointer to our adapter structure
3756 *
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303757 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003758 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003759static int sxg_initialize_adapter(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003760{
3761 u32 RssIds, IsrCount;
3762 u32 i;
3763 int status;
3764
3765 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitAdpt",
3766 adapter, 0, 0, 0);
3767
J.R. Maurob243c4a2008-10-20 19:28:58 -04003768 RssIds = 1; /* XXXTODO SXG_RSS_CPU_COUNT(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003769 IsrCount = adapter->MsiEnabled ? RssIds : 1;
3770
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303771 /*
3772 * Sanity check SXG_UCODE_REGS structure definition to
3773 * make sure the length is correct
3774 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303775 ASSERT(sizeof(struct sxg_ucode_regs) == SXG_REGISTER_SIZE_PER_CPU);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003776
J.R. Maurob243c4a2008-10-20 19:28:58 -04003777 /* Disable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003778 SXG_DISABLE_ALL_INTERRUPTS(adapter);
3779
J.R. Maurob243c4a2008-10-20 19:28:58 -04003780 /* Set MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003781 ASSERT((adapter->FrameSize == ETHERMAXFRAME) ||
3782 (adapter->FrameSize == JUMBOMAXFRAME));
3783 WRITE_REG(adapter->UcodeRegs[0].LinkMtu, adapter->FrameSize, TRUE);
3784
J.R. Maurob243c4a2008-10-20 19:28:58 -04003785 /* Set event ring base address and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003786 WRITE_REG64(adapter,
3787 adapter->UcodeRegs[0].EventBase, adapter->PEventRings, 0);
3788 WRITE_REG(adapter->UcodeRegs[0].EventSize, EVENT_RING_SIZE, TRUE);
3789
J.R. Maurob243c4a2008-10-20 19:28:58 -04003790 /* Per-ISR initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003791 for (i = 0; i < IsrCount; i++) {
3792 u64 Addr;
J.R. Maurob243c4a2008-10-20 19:28:58 -04003793 /* Set interrupt status pointer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003794 Addr = adapter->PIsr + (i * sizeof(u32));
3795 WRITE_REG64(adapter, adapter->UcodeRegs[i].Isp, Addr, i);
3796 }
3797
J.R. Maurob243c4a2008-10-20 19:28:58 -04003798 /* XMT ring zero index */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003799 WRITE_REG64(adapter,
3800 adapter->UcodeRegs[0].SPSendIndex,
3801 adapter->PXmtRingZeroIndex, 0);
3802
J.R. Maurob243c4a2008-10-20 19:28:58 -04003803 /* Per-RSS initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003804 for (i = 0; i < RssIds; i++) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003805 /* Release all event ring entries to the Microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003806 WRITE_REG(adapter->UcodeRegs[i].EventRelease, EVENT_RING_SIZE,
3807 TRUE);
3808 }
3809
J.R. Maurob243c4a2008-10-20 19:28:58 -04003810 /* Transmit ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003811 WRITE_REG64(adapter,
3812 adapter->UcodeRegs[0].XmtBase, adapter->PXmtRings, 0);
3813 WRITE_REG(adapter->UcodeRegs[0].XmtSize, SXG_XMT_RING_SIZE, TRUE);
3814
J.R. Maurob243c4a2008-10-20 19:28:58 -04003815 /* Receive ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003816 WRITE_REG64(adapter,
3817 adapter->UcodeRegs[0].RcvBase, adapter->PRcvRings, 0);
3818 WRITE_REG(adapter->UcodeRegs[0].RcvSize, SXG_RCV_RING_SIZE, TRUE);
3819
J.R. Maurob243c4a2008-10-20 19:28:58 -04003820 /* Populate the card with receive buffers */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003821 sxg_stock_rcv_buffers(adapter);
3822
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303823 /*
3824 * Initialize checksum offload capabilities. At the moment we always
3825 * enable IP and TCP receive checksums on the card. Depending on the
3826 * checksum configuration specified by the user, we can choose to
3827 * report or ignore the checksum information provided by the card.
3828 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003829 WRITE_REG(adapter->UcodeRegs[0].ReceiveChecksum,
3830 SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED, TRUE);
3831
J.R. Maurob243c4a2008-10-20 19:28:58 -04003832 /* Initialize the MAC, XAUI */
Harvey Harrisone88bd232008-10-17 14:46:10 -07003833 DBG_ERROR("sxg: %s ENTER sxg_initialize_link\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003834 status = sxg_initialize_link(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003835 DBG_ERROR("sxg: %s EXIT sxg_initialize_link status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003836 status);
3837 if (status != STATUS_SUCCESS) {
3838 return (status);
3839 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303840 /*
3841 * Initialize Dead to FALSE.
3842 * SlicCheckForHang or SlicDumpThread will take it from here.
3843 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003844 adapter->Dead = FALSE;
3845 adapter->PingOutstanding = FALSE;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303846 adapter->State = SXG_STATE_RUNNING;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003847
3848 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInit",
3849 adapter, 0, 0, 0);
3850 return (STATUS_SUCCESS);
3851}
3852
3853/*
3854 * sxg_fill_descriptor_block - Populate a descriptor block and give it to
3855 * the card. The caller should hold the RcvQLock
3856 *
3857 * Arguments -
3858 * adapter - A pointer to our adapter structure
3859 * RcvDescriptorBlockHdr - Descriptor block to fill
3860 *
3861 * Return
3862 * status
3863 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003864static int sxg_fill_descriptor_block(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303865 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003866{
3867 u32 i;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303868 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
3869 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3870 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3871 struct sxg_cmd *RingDescriptorCmd;
3872 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003873
3874 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "FilBlk",
3875 adapter, adapter->RcvBuffersOnCard,
3876 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
3877
3878 ASSERT(RcvDescriptorBlockHdr);
3879
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303880 /*
3881 * If we don't have the resources to fill the descriptor block,
3882 * return failure
3883 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003884 if ((adapter->FreeRcvBufferCount < SXG_RCV_DESCRIPTORS_PER_BLOCK) ||
3885 SXG_RING_FULL(RcvRingInfo)) {
3886 adapter->Stats.NoMem++;
3887 return (STATUS_FAILURE);
3888 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003889 /* Get a ring descriptor command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003890 SXG_GET_CMD(RingZero,
3891 RcvRingInfo, RingDescriptorCmd, RcvDescriptorBlockHdr);
3892 ASSERT(RingDescriptorCmd);
3893 RcvDescriptorBlockHdr->State = SXG_BUFFER_ONCARD;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303894 RcvDescriptorBlock = (struct sxg_rcv_descriptor_block *)
3895 RcvDescriptorBlockHdr->VirtualAddress;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003896
J.R. Maurob243c4a2008-10-20 19:28:58 -04003897 /* Fill in the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003898 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK; i++) {
3899 SXG_GET_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3900 ASSERT(RcvDataBufferHdr);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303901// ASSERT(RcvDataBufferHdr->SxgDumbRcvPacket);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303902 if (!RcvDataBufferHdr->SxgDumbRcvPacket) {
3903 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr,
3904 adapter->ReceiveBufferSize);
3905 if(RcvDataBufferHdr->skb)
3906 RcvDataBufferHdr->SxgDumbRcvPacket =
3907 RcvDataBufferHdr->skb;
3908 else
3909 goto no_memory;
3910 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003911 SXG_REINIATIALIZE_PACKET(RcvDataBufferHdr->SxgDumbRcvPacket);
3912 RcvDataBufferHdr->State = SXG_BUFFER_ONCARD;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003913 RcvDescriptorBlock->Descriptors[i].VirtualAddress =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303914 (void *)RcvDataBufferHdr;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303915
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003916 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
3917 RcvDataBufferHdr->PhysicalAddress;
3918 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003919 /* Add the descriptor block to receive descriptor ring 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003920 RingDescriptorCmd->Sgl = RcvDescriptorBlockHdr->PhysicalAddress;
3921
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303922 /*
3923 * RcvBuffersOnCard is not protected via the receive lock (see
3924 * sxg_process_event_queue) We don't want to grap a lock every time a
3925 * buffer is returned to us, so we use atomic interlocked functions
3926 * instead.
3927 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003928 adapter->RcvBuffersOnCard += SXG_RCV_DESCRIPTORS_PER_BLOCK;
3929
3930 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DscBlk",
3931 RcvDescriptorBlockHdr,
3932 RingDescriptorCmd, RcvRingInfo->Head, RcvRingInfo->Tail);
3933
3934 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 1, true);
3935 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlk",
3936 adapter, adapter->RcvBuffersOnCard,
3937 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
3938 return (STATUS_SUCCESS);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303939no_memory:
3940 return (-ENOMEM);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003941}
3942
3943/*
3944 * sxg_stock_rcv_buffers - Stock the card with receive buffers
3945 *
3946 * Arguments -
3947 * adapter - A pointer to our adapter structure
3948 *
3949 * Return
3950 * None
3951 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003952static void sxg_stock_rcv_buffers(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003953{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303954 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003955
3956 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "StockBuf",
3957 adapter, adapter->RcvBuffersOnCard,
3958 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303959 /*
3960 * First, see if we've got less than our minimum threshold of
3961 * receive buffers, there isn't an allocation in progress, and
3962 * we haven't exceeded our maximum.. get another block of buffers
3963 * None of this needs to be SMP safe. It's round numbers.
3964 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003965 if ((adapter->FreeRcvBufferCount < SXG_MIN_RCV_DATA_BUFFERS) &&
3966 (adapter->AllRcvBlockCount < SXG_MAX_RCV_BLOCKS) &&
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303967 (atomic_read(&adapter->pending_allocations) == 0)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003968 sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303969 SXG_RCV_BLOCK_SIZE
3970 (SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003971 SXG_BUFFER_TYPE_RCV);
3972 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003973 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003974 spin_lock(&adapter->RcvQLock);
3975 while (adapter->RcvBuffersOnCard < SXG_RCV_DATA_BUFFERS) {
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303976 struct list_entry *_ple;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003977
J.R. Maurob243c4a2008-10-20 19:28:58 -04003978 /* Get a descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003979 RcvDescriptorBlockHdr = NULL;
3980 if (adapter->FreeRcvBlockCount) {
3981 _ple = RemoveHeadList(&adapter->FreeRcvBlocks);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003982 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303983 container_of(_ple, struct sxg_rcv_descriptor_block_hdr,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003984 FreeList);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003985 adapter->FreeRcvBlockCount--;
3986 RcvDescriptorBlockHdr->State = SXG_BUFFER_BUSY;
3987 }
3988
3989 if (RcvDescriptorBlockHdr == NULL) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003990 /* Bail out.. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003991 adapter->Stats.NoMem++;
3992 break;
3993 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003994 /* Fill in the descriptor block and give it to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003995 if (sxg_fill_descriptor_block(adapter, RcvDescriptorBlockHdr) ==
3996 STATUS_FAILURE) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003997 /* Free the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003998 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
3999 RcvDescriptorBlockHdr);
4000 break;
4001 }
4002 }
4003 spin_unlock(&adapter->RcvQLock);
4004 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlks",
4005 adapter, adapter->RcvBuffersOnCard,
4006 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4007}
4008
4009/*
4010 * sxg_complete_descriptor_blocks - Return descriptor blocks that have been
4011 * completed by the microcode
4012 *
4013 * Arguments -
4014 * adapter - A pointer to our adapter structure
4015 * Index - Where the microcode is up to
4016 *
4017 * Return
4018 * None
4019 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004020static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004021 unsigned char Index)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004022{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304023 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
4024 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
4025 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
4026 struct sxg_cmd *RingDescriptorCmd;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004027
4028 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlks",
4029 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4030
J.R. Maurob243c4a2008-10-20 19:28:58 -04004031 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004032 spin_lock(&adapter->RcvQLock);
4033 ASSERT(Index != RcvRingInfo->Tail);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304034 while (sxg_ring_get_forward_diff(RcvRingInfo, Index,
4035 RcvRingInfo->Tail) > 3) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304036 /*
4037 * Locate the current Cmd (ring descriptor entry), and
4038 * associated receive descriptor block, and advance
4039 * the tail
4040 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004041 SXG_RETURN_CMD(RingZero,
4042 RcvRingInfo,
4043 RingDescriptorCmd, RcvDescriptorBlockHdr);
4044 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlk",
4045 RcvRingInfo->Head, RcvRingInfo->Tail,
4046 RingDescriptorCmd, RcvDescriptorBlockHdr);
4047
J.R. Maurob243c4a2008-10-20 19:28:58 -04004048 /* Clear the SGL field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004049 RingDescriptorCmd->Sgl = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304050 /*
4051 * Attempt to refill it and hand it right back to the
4052 * card. If we fail to refill it, free the descriptor block
4053 * header. The card will be restocked later via the
4054 * RcvBuffersOnCard test
4055 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304056 if (sxg_fill_descriptor_block(adapter,
4057 RcvDescriptorBlockHdr) == STATUS_FAILURE)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004058 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
4059 RcvDescriptorBlockHdr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004060 }
4061 spin_unlock(&adapter->RcvQLock);
4062 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XCRBlks",
4063 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4064}
4065
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304066/*
4067 * Read the statistics which the card has been maintaining.
4068 */
4069void sxg_collect_statistics(struct adapter_t *adapter)
4070{
4071 if(adapter->ucode_stats)
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304072 WRITE_REG64(adapter, adapter->UcodeRegs[0].GetUcodeStats,
4073 adapter->pucode_stats, 0);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304074 adapter->stats.rx_fifo_errors = adapter->ucode_stats->ERDrops;
4075 adapter->stats.rx_over_errors = adapter->ucode_stats->NBDrops;
4076 adapter->stats.tx_fifo_errors = adapter->ucode_stats->XDrops;
4077}
4078
4079static struct net_device_stats *sxg_get_stats(struct net_device * dev)
4080{
4081 struct adapter_t *adapter = netdev_priv(dev);
4082
4083 sxg_collect_statistics(adapter);
4084 return (&adapter->stats);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304085}
4086
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004087static struct pci_driver sxg_driver = {
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05304088 .name = sxg_driver_name,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004089 .id_table = sxg_pci_tbl,
4090 .probe = sxg_entry_probe,
4091 .remove = sxg_entry_remove,
4092#if SXG_POWER_MANAGEMENT_ENABLED
4093 .suspend = sxgpm_suspend,
4094 .resume = sxgpm_resume,
4095#endif
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304096 /* .shutdown = slic_shutdown, MOOK_INVESTIGATE */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004097};
4098
4099static int __init sxg_module_init(void)
4100{
4101 sxg_init_driver();
4102
4103 if (debug >= 0)
4104 sxg_debug = debug;
4105
4106 return pci_register_driver(&sxg_driver);
4107}
4108
4109static void __exit sxg_module_cleanup(void)
4110{
4111 pci_unregister_driver(&sxg_driver);
4112}
4113
4114module_init(sxg_module_init);
4115module_exit(sxg_module_cleanup);