blob: effc9f33ade0992ca8cdbf6c06ad065e62ef4605 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020010 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070011 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010012 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020014 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070015 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010016 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000017 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000018 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080019 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000020 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000021 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000022 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010023 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000024 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010025 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000026 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010027 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010028 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000029 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070030 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000031 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000032 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010033 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080034 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070035 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010036 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010037 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000038 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070039 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010040 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010041 select GENERIC_IRQ_PROBE
42 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010043 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010044 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070045 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000047 select GENERIC_STRNCPY_FROM_USER
48 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010050 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010052 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010053 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010054 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010055 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080056 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030057 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000058 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080059 select HAVE_ARCH_MMAP_RND_BITS
60 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000061 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070063 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
64 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020065 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010066 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010067 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010068 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010069 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070070 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070071 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070072 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000074 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010075 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000076 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010077 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090078 select HAVE_FUNCTION_TRACER
79 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000082 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070084 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000085 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010087 select HAVE_PERF_REGS
88 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040089 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070090 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010091 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040092 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040093 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010094 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020096 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010097 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select NO_BOOTMEM
99 select OF
100 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -0700101 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100102 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000104 select POWER_RESET
105 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100106 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700107 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100108 help
109 ARM 64-bit (AArch64) Linux support.
110
111config 64BIT
112 def_bool y
113
114config ARCH_PHYS_ADDR_T_64BIT
115 def_bool y
116
117config MMU
118 def_bool y
119
Mark Rutland030c4d22016-05-31 15:57:59 +0100120config ARM64_PAGE_SHIFT
121 int
122 default 16 if ARM64_64K_PAGES
123 default 14 if ARM64_16K_PAGES
124 default 12
125
126config ARM64_CONT_SHIFT
127 int
128 default 5 if ARM64_64K_PAGES
129 default 7 if ARM64_16K_PAGES
130 default 4
131
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800132config ARCH_MMAP_RND_BITS_MIN
133 default 14 if ARM64_64K_PAGES
134 default 16 if ARM64_16K_PAGES
135 default 18
136
137# max bits determined by the following formula:
138# VA_BITS - PAGE_SHIFT - 3
139config ARCH_MMAP_RND_BITS_MAX
140 default 19 if ARM64_VA_BITS=36
141 default 24 if ARM64_VA_BITS=39
142 default 27 if ARM64_VA_BITS=42
143 default 30 if ARM64_VA_BITS=47
144 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
145 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
146 default 33 if ARM64_VA_BITS=48
147 default 14 if ARM64_64K_PAGES
148 default 16 if ARM64_16K_PAGES
149 default 18
150
151config ARCH_MMAP_RND_COMPAT_BITS_MIN
152 default 7 if ARM64_64K_PAGES
153 default 9 if ARM64_16K_PAGES
154 default 11
155
156config ARCH_MMAP_RND_COMPAT_BITS_MAX
157 default 16
158
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700159config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100160 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100161
162config STACKTRACE_SUPPORT
163 def_bool y
164
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100165config ILLEGAL_POINTER_VALUE
166 hex
167 default 0xdead000000000000
168
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100169config LOCKDEP_SUPPORT
170 def_bool y
171
172config TRACE_IRQFLAGS_SUPPORT
173 def_bool y
174
Will Deaconc209f792014-03-14 17:47:05 +0000175config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176 def_bool y
177
Dave P Martin9fb74102015-07-24 16:37:48 +0100178config GENERIC_BUG
179 def_bool y
180 depends on BUG
181
182config GENERIC_BUG_RELATIVE_POINTERS
183 def_bool y
184 depends on GENERIC_BUG
185
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186config GENERIC_HWEIGHT
187 def_bool y
188
189config GENERIC_CSUM
190 def_bool y
191
192config GENERIC_CALIBRATE_DELAY
193 def_bool y
194
Catalin Marinas19e76402014-02-27 12:09:22 +0000195config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196 def_bool y
197
Steve Capper29e56942014-10-09 15:29:25 -0700198config HAVE_GENERIC_RCU_GUP
199 def_bool y
200
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100201config ARCH_DMA_ADDR_T_64BIT
202 def_bool y
203
204config NEED_DMA_MAP_STATE
205 def_bool y
206
207config NEED_SG_DMA_LENGTH
208 def_bool y
209
Will Deacon4b3dc962015-05-29 18:28:44 +0100210config SMP
211 def_bool y
212
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213config SWIOTLB
214 def_bool y
215
216config IOMMU_HELPER
217 def_bool SWIOTLB
218
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100219config KERNEL_MODE_NEON
220 def_bool y
221
Rob Herring92cc15f2014-04-18 17:19:59 -0500222config FIX_EARLYCON_MEM
223 def_bool y
224
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700225config PGTABLE_LEVELS
226 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100227 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700228 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
229 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
230 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100231 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
232 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700233
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100234source "init/Kconfig"
235
236source "kernel/Kconfig.freezer"
237
Olof Johansson6a377492015-07-20 12:09:16 -0700238source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100239
240menu "Bus support"
241
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100242config PCI
243 bool "PCI support"
244 help
245 This feature enables support for PCI bus system. If you say Y
246 here, the kernel will include drivers and infrastructure code
247 to support PCI bus devices.
248
249config PCI_DOMAINS
250 def_bool PCI
251
252config PCI_DOMAINS_GENERIC
253 def_bool PCI
254
255config PCI_SYSCALL
256 def_bool PCI
257
258source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100259
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100260endmenu
261
262menu "Kernel Features"
263
Andre Przywarac0a01b82014-11-14 15:54:12 +0000264menu "ARM errata workarounds via the alternatives framework"
265
266config ARM64_ERRATUM_826319
267 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
268 default y
269 help
270 This option adds an alternative code sequence to work around ARM
271 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
272 AXI master interface and an L2 cache.
273
274 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
275 and is unable to accept a certain write via this interface, it will
276 not progress on read data presented on the read data channel and the
277 system can deadlock.
278
279 The workaround promotes data cache clean instructions to
280 data cache clean-and-invalidate.
281 Please note that this does not necessarily enable the workaround,
282 as it depends on the alternative framework, which will only patch
283 the kernel if an affected CPU is detected.
284
285 If unsure, say Y.
286
287config ARM64_ERRATUM_827319
288 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
289 default y
290 help
291 This option adds an alternative code sequence to work around ARM
292 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
293 master interface and an L2 cache.
294
295 Under certain conditions this erratum can cause a clean line eviction
296 to occur at the same time as another transaction to the same address
297 on the AMBA 5 CHI interface, which can cause data corruption if the
298 interconnect reorders the two transactions.
299
300 The workaround promotes data cache clean instructions to
301 data cache clean-and-invalidate.
302 Please note that this does not necessarily enable the workaround,
303 as it depends on the alternative framework, which will only patch
304 the kernel if an affected CPU is detected.
305
306 If unsure, say Y.
307
308config ARM64_ERRATUM_824069
309 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
310 default y
311 help
312 This option adds an alternative code sequence to work around ARM
313 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
314 to a coherent interconnect.
315
316 If a Cortex-A53 processor is executing a store or prefetch for
317 write instruction at the same time as a processor in another
318 cluster is executing a cache maintenance operation to the same
319 address, then this erratum might cause a clean cache line to be
320 incorrectly marked as dirty.
321
322 The workaround promotes data cache clean instructions to
323 data cache clean-and-invalidate.
324 Please note that this option does not necessarily enable the
325 workaround, as it depends on the alternative framework, which will
326 only patch the kernel if an affected CPU is detected.
327
328 If unsure, say Y.
329
330config ARM64_ERRATUM_819472
331 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
332 default y
333 help
334 This option adds an alternative code sequence to work around ARM
335 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
336 present when it is connected to a coherent interconnect.
337
338 If the processor is executing a load and store exclusive sequence at
339 the same time as a processor in another cluster is executing a cache
340 maintenance operation to the same address, then this erratum might
341 cause data corruption.
342
343 The workaround promotes data cache clean instructions to
344 data cache clean-and-invalidate.
345 Please note that this does not necessarily enable the workaround,
346 as it depends on the alternative framework, which will only patch
347 the kernel if an affected CPU is detected.
348
349 If unsure, say Y.
350
351config ARM64_ERRATUM_832075
352 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
353 default y
354 help
355 This option adds an alternative code sequence to work around ARM
356 erratum 832075 on Cortex-A57 parts up to r1p2.
357
358 Affected Cortex-A57 parts might deadlock when exclusive load/store
359 instructions to Write-Back memory are mixed with Device loads.
360
361 The workaround is to promote device loads to use Load-Acquire
362 semantics.
363 Please note that this does not necessarily enable the workaround,
364 as it depends on the alternative framework, which will only patch
365 the kernel if an affected CPU is detected.
366
367 If unsure, say Y.
368
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000369config ARM64_ERRATUM_834220
370 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
371 depends on KVM
372 default y
373 help
374 This option adds an alternative code sequence to work around ARM
375 erratum 834220 on Cortex-A57 parts up to r1p2.
376
377 Affected Cortex-A57 parts might report a Stage 2 translation
378 fault as the result of a Stage 1 fault for load crossing a
379 page boundary when there is a permission or device memory
380 alignment fault at Stage 1 and a translation fault at Stage 2.
381
382 The workaround is to verify that the Stage 1 translation
383 doesn't generate a fault before handling the Stage 2 fault.
384 Please note that this does not necessarily enable the workaround,
385 as it depends on the alternative framework, which will only patch
386 the kernel if an affected CPU is detected.
387
388 If unsure, say Y.
389
Will Deacon905e8c52015-03-23 19:07:02 +0000390config ARM64_ERRATUM_845719
391 bool "Cortex-A53: 845719: a load might read incorrect data"
392 depends on COMPAT
393 default y
394 help
395 This option adds an alternative code sequence to work around ARM
396 erratum 845719 on Cortex-A53 parts up to r0p4.
397
398 When running a compat (AArch32) userspace on an affected Cortex-A53
399 part, a load at EL0 from a virtual address that matches the bottom 32
400 bits of the virtual address used by a recent load at (AArch64) EL1
401 might return incorrect data.
402
403 The workaround is to write the contextidr_el1 register on exception
404 return to a 32-bit task.
405 Please note that this does not necessarily enable the workaround,
406 as it depends on the alternative framework, which will only patch
407 the kernel if an affected CPU is detected.
408
409 If unsure, say Y.
410
Will Deacondf057cc2015-03-17 12:15:02 +0000411config ARM64_ERRATUM_843419
412 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
413 depends on MODULES
414 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100415 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000416 help
417 This option builds kernel modules using the large memory model in
418 order to avoid the use of the ADRP instruction, which can cause
419 a subsequent memory access to use an incorrect address on Cortex-A53
420 parts up to r0p4.
421
422 Note that the kernel itself must be linked with a version of ld
423 which fixes potentially affected ADRP instructions through the
424 use of veneers.
425
426 If unsure, say Y.
427
Robert Richter94100972015-09-21 22:58:38 +0200428config CAVIUM_ERRATUM_22375
429 bool "Cavium erratum 22375, 24313"
430 default y
431 help
432 Enable workaround for erratum 22375, 24313.
433
434 This implements two gicv3-its errata workarounds for ThunderX. Both
435 with small impact affecting only ITS table allocation.
436
437 erratum 22375: only alloc 8MB table size
438 erratum 24313: ignore memory access type
439
440 The fixes are in ITS initialization and basically ignore memory access
441 type and table size provided by the TYPER and BASER registers.
442
443 If unsure, say Y.
444
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200445config CAVIUM_ERRATUM_23144
446 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
447 depends on NUMA
448 default y
449 help
450 ITS SYNC command hang for cross node io and collections/cpu mapping.
451
452 If unsure, say Y.
453
Robert Richter6d4e11c2015-09-21 22:58:35 +0200454config CAVIUM_ERRATUM_23154
455 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
456 default y
457 help
458 The gicv3 of ThunderX requires a modified version for
459 reading the IAR status to ensure data synchronization
460 (access to icc_iar1_el1 is not sync'ed before and after).
461
462 If unsure, say Y.
463
Andrew Pinski104a0c02016-02-24 17:44:57 -0800464config CAVIUM_ERRATUM_27456
465 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
466 default y
467 help
468 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
469 instructions may cause the icache to become corrupted if it
470 contains data for a non-current ASID. The fix is to
471 invalidate the icache when changing the mm context.
472
473 If unsure, say Y.
474
Andre Przywarac0a01b82014-11-14 15:54:12 +0000475endmenu
476
477
Jungseok Leee41ceed2014-05-12 10:40:38 +0100478choice
479 prompt "Page size"
480 default ARM64_4K_PAGES
481 help
482 Page size (translation granule) configuration.
483
484config ARM64_4K_PAGES
485 bool "4KB"
486 help
487 This feature enables 4KB pages support.
488
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100489config ARM64_16K_PAGES
490 bool "16KB"
491 help
492 The system will use 16KB pages support. AArch32 emulation
493 requires applications compiled with 16K (or a multiple of 16K)
494 aligned segments.
495
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100496config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100497 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100498 help
499 This feature enables 64KB pages support (4KB by default)
500 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100501 look-up. AArch32 emulation requires applications compiled
502 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100503
Jungseok Leee41ceed2014-05-12 10:40:38 +0100504endchoice
505
506choice
507 prompt "Virtual address space size"
508 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100509 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
511 help
512 Allows choosing one of multiple possible virtual address
513 space sizes. The level of translation table is determined by
514 a combination of page size and virtual address space size.
515
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100516config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100517 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100518 depends on ARM64_16K_PAGES
519
Jungseok Leee41ceed2014-05-12 10:40:38 +0100520config ARM64_VA_BITS_39
521 bool "39-bit"
522 depends on ARM64_4K_PAGES
523
524config ARM64_VA_BITS_42
525 bool "42-bit"
526 depends on ARM64_64K_PAGES
527
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100528config ARM64_VA_BITS_47
529 bool "47-bit"
530 depends on ARM64_16K_PAGES
531
Jungseok Leec79b9542014-05-12 18:40:51 +0900532config ARM64_VA_BITS_48
533 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900534
Jungseok Leee41ceed2014-05-12 10:40:38 +0100535endchoice
536
537config ARM64_VA_BITS
538 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100539 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100540 default 39 if ARM64_VA_BITS_39
541 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100542 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900543 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100544
Will Deacona8720132013-10-11 14:52:19 +0100545config CPU_BIG_ENDIAN
546 bool "Build big-endian kernel"
547 help
548 Say Y if you plan on running a kernel in big-endian mode.
549
Mark Brownf6e763b2014-03-04 07:51:17 +0000550config SCHED_MC
551 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000552 help
553 Multi-core scheduler support improves the CPU scheduler's decision
554 making when dealing with multi-core CPU chips at a cost of slightly
555 increased overhead in some places. If unsure say N here.
556
557config SCHED_SMT
558 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000559 help
560 Improves the CPU scheduler's decision making when dealing with
561 MultiThreading at a cost of slightly increased overhead in some
562 places. If unsure say N here.
563
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100564config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000565 int "Maximum number of CPUs (2-4096)"
566 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100567 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100568 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100569
Mark Rutland9327e2c2013-10-24 20:30:18 +0100570config HOTPLUG_CPU
571 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800572 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100573 help
574 Say Y here to experiment with turning CPUs off and on. CPUs
575 can be controlled through /sys/devices/system/cpu.
576
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700577# Common NUMA Features
578config NUMA
579 bool "Numa Memory Allocation and Scheduler Support"
580 depends on SMP
581 help
582 Enable NUMA (Non Uniform Memory Access) support.
583
584 The kernel will try to allocate memory used by a CPU on the
585 local memory of the CPU and add some more
586 NUMA awareness to the kernel.
587
588config NODES_SHIFT
589 int "Maximum NUMA Nodes (as a power of 2)"
590 range 1 10
591 default "2"
592 depends on NEED_MULTIPLE_NODES
593 help
594 Specify the maximum number of NUMA Nodes available on the target
595 system. Increases memory reserved to accommodate various tables.
596
597config USE_PERCPU_NUMA_NODE_ID
598 def_bool y
599 depends on NUMA
600
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800602source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100603
Laura Abbott83863f22016-02-05 16:24:47 -0800604config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100605 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800606 def_bool y
607
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100608config ARCH_HAS_HOLES_MEMORYMODEL
609 def_bool y if SPARSEMEM
610
611config ARCH_SPARSEMEM_ENABLE
612 def_bool y
613 select SPARSEMEM_VMEMMAP_ENABLE
614
615config ARCH_SPARSEMEM_DEFAULT
616 def_bool ARCH_SPARSEMEM_ENABLE
617
618config ARCH_SELECT_MEMORY_MODEL
619 def_bool ARCH_SPARSEMEM_ENABLE
620
621config HAVE_ARCH_PFN_VALID
622 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
623
624config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100625 def_bool y
626 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100627
Steve Capper084bd292013-04-10 13:48:00 +0100628config SYS_SUPPORTS_HUGETLBFS
629 def_bool y
630
Steve Capper084bd292013-04-10 13:48:00 +0100631config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100632 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100633
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100634config ARCH_HAS_CACHE_LINE_SIZE
635 def_bool y
636
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100637source "mm/Kconfig"
638
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000639config SECCOMP
640 bool "Enable seccomp to safely compute untrusted bytecode"
641 ---help---
642 This kernel feature is useful for number crunching applications
643 that may need to compute untrusted bytecode during their
644 execution. By using pipes or other transports made available to
645 the process as file descriptors supporting the read/write
646 syscalls, it's possible to isolate those applications in
647 their own address space using seccomp. Once seccomp is
648 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
649 and the task is only allowed to execute a few safe syscalls
650 defined by each seccomp mode.
651
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000652config PARAVIRT
653 bool "Enable paravirtualization code"
654 help
655 This changes the kernel so it can modify itself when it is run
656 under a hypervisor, potentially improving performance significantly
657 over full virtualization.
658
659config PARAVIRT_TIME_ACCOUNTING
660 bool "Paravirtual steal time accounting"
661 select PARAVIRT
662 default n
663 help
664 Select this option to enable fine granularity task steal time
665 accounting. Time spent executing other tasks in parallel with
666 the current vCPU is discounted from the vCPU power. To account for
667 that, there can be a small performance impact.
668
669 If in doubt, say N here.
670
Geoff Levandd28f6df2016-06-23 17:54:48 +0000671config KEXEC
672 depends on PM_SLEEP_SMP
673 select KEXEC_CORE
674 bool "kexec system call"
675 ---help---
676 kexec is a system call that implements the ability to shutdown your
677 current kernel, and to start another kernel. It is like a reboot
678 but it is independent of the system firmware. And like a reboot
679 you can start any kernel with it, not just Linux.
680
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000681config XEN_DOM0
682 def_bool y
683 depends on XEN
684
685config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700686 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000687 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000688 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000689 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000690 help
691 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
692
Steve Capperd03bb142013-04-25 15:19:21 +0100693config FORCE_MAX_ZONEORDER
694 int
695 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100696 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100697 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100698 help
699 The kernel memory allocator divides physically contiguous memory
700 blocks into "zones", where each zone is a power of two number of
701 pages. This option selects the largest power of two that the kernel
702 keeps in the memory allocator. If you need to allocate very large
703 blocks of physically contiguous memory, then you may need to
704 increase this value.
705
706 This config option is actually maximum order plus one. For example,
707 a value of 11 means that the largest free memory block is 2^10 pages.
708
709 We make sure that we can allocate upto a HugePage size for each configuration.
710 Hence we have :
711 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
712
713 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
714 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100715
Will Deacon1b907f42014-11-20 16:51:10 +0000716menuconfig ARMV8_DEPRECATED
717 bool "Emulate deprecated/obsolete ARMv8 instructions"
718 depends on COMPAT
719 help
720 Legacy software support may require certain instructions
721 that have been deprecated or obsoleted in the architecture.
722
723 Enable this config to enable selective emulation of these
724 features.
725
726 If unsure, say Y
727
728if ARMV8_DEPRECATED
729
730config SWP_EMULATION
731 bool "Emulate SWP/SWPB instructions"
732 help
733 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
734 they are always undefined. Say Y here to enable software
735 emulation of these instructions for userspace using LDXR/STXR.
736
737 In some older versions of glibc [<=2.8] SWP is used during futex
738 trylock() operations with the assumption that the code will not
739 be preempted. This invalid assumption may be more likely to fail
740 with SWP emulation enabled, leading to deadlock of the user
741 application.
742
743 NOTE: when accessing uncached shared regions, LDXR/STXR rely
744 on an external transaction monitoring block called a global
745 monitor to maintain update atomicity. If your system does not
746 implement a global monitor, this option can cause programs that
747 perform SWP operations to uncached memory to deadlock.
748
749 If unsure, say Y
750
751config CP15_BARRIER_EMULATION
752 bool "Emulate CP15 Barrier instructions"
753 help
754 The CP15 barrier instructions - CP15ISB, CP15DSB, and
755 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
756 strongly recommended to use the ISB, DSB, and DMB
757 instructions instead.
758
759 Say Y here to enable software emulation of these
760 instructions for AArch32 userspace code. When this option is
761 enabled, CP15 barrier usage is traced which can help
762 identify software that needs updating.
763
764 If unsure, say Y
765
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000766config SETEND_EMULATION
767 bool "Emulate SETEND instruction"
768 help
769 The SETEND instruction alters the data-endianness of the
770 AArch32 EL0, and is deprecated in ARMv8.
771
772 Say Y here to enable software emulation of the instruction
773 for AArch32 userspace code.
774
775 Note: All the cpus on the system must have mixed endian support at EL0
776 for this feature to be enabled. If a new CPU - which doesn't support mixed
777 endian - is hotplugged in after this feature has been enabled, there could
778 be unexpected results in the applications.
779
780 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000781endif
782
Will Deacon0e4a0702015-07-27 15:54:13 +0100783menu "ARMv8.1 architectural features"
784
785config ARM64_HW_AFDBM
786 bool "Support for hardware updates of the Access and Dirty page flags"
787 default y
788 help
789 The ARMv8.1 architecture extensions introduce support for
790 hardware updates of the access and dirty information in page
791 table entries. When enabled in TCR_EL1 (HA and HD bits) on
792 capable processors, accesses to pages with PTE_AF cleared will
793 set this bit instead of raising an access flag fault.
794 Similarly, writes to read-only pages with the DBM bit set will
795 clear the read-only bit (AP[2]) instead of raising a
796 permission fault.
797
798 Kernels built with this configuration option enabled continue
799 to work on pre-ARMv8.1 hardware and the performance impact is
800 minimal. If unsure, say Y.
801
802config ARM64_PAN
803 bool "Enable support for Privileged Access Never (PAN)"
804 default y
805 help
806 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
807 prevents the kernel or hypervisor from accessing user-space (EL0)
808 memory directly.
809
810 Choosing this option will cause any unprotected (not using
811 copy_to_user et al) memory access to fail with a permission fault.
812
813 The feature is detected at runtime, and will remain as a 'nop'
814 instruction if the cpu does not implement the feature.
815
816config ARM64_LSE_ATOMICS
817 bool "Atomic instructions"
818 help
819 As part of the Large System Extensions, ARMv8.1 introduces new
820 atomic instructions that are designed specifically to scale in
821 very large systems.
822
823 Say Y here to make use of these instructions for the in-kernel
824 atomic routines. This incurs a small overhead on CPUs that do
825 not support these instructions and requires the kernel to be
826 built with binutils >= 2.25.
827
Marc Zyngier1f364c82014-02-19 09:33:14 +0000828config ARM64_VHE
829 bool "Enable support for Virtualization Host Extensions (VHE)"
830 default y
831 help
832 Virtualization Host Extensions (VHE) allow the kernel to run
833 directly at EL2 (instead of EL1) on processors that support
834 it. This leads to better performance for KVM, as they reduce
835 the cost of the world switch.
836
837 Selecting this option allows the VHE feature to be detected
838 at runtime, and does not affect processors that do not
839 implement this feature.
840
Will Deacon0e4a0702015-07-27 15:54:13 +0100841endmenu
842
Will Deaconf9933182016-02-26 16:30:14 +0000843menu "ARMv8.2 architectural features"
844
James Morse57f49592016-02-05 14:58:48 +0000845config ARM64_UAO
846 bool "Enable support for User Access Override (UAO)"
847 default y
848 help
849 User Access Override (UAO; part of the ARMv8.2 Extensions)
850 causes the 'unprivileged' variant of the load/store instructions to
851 be overriden to be privileged.
852
853 This option changes get_user() and friends to use the 'unprivileged'
854 variant of the load/store instructions. This ensures that user-space
855 really did have access to the supplied memory. When addr_limit is
856 set to kernel memory the UAO bit will be set, allowing privileged
857 access to kernel memory.
858
859 Choosing this option will cause copy_to_user() et al to use user-space
860 memory permissions.
861
862 The feature is detected at runtime, the kernel will use the
863 regular load/store instructions if the cpu does not implement the
864 feature.
865
Will Deaconf9933182016-02-26 16:30:14 +0000866endmenu
867
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100868config ARM64_MODULE_CMODEL_LARGE
869 bool
870
871config ARM64_MODULE_PLTS
872 bool
873 select ARM64_MODULE_CMODEL_LARGE
874 select HAVE_MOD_ARCH_SPECIFIC
875
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100876config RELOCATABLE
877 bool
878 help
879 This builds the kernel as a Position Independent Executable (PIE),
880 which retains all relocation metadata required to relocate the
881 kernel binary at runtime to a different virtual address than the
882 address it was linked at.
883 Since AArch64 uses the RELA relocation format, this requires a
884 relocation pass at runtime even if the kernel is loaded at the
885 same address it was linked at.
886
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100887config RANDOMIZE_BASE
888 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700889 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100890 select RELOCATABLE
891 help
892 Randomizes the virtual address at which the kernel image is
893 loaded, as a security feature that deters exploit attempts
894 relying on knowledge of the location of kernel internals.
895
896 It is the bootloader's job to provide entropy, by passing a
897 random u64 value in /chosen/kaslr-seed at kernel entry.
898
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100899 When booting via the UEFI stub, it will invoke the firmware's
900 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
901 to the kernel proper. In addition, it will randomise the physical
902 location of the kernel Image as well.
903
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100904 If unsure, say N.
905
906config RANDOMIZE_MODULE_REGION_FULL
907 bool "Randomize the module region independently from the core kernel"
908 depends on RANDOMIZE_BASE
909 default y
910 help
911 Randomizes the location of the module region without considering the
912 location of the core kernel. This way, it is impossible for modules
913 to leak information about the location of core kernel data structures
914 but it does imply that function calls between modules and the core
915 kernel will need to be resolved via veneers in the module PLT.
916
917 When this option is not set, the module region will be randomized over
918 a limited range that contains the [_stext, _etext] interval of the
919 core kernel, so branch relocations are always in range.
920
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100921endmenu
922
923menu "Boot options"
924
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000925config ARM64_ACPI_PARKING_PROTOCOL
926 bool "Enable support for the ARM64 ACPI parking protocol"
927 depends on ACPI
928 help
929 Enable support for the ARM64 ACPI parking protocol. If disabled
930 the kernel will not allow booting through the ARM64 ACPI parking
931 protocol even if the corresponding data is present in the ACPI
932 MADT table.
933
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100934config CMDLINE
935 string "Default kernel command string"
936 default ""
937 help
938 Provide a set of default command-line options at build time by
939 entering them here. As a minimum, you should specify the the
940 root device (e.g. root=/dev/nfs).
941
942config CMDLINE_FORCE
943 bool "Always use the default kernel command string"
944 help
945 Always use the default kernel command string, even if the boot
946 loader passes other arguments to the kernel.
947 This is useful if you cannot or don't want to change the
948 command-line options your boot loader passes to the kernel.
949
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200950config EFI_STUB
951 bool
952
Mark Salterf84d0272014-04-15 21:59:30 -0400953config EFI
954 bool "UEFI runtime support"
955 depends on OF && !CPU_BIG_ENDIAN
956 select LIBFDT
957 select UCS2_STRING
958 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200959 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200960 select EFI_STUB
961 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400962 default y
963 help
964 This option provides support for runtime services provided
965 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400966 clock, and platform reset). A UEFI stub is also provided to
967 allow the kernel to be booted as an EFI application. This
968 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400969
Yi Lid1ae8c02014-10-04 23:46:43 +0800970config DMI
971 bool "Enable support for SMBIOS (DMI) tables"
972 depends on EFI
973 default y
974 help
975 This enables SMBIOS/DMI feature for systems.
976
977 This option is only useful on systems that have UEFI firmware.
978 However, even with this option, the resultant kernel should
979 continue to boot on existing non-UEFI platforms.
980
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100981endmenu
982
983menu "Userspace binary formats"
984
985source "fs/Kconfig.binfmt"
986
987config COMPAT
988 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100989 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100990 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700991 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500992 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500993 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100994 help
995 This option enables support for a 32-bit EL0 running under a 64-bit
996 kernel at EL1. AArch32-specific components such as system calls,
997 the user helper functions, VFP support and the ptrace interface are
998 handled appropriately by the kernel.
999
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001000 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1001 that you will only be able to execute AArch32 binaries that were compiled
1002 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001003
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001004 If you want to execute 32-bit userspace applications, say Y.
1005
1006config SYSVIPC_COMPAT
1007 def_bool y
1008 depends on COMPAT && SYSVIPC
1009
1010endmenu
1011
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001012menu "Power management options"
1013
1014source "kernel/power/Kconfig"
1015
James Morse82869ac2016-04-27 17:47:12 +01001016config ARCH_HIBERNATION_POSSIBLE
1017 def_bool y
1018 depends on CPU_PM
1019
1020config ARCH_HIBERNATION_HEADER
1021 def_bool y
1022 depends on HIBERNATION
1023
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001024config ARCH_SUSPEND_POSSIBLE
1025 def_bool y
1026
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001027endmenu
1028
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001029menu "CPU Power Management"
1030
1031source "drivers/cpuidle/Kconfig"
1032
Rob Herring52e7e812014-02-24 11:27:57 +09001033source "drivers/cpufreq/Kconfig"
1034
1035endmenu
1036
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001037source "net/Kconfig"
1038
1039source "drivers/Kconfig"
1040
Mark Salterf84d0272014-04-15 21:59:30 -04001041source "drivers/firmware/Kconfig"
1042
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001043source "drivers/acpi/Kconfig"
1044
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045source "fs/Kconfig"
1046
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001047source "arch/arm64/kvm/Kconfig"
1048
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001049source "arch/arm64/Kconfig.debug"
1050
1051source "security/Kconfig"
1052
1053source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001054if CRYPTO
1055source "arch/arm64/crypto/Kconfig"
1056endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001057
1058source "lib/Kconfig"