blob: 69db252a918085b9ad7c28b3dc201cf77b151a05 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040035#include <asm/sizes.h>
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050038#include <drm/drm_atomic.h>
39#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040043#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020044#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040046#include "msm_evtlog.h"
47
Rob Clarkc8afe682013-06-26 12:44:06 -040048struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040049struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050050struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053051struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040053struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040054struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040055struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040056struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040057
Alan Kwong112a84f2016-05-24 20:49:21 -040058#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070059#define MAX_CRTCS 8
60#define MAX_PLANES 12
61#define MAX_ENCODERS 8
62#define MAX_BRIDGES 8
63#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040064
65struct msm_file_private {
66 /* currently we don't do anything useful with this.. but when
67 * per-context address spaces are supported we'd keep track of
68 * the context's page-tables here.
69 */
70 int dummy;
71};
Rob Clarkc8afe682013-06-26 12:44:06 -040072
jilai wang12987782015-06-25 17:37:42 -040073enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040074 /* blob properties, always put these first */
75 PLANE_PROP_SCALER,
76 PLANE_PROP_CSC,
Clarence Ipea3d6262016-07-15 16:20:11 -040077 PLANE_PROP_SDE_INFO,
Clarence Ip5e2a9222016-06-26 22:38:24 -040078
79 /* # of blob properties */
80 PLANE_PROP_BLOBCOUNT,
81
Clarence Ipe78efb72016-06-24 18:35:21 -040082 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040083 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040084 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040085 PLANE_PROP_COLOR_FILL,
Clarence Ipcae1bb62016-07-07 12:07:13 -040086 PLANE_PROP_INPUT_FENCE,
Clarence Ipe78efb72016-06-24 18:35:21 -040087
Clarence Ip5e2a9222016-06-26 22:38:24 -040088 /* enum/bitmask properties */
89 PLANE_PROP_ROTATION,
90 PLANE_PROP_BLEND_OP,
91 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -040092
Clarence Ip5e2a9222016-06-26 22:38:24 -040093 /* total # of properties */
94 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -040095};
96
Clarence Ip7a753bb2016-07-07 11:47:44 -040097enum msm_mdp_crtc_property {
98 /* # of blob properties */
99 CRTC_PROP_BLOBCOUNT,
100
101 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400102 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400103 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400104
105 /* total # of properties */
106 CRTC_PROP_COUNT
107};
108
Clarence Ipdd8021c2016-07-20 16:39:47 -0400109enum msm_mdp_conn_property {
110 /* blob properties, always put these first */
111 CONNECTOR_PROP_SDE_INFO,
112
113 /* # of blob properties */
114 CONNECTOR_PROP_BLOBCOUNT,
115
116 /* range properties */
117 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
118 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400119 CONNECTOR_PROP_DST_X,
120 CONNECTOR_PROP_DST_Y,
121 CONNECTOR_PROP_DST_W,
122 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400123
124 /* enum/bitmask properties */
125
126 /* total # of properties */
127 CONNECTOR_PROP_COUNT
128};
129
Hai Li78b1d472015-07-27 13:49:45 -0400130struct msm_vblank_ctrl {
131 struct work_struct work;
132 struct list_head event_list;
133 spinlock_t lock;
134};
135
Clarence Ipa4039322016-07-15 16:23:59 -0400136#define MAX_H_TILES_PER_DISPLAY 2
137
138/**
139 * enum msm_display_compression - compression method used for pixel stream
140 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
141 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
142 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
143 */
144enum msm_display_compression {
145 MSM_DISPLAY_COMPRESS_NONE,
146 MSM_DISPLAY_COMPRESS_DSC,
147 MSM_DISPLAY_COMPRESS_FBC,
148};
149
150/**
151 * enum msm_display_caps - features/capabilities supported by displays
152 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
153 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
154 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
155 * @MSM_DISPLAY_CAP_EDID: EDID supported
156 */
157enum msm_display_caps {
158 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
159 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
160 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
161 MSM_DISPLAY_CAP_EDID = BIT(3),
162};
163
164/**
165 * struct msm_display_info - defines display properties
166 * @intf_type: DRM_MODE_CONNECTOR_ display type
167 * @capabilities: Bitmask of display flags
168 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
169 * @h_tile_instance: Controller instance used per tile. Number of elements is
170 * based on num_of_h_tiles
171 * @is_connected: Set to true if display is connected
172 * @width_mm: Physical width
173 * @height_mm: Physical height
174 * @max_width: Max width of display. In case of hot pluggable display
175 * this is max width supported by controller
176 * @max_height: Max height of display. In case of hot pluggable display
177 * this is max height supported by controller
178 * @compression: Compression supported by the display
179 */
180struct msm_display_info {
181 int intf_type;
182 uint32_t capabilities;
183
184 uint32_t num_of_h_tiles;
185 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
186
187 bool is_connected;
188
189 unsigned int width_mm;
190 unsigned int height_mm;
191
192 uint32_t max_width;
193 uint32_t max_height;
194
195 enum msm_display_compression compression;
196};
197
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700198struct display_manager;
199
Rob Clarkc8afe682013-06-26 12:44:06 -0400200struct msm_drm_private {
201
Rob Clark68209392016-05-17 16:19:32 -0400202 struct drm_device *dev;
203
Rob Clarkc8afe682013-06-26 12:44:06 -0400204 struct msm_kms *kms;
205
Rob Clark060530f2014-03-03 14:19:12 -0500206 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500207 struct platform_device *gpu_pdev;
208
Archit Taneja990a4002016-05-07 23:11:25 +0530209 /* top level MDSS wrapper device (for MDP5 only) */
210 struct msm_mdss *mdss;
211
Rob Clark067fef32014-11-04 13:33:14 -0500212 /* possibly this should be in the kms component, but it is
213 * shared by both mdp4 and mdp5..
214 */
215 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500216
Hai Liab5b0102015-01-07 18:47:44 -0500217 /* eDP is for mdp5 only, but kms has not been created
218 * when edp_bind() and edp_init() are called. Here is the only
219 * place to keep the edp instance.
220 */
221 struct msm_edp *edp;
222
Hai Lia6895542015-03-31 14:36:33 -0400223 /* DSI is shared by mdp4 and mdp5 */
224 struct msm_dsi *dsi[2];
225
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700226 /* Display manager for SDE driver */
227 struct display_manager *dm;
228
Rob Clark7198e6b2013-07-19 12:59:32 -0400229 /* when we have more than one 'msm_gpu' these need to be an array: */
230 struct msm_gpu *gpu;
231 struct msm_file_private *lastctx;
232
Rob Clarkc8afe682013-06-26 12:44:06 -0400233 struct drm_fb_helper *fbdev;
234
Rob Clarka7d3c952014-05-30 14:47:38 -0400235 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400236 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400237
Rob Clarkc8afe682013-06-26 12:44:06 -0400238 /* list of GEM objects: */
239 struct list_head inactive_list;
240
241 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400242 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400243
Rob Clarkf86afec2014-11-25 12:41:18 -0500244 /* crtcs pending async atomic updates: */
245 uint32_t pending_crtcs;
246 wait_queue_head_t pending_crtcs_event;
247
Rob Clark871d8122013-11-16 12:56:06 -0500248 /* registered MMUs: */
249 unsigned int num_mmus;
250 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400251
Rob Clarka8623912013-10-08 12:57:48 -0400252 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700253 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400254
Rob Clarkc8afe682013-06-26 12:44:06 -0400255 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700256 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400257
258 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700259 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400260
Rob Clarka3376e32013-08-30 13:02:15 -0400261 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700262 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400263
Rob Clarkc8afe682013-06-26 12:44:06 -0400264 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700265 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500266
jilai wang12987782015-06-25 17:37:42 -0400267 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400268 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400269 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400270 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400271
Rob Clark871d8122013-11-16 12:56:06 -0500272 /* VRAM carveout, used when no IOMMU: */
273 struct {
274 unsigned long size;
275 dma_addr_t paddr;
276 /* NOTE: mm managed at the page level, size is in # of pages
277 * and position mm_node->start is in # of pages:
278 */
279 struct drm_mm mm;
280 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400281
Rob Clarke1e9db22016-05-27 11:16:28 -0400282 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400283 struct shrinker shrinker;
284
Hai Li78b1d472015-07-27 13:49:45 -0400285 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400286
287 /* task holding struct_mutex.. currently only used in submit path
288 * to detect and reject faults from copy_from_user() for submit
289 * ioctl.
290 */
291 struct task_struct *struct_mutex_task;
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -0400292
293 struct msm_evtlog evtlog;
Rob Clarkc8afe682013-06-26 12:44:06 -0400294};
295
Clarence Ip7f23b892016-06-01 10:30:34 -0400296/* Helper macro for accessing msm_drm_private's event log */
297#define MSM_EVTMSG(dev, msg, x, y) do { \
298 if ((dev) && ((struct drm_device *)(dev))->dev_private) \
299 msm_evtlog_sample(&((struct msm_drm_private *) \
300 ((struct drm_device *) \
301 (dev))->dev_private)->evtlog, __func__,\
302 (msg), (uint64_t)(x), (uint64_t)(y), \
303 __LINE__); \
304 } while (0)
305
306/* Helper macro for accessing msm_drm_private's event log */
307#define MSM_EVT(dev, x, y) MSM_EVTMSG((dev), 0, (x), (y))
308
Rob Clarkc8afe682013-06-26 12:44:06 -0400309struct msm_format {
310 uint32_t pixel_format;
311};
312
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100313int msm_atomic_check(struct drm_device *dev,
314 struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500315int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200316 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500317
Rob Clark871d8122013-11-16 12:56:06 -0500318int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400319
Rob Clark40e68152016-05-03 09:50:26 -0400320void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400321int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
322 struct drm_file *file);
323
Rob Clark68209392016-05-17 16:19:32 -0400324void msm_gem_shrinker_init(struct drm_device *dev);
325void msm_gem_shrinker_cleanup(struct drm_device *dev);
326
Daniel Thompson77a147e2014-11-12 11:38:14 +0000327int msm_gem_mmap_obj(struct drm_gem_object *obj,
328 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400329int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
330int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
331uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
332int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
333 uint32_t *iova);
334int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500335uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400336struct page **msm_gem_get_pages(struct drm_gem_object *obj);
337void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400338void msm_gem_put_iova(struct drm_gem_object *obj, int id);
339int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
340 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400341int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
342 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400343struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
344void *msm_gem_prime_vmap(struct drm_gem_object *obj);
345void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000346int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400347struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100348 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400349int msm_gem_prime_pin(struct drm_gem_object *obj);
350void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400351void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
352void *msm_gem_get_vaddr(struct drm_gem_object *obj);
353void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
354void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400355int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400356void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400357void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400358int msm_gem_sync_object(struct drm_gem_object *obj,
359 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400360void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400361 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400362void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400363int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400364int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400365void msm_gem_free_object(struct drm_gem_object *obj);
366int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
367 uint32_t size, uint32_t flags, uint32_t *handle);
368struct drm_gem_object *msm_gem_new(struct drm_device *dev,
369 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400370struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400371 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400372
Rob Clark2638d902014-11-08 09:13:37 -0500373int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
374void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
375uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400376struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
377const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
378struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200379 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400380struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200381 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400382
383struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530384void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400385
Rob Clarkdada25b2013-12-01 12:12:54 -0500386struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100387int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500388 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100389void __init msm_hdmi_register(void);
390void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400391
Hai Li00453982014-12-12 14:41:17 -0500392struct msm_edp;
393void __init msm_edp_register(void);
394void __exit msm_edp_unregister(void);
395int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
396 struct drm_encoder *encoder);
397
Hai Lia6895542015-03-31 14:36:33 -0400398struct msm_dsi;
399enum msm_dsi_encoder_id {
400 MSM_DSI_VIDEO_ENCODER_ID = 0,
401 MSM_DSI_CMD_ENCODER_ID = 1,
402 MSM_DSI_ENCODER_NUM = 2
403};
404#ifdef CONFIG_DRM_MSM_DSI
405void __init msm_dsi_register(void);
406void __exit msm_dsi_unregister(void);
407int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
408 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
409#else
410static inline void __init msm_dsi_register(void)
411{
412}
413static inline void __exit msm_dsi_unregister(void)
414{
415}
416static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
417 struct drm_device *dev,
418 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
419{
420 return -EINVAL;
421}
422#endif
423
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530424void __init msm_mdp_register(void);
425void __exit msm_mdp_unregister(void);
426
Rob Clarkc8afe682013-06-26 12:44:06 -0400427#ifdef CONFIG_DEBUG_FS
428void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
429void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
430void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400431int msm_debugfs_late_init(struct drm_device *dev);
432int msm_rd_debugfs_init(struct drm_minor *minor);
433void msm_rd_debugfs_cleanup(struct drm_minor *minor);
434void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400435int msm_perf_debugfs_init(struct drm_minor *minor);
436void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400437#else
438static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
439static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400440#endif
441
442void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
443 const char *dbgname);
444void msm_writel(u32 data, void __iomem *addr);
445u32 msm_readl(const void __iomem *addr);
446
447#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
448#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
449
450static inline int align_pitch(int width, int bpp)
451{
452 int bytespp = (bpp + 7) / 8;
453 /* adreno needs pitch aligned to 32 pixels: */
454 return bytespp * ALIGN(width, 32);
455}
456
457/* for the generated headers: */
458#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400459#define fui(x) ({BUG(); 0;})
460#define util_float_to_half(x) ({BUG(); 0;})
461
Rob Clarkc8afe682013-06-26 12:44:06 -0400462
463#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
464
465/* for conditionally setting boolean flag(s): */
466#define COND(bool, val) ((bool) ? (val) : 0)
467
Rob Clark340ff412016-03-16 14:57:22 -0400468static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
469{
470 ktime_t now = ktime_get();
471 unsigned long remaining_jiffies;
472
473 if (ktime_compare(*timeout, now) < 0) {
474 remaining_jiffies = 0;
475 } else {
476 ktime_t rem = ktime_sub(*timeout, now);
477 struct timespec ts = ktime_to_timespec(rem);
478 remaining_jiffies = timespec_to_jiffies(&ts);
479 }
480
481 return remaining_jiffies;
482}
Rob Clarkc8afe682013-06-26 12:44:06 -0400483
484#endif /* __MSM_DRV_H__ */