blob: 6e100ae7f5b581711e112b227d685270322268c2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/module.h>
16#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080017#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053018#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080019#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020020#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080021#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090022#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010023#include <linux/pm_runtime.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090025#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Alan Stern00240c32009-04-27 13:33:16 -040027const char *pci_power_names[] = {
28 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
29};
30EXPORT_SYMBOL_GPL(pci_power_names);
31
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010032int isa_dma_bridge_buggy;
33EXPORT_SYMBOL(isa_dma_bridge_buggy);
34
35int pci_pci_problems;
36EXPORT_SYMBOL(pci_pci_problems);
37
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010038unsigned int pci_pm_d3_delay;
39
40static void pci_dev_d3_sleep(struct pci_dev *dev)
41{
42 unsigned int delay = dev->d3_delay;
43
44 if (delay < pci_pm_d3_delay)
45 delay = pci_pm_d3_delay;
46
47 msleep(delay);
48}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jeff Garzik32a2eea2007-10-11 16:57:27 -040050#ifdef CONFIG_PCI_DOMAINS
51int pci_domains_supported = 1;
52#endif
53
Atsushi Nemoto4516a612007-02-05 16:36:06 -080054#define DEFAULT_CARDBUS_IO_SIZE (256)
55#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
56/* pci=cbmemsize=nnM,cbiosize=nn can override this */
57unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
58unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
59
Eric W. Biederman28760482009-09-09 14:09:24 -070060#define DEFAULT_HOTPLUG_IO_SIZE (256)
61#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
62/* pci=hpmemsize=nnM,hpiosize=nn can override this */
63unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
64unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
65
Jesse Barnesac1aa472009-10-26 13:20:44 -070066/*
67 * The default CLS is used if arch didn't set CLS explicitly and not
68 * all pci devices agree on the same value. Arch can override either
69 * the dfl or actual value as it sees fit. Don't forget this is
70 * measured in 32-bit words, not bytes.
71 */
Tejun Heo98e724c2009-10-08 18:59:53 +090072u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070073u8 pci_cache_line_size;
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/**
76 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
77 * @bus: pointer to PCI bus structure to search
78 *
79 * Given a PCI bus, returns the highest PCI bus number present in the set
80 * including the given PCI bus and its list of child PCI buses.
81 */
Sam Ravnborg96bde062007-03-26 21:53:30 -080082unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
84 struct list_head *tmp;
85 unsigned char max, n;
86
Kristen Accardib82db5c2006-01-17 16:56:56 -080087 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 list_for_each(tmp, &bus->children) {
89 n = pci_bus_max_busnr(pci_bus_b(tmp));
90 if(n > max)
91 max = n;
92 }
93 return max;
94}
Kristen Accardib82db5c2006-01-17 16:56:56 -080095EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Andrew Morton1684f5d2008-12-01 14:30:30 -080097#ifdef CONFIG_HAS_IOMEM
98void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
99{
100 /*
101 * Make sure the BAR is actually a memory resource, not an IO resource
102 */
103 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
104 WARN_ON(1);
105 return NULL;
106 }
107 return ioremap_nocache(pci_resource_start(pdev, bar),
108 pci_resource_len(pdev, bar));
109}
110EXPORT_SYMBOL_GPL(pci_ioremap_bar);
111#endif
112
Kristen Accardib82db5c2006-01-17 16:56:56 -0800113#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114/**
115 * pci_max_busnr - returns maximum PCI bus number
116 *
117 * Returns the highest PCI bus number present in the system global list of
118 * PCI buses.
119 */
120unsigned char __devinit
121pci_max_busnr(void)
122{
123 struct pci_bus *bus = NULL;
124 unsigned char max, n;
125
126 max = 0;
127 while ((bus = pci_find_next_bus(bus)) != NULL) {
128 n = pci_bus_max_busnr(bus);
129 if(n > max)
130 max = n;
131 }
132 return max;
133}
134
Adrian Bunk54c762f2005-12-22 01:08:52 +0100135#endif /* 0 */
136
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100137#define PCI_FIND_CAP_TTL 48
138
139static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
140 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700141{
142 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700143
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100144 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700145 pci_bus_read_config_byte(bus, devfn, pos, &pos);
146 if (pos < 0x40)
147 break;
148 pos &= ~3;
149 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
150 &id);
151 if (id == 0xff)
152 break;
153 if (id == cap)
154 return pos;
155 pos += PCI_CAP_LIST_NEXT;
156 }
157 return 0;
158}
159
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100160static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
161 u8 pos, int cap)
162{
163 int ttl = PCI_FIND_CAP_TTL;
164
165 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
166}
167
Roland Dreier24a4e372005-10-28 17:35:34 -0700168int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
169{
170 return __pci_find_next_cap(dev->bus, dev->devfn,
171 pos + PCI_CAP_LIST_NEXT, cap);
172}
173EXPORT_SYMBOL_GPL(pci_find_next_capability);
174
Michael Ellermand3bac112006-11-22 18:26:16 +1100175static int __pci_bus_find_cap_start(struct pci_bus *bus,
176 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
178 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
181 if (!(status & PCI_STATUS_CAP_LIST))
182 return 0;
183
184 switch (hdr_type) {
185 case PCI_HEADER_TYPE_NORMAL:
186 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100187 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 default:
191 return 0;
192 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100193
194 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195}
196
197/**
198 * pci_find_capability - query for devices' capabilities
199 * @dev: PCI device to query
200 * @cap: capability code
201 *
202 * Tell if a device supports a given PCI capability.
203 * Returns the address of the requested capability structure within the
204 * device's PCI configuration space or 0 in case the device does not
205 * support it. Possible values for @cap:
206 *
207 * %PCI_CAP_ID_PM Power Management
208 * %PCI_CAP_ID_AGP Accelerated Graphics Port
209 * %PCI_CAP_ID_VPD Vital Product Data
210 * %PCI_CAP_ID_SLOTID Slot Identification
211 * %PCI_CAP_ID_MSI Message Signalled Interrupts
212 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
213 * %PCI_CAP_ID_PCIX PCI-X
214 * %PCI_CAP_ID_EXP PCI Express
215 */
216int pci_find_capability(struct pci_dev *dev, int cap)
217{
Michael Ellermand3bac112006-11-22 18:26:16 +1100218 int pos;
219
220 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
221 if (pos)
222 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
223
224 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/**
228 * pci_bus_find_capability - query for devices' capabilities
229 * @bus: the PCI bus to query
230 * @devfn: PCI device to query
231 * @cap: capability code
232 *
233 * Like pci_find_capability() but works for pci devices that do not have a
234 * pci_dev structure set up yet.
235 *
236 * Returns the address of the requested capability structure within the
237 * device's PCI configuration space or 0 in case the device does not
238 * support it.
239 */
240int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
241{
Michael Ellermand3bac112006-11-22 18:26:16 +1100242 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 u8 hdr_type;
244
245 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
246
Michael Ellermand3bac112006-11-22 18:26:16 +1100247 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
248 if (pos)
249 pos = __pci_find_next_cap(bus, devfn, pos, cap);
250
251 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
254/**
255 * pci_find_ext_capability - Find an extended capability
256 * @dev: PCI device to query
257 * @cap: capability code
258 *
259 * Returns the address of the requested extended capability structure
260 * within the device's PCI configuration space or 0 if the device does
261 * not support it. Possible values for @cap:
262 *
263 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
264 * %PCI_EXT_CAP_ID_VC Virtual Channel
265 * %PCI_EXT_CAP_ID_DSN Device Serial Number
266 * %PCI_EXT_CAP_ID_PWR Power Budgeting
267 */
268int pci_find_ext_capability(struct pci_dev *dev, int cap)
269{
270 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800271 int ttl;
272 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Zhao, Yu557848c2008-10-13 19:18:07 +0800274 /* minimum 8 bytes per capability */
275 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
276
277 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 return 0;
279
280 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
281 return 0;
282
283 /*
284 * If we have no capabilities, this is indicated by cap ID,
285 * cap version and next pointer all being 0.
286 */
287 if (header == 0)
288 return 0;
289
290 while (ttl-- > 0) {
291 if (PCI_EXT_CAP_ID(header) == cap)
292 return pos;
293
294 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800295 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
299 break;
300 }
301
302 return 0;
303}
Brice Goglin3a720d72006-05-23 06:10:01 -0400304EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100306static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
307{
308 int rc, ttl = PCI_FIND_CAP_TTL;
309 u8 cap, mask;
310
311 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
312 mask = HT_3BIT_CAP_MASK;
313 else
314 mask = HT_5BIT_CAP_MASK;
315
316 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
317 PCI_CAP_ID_HT, &ttl);
318 while (pos) {
319 rc = pci_read_config_byte(dev, pos + 3, &cap);
320 if (rc != PCIBIOS_SUCCESSFUL)
321 return 0;
322
323 if ((cap & mask) == ht_cap)
324 return pos;
325
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800326 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
327 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328 PCI_CAP_ID_HT, &ttl);
329 }
330
331 return 0;
332}
333/**
334 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
335 * @dev: PCI device to query
336 * @pos: Position from which to continue searching
337 * @ht_cap: Hypertransport capability code
338 *
339 * To be used in conjunction with pci_find_ht_capability() to search for
340 * all capabilities matching @ht_cap. @pos should always be a value returned
341 * from pci_find_ht_capability().
342 *
343 * NB. To be 100% safe against broken PCI devices, the caller should take
344 * steps to avoid an infinite loop.
345 */
346int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
347{
348 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
349}
350EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
351
352/**
353 * pci_find_ht_capability - query a device's Hypertransport capabilities
354 * @dev: PCI device to query
355 * @ht_cap: Hypertransport capability code
356 *
357 * Tell if a device supports a given Hypertransport capability.
358 * Returns an address within the device's PCI configuration space
359 * or 0 in case the device does not support the request capability.
360 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
361 * which has a Hypertransport capability matching @ht_cap.
362 */
363int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
364{
365 int pos;
366
367 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
368 if (pos)
369 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
370
371 return pos;
372}
373EXPORT_SYMBOL_GPL(pci_find_ht_capability);
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375/**
376 * pci_find_parent_resource - return resource region of parent bus of given region
377 * @dev: PCI device structure contains resources to be searched
378 * @res: child resource record for which parent is sought
379 *
380 * For given resource region of given device, return the resource
381 * region of parent bus the given region is contained in or where
382 * it should be allocated from.
383 */
384struct resource *
385pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
386{
387 const struct pci_bus *bus = dev->bus;
388 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700389 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700391 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (!r)
393 continue;
394 if (res->start && !(res->start >= r->start && res->end <= r->end))
395 continue; /* Not contained */
396 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
397 continue; /* Wrong type */
398 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
399 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800400 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
401 if (r->flags & IORESOURCE_PREFETCH)
402 continue;
403 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
404 if (!best)
405 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 }
407 return best;
408}
409
410/**
John W. Linville064b53db2005-07-27 10:19:44 -0400411 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
412 * @dev: PCI device to have its BARs restored
413 *
414 * Restore the BAR values for a given device, so as to make it
415 * accessible by its driver.
416 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200417static void
John W. Linville064b53db2005-07-27 10:19:44 -0400418pci_restore_bars(struct pci_dev *dev)
419{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800420 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400421
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800422 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800423 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400424}
425
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200426static struct pci_platform_pm_ops *pci_platform_pm;
427
428int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
429{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200430 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
431 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200432 return -EINVAL;
433 pci_platform_pm = ops;
434 return 0;
435}
436
437static inline bool platform_pci_power_manageable(struct pci_dev *dev)
438{
439 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
440}
441
442static inline int platform_pci_set_power_state(struct pci_dev *dev,
443 pci_power_t t)
444{
445 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
446}
447
448static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
449{
450 return pci_platform_pm ?
451 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
452}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700453
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200454static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
455{
456 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
457}
458
459static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
460{
461 return pci_platform_pm ?
462 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
463}
464
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100465static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
466{
467 return pci_platform_pm ?
468 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
469}
470
John W. Linville064b53db2005-07-27 10:19:44 -0400471/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200472 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
473 * given PCI device
474 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200475 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200477 * RETURN VALUE:
478 * -EINVAL if the requested state is invalid.
479 * -EIO if device does not support PCI PM or its PM capabilities register has a
480 * wrong version, or device doesn't support the requested state.
481 * 0 if device already is in the requested state.
482 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100484static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200486 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200487 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100489 /* Check if we're already there */
490 if (dev->current_state == state)
491 return 0;
492
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200493 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700494 return -EIO;
495
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200496 if (state < PCI_D0 || state > PCI_D3hot)
497 return -EINVAL;
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 /* Validate current state:
500 * Can enter D0 from any state, but if we can only go deeper
501 * to sleep if we're already in a low power state
502 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100503 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200504 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600505 dev_err(&dev->dev, "invalid power transition "
506 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200511 if ((state == PCI_D1 && !dev->d1_support)
512 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700513 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200515 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400516
John W. Linville32a36582005-09-14 09:52:42 -0400517 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 * This doesn't affect PME_Status, disables PME_En, and
519 * sets PowerState to 0.
520 */
John W. Linville32a36582005-09-14 09:52:42 -0400521 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400522 case PCI_D0:
523 case PCI_D1:
524 case PCI_D2:
525 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
526 pmcsr |= state;
527 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200528 case PCI_D3hot:
529 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400530 case PCI_UNKNOWN: /* Boot-up */
531 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100532 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200533 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400534 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400535 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400536 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400537 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 }
539
540 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200541 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
543 /* Mandatory power management transition delays */
544 /* see PCI PM 1.1 5.6.1 table 18 */
545 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100546 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100548 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200550 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
551 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
552 if (dev->current_state != state && printk_ratelimit())
553 dev_info(&dev->dev, "Refused to change power state, "
554 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400555
556 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
557 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
558 * from D3hot to D0 _may_ perform an internal reset, thereby
559 * going to "D0 Uninitialized" rather than "D0 Initialized".
560 * For example, at least some versions of the 3c905B and the
561 * 3c556B exhibit this behaviour.
562 *
563 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
564 * devices in a D3hot state at boot. Consequently, we need to
565 * restore at least the BARs so that the device will be
566 * accessible to its driver.
567 */
568 if (need_restore)
569 pci_restore_bars(dev);
570
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100571 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800572 pcie_aspm_pm_state_change(dev->bus->self);
573
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 return 0;
575}
576
577/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200578 * pci_update_current_state - Read PCI power state of given device from its
579 * PCI PM registers and cache it
580 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100581 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200582 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100583void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200584{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200585 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200586 u16 pmcsr;
587
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200588 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200589 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100590 } else {
591 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200592 }
593}
594
595/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100596 * pci_platform_power_transition - Use platform to change device power state
597 * @dev: PCI device to handle.
598 * @state: State to put the device into.
599 */
600static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
601{
602 int error;
603
604 if (platform_pci_power_manageable(dev)) {
605 error = platform_pci_set_power_state(dev, state);
606 if (!error)
607 pci_update_current_state(dev, state);
608 } else {
609 error = -ENODEV;
610 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200611 if (!dev->pm_cap)
612 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100613 }
614
615 return error;
616}
617
618/**
619 * __pci_start_power_transition - Start power transition of a PCI device
620 * @dev: PCI device to handle.
621 * @state: State to put the device into.
622 */
623static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
624{
625 if (state == PCI_D0)
626 pci_platform_power_transition(dev, PCI_D0);
627}
628
629/**
630 * __pci_complete_power_transition - Complete power transition of a PCI device
631 * @dev: PCI device to handle.
632 * @state: State to put the device into.
633 *
634 * This function should not be called directly by device drivers.
635 */
636int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
637{
638 return state > PCI_D0 ?
639 pci_platform_power_transition(dev, state) : -EINVAL;
640}
641EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
642
643/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200644 * pci_set_power_state - Set the power state of a PCI device
645 * @dev: PCI device to handle.
646 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
647 *
Nick Andrew877d0312009-01-26 11:06:57 +0100648 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200649 * the device's PCI PM registers.
650 *
651 * RETURN VALUE:
652 * -EINVAL if the requested state is invalid.
653 * -EIO if device does not support PCI PM or its PM capabilities register has a
654 * wrong version, or device doesn't support the requested state.
655 * 0 if device already is in the requested state.
656 * 0 if device's power state has been successfully changed.
657 */
658int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
659{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200660 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200661
662 /* bound the state we're entering */
663 if (state > PCI_D3hot)
664 state = PCI_D3hot;
665 else if (state < PCI_D0)
666 state = PCI_D0;
667 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
668 /*
669 * If the device or the parent bridge do not support PCI PM,
670 * ignore the request if we're doing anything other than putting
671 * it into D0 (which would only happen on boot).
672 */
673 return 0;
674
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100675 /* Check if we're already there */
676 if (dev->current_state == state)
677 return 0;
678
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100679 __pci_start_power_transition(dev, state);
680
Alan Cox979b1792008-07-24 17:18:38 +0100681 /* This device is quirked not to be put into D3, so
682 don't put it in D3 */
683 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
684 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200685
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100686 error = pci_raw_set_power_state(dev, state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200687
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100688 if (!__pci_complete_power_transition(dev, state))
689 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200690
691 return error;
692}
693
694/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 * pci_choose_state - Choose the power state of a PCI device
696 * @dev: PCI device to be suspended
697 * @state: target sleep state for the whole system. This is the value
698 * that is passed to suspend() function.
699 *
700 * Returns PCI power state suitable for given device and given system
701 * message.
702 */
703
704pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
705{
Shaohua Liab826ca2007-07-20 10:03:22 +0800706 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
709 return PCI_D0;
710
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200711 ret = platform_pci_choose_state(dev);
712 if (ret != PCI_POWER_ERROR)
713 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700714
715 switch (state.event) {
716 case PM_EVENT_ON:
717 return PCI_D0;
718 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700719 case PM_EVENT_PRETHAW:
720 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700721 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100722 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700723 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600725 dev_info(&dev->dev, "unrecognized suspend event %d\n",
726 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 BUG();
728 }
729 return PCI_D0;
730}
731
732EXPORT_SYMBOL(pci_choose_state);
733
Yu Zhao89858512009-02-16 02:55:47 +0800734#define PCI_EXP_SAVE_REGS 7
735
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800736#define pcie_cap_has_devctl(type, flags) 1
737#define pcie_cap_has_lnkctl(type, flags) \
738 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
739 (type == PCI_EXP_TYPE_ROOT_PORT || \
740 type == PCI_EXP_TYPE_ENDPOINT || \
741 type == PCI_EXP_TYPE_LEG_END))
742#define pcie_cap_has_sltctl(type, flags) \
743 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
744 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
745 (type == PCI_EXP_TYPE_DOWNSTREAM && \
746 (flags & PCI_EXP_FLAGS_SLOT))))
747#define pcie_cap_has_rtctl(type, flags) \
748 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
749 (type == PCI_EXP_TYPE_ROOT_PORT || \
750 type == PCI_EXP_TYPE_RC_EC))
751#define pcie_cap_has_devctl2(type, flags) \
752 ((flags & PCI_EXP_FLAGS_VERS) > 1)
753#define pcie_cap_has_lnkctl2(type, flags) \
754 ((flags & PCI_EXP_FLAGS_VERS) > 1)
755#define pcie_cap_has_sltctl2(type, flags) \
756 ((flags & PCI_EXP_FLAGS_VERS) > 1)
757
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300758static int pci_save_pcie_state(struct pci_dev *dev)
759{
760 int pos, i = 0;
761 struct pci_cap_saved_state *save_state;
762 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800763 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300764
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900765 pos = pci_pcie_cap(dev);
766 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300767 return 0;
768
Eric W. Biederman9f355752007-03-08 13:06:13 -0700769 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300770 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800771 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300772 return -ENOMEM;
773 }
774 cap = (u16 *)&save_state->data[0];
775
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800776 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
777
778 if (pcie_cap_has_devctl(dev->pcie_type, flags))
779 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
780 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
781 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
782 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
783 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
784 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
785 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
786 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
787 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
788 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
789 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
790 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
791 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100792
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300793 return 0;
794}
795
796static void pci_restore_pcie_state(struct pci_dev *dev)
797{
798 int i = 0, pos;
799 struct pci_cap_saved_state *save_state;
800 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800801 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300802
803 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
804 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
805 if (!save_state || pos <= 0)
806 return;
807 cap = (u16 *)&save_state->data[0];
808
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800809 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
810
811 if (pcie_cap_has_devctl(dev->pcie_type, flags))
812 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
813 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
814 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
815 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
816 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
817 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
818 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
819 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
820 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
821 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
822 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
823 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
824 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300825}
826
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800827
828static int pci_save_pcix_state(struct pci_dev *dev)
829{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100830 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800831 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800832
833 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
834 if (pos <= 0)
835 return 0;
836
Shaohua Lif34303d2007-12-18 09:56:47 +0800837 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800838 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800839 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800840 return -ENOMEM;
841 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800842
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100843 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
844
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800845 return 0;
846}
847
848static void pci_restore_pcix_state(struct pci_dev *dev)
849{
850 int i = 0, pos;
851 struct pci_cap_saved_state *save_state;
852 u16 *cap;
853
854 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
855 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
856 if (!save_state || pos <= 0)
857 return;
858 cap = (u16 *)&save_state->data[0];
859
860 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800861}
862
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/**
865 * pci_save_state - save the PCI configuration space of a device before suspending
866 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 */
868int
869pci_save_state(struct pci_dev *dev)
870{
871 int i;
872 /* XXX: 100% dword access ok here? */
873 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200874 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100875 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300876 if ((i = pci_save_pcie_state(dev)) != 0)
877 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800878 if ((i = pci_save_pcix_state(dev)) != 0)
879 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 return 0;
881}
882
883/**
884 * pci_restore_state - Restore the saved state of a PCI device
885 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 */
887int
888pci_restore_state(struct pci_dev *dev)
889{
890 int i;
Al Virob4482a42007-10-14 19:35:40 +0100891 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Alek Duc82f63e2009-08-08 08:46:19 +0800893 if (!dev->state_saved)
894 return 0;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200895
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300896 /* PCI Express register must be restored first */
897 pci_restore_pcie_state(dev);
898
Yu, Luming8b8c8d22006-04-25 00:00:34 -0700899 /*
900 * The Base Address register should be programmed before the command
901 * register(s)
902 */
903 for (i = 15; i >= 0; i--) {
Dave Jones04d9c1a2006-04-18 21:06:51 -0700904 pci_read_config_dword(dev, i * 4, &val);
905 if (val != dev->saved_config_space[i]) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600906 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
907 "space at offset %#x (was %#x, writing %#x)\n",
908 i, val, (int)dev->saved_config_space[i]);
Dave Jones04d9c1a2006-04-18 21:06:51 -0700909 pci_write_config_dword(dev,i * 4,
910 dev->saved_config_space[i]);
911 }
912 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800913 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +0800914 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +0800915 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100916
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200917 dev->state_saved = false;
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 return 0;
920}
921
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900922static int do_pci_enable_device(struct pci_dev *dev, int bars)
923{
924 int err;
925
926 err = pci_set_power_state(dev, PCI_D0);
927 if (err < 0 && err != -EIO)
928 return err;
929 err = pcibios_enable_device(dev, bars);
930 if (err < 0)
931 return err;
932 pci_fixup_device(pci_fixup_enable, dev);
933
934 return 0;
935}
936
937/**
Tejun Heo0b62e132007-07-27 14:43:35 +0900938 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900939 * @dev: PCI device to be resumed
940 *
941 * Note this function is a backend of pci_default_resume and is not supposed
942 * to be called by normal code, write proper resume handler and use it instead.
943 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900944int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900945{
Yuji Shimada296ccb02009-04-03 16:41:46 +0900946 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900947 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
948 return 0;
949}
950
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100951static int __pci_enable_device_flags(struct pci_dev *dev,
952 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100955 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900957 if (atomic_add_return(1, &dev->enable_cnt) > 1)
958 return 0; /* already enabled */
959
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100960 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
961 if (dev->resource[i].flags & flags)
962 bars |= (1 << i);
963
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900964 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -0700965 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +0900966 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +0900967 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
970/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +1100971 * pci_enable_device_io - Initialize a device for use with IO space
972 * @dev: PCI device to be initialized
973 *
974 * Initialize device before it's used by a driver. Ask low-level code
975 * to enable I/O resources. Wake up the device if it was suspended.
976 * Beware, this function can fail.
977 */
978int pci_enable_device_io(struct pci_dev *dev)
979{
980 return __pci_enable_device_flags(dev, IORESOURCE_IO);
981}
982
983/**
984 * pci_enable_device_mem - Initialize a device for use with Memory space
985 * @dev: PCI device to be initialized
986 *
987 * Initialize device before it's used by a driver. Ask low-level code
988 * to enable Memory resources. Wake up the device if it was suspended.
989 * Beware, this function can fail.
990 */
991int pci_enable_device_mem(struct pci_dev *dev)
992{
993 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
994}
995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996/**
997 * pci_enable_device - Initialize device before it's used by a driver.
998 * @dev: PCI device to be initialized
999 *
1000 * Initialize device before it's used by a driver. Ask low-level code
1001 * to enable I/O and memory. Wake up the device if it was suspended.
1002 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001003 *
1004 * Note we don't actually enable the device many times if we call
1005 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001007int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001009 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010}
1011
Tejun Heo9ac78492007-01-20 16:00:26 +09001012/*
1013 * Managed PCI resources. This manages device on/off, intx/msi/msix
1014 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1015 * there's no need to track it separately. pci_devres is initialized
1016 * when a device is enabled using managed PCI device enable interface.
1017 */
1018struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001019 unsigned int enabled:1;
1020 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001021 unsigned int orig_intx:1;
1022 unsigned int restore_intx:1;
1023 u32 region_mask;
1024};
1025
1026static void pcim_release(struct device *gendev, void *res)
1027{
1028 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1029 struct pci_devres *this = res;
1030 int i;
1031
1032 if (dev->msi_enabled)
1033 pci_disable_msi(dev);
1034 if (dev->msix_enabled)
1035 pci_disable_msix(dev);
1036
1037 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1038 if (this->region_mask & (1 << i))
1039 pci_release_region(dev, i);
1040
1041 if (this->restore_intx)
1042 pci_intx(dev, this->orig_intx);
1043
Tejun Heo7f375f32007-02-25 04:36:01 -08001044 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001045 pci_disable_device(dev);
1046}
1047
1048static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1049{
1050 struct pci_devres *dr, *new_dr;
1051
1052 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1053 if (dr)
1054 return dr;
1055
1056 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1057 if (!new_dr)
1058 return NULL;
1059 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1060}
1061
1062static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1063{
1064 if (pci_is_managed(pdev))
1065 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1066 return NULL;
1067}
1068
1069/**
1070 * pcim_enable_device - Managed pci_enable_device()
1071 * @pdev: PCI device to be initialized
1072 *
1073 * Managed pci_enable_device().
1074 */
1075int pcim_enable_device(struct pci_dev *pdev)
1076{
1077 struct pci_devres *dr;
1078 int rc;
1079
1080 dr = get_pci_dr(pdev);
1081 if (unlikely(!dr))
1082 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001083 if (dr->enabled)
1084 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001085
1086 rc = pci_enable_device(pdev);
1087 if (!rc) {
1088 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001089 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001090 }
1091 return rc;
1092}
1093
1094/**
1095 * pcim_pin_device - Pin managed PCI device
1096 * @pdev: PCI device to pin
1097 *
1098 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1099 * driver detach. @pdev must have been enabled with
1100 * pcim_enable_device().
1101 */
1102void pcim_pin_device(struct pci_dev *pdev)
1103{
1104 struct pci_devres *dr;
1105
1106 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001107 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001108 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001109 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001110}
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112/**
1113 * pcibios_disable_device - disable arch specific PCI resources for device dev
1114 * @dev: the PCI device to disable
1115 *
1116 * Disables architecture specific PCI resources for the device. This
1117 * is the default implementation. Architecture implementations can
1118 * override this.
1119 */
1120void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1121
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001122static void do_pci_disable_device(struct pci_dev *dev)
1123{
1124 u16 pci_command;
1125
1126 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1127 if (pci_command & PCI_COMMAND_MASTER) {
1128 pci_command &= ~PCI_COMMAND_MASTER;
1129 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1130 }
1131
1132 pcibios_disable_device(dev);
1133}
1134
1135/**
1136 * pci_disable_enabled_device - Disable device without updating enable_cnt
1137 * @dev: PCI device to disable
1138 *
1139 * NOTE: This function is a backend of PCI power management routines and is
1140 * not supposed to be called drivers.
1141 */
1142void pci_disable_enabled_device(struct pci_dev *dev)
1143{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001144 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001145 do_pci_disable_device(dev);
1146}
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148/**
1149 * pci_disable_device - Disable PCI device after use
1150 * @dev: PCI device to be disabled
1151 *
1152 * Signal to the system that the PCI device is not in use by the system
1153 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001154 *
1155 * Note we don't actually disable the device until all callers of
1156 * pci_device_enable() have called pci_device_disable().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 */
1158void
1159pci_disable_device(struct pci_dev *dev)
1160{
Tejun Heo9ac78492007-01-20 16:00:26 +09001161 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001162
Tejun Heo9ac78492007-01-20 16:00:26 +09001163 dr = find_pci_dr(dev);
1164 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001165 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001166
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001167 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1168 return;
1169
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001170 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001172 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173}
1174
1175/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001176 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001177 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001178 * @state: Reset state to enter into
1179 *
1180 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001181 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001182 * implementation. Architecture implementations can override this.
1183 */
1184int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1185 enum pcie_reset_state state)
1186{
1187 return -EINVAL;
1188}
1189
1190/**
1191 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001192 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001193 * @state: Reset state to enter into
1194 *
1195 *
1196 * Sets the PCI reset state for the device.
1197 */
1198int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1199{
1200 return pcibios_set_pcie_reset_state(dev, state);
1201}
1202
1203/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001204 * pci_check_pme_status - Check if given device has generated PME.
1205 * @dev: Device to check.
1206 *
1207 * Check the PME status of the device and if set, clear it and clear PME enable
1208 * (if set). Return 'true' if PME status and PME enable were both set or
1209 * 'false' otherwise.
1210 */
1211bool pci_check_pme_status(struct pci_dev *dev)
1212{
1213 int pmcsr_pos;
1214 u16 pmcsr;
1215 bool ret = false;
1216
1217 if (!dev->pm_cap)
1218 return false;
1219
1220 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1221 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1222 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1223 return false;
1224
1225 /* Clear PME status. */
1226 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1227 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1228 /* Disable PME to avoid interrupt flood. */
1229 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1230 ret = true;
1231 }
1232
1233 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1234
1235 return ret;
1236}
1237
1238/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001239 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1240 * @dev: Device to handle.
1241 * @ign: Ignored.
1242 *
1243 * Check if @dev has generated PME and queue a resume request for it in that
1244 * case.
1245 */
1246static int pci_pme_wakeup(struct pci_dev *dev, void *ign)
1247{
1248 if (pci_check_pme_status(dev))
1249 pm_request_resume(&dev->dev);
1250 return 0;
1251}
1252
1253/**
1254 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1255 * @bus: Top bus of the subtree to walk.
1256 */
1257void pci_pme_wakeup_bus(struct pci_bus *bus)
1258{
1259 if (bus)
1260 pci_walk_bus(bus, pci_pme_wakeup, NULL);
1261}
1262
1263/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001264 * pci_pme_capable - check the capability of PCI device to generate PME#
1265 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001266 * @state: PCI state from which device will issue PME#.
1267 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001268bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001269{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001270 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001271 return false;
1272
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001273 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001274}
1275
1276/**
1277 * pci_pme_active - enable or disable PCI device's PME# function
1278 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001279 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1280 *
1281 * The caller must verify that the device is capable of generating PME# before
1282 * calling this function with @enable equal to 'true'.
1283 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001284void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001285{
1286 u16 pmcsr;
1287
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001288 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001289 return;
1290
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001291 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001292 /* Clear PME_Status by writing 1 to it and enable PME# */
1293 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1294 if (!enable)
1295 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1296
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001297 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001298
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001299 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001300 enable ? "enabled" : "disabled");
1301}
1302
1303/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001304 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001305 * @dev: PCI device affected
1306 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001307 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001308 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 *
David Brownell075c1772007-04-26 00:12:06 -07001310 * This enables the device as a wakeup event source, or disables it.
1311 * When such events involves platform-specific hooks, those hooks are
1312 * called automatically by this routine.
1313 *
1314 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001315 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001316 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001317 * RETURN VALUE:
1318 * 0 is returned on success
1319 * -EINVAL is returned if device is not supposed to wake up the system
1320 * Error code depending on the platform is returned if both the platform and
1321 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001323int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1324 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001326 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001328 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001329 return -EINVAL;
1330
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001331 /* Don't do the same thing twice in a row for one device. */
1332 if (!!enable == !!dev->wakeup_prepared)
1333 return 0;
1334
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001335 /*
1336 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1337 * Anderson we should be doing PME# wake enable followed by ACPI wake
1338 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001339 */
1340
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001341 if (enable) {
1342 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001343
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001344 if (pci_pme_capable(dev, state))
1345 pci_pme_active(dev, true);
1346 else
1347 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001348 error = runtime ? platform_pci_run_wake(dev, true) :
1349 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001350 if (ret)
1351 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001352 if (!ret)
1353 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001354 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001355 if (runtime)
1356 platform_pci_run_wake(dev, false);
1357 else
1358 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001359 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001360 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001361 }
1362
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001363 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001364}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001365EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001366
1367/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001368 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1369 * @dev: PCI device to prepare
1370 * @enable: True to enable wake-up event generation; false to disable
1371 *
1372 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1373 * and this function allows them to set that up cleanly - pci_enable_wake()
1374 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1375 * ordering constraints.
1376 *
1377 * This function only returns error code if the device is not capable of
1378 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1379 * enable wake-up power for it.
1380 */
1381int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1382{
1383 return pci_pme_capable(dev, PCI_D3cold) ?
1384 pci_enable_wake(dev, PCI_D3cold, enable) :
1385 pci_enable_wake(dev, PCI_D3hot, enable);
1386}
1387
1388/**
Jesse Barnes37139072008-07-28 11:49:26 -07001389 * pci_target_state - find an appropriate low power state for a given PCI dev
1390 * @dev: PCI device
1391 *
1392 * Use underlying platform code to find a supported low power state for @dev.
1393 * If the platform can't manage @dev, return the deepest state from which it
1394 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001395 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001396pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001397{
1398 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001399
1400 if (platform_pci_power_manageable(dev)) {
1401 /*
1402 * Call the platform to choose the target state of the device
1403 * and enable wake-up from this state if supported.
1404 */
1405 pci_power_t state = platform_pci_choose_state(dev);
1406
1407 switch (state) {
1408 case PCI_POWER_ERROR:
1409 case PCI_UNKNOWN:
1410 break;
1411 case PCI_D1:
1412 case PCI_D2:
1413 if (pci_no_d1d2(dev))
1414 break;
1415 default:
1416 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001417 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001418 } else if (!dev->pm_cap) {
1419 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001420 } else if (device_may_wakeup(&dev->dev)) {
1421 /*
1422 * Find the deepest state from which the device can generate
1423 * wake-up events, make it the target state and enable device
1424 * to generate PME#.
1425 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001426 if (dev->pme_support) {
1427 while (target_state
1428 && !(dev->pme_support & (1 << target_state)))
1429 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001430 }
1431 }
1432
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001433 return target_state;
1434}
1435
1436/**
1437 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1438 * @dev: Device to handle.
1439 *
1440 * Choose the power state appropriate for the device depending on whether
1441 * it can wake up the system and/or is power manageable by the platform
1442 * (PCI_D3hot is the default) and put the device into that state.
1443 */
1444int pci_prepare_to_sleep(struct pci_dev *dev)
1445{
1446 pci_power_t target_state = pci_target_state(dev);
1447 int error;
1448
1449 if (target_state == PCI_POWER_ERROR)
1450 return -EIO;
1451
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001452 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001453
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001454 error = pci_set_power_state(dev, target_state);
1455
1456 if (error)
1457 pci_enable_wake(dev, target_state, false);
1458
1459 return error;
1460}
1461
1462/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001463 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001464 * @dev: Device to handle.
1465 *
1466 * Disable device's sytem wake-up capability and put it into D0.
1467 */
1468int pci_back_from_sleep(struct pci_dev *dev)
1469{
1470 pci_enable_wake(dev, PCI_D0, false);
1471 return pci_set_power_state(dev, PCI_D0);
1472}
1473
1474/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001475 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1476 * @dev: PCI device being suspended.
1477 *
1478 * Prepare @dev to generate wake-up events at run time and put it into a low
1479 * power state.
1480 */
1481int pci_finish_runtime_suspend(struct pci_dev *dev)
1482{
1483 pci_power_t target_state = pci_target_state(dev);
1484 int error;
1485
1486 if (target_state == PCI_POWER_ERROR)
1487 return -EIO;
1488
1489 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1490
1491 error = pci_set_power_state(dev, target_state);
1492
1493 if (error)
1494 __pci_enable_wake(dev, target_state, true, false);
1495
1496 return error;
1497}
1498
1499/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001500 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1501 * @dev: Device to check.
1502 *
1503 * Return true if the device itself is cabable of generating wake-up events
1504 * (through the platform or using the native PCIe PME) or if the device supports
1505 * PME and one of its upstream bridges can generate wake-up events.
1506 */
1507bool pci_dev_run_wake(struct pci_dev *dev)
1508{
1509 struct pci_bus *bus = dev->bus;
1510
1511 if (device_run_wake(&dev->dev))
1512 return true;
1513
1514 if (!dev->pme_support)
1515 return false;
1516
1517 while (bus->parent) {
1518 struct pci_dev *bridge = bus->self;
1519
1520 if (device_run_wake(&bridge->dev))
1521 return true;
1522
1523 bus = bus->parent;
1524 }
1525
1526 /* We have reached the root bus. */
1527 if (bus->bridge)
1528 return device_run_wake(bus->bridge);
1529
1530 return false;
1531}
1532EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1533
1534/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001535 * pci_pm_init - Initialize PM functions of given PCI device
1536 * @dev: PCI device to handle.
1537 */
1538void pci_pm_init(struct pci_dev *dev)
1539{
1540 int pm;
1541 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001542
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001543 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001544 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001545 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001546
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001547 dev->pm_cap = 0;
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 /* find PCI PM capability in list */
1550 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001551 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001552 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001554 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001556 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1557 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1558 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001559 return;
David Brownell075c1772007-04-26 00:12:06 -07001560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001562 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001563 dev->d3_delay = PCI_PM_D3_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001564
1565 dev->d1_support = false;
1566 dev->d2_support = false;
1567 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001568 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001569 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001570 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001571 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001572
1573 if (dev->d1_support || dev->d2_support)
1574 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001575 dev->d1_support ? " D1" : "",
1576 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001577 }
1578
1579 pmc &= PCI_PM_CAP_PME_MASK;
1580 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001581 dev_printk(KERN_DEBUG, &dev->dev,
1582 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001583 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1584 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1585 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1586 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1587 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001588 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001589 /*
1590 * Make device's PM flags reflect the wake-up capability, but
1591 * let the user space enable it to wake up the system as needed.
1592 */
1593 device_set_wakeup_capable(&dev->dev, true);
1594 device_set_wakeup_enable(&dev->dev, false);
1595 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001596 pci_pme_active(dev, false);
1597 } else {
1598 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
Yu Zhao58c3a722008-10-14 14:02:53 +08001602/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001603 * platform_pci_wakeup_init - init platform wakeup if present
1604 * @dev: PCI device
1605 *
1606 * Some devices don't have PCI PM caps but can still generate wakeup
1607 * events through platform methods (like ACPI events). If @dev supports
1608 * platform wakeup events, set the device flag to indicate as much. This
1609 * may be redundant if the device also supports PCI PM caps, but double
1610 * initialization should be safe in that case.
1611 */
1612void platform_pci_wakeup_init(struct pci_dev *dev)
1613{
1614 if (!platform_pci_can_wakeup(dev))
1615 return;
1616
1617 device_set_wakeup_capable(&dev->dev, true);
1618 device_set_wakeup_enable(&dev->dev, false);
1619 platform_pci_sleep_wake(dev, false);
1620}
1621
1622/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001623 * pci_add_save_buffer - allocate buffer for saving given capability registers
1624 * @dev: the PCI device
1625 * @cap: the capability to allocate the buffer for
1626 * @size: requested size of the buffer
1627 */
1628static int pci_add_cap_save_buffer(
1629 struct pci_dev *dev, char cap, unsigned int size)
1630{
1631 int pos;
1632 struct pci_cap_saved_state *save_state;
1633
1634 pos = pci_find_capability(dev, cap);
1635 if (pos <= 0)
1636 return 0;
1637
1638 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1639 if (!save_state)
1640 return -ENOMEM;
1641
1642 save_state->cap_nr = cap;
1643 pci_add_saved_cap(dev, save_state);
1644
1645 return 0;
1646}
1647
1648/**
1649 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1650 * @dev: the PCI device
1651 */
1652void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1653{
1654 int error;
1655
Yu Zhao89858512009-02-16 02:55:47 +08001656 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1657 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001658 if (error)
1659 dev_err(&dev->dev,
1660 "unable to preallocate PCI Express save buffer\n");
1661
1662 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1663 if (error)
1664 dev_err(&dev->dev,
1665 "unable to preallocate PCI-X save buffer\n");
1666}
1667
1668/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001669 * pci_enable_ari - enable ARI forwarding if hardware support it
1670 * @dev: the PCI device
1671 */
1672void pci_enable_ari(struct pci_dev *dev)
1673{
1674 int pos;
1675 u32 cap;
1676 u16 ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08001677 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001678
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001679 if (!pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08001680 return;
1681
Zhao, Yu81135872008-10-23 13:15:39 +08001682 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08001683 if (!pos)
1684 return;
1685
Zhao, Yu81135872008-10-23 13:15:39 +08001686 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001687 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08001688 return;
1689
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001690 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08001691 if (!pos)
1692 return;
1693
1694 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08001695 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1696 return;
1697
Zhao, Yu81135872008-10-23 13:15:39 +08001698 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001699 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08001700 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08001701
Zhao, Yu81135872008-10-23 13:15:39 +08001702 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08001703}
1704
Chris Wright5d990b62009-12-04 12:15:21 -08001705static int pci_acs_enable;
1706
1707/**
1708 * pci_request_acs - ask for ACS to be enabled if supported
1709 */
1710void pci_request_acs(void)
1711{
1712 pci_acs_enable = 1;
1713}
1714
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001715/**
Allen Kayae21ee62009-10-07 10:27:17 -07001716 * pci_enable_acs - enable ACS if hardware support it
1717 * @dev: the PCI device
1718 */
1719void pci_enable_acs(struct pci_dev *dev)
1720{
1721 int pos;
1722 u16 cap;
1723 u16 ctrl;
1724
Chris Wright5d990b62009-12-04 12:15:21 -08001725 if (!pci_acs_enable)
1726 return;
1727
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001728 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07001729 return;
1730
1731 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
1732 if (!pos)
1733 return;
1734
1735 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
1736 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
1737
1738 /* Source Validation */
1739 ctrl |= (cap & PCI_ACS_SV);
1740
1741 /* P2P Request Redirect */
1742 ctrl |= (cap & PCI_ACS_RR);
1743
1744 /* P2P Completion Redirect */
1745 ctrl |= (cap & PCI_ACS_CR);
1746
1747 /* Upstream Forwarding */
1748 ctrl |= (cap & PCI_ACS_UF);
1749
1750 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
1751}
1752
1753/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001754 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1755 * @dev: the PCI device
1756 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1757 *
1758 * Perform INTx swizzling for a device behind one level of bridge. This is
1759 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001760 * behind bridges on add-in cards. For devices with ARI enabled, the slot
1761 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
1762 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001763 */
1764u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1765{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07001766 int slot;
1767
1768 if (pci_ari_enabled(dev->bus))
1769 slot = 0;
1770 else
1771 slot = PCI_SLOT(dev->devfn);
1772
1773 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001774}
1775
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776int
1777pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1778{
1779 u8 pin;
1780
Kristen Accardi514d2072005-11-02 16:24:39 -08001781 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 if (!pin)
1783 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07001784
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09001785 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07001786 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 dev = dev->bus->self;
1788 }
1789 *bridge = dev;
1790 return pin;
1791}
1792
1793/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001794 * pci_common_swizzle - swizzle INTx all the way to root bridge
1795 * @dev: the PCI device
1796 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1797 *
1798 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1799 * bridges all the way up to a PCI root bus.
1800 */
1801u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1802{
1803 u8 pin = *pinp;
1804
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09001805 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07001806 pin = pci_swizzle_interrupt_pin(dev, pin);
1807 dev = dev->bus->self;
1808 }
1809 *pinp = pin;
1810 return PCI_SLOT(dev->devfn);
1811}
1812
1813/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 * pci_release_region - Release a PCI bar
1815 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1816 * @bar: BAR to release
1817 *
1818 * Releases the PCI I/O and memory resources previously reserved by a
1819 * successful call to pci_request_region. Call this function only
1820 * after all use of the PCI regions has ceased.
1821 */
1822void pci_release_region(struct pci_dev *pdev, int bar)
1823{
Tejun Heo9ac78492007-01-20 16:00:26 +09001824 struct pci_devres *dr;
1825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 if (pci_resource_len(pdev, bar) == 0)
1827 return;
1828 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1829 release_region(pci_resource_start(pdev, bar),
1830 pci_resource_len(pdev, bar));
1831 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1832 release_mem_region(pci_resource_start(pdev, bar),
1833 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09001834
1835 dr = find_pci_dr(pdev);
1836 if (dr)
1837 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838}
1839
1840/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001841 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 * @pdev: PCI device whose resources are to be reserved
1843 * @bar: BAR to be reserved
1844 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001845 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 *
1847 * Mark the PCI region associated with PCI device @pdev BR @bar as
1848 * being reserved by owner @res_name. Do not access any
1849 * address inside the PCI regions unless this call returns
1850 * successfully.
1851 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001852 * If @exclusive is set, then the region is marked so that userspace
1853 * is explicitly not allowed to map the resource via /dev/mem or
1854 * sysfs MMIO access.
1855 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 * Returns 0 on success, or %EBUSY on error. A warning
1857 * message is also printed on failure.
1858 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07001859static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1860 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
Tejun Heo9ac78492007-01-20 16:00:26 +09001862 struct pci_devres *dr;
1863
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 if (pci_resource_len(pdev, bar) == 0)
1865 return 0;
1866
1867 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1868 if (!request_region(pci_resource_start(pdev, bar),
1869 pci_resource_len(pdev, bar), res_name))
1870 goto err_out;
1871 }
1872 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07001873 if (!__request_mem_region(pci_resource_start(pdev, bar),
1874 pci_resource_len(pdev, bar), res_name,
1875 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 goto err_out;
1877 }
Tejun Heo9ac78492007-01-20 16:00:26 +09001878
1879 dr = find_pci_dr(pdev);
1880 if (dr)
1881 dr->region_mask |= 1 << bar;
1882
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 return 0;
1884
1885err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001886 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11001887 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 return -EBUSY;
1889}
1890
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001891/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001892 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001893 * @pdev: PCI device whose resources are to be reserved
1894 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001895 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07001896 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08001897 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07001898 * being reserved by owner @res_name. Do not access any
1899 * address inside the PCI regions unless this call returns
1900 * successfully.
1901 *
1902 * Returns 0 on success, or %EBUSY on error. A warning
1903 * message is also printed on failure.
1904 */
1905int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1906{
1907 return __pci_request_region(pdev, bar, res_name, 0);
1908}
1909
1910/**
1911 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1912 * @pdev: PCI device whose resources are to be reserved
1913 * @bar: BAR to be reserved
1914 * @res_name: Name to be associated with resource.
1915 *
1916 * Mark the PCI region associated with PCI device @pdev BR @bar as
1917 * being reserved by owner @res_name. Do not access any
1918 * address inside the PCI regions unless this call returns
1919 * successfully.
1920 *
1921 * Returns 0 on success, or %EBUSY on error. A warning
1922 * message is also printed on failure.
1923 *
1924 * The key difference that _exclusive makes it that userspace is
1925 * explicitly not allowed to map the resource via /dev/mem or
1926 * sysfs.
1927 */
1928int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1929{
1930 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1931}
1932/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001933 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1934 * @pdev: PCI device whose resources were previously reserved
1935 * @bars: Bitmask of BARs to be released
1936 *
1937 * Release selected PCI I/O and memory resources previously reserved.
1938 * Call this function only after all use of the PCI regions has ceased.
1939 */
1940void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1941{
1942 int i;
1943
1944 for (i = 0; i < 6; i++)
1945 if (bars & (1 << i))
1946 pci_release_region(pdev, i);
1947}
1948
Arjan van de Vene8de1482008-10-22 19:55:31 -07001949int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1950 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001951{
1952 int i;
1953
1954 for (i = 0; i < 6; i++)
1955 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07001956 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001957 goto err_out;
1958 return 0;
1959
1960err_out:
1961 while(--i >= 0)
1962 if (bars & (1 << i))
1963 pci_release_region(pdev, i);
1964
1965 return -EBUSY;
1966}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
Arjan van de Vene8de1482008-10-22 19:55:31 -07001968
1969/**
1970 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1971 * @pdev: PCI device whose resources are to be reserved
1972 * @bars: Bitmask of BARs to be requested
1973 * @res_name: Name to be associated with resource
1974 */
1975int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1976 const char *res_name)
1977{
1978 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1979}
1980
1981int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1982 int bars, const char *res_name)
1983{
1984 return __pci_request_selected_regions(pdev, bars, res_name,
1985 IORESOURCE_EXCLUSIVE);
1986}
1987
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988/**
1989 * pci_release_regions - Release reserved PCI I/O and memory resources
1990 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1991 *
1992 * Releases all PCI I/O and memory resources previously reserved by a
1993 * successful call to pci_request_regions. Call this function only
1994 * after all use of the PCI regions has ceased.
1995 */
1996
1997void pci_release_regions(struct pci_dev *pdev)
1998{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09001999 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000}
2001
2002/**
2003 * pci_request_regions - Reserved PCI I/O and memory resources
2004 * @pdev: PCI device whose resources are to be reserved
2005 * @res_name: Name to be associated with resource.
2006 *
2007 * Mark all PCI regions associated with PCI device @pdev as
2008 * being reserved by owner @res_name. Do not access any
2009 * address inside the PCI regions unless this call returns
2010 * successfully.
2011 *
2012 * Returns 0 on success, or %EBUSY on error. A warning
2013 * message is also printed on failure.
2014 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002015int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002017 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018}
2019
2020/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002021 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2022 * @pdev: PCI device whose resources are to be reserved
2023 * @res_name: Name to be associated with resource.
2024 *
2025 * Mark all PCI regions associated with PCI device @pdev as
2026 * being reserved by owner @res_name. Do not access any
2027 * address inside the PCI regions unless this call returns
2028 * successfully.
2029 *
2030 * pci_request_regions_exclusive() will mark the region so that
2031 * /dev/mem and the sysfs MMIO access will not be allowed.
2032 *
2033 * Returns 0 on success, or %EBUSY on error. A warning
2034 * message is also printed on failure.
2035 */
2036int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2037{
2038 return pci_request_selected_regions_exclusive(pdev,
2039 ((1 << 6) - 1), res_name);
2040}
2041
Ben Hutchings6a479072008-12-23 03:08:29 +00002042static void __pci_set_master(struct pci_dev *dev, bool enable)
2043{
2044 u16 old_cmd, cmd;
2045
2046 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2047 if (enable)
2048 cmd = old_cmd | PCI_COMMAND_MASTER;
2049 else
2050 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2051 if (cmd != old_cmd) {
2052 dev_dbg(&dev->dev, "%s bus mastering\n",
2053 enable ? "enabling" : "disabling");
2054 pci_write_config_word(dev, PCI_COMMAND, cmd);
2055 }
2056 dev->is_busmaster = enable;
2057}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002058
2059/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 * pci_set_master - enables bus-mastering for device dev
2061 * @dev: the PCI device to enable
2062 *
2063 * Enables bus-mastering on the device and calls pcibios_set_master()
2064 * to do the needed arch specific settings.
2065 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002066void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067{
Ben Hutchings6a479072008-12-23 03:08:29 +00002068 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 pcibios_set_master(dev);
2070}
2071
Ben Hutchings6a479072008-12-23 03:08:29 +00002072/**
2073 * pci_clear_master - disables bus-mastering for device dev
2074 * @dev: the PCI device to disable
2075 */
2076void pci_clear_master(struct pci_dev *dev)
2077{
2078 __pci_set_master(dev, false);
2079}
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002082 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2083 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002085 * Helper function for pci_set_mwi.
2086 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2088 *
2089 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2090 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002091int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092{
2093 u8 cacheline_size;
2094
2095 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002096 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
2098 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2099 equal to or multiple of the right value. */
2100 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2101 if (cacheline_size >= pci_cache_line_size &&
2102 (cacheline_size % pci_cache_line_size) == 0)
2103 return 0;
2104
2105 /* Write the correct value. */
2106 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2107 /* Read it back. */
2108 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2109 if (cacheline_size == pci_cache_line_size)
2110 return 0;
2111
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002112 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2113 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114
2115 return -EINVAL;
2116}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002117EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2118
2119#ifdef PCI_DISABLE_MWI
2120int pci_set_mwi(struct pci_dev *dev)
2121{
2122 return 0;
2123}
2124
2125int pci_try_set_mwi(struct pci_dev *dev)
2126{
2127 return 0;
2128}
2129
2130void pci_clear_mwi(struct pci_dev *dev)
2131{
2132}
2133
2134#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
2136/**
2137 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2138 * @dev: the PCI device for which MWI is enabled
2139 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002140 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 *
2142 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2143 */
2144int
2145pci_set_mwi(struct pci_dev *dev)
2146{
2147 int rc;
2148 u16 cmd;
2149
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002150 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 if (rc)
2152 return rc;
2153
2154 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2155 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002156 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 cmd |= PCI_COMMAND_INVALIDATE;
2158 pci_write_config_word(dev, PCI_COMMAND, cmd);
2159 }
2160
2161 return 0;
2162}
2163
2164/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002165 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2166 * @dev: the PCI device for which MWI is enabled
2167 *
2168 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2169 * Callers are not required to check the return value.
2170 *
2171 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2172 */
2173int pci_try_set_mwi(struct pci_dev *dev)
2174{
2175 int rc = pci_set_mwi(dev);
2176 return rc;
2177}
2178
2179/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2181 * @dev: the PCI device to disable
2182 *
2183 * Disables PCI Memory-Write-Invalidate transaction on the device
2184 */
2185void
2186pci_clear_mwi(struct pci_dev *dev)
2187{
2188 u16 cmd;
2189
2190 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2191 if (cmd & PCI_COMMAND_INVALIDATE) {
2192 cmd &= ~PCI_COMMAND_INVALIDATE;
2193 pci_write_config_word(dev, PCI_COMMAND, cmd);
2194 }
2195}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002196#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
Brett M Russa04ce0f2005-08-15 15:23:41 -04002198/**
2199 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002200 * @pdev: the PCI device to operate on
2201 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002202 *
2203 * Enables/disables PCI INTx for device dev
2204 */
2205void
2206pci_intx(struct pci_dev *pdev, int enable)
2207{
2208 u16 pci_command, new;
2209
2210 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2211
2212 if (enable) {
2213 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2214 } else {
2215 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2216 }
2217
2218 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002219 struct pci_devres *dr;
2220
Brett M Russ2fd9d742005-09-09 10:02:22 -07002221 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002222
2223 dr = find_pci_dr(pdev);
2224 if (dr && !dr->restore_intx) {
2225 dr->restore_intx = 1;
2226 dr->orig_intx = !enable;
2227 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002228 }
2229}
2230
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002231/**
2232 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002233 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002234 *
2235 * If you want to use msi see pci_enable_msi and friends.
2236 * This is a lower level primitive that allows us to disable
2237 * msi operation at the device level.
2238 */
2239void pci_msi_off(struct pci_dev *dev)
2240{
2241 int pos;
2242 u16 control;
2243
2244 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2245 if (pos) {
2246 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2247 control &= ~PCI_MSI_FLAGS_ENABLE;
2248 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2249 }
2250 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2251 if (pos) {
2252 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2253 control &= ~PCI_MSIX_FLAGS_ENABLE;
2254 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2255 }
2256}
2257
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
2259/*
2260 * These can be overridden by arch-specific implementations
2261 */
2262int
2263pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2264{
2265 if (!pci_dma_supported(dev, mask))
2266 return -EIO;
2267
2268 dev->dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002269 dev_dbg(&dev->dev, "using %dbit DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
2271 return 0;
2272}
2273
2274int
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2276{
2277 if (!pci_dma_supported(dev, mask))
2278 return -EIO;
2279
2280 dev->dev.coherent_dma_mask = mask;
Yinghai Luc6a41572009-11-25 16:28:50 -08002281 dev_dbg(&dev->dev, "using %dbit consistent DMA mask\n", fls64(mask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
2283 return 0;
2284}
2285#endif
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002286
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002287#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
2288int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2289{
2290 return dma_set_max_seg_size(&dev->dev, size);
2291}
2292EXPORT_SYMBOL(pci_set_dma_max_seg_size);
2293#endif
2294
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002295#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
2296int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2297{
2298 return dma_set_seg_boundary(&dev->dev, mask);
2299}
2300EXPORT_SYMBOL(pci_set_dma_seg_boundary);
2301#endif
2302
Yu Zhao8c1c6992009-06-13 15:52:13 +08002303static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002304{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002305 int i;
2306 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002307 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002308 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002309
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002310 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002311 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002312 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002313
2314 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002315 if (!(cap & PCI_EXP_DEVCAP_FLR))
2316 return -ENOTTY;
2317
Sheng Yangd91cdc72008-11-11 17:17:47 +08002318 if (probe)
2319 return 0;
2320
Sheng Yang8dd7f802008-10-21 17:38:25 +08002321 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002322 for (i = 0; i < 4; i++) {
2323 if (i)
2324 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002325
Yu Zhao8c1c6992009-06-13 15:52:13 +08002326 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2327 if (!(status & PCI_EXP_DEVSTA_TRPND))
2328 goto clear;
2329 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002330
Yu Zhao8c1c6992009-06-13 15:52:13 +08002331 dev_err(&dev->dev, "transaction is not cleared; "
2332 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08002333
Yu Zhao8c1c6992009-06-13 15:52:13 +08002334clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02002335 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2336 control |= PCI_EXP_DEVCTL_BCR_FLR;
2337 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2338
Yu Zhao8c1c6992009-06-13 15:52:13 +08002339 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002340
Sheng Yang8dd7f802008-10-21 17:38:25 +08002341 return 0;
2342}
Sheng Yangd91cdc72008-11-11 17:17:47 +08002343
Yu Zhao8c1c6992009-06-13 15:52:13 +08002344static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08002345{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002346 int i;
2347 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08002348 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002349 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08002350
Yu Zhao8c1c6992009-06-13 15:52:13 +08002351 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2352 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08002353 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08002354
2355 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08002356 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2357 return -ENOTTY;
2358
2359 if (probe)
2360 return 0;
2361
Sheng Yang1ca88792008-11-11 17:17:48 +08002362 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002363 for (i = 0; i < 4; i++) {
2364 if (i)
2365 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002366
Yu Zhao8c1c6992009-06-13 15:52:13 +08002367 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
2368 if (!(status & PCI_AF_STATUS_TP))
2369 goto clear;
2370 }
2371
2372 dev_err(&dev->dev, "transaction is not cleared; "
2373 "proceeding with reset anyway\n");
2374
2375clear:
2376 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08002377 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08002378
Sheng Yang1ca88792008-11-11 17:17:48 +08002379 return 0;
2380}
2381
Yu Zhaof85876b2009-06-13 15:52:14 +08002382static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08002383{
Yu Zhaof85876b2009-06-13 15:52:14 +08002384 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002385
Yu Zhaof85876b2009-06-13 15:52:14 +08002386 if (!dev->pm_cap)
2387 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08002388
Yu Zhaof85876b2009-06-13 15:52:14 +08002389 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
2390 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
2391 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08002392
Yu Zhaof85876b2009-06-13 15:52:14 +08002393 if (probe)
2394 return 0;
2395
2396 if (dev->current_state != PCI_D0)
2397 return -EINVAL;
2398
2399 csr &= ~PCI_PM_CTRL_STATE_MASK;
2400 csr |= PCI_D3hot;
2401 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002402 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002403
2404 csr &= ~PCI_PM_CTRL_STATE_MASK;
2405 csr |= PCI_D0;
2406 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002407 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08002408
2409 return 0;
2410}
2411
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002412static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
2413{
2414 u16 ctrl;
2415 struct pci_dev *pdev;
2416
Yu Zhao654b75e2009-06-26 14:04:46 +08002417 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002418 return -ENOTTY;
2419
2420 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
2421 if (pdev != dev)
2422 return -ENOTTY;
2423
2424 if (probe)
2425 return 0;
2426
2427 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
2428 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
2429 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2430 msleep(100);
2431
2432 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
2433 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
2434 msleep(100);
2435
2436 return 0;
2437}
2438
Yu Zhao8c1c6992009-06-13 15:52:13 +08002439static int pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002440{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002441 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002442
Yu Zhao8c1c6992009-06-13 15:52:13 +08002443 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08002444
Yu Zhao8c1c6992009-06-13 15:52:13 +08002445 if (!probe) {
2446 pci_block_user_cfg_access(dev);
2447 /* block PM suspend, driver probe, etc. */
2448 down(&dev->dev.sem);
2449 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08002450
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002451 rc = pci_dev_specific_reset(dev, probe);
2452 if (rc != -ENOTTY)
2453 goto done;
2454
Yu Zhao8c1c6992009-06-13 15:52:13 +08002455 rc = pcie_flr(dev, probe);
2456 if (rc != -ENOTTY)
2457 goto done;
2458
2459 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08002460 if (rc != -ENOTTY)
2461 goto done;
2462
2463 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08002464 if (rc != -ENOTTY)
2465 goto done;
2466
2467 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08002468done:
2469 if (!probe) {
2470 up(&dev->dev.sem);
2471 pci_unblock_user_cfg_access(dev);
2472 }
2473
2474 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002475}
2476
2477/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002478 * __pci_reset_function - reset a PCI device function
2479 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002480 *
2481 * Some devices allow an individual function to be reset without affecting
2482 * other functions in the same device. The PCI device must be responsive
2483 * to PCI config space in order to use this function.
2484 *
2485 * The device function is presumed to be unused when this function is called.
2486 * Resetting the device will make the contents of PCI configuration space
2487 * random, so any caller of this must be prepared to reinitialise the
2488 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2489 * etc.
2490 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002491 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002492 * device doesn't support resetting a single function.
2493 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08002494int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08002495{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002496 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002497}
Yu Zhao8c1c6992009-06-13 15:52:13 +08002498EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002499
2500/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03002501 * pci_probe_reset_function - check whether the device can be safely reset
2502 * @dev: PCI device to reset
2503 *
2504 * Some devices allow an individual function to be reset without affecting
2505 * other functions in the same device. The PCI device must be responsive
2506 * to PCI config space in order to use this function.
2507 *
2508 * Returns 0 if the device function can be reset or negative if the
2509 * device doesn't support resetting a single function.
2510 */
2511int pci_probe_reset_function(struct pci_dev *dev)
2512{
2513 return pci_dev_reset(dev, 1);
2514}
2515
2516/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08002517 * pci_reset_function - quiesce and reset a PCI device function
2518 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08002519 *
2520 * Some devices allow an individual function to be reset without affecting
2521 * other functions in the same device. The PCI device must be responsive
2522 * to PCI config space in order to use this function.
2523 *
2524 * This function does not just reset the PCI portion of a device, but
2525 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08002526 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08002527 * over the reset.
2528 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08002529 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08002530 * device doesn't support resetting a single function.
2531 */
2532int pci_reset_function(struct pci_dev *dev)
2533{
Yu Zhao8c1c6992009-06-13 15:52:13 +08002534 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002535
Yu Zhao8c1c6992009-06-13 15:52:13 +08002536 rc = pci_dev_reset(dev, 1);
2537 if (rc)
2538 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002539
Sheng Yang8dd7f802008-10-21 17:38:25 +08002540 pci_save_state(dev);
2541
Yu Zhao8c1c6992009-06-13 15:52:13 +08002542 /*
2543 * both INTx and MSI are disabled after the Interrupt Disable bit
2544 * is set and the Bus Master bit is cleared.
2545 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08002546 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2547
Yu Zhao8c1c6992009-06-13 15:52:13 +08002548 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002549
2550 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08002551
Yu Zhao8c1c6992009-06-13 15:52:13 +08002552 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08002553}
2554EXPORT_SYMBOL_GPL(pci_reset_function);
2555
2556/**
Peter Orubad556ad42007-05-15 13:59:13 +02002557 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2558 * @dev: PCI device to query
2559 *
2560 * Returns mmrbc: maximum designed memory read count in bytes
2561 * or appropriate error value.
2562 */
2563int pcix_get_max_mmrbc(struct pci_dev *dev)
2564{
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002565 int err, cap;
Peter Orubad556ad42007-05-15 13:59:13 +02002566 u32 stat;
2567
2568 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2569 if (!cap)
2570 return -EINVAL;
2571
2572 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2573 if (err)
2574 return -EINVAL;
2575
Andrew Mortonb7b095c2007-07-09 11:55:50 -07002576 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
Peter Orubad556ad42007-05-15 13:59:13 +02002577}
2578EXPORT_SYMBOL(pcix_get_max_mmrbc);
2579
2580/**
2581 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2582 * @dev: PCI device to query
2583 *
2584 * Returns mmrbc: maximum memory read count in bytes
2585 * or appropriate error value.
2586 */
2587int pcix_get_mmrbc(struct pci_dev *dev)
2588{
2589 int ret, cap;
2590 u32 cmd;
2591
2592 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2593 if (!cap)
2594 return -EINVAL;
2595
2596 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2597 if (!ret)
2598 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2599
2600 return ret;
2601}
2602EXPORT_SYMBOL(pcix_get_mmrbc);
2603
2604/**
2605 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2606 * @dev: PCI device to query
2607 * @mmrbc: maximum memory read count in bytes
2608 * valid values are 512, 1024, 2048, 4096
2609 *
2610 * If possible sets maximum memory read byte count, some bridges have erratas
2611 * that prevent this.
2612 */
2613int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2614{
2615 int cap, err = -EINVAL;
2616 u32 stat, cmd, v, o;
2617
vignesh babu229f5af2007-08-13 18:23:14 +05302618 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Peter Orubad556ad42007-05-15 13:59:13 +02002619 goto out;
2620
2621 v = ffs(mmrbc) - 10;
2622
2623 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2624 if (!cap)
2625 goto out;
2626
2627 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2628 if (err)
2629 goto out;
2630
2631 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2632 return -E2BIG;
2633
2634 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2635 if (err)
2636 goto out;
2637
2638 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2639 if (o != v) {
2640 if (v > o && dev->bus &&
2641 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2642 return -EIO;
2643
2644 cmd &= ~PCI_X_CMD_MAX_READ;
2645 cmd |= v << 2;
2646 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2647 }
2648out:
2649 return err;
2650}
2651EXPORT_SYMBOL(pcix_set_mmrbc);
2652
2653/**
2654 * pcie_get_readrq - get PCI Express read request size
2655 * @dev: PCI device to query
2656 *
2657 * Returns maximum memory read request in bytes
2658 * or appropriate error value.
2659 */
2660int pcie_get_readrq(struct pci_dev *dev)
2661{
2662 int ret, cap;
2663 u16 ctl;
2664
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002665 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002666 if (!cap)
2667 return -EINVAL;
2668
2669 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2670 if (!ret)
2671 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2672
2673 return ret;
2674}
2675EXPORT_SYMBOL(pcie_get_readrq);
2676
2677/**
2678 * pcie_set_readrq - set PCI Express maximum memory read request
2679 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07002680 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02002681 * valid values are 128, 256, 512, 1024, 2048, 4096
2682 *
2683 * If possible sets maximum read byte count
2684 */
2685int pcie_set_readrq(struct pci_dev *dev, int rq)
2686{
2687 int cap, err = -EINVAL;
2688 u16 ctl, v;
2689
vignesh babu229f5af2007-08-13 18:23:14 +05302690 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02002691 goto out;
2692
2693 v = (ffs(rq) - 8) << 12;
2694
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002695 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02002696 if (!cap)
2697 goto out;
2698
2699 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2700 if (err)
2701 goto out;
2702
2703 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2704 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2705 ctl |= v;
2706 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2707 }
2708
2709out:
2710 return err;
2711}
2712EXPORT_SYMBOL(pcie_set_readrq);
2713
2714/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002715 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08002716 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002717 * @flags: resource type mask to be selected
2718 *
2719 * This helper routine makes bar mask from the type of resource.
2720 */
2721int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2722{
2723 int i, bars = 0;
2724 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2725 if (pci_resource_flags(dev, i) & flags)
2726 bars |= (1 << i);
2727 return bars;
2728}
2729
Yu Zhao613e7ed2008-11-22 02:41:27 +08002730/**
2731 * pci_resource_bar - get position of the BAR associated with a resource
2732 * @dev: the PCI device
2733 * @resno: the resource number
2734 * @type: the BAR type to be filled in
2735 *
2736 * Returns BAR position in config space, or 0 if the BAR is invalid.
2737 */
2738int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2739{
Yu Zhaod1b054d2009-03-20 11:25:11 +08002740 int reg;
2741
Yu Zhao613e7ed2008-11-22 02:41:27 +08002742 if (resno < PCI_ROM_RESOURCE) {
2743 *type = pci_bar_unknown;
2744 return PCI_BASE_ADDRESS_0 + 4 * resno;
2745 } else if (resno == PCI_ROM_RESOURCE) {
2746 *type = pci_bar_mem32;
2747 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08002748 } else if (resno < PCI_BRIDGE_RESOURCES) {
2749 /* device specific resource */
2750 reg = pci_iov_resource_bar(dev, resno, type);
2751 if (reg)
2752 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08002753 }
2754
Bjorn Helgaas865df572009-11-04 10:32:57 -07002755 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08002756 return 0;
2757}
2758
Mike Travis95a8b6e2010-02-02 14:38:13 -08002759/* Some architectures require additional programming to enable VGA */
2760static arch_set_vga_state_t arch_set_vga_state;
2761
2762void __init pci_register_set_vga_state(arch_set_vga_state_t func)
2763{
2764 arch_set_vga_state = func; /* NULL disables */
2765}
2766
2767static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
2768 unsigned int command_bits, bool change_bridge)
2769{
2770 if (arch_set_vga_state)
2771 return arch_set_vga_state(dev, decode, command_bits,
2772 change_bridge);
2773 return 0;
2774}
2775
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002776/**
2777 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07002778 * @dev: the PCI device
2779 * @decode: true = enable decoding, false = disable decoding
2780 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
2781 * @change_bridge: traverse ancestors and change bridges
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002782 */
2783int pci_set_vga_state(struct pci_dev *dev, bool decode,
2784 unsigned int command_bits, bool change_bridge)
2785{
2786 struct pci_bus *bus;
2787 struct pci_dev *bridge;
2788 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08002789 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002790
2791 WARN_ON(command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY));
2792
Mike Travis95a8b6e2010-02-02 14:38:13 -08002793 /* ARCH specific VGA enables */
2794 rc = pci_set_vga_state_arch(dev, decode, command_bits, change_bridge);
2795 if (rc)
2796 return rc;
2797
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10002798 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2799 if (decode == true)
2800 cmd |= command_bits;
2801 else
2802 cmd &= ~command_bits;
2803 pci_write_config_word(dev, PCI_COMMAND, cmd);
2804
2805 if (change_bridge == false)
2806 return 0;
2807
2808 bus = dev->bus;
2809 while (bus) {
2810 bridge = bus->self;
2811 if (bridge) {
2812 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
2813 &cmd);
2814 if (decode == true)
2815 cmd |= PCI_BRIDGE_CTL_VGA;
2816 else
2817 cmd &= ~PCI_BRIDGE_CTL_VGA;
2818 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
2819 cmd);
2820 }
2821 bus = bus->parent;
2822 }
2823 return 0;
2824}
2825
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002826#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
2827static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00002828static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002829
2830/**
2831 * pci_specified_resource_alignment - get resource alignment specified by user.
2832 * @dev: the PCI device to get
2833 *
2834 * RETURNS: Resource alignment if it is specified.
2835 * Zero if it is not specified.
2836 */
2837resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
2838{
2839 int seg, bus, slot, func, align_order, count;
2840 resource_size_t align = 0;
2841 char *p;
2842
2843 spin_lock(&resource_alignment_lock);
2844 p = resource_alignment_param;
2845 while (*p) {
2846 count = 0;
2847 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
2848 p[count] == '@') {
2849 p += count + 1;
2850 } else {
2851 align_order = -1;
2852 }
2853 if (sscanf(p, "%x:%x:%x.%x%n",
2854 &seg, &bus, &slot, &func, &count) != 4) {
2855 seg = 0;
2856 if (sscanf(p, "%x:%x.%x%n",
2857 &bus, &slot, &func, &count) != 3) {
2858 /* Invalid format */
2859 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
2860 p);
2861 break;
2862 }
2863 }
2864 p += count;
2865 if (seg == pci_domain_nr(dev->bus) &&
2866 bus == dev->bus->number &&
2867 slot == PCI_SLOT(dev->devfn) &&
2868 func == PCI_FUNC(dev->devfn)) {
2869 if (align_order == -1) {
2870 align = PAGE_SIZE;
2871 } else {
2872 align = 1 << align_order;
2873 }
2874 /* Found */
2875 break;
2876 }
2877 if (*p != ';' && *p != ',') {
2878 /* End of param or invalid format */
2879 break;
2880 }
2881 p++;
2882 }
2883 spin_unlock(&resource_alignment_lock);
2884 return align;
2885}
2886
2887/**
2888 * pci_is_reassigndev - check if specified PCI is target device to reassign
2889 * @dev: the PCI device to check
2890 *
2891 * RETURNS: non-zero for PCI device is a target device to reassign,
2892 * or zero is not.
2893 */
2894int pci_is_reassigndev(struct pci_dev *dev)
2895{
2896 return (pci_specified_resource_alignment(dev) != 0);
2897}
2898
2899ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
2900{
2901 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
2902 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
2903 spin_lock(&resource_alignment_lock);
2904 strncpy(resource_alignment_param, buf, count);
2905 resource_alignment_param[count] = '\0';
2906 spin_unlock(&resource_alignment_lock);
2907 return count;
2908}
2909
2910ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
2911{
2912 size_t count;
2913 spin_lock(&resource_alignment_lock);
2914 count = snprintf(buf, size, "%s", resource_alignment_param);
2915 spin_unlock(&resource_alignment_lock);
2916 return count;
2917}
2918
2919static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
2920{
2921 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
2922}
2923
2924static ssize_t pci_resource_alignment_store(struct bus_type *bus,
2925 const char *buf, size_t count)
2926{
2927 return pci_set_resource_alignment_param(buf, count);
2928}
2929
2930BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
2931 pci_resource_alignment_store);
2932
2933static int __init pci_resource_alignment_sysfs_init(void)
2934{
2935 return bus_create_file(&pci_bus_type,
2936 &bus_attr_resource_alignment);
2937}
2938
2939late_initcall(pci_resource_alignment_sysfs_init);
2940
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002941static void __devinit pci_no_domains(void)
2942{
2943#ifdef CONFIG_PCI_DOMAINS
2944 pci_domains_supported = 0;
2945#endif
2946}
2947
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07002948/**
2949 * pci_ext_cfg_enabled - can we access extended PCI config space?
2950 * @dev: The PCI device of the root bridge.
2951 *
2952 * Returns 1 if we can access PCI extended config space (offsets
2953 * greater than 0xff). This is the default implementation. Architecture
2954 * implementations can override this.
2955 */
2956int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2957{
2958 return 1;
2959}
2960
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11002961void __weak pci_fixup_cardbus(struct pci_bus *bus)
2962{
2963}
2964EXPORT_SYMBOL(pci_fixup_cardbus);
2965
Al Viroad04d312008-11-22 17:37:14 +00002966static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967{
2968 while (str) {
2969 char *k = strchr(str, ',');
2970 if (k)
2971 *k++ = 0;
2972 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002973 if (!strcmp(str, "nomsi")) {
2974 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07002975 } else if (!strcmp(str, "noaer")) {
2976 pci_no_aer();
Jeff Garzik32a2eea2007-10-11 16:57:27 -04002977 } else if (!strcmp(str, "nodomains")) {
2978 pci_no_domains();
Atsushi Nemoto4516a612007-02-05 16:36:06 -08002979 } else if (!strncmp(str, "cbiosize=", 9)) {
2980 pci_cardbus_io_size = memparse(str + 9, &str);
2981 } else if (!strncmp(str, "cbmemsize=", 10)) {
2982 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09002983 } else if (!strncmp(str, "resource_alignment=", 19)) {
2984 pci_set_resource_alignment_param(str + 19,
2985 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06002986 } else if (!strncmp(str, "ecrc=", 5)) {
2987 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07002988 } else if (!strncmp(str, "hpiosize=", 9)) {
2989 pci_hotplug_io_size = memparse(str + 9, &str);
2990 } else if (!strncmp(str, "hpmemsize=", 10)) {
2991 pci_hotplug_mem_size = memparse(str + 10, &str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07002992 } else {
2993 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2994 str);
2995 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996 }
2997 str = k;
2998 }
Andi Kleen0637a702006-09-26 10:52:41 +02002999 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000}
Andi Kleen0637a702006-09-26 10:52:41 +02003001early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002
Tejun Heo0b62e132007-07-27 14:43:35 +09003003EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003004EXPORT_SYMBOL(pci_enable_device_io);
3005EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003007EXPORT_SYMBOL(pcim_enable_device);
3008EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010EXPORT_SYMBOL(pci_find_capability);
3011EXPORT_SYMBOL(pci_bus_find_capability);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003012EXPORT_SYMBOL(pci_register_set_vga_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013EXPORT_SYMBOL(pci_release_regions);
3014EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003015EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016EXPORT_SYMBOL(pci_release_region);
3017EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003018EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003019EXPORT_SYMBOL(pci_release_selected_regions);
3020EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003021EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003023EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003025EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003027EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028EXPORT_SYMBOL(pci_set_dma_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029EXPORT_SYMBOL(pci_set_consistent_dma_mask);
3030EXPORT_SYMBOL(pci_assign_resource);
3031EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003032EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
3034EXPORT_SYMBOL(pci_set_power_state);
3035EXPORT_SYMBOL(pci_save_state);
3036EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003037EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003038EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003039EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003040EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003041EXPORT_SYMBOL(pci_prepare_to_sleep);
3042EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003043EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);