blob: 599218def79900450690c32e6232b8158a8b3d8b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
38 .max_power = 30, \
39}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 30, \
46}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
192 struct ath_rate_table *rate_table = NULL;
193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
239static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
240{
Sujithcbe61d82009-02-09 13:27:12 +0530241 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530242 bool fastcc = true, stopped;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800243 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
283 "reset status %u\n",
284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
290 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
291 sc->sc_flags &= ~SC_OP_FULL_RESET;
292
293 if (ath_startrecv(sc) != 0) {
294 DPRINTF(sc, ATH_DBG_FATAL,
295 "Unable to restart recv logic\n");
296 return -EIO;
297 }
298
299 ath_cache_conf_rate(sc, &hw->conf);
300 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530301 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530302 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530303 return 0;
304}
305
306/*
307 * This routine performs the periodic noise floor calibration function
308 * that is used to adjust and optimize the chip performance. This
309 * takes environmental changes (location, temperature) into account.
310 * When the task is complete, it reschedules itself depending on the
311 * appropriate interval that was calculated.
312 */
313static void ath_ani_calibrate(unsigned long data)
314{
Sujith20977d32009-02-20 15:13:28 +0530315 struct ath_softc *sc = (struct ath_softc *)data;
316 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530317 bool longcal = false;
318 bool shortcal = false;
319 bool aniflag = false;
320 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530321 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530322
Sujith20977d32009-02-20 15:13:28 +0530323 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
324 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530325
326 /*
327 * don't calibrate when we're scanning.
328 * we are most likely not on our home channel.
329 */
Sujith0c98de62009-03-03 10:16:45 +0530330 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530331 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530332
333 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530334 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530335 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530336 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530337 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530338 }
339
Sujith17d79042009-02-09 13:27:03 +0530340 /* Short calibration applies only while caldone is false */
341 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530342 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530343 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530344 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530345 sc->ani.shortcal_timer = timestamp;
346 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530347 }
348 } else {
Sujith17d79042009-02-09 13:27:03 +0530349 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530350 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530351 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
352 if (sc->ani.caldone)
353 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530354 }
355 }
356
357 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530358 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530359 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530360 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530361 }
362
363 /* Skip all processing if there's nothing to do. */
364 if (longcal || shortcal || aniflag) {
365 /* Call ANI routine if necessary */
366 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530367 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530368
369 /* Perform calibration if necessary */
370 if (longcal || shortcal) {
371 bool iscaldone = false;
372
Sujith2660b812009-02-09 13:27:26 +0530373 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530374 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530375 &iscaldone)) {
376 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530377 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530378 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530379 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530380
381 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd4632008-11-28 22:18:05 +0530382 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530383 ah->curchan->channel,
384 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 } else {
387 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +0530388 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530389 ah->curchan->channel,
390 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530391 }
Sujith17d79042009-02-09 13:27:03 +0530392 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530393 }
394 }
395
Sujith20977d32009-02-20 15:13:28 +0530396set_timer:
Sujithff37e332008-11-24 12:07:55 +0530397 /*
398 * Set timer interval based on previous results.
399 * The interval must be the shortest necessary to satisfy ANI,
400 * short calibration and long calibration.
401 */
Sujithaac92072008-12-02 18:37:54 +0530402 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530403 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530404 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530405 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530406 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530407
Sujith17d79042009-02-09 13:27:03 +0530408 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530409}
410
411/*
412 * Update tx/rx chainmask. For legacy association,
413 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530414 * the chainmask configuration, for bt coexistence, use
415 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530416 */
417static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
418{
419 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530420 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530421 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
422 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
423 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530424 } else {
Sujith17d79042009-02-09 13:27:03 +0530425 sc->tx_chainmask = 1;
426 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530427 }
428
Sujith04bd4632008-11-28 22:18:05 +0530429 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530430 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530431}
432
433static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
434{
435 struct ath_node *an;
436
437 an = (struct ath_node *)sta->drv_priv;
438
439 if (sc->sc_flags & SC_OP_TXAGGR)
440 ath_tx_node_init(sc, an);
441
442 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
443 sta->ht_cap.ampdu_factor);
444 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
445}
446
447static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
448{
449 struct ath_node *an = (struct ath_node *)sta->drv_priv;
450
451 if (sc->sc_flags & SC_OP_TXAGGR)
452 ath_tx_node_cleanup(sc, an);
453}
454
455static void ath9k_tasklet(unsigned long data)
456{
457 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530458 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530459
460 if (status & ATH9K_INT_FATAL) {
461 /* need a chip reset */
462 ath_reset(sc, false);
463 return;
464 } else {
465
466 if (status &
467 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530469 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530470 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530471 }
472 /* XXX: optimize this */
473 if (status & ATH9K_INT_TX)
474 ath_tx_tasklet(sc);
475 }
476
477 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530478 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530479}
480
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100481irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530482{
483 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530484 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530485 enum ath9k_int status;
486 bool sched = false;
487
488 do {
489 if (sc->sc_flags & SC_OP_INVALID) {
490 /*
491 * The hardware is not ready/present, don't
492 * touch anything. Note this can happen early
493 * on if the IRQ is shared.
494 */
495 return IRQ_NONE;
496 }
497 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
498 return IRQ_NONE;
499 }
500
501 /*
502 * Figure out the reason(s) for the interrupt. Note
503 * that the hal returns a pseudo-ISR that may include
504 * bits we haven't explicitly enabled so we mask the
505 * value to insure we only process bits we requested.
506 */
507 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
508
Sujith17d79042009-02-09 13:27:03 +0530509 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530510
511 /*
512 * If there are no status bits set, then this interrupt was not
513 * for me (should have been caught above).
514 */
515 if (!status)
516 return IRQ_NONE;
517
Sujith17d79042009-02-09 13:27:03 +0530518 sc->intrstatus = status;
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530519 ath9k_ps_wakeup(sc);
Sujithff37e332008-11-24 12:07:55 +0530520
521 if (status & ATH9K_INT_FATAL) {
522 /* need a chip reset */
523 sched = true;
524 } else if (status & ATH9K_INT_RXORN) {
525 /* need a chip reset */
526 sched = true;
527 } else {
528 if (status & ATH9K_INT_SWBA) {
529 /* schedule a tasklet for beacon handling */
530 tasklet_schedule(&sc->bcon_tasklet);
531 }
532 if (status & ATH9K_INT_RXEOL) {
533 /*
534 * NB: the hardware should re-read the link when
535 * RXE bit is written, but it doesn't work
536 * at least on older hardware revs.
537 */
538 sched = true;
539 }
540
541 if (status & ATH9K_INT_TXURN)
542 /* bump tx trigger level */
543 ath9k_hw_updatetxtriglevel(ah, true);
544 /* XXX: optimize this */
545 if (status & ATH9K_INT_RX)
546 sched = true;
547 if (status & ATH9K_INT_TX)
548 sched = true;
549 if (status & ATH9K_INT_BMISS)
550 sched = true;
551 /* carrier sense timeout */
552 if (status & ATH9K_INT_CST)
553 sched = true;
554 if (status & ATH9K_INT_MIB) {
555 /*
556 * Disable interrupts until we service the MIB
557 * interrupt; otherwise it will continue to
558 * fire.
559 */
560 ath9k_hw_set_interrupts(ah, 0);
561 /*
562 * Let the hal handle the event. We assume
563 * it will clear whatever condition caused
564 * the interrupt.
565 */
Sujith17d79042009-02-09 13:27:03 +0530566 ath9k_hw_procmibevent(ah, &sc->nodestats);
567 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530568 }
569 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530570 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530571 ATH9K_HW_CAP_AUTOSLEEP)) {
572 /* Clear RxAbort bit so that we can
573 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530574 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530575 ath9k_hw_setrxabort(ah, 0);
576 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530577 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530578 }
579 }
Sujith4af9cf42009-02-12 10:06:47 +0530580 if (status & ATH9K_INT_TSFOOR) {
581 /* FIXME: Handle this interrupt for power save */
582 sched = true;
583 }
Sujithff37e332008-11-24 12:07:55 +0530584 }
Vivek Natarajan541d8dd2009-03-02 20:25:14 +0530585 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530586 } while (0);
587
Sujith817e11d2008-12-07 21:42:44 +0530588 ath_debug_stat_interrupt(sc, status);
589
Sujithff37e332008-11-24 12:07:55 +0530590 if (sched) {
591 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530592 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530593 tasklet_schedule(&sc->intr_tq);
594 }
595
596 return IRQ_HANDLED;
597}
598
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530600 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530601 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602{
603 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604
605 switch (chan->band) {
606 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530607 switch(channel_type) {
608 case NL80211_CHAN_NO_HT:
609 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530611 break;
612 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530614 break;
615 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530617 break;
618 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619 break;
620 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530621 switch(channel_type) {
622 case NL80211_CHAN_NO_HT:
623 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530625 break;
626 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530628 break;
629 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530631 break;
632 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700633 break;
634 default:
635 break;
636 }
637
638 return chanmode;
639}
640
Jouni Malinen6ace2892008-12-17 13:32:17 +0200641static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200642 struct ath9k_keyval *hk, const u8 *addr,
643 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700644{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200645 const u8 *key_rxmic;
646 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647
Jouni Malinen6ace2892008-12-17 13:32:17 +0200648 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
649 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650
651 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200652 /*
653 * Group key installation - only two key cache entries are used
654 * regardless of splitmic capability since group key is only
655 * used either for TX or RX.
656 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200657 if (authenticator) {
658 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
659 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
660 } else {
661 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
662 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
663 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200664 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665 }
Sujith17d79042009-02-09 13:27:03 +0530666 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200667 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
669 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200670 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200672
673 /* Separate key cache entries for TX and RX */
674
675 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200677 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
678 /* TX MIC entry failed. No need to proceed further */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700679 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +0530680 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 return 0;
682 }
683
684 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
685 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200686 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200687}
688
689static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
690{
691 int i;
692
Sujith17d79042009-02-09 13:27:03 +0530693 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
694 if (test_bit(i, sc->keymap) ||
695 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200696 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530697 if (sc->splitmic &&
698 (test_bit(i + 32, sc->keymap) ||
699 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200700 continue; /* At least one part of TKIP key allocated */
701
702 /* Found a free slot for a TKIP key */
703 return i;
704 }
705 return -1;
706}
707
708static int ath_reserve_key_cache_slot(struct ath_softc *sc)
709{
710 int i;
711
712 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530713 if (sc->splitmic) {
714 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
715 if (!test_bit(i, sc->keymap) &&
716 (test_bit(i + 32, sc->keymap) ||
717 test_bit(i + 64, sc->keymap) ||
718 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200719 return i;
Sujith17d79042009-02-09 13:27:03 +0530720 if (!test_bit(i + 32, sc->keymap) &&
721 (test_bit(i, sc->keymap) ||
722 test_bit(i + 64, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530725 if (!test_bit(i + 64, sc->keymap) &&
726 (test_bit(i , sc->keymap) ||
727 test_bit(i + 32, sc->keymap) ||
728 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200729 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530730 if (!test_bit(i + 64 + 32, sc->keymap) &&
731 (test_bit(i, sc->keymap) ||
732 test_bit(i + 32, sc->keymap) ||
733 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200734 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200735 }
736 } else {
Sujith17d79042009-02-09 13:27:03 +0530737 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
738 if (!test_bit(i, sc->keymap) &&
739 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 return i;
Sujith17d79042009-02-09 13:27:03 +0530741 if (test_bit(i, sc->keymap) &&
742 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200743 return i + 64;
744 }
745 }
746
747 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530748 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200749 /* Do not allow slots that could be needed for TKIP group keys
750 * to be used. This limitation could be removed if we know that
751 * TKIP will not be used. */
752 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
753 continue;
Sujith17d79042009-02-09 13:27:03 +0530754 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200755 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
756 continue;
757 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
758 continue;
759 }
760
Sujith17d79042009-02-09 13:27:03 +0530761 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200762 return i; /* Found a free slot for a key */
763 }
764
765 /* No free slot found */
766 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767}
768
769static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200770 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100771 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772 struct ieee80211_key_conf *key)
773{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 struct ath9k_keyval hk;
775 const u8 *mac = NULL;
776 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200777 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778
779 memset(&hk, 0, sizeof(hk));
780
781 switch (key->alg) {
782 case ALG_WEP:
783 hk.kv_type = ATH9K_CIPHER_WEP;
784 break;
785 case ALG_TKIP:
786 hk.kv_type = ATH9K_CIPHER_TKIP;
787 break;
788 case ALG_CCMP:
789 hk.kv_type = ATH9K_CIPHER_AES_CCM;
790 break;
791 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200792 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 }
794
Jouni Malinen6ace2892008-12-17 13:32:17 +0200795 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 memcpy(hk.kv_val, key->key, key->keylen);
797
Jouni Malinen6ace2892008-12-17 13:32:17 +0200798 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
799 /* For now, use the default keys for broadcast keys. This may
800 * need to change with virtual interfaces. */
801 idx = key->keyidx;
802 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100803 if (WARN_ON(!sta))
804 return -EOPNOTSUPP;
805 mac = sta->addr;
806
Jouni Malinen6ace2892008-12-17 13:32:17 +0200807 if (vif->type != NL80211_IFTYPE_AP) {
808 /* Only keyidx 0 should be used with unicast key, but
809 * allow this for client mode for now. */
810 idx = key->keyidx;
811 } else
812 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100814 if (WARN_ON(!sta))
815 return -EOPNOTSUPP;
816 mac = sta->addr;
817
Jouni Malinen6ace2892008-12-17 13:32:17 +0200818 if (key->alg == ALG_TKIP)
819 idx = ath_reserve_key_cache_slot_tkip(sc);
820 else
821 idx = ath_reserve_key_cache_slot(sc);
822 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200823 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 }
825
826 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200827 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
828 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200830 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700831
832 if (!ret)
833 return -EIO;
834
Sujith17d79042009-02-09 13:27:03 +0530835 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200836 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530837 set_bit(idx + 64, sc->keymap);
838 if (sc->splitmic) {
839 set_bit(idx + 32, sc->keymap);
840 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200841 }
842 }
843
844 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845}
846
847static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
848{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200849 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
850 if (key->hw_key_idx < IEEE80211_WEP_NKID)
851 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852
Sujith17d79042009-02-09 13:27:03 +0530853 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200854 if (key->alg != ALG_TKIP)
855 return;
856
Sujith17d79042009-02-09 13:27:03 +0530857 clear_bit(key->hw_key_idx + 64, sc->keymap);
858 if (sc->splitmic) {
859 clear_bit(key->hw_key_idx + 32, sc->keymap);
860 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200861 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700862}
863
Sujitheb2599c2009-01-23 11:20:44 +0530864static void setup_ht_cap(struct ath_softc *sc,
865 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700866{
Sujith60653672008-08-14 13:28:02 +0530867#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
868#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700869
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200870 ht_info->ht_supported = true;
871 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
872 IEEE80211_HT_CAP_SM_PS |
873 IEEE80211_HT_CAP_SGI_40 |
874 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700875
Sujith60653672008-08-14 13:28:02 +0530876 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
877 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530878
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200879 /* set up supported mcs set */
880 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530881
Sujith17d79042009-02-09 13:27:03 +0530882 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530883 case 1:
884 ht_info->mcs.rx_mask[0] = 0xff;
885 break;
Sujith3c457262009-01-27 10:55:31 +0530886 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530887 case 5:
888 case 7:
889 default:
890 ht_info->mcs.rx_mask[0] = 0xff;
891 ht_info->mcs.rx_mask[1] = 0xff;
892 break;
893 }
894
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200895 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700896}
897
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530898static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530899 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530900 struct ieee80211_bss_conf *bss_conf)
901{
Sujith17d79042009-02-09 13:27:03 +0530902 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530903
904 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530905 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530906 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530907
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530908 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800909 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530910 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530911 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530912 }
913
914 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200915 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530916
917 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530918 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
919 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
920 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
921 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530922
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700923 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530924 mod_timer(&sc->ani.timer,
Sujith20977d32009-02-20 15:13:28 +0530925 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530926 } else {
Sujith04bd4632008-11-28 22:18:05 +0530927 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530928 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530929 }
930}
931
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530932/********************************/
933/* LED functions */
934/********************************/
935
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530936static void ath_led_blink_work(struct work_struct *work)
937{
938 struct ath_softc *sc = container_of(work, struct ath_softc,
939 ath_led_blink_work.work);
940
941 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
942 return;
943 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
944 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
945
946 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
947 (sc->sc_flags & SC_OP_LED_ON) ?
948 msecs_to_jiffies(sc->led_off_duration) :
949 msecs_to_jiffies(sc->led_on_duration));
950
951 sc->led_on_duration =
952 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
953 sc->led_off_duration =
954 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
955 sc->led_on_cnt = sc->led_off_cnt = 0;
956 if (sc->sc_flags & SC_OP_LED_ON)
957 sc->sc_flags &= ~SC_OP_LED_ON;
958 else
959 sc->sc_flags |= SC_OP_LED_ON;
960}
961
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530962static void ath_led_brightness(struct led_classdev *led_cdev,
963 enum led_brightness brightness)
964{
965 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
966 struct ath_softc *sc = led->sc;
967
968 switch (brightness) {
969 case LED_OFF:
970 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530971 led->led_type == ATH_LED_RADIO) {
972 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
973 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530974 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975 if (led->led_type == ATH_LED_RADIO)
976 sc->sc_flags &= ~SC_OP_LED_ON;
977 } else {
978 sc->led_off_cnt++;
979 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530980 break;
981 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530982 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530983 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530984 queue_delayed_work(sc->hw->workqueue,
985 &sc->ath_led_blink_work, 0);
986 } else if (led->led_type == ATH_LED_RADIO) {
987 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
988 sc->sc_flags |= SC_OP_LED_ON;
989 } else {
990 sc->led_on_cnt++;
991 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530992 break;
993 default:
994 break;
995 }
996}
997
998static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
999 char *trigger)
1000{
1001 int ret;
1002
1003 led->sc = sc;
1004 led->led_cdev.name = led->name;
1005 led->led_cdev.default_trigger = trigger;
1006 led->led_cdev.brightness_set = ath_led_brightness;
1007
1008 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1009 if (ret)
1010 DPRINTF(sc, ATH_DBG_FATAL,
1011 "Failed to register led:%s", led->name);
1012 else
1013 led->registered = 1;
1014 return ret;
1015}
1016
1017static void ath_unregister_led(struct ath_led *led)
1018{
1019 if (led->registered) {
1020 led_classdev_unregister(&led->led_cdev);
1021 led->registered = 0;
1022 }
1023}
1024
1025static void ath_deinit_leds(struct ath_softc *sc)
1026{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301027 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301028 ath_unregister_led(&sc->assoc_led);
1029 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1030 ath_unregister_led(&sc->tx_led);
1031 ath_unregister_led(&sc->rx_led);
1032 ath_unregister_led(&sc->radio_led);
1033 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1034}
1035
1036static void ath_init_leds(struct ath_softc *sc)
1037{
1038 char *trigger;
1039 int ret;
1040
1041 /* Configure gpio 1 for output */
1042 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1043 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1044 /* LED off, active low */
1045 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1046
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301047 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1048
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301049 trigger = ieee80211_get_radio_led_name(sc->hw);
1050 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001051 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301052 ret = ath_register_led(sc, &sc->radio_led, trigger);
1053 sc->radio_led.led_type = ATH_LED_RADIO;
1054 if (ret)
1055 goto fail;
1056
1057 trigger = ieee80211_get_assoc_led_name(sc->hw);
1058 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001059 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301060 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1061 sc->assoc_led.led_type = ATH_LED_ASSOC;
1062 if (ret)
1063 goto fail;
1064
1065 trigger = ieee80211_get_tx_led_name(sc->hw);
1066 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001067 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301068 ret = ath_register_led(sc, &sc->tx_led, trigger);
1069 sc->tx_led.led_type = ATH_LED_TX;
1070 if (ret)
1071 goto fail;
1072
1073 trigger = ieee80211_get_rx_led_name(sc->hw);
1074 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001075 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301076 ret = ath_register_led(sc, &sc->rx_led, trigger);
1077 sc->rx_led.led_type = ATH_LED_RX;
1078 if (ret)
1079 goto fail;
1080
1081 return;
1082
1083fail:
1084 ath_deinit_leds(sc);
1085}
1086
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301087#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith9c84b792008-10-29 10:17:13 +05301088
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301089/*******************/
1090/* Rfkill */
1091/*******************/
1092
1093static void ath_radio_enable(struct ath_softc *sc)
1094{
Sujithcbe61d82009-02-09 13:27:12 +05301095 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001096 struct ieee80211_channel *channel = sc->hw->conf.channel;
1097 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301098
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301099 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301100 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001101
Sujith2660b812009-02-09 13:27:26 +05301102 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001103
1104 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301105 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001106 "Unable to reset channel %u (%uMhz) ",
1107 "reset status %u\n",
1108 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301109 }
1110 spin_unlock_bh(&sc->sc_resetlock);
1111
1112 ath_update_txpow(sc);
1113 if (ath_startrecv(sc) != 0) {
1114 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301115 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301116 return;
1117 }
1118
1119 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001120 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301121
1122 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301123 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301124
1125 /* Enable LED */
1126 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1127 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1128 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1129
1130 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301131 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301132}
1133
1134static void ath_radio_disable(struct ath_softc *sc)
1135{
Sujithcbe61d82009-02-09 13:27:12 +05301136 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001137 struct ieee80211_channel *channel = sc->hw->conf.channel;
1138 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301139
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301140 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301141 ieee80211_stop_queues(sc->hw);
1142
1143 /* Disable LED */
1144 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1145 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1146
1147 /* Disable interrupts */
1148 ath9k_hw_set_interrupts(ah, 0);
1149
Sujith043a0402009-01-16 21:38:47 +05301150 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301151 ath_stoprecv(sc); /* turn off frame recv */
1152 ath_flushrecv(sc); /* flush recv queue */
1153
1154 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301155 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001156 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301157 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301158 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001159 "reset status %u\n",
1160 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301161 }
1162 spin_unlock_bh(&sc->sc_resetlock);
1163
1164 ath9k_hw_phy_disable(ah);
1165 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301166 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301167}
1168
1169static bool ath_is_rfkill_set(struct ath_softc *sc)
1170{
Sujithcbe61d82009-02-09 13:27:12 +05301171 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301172
Sujith2660b812009-02-09 13:27:26 +05301173 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1174 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301175}
1176
1177/* h/w rfkill poll function */
1178static void ath_rfkill_poll(struct work_struct *work)
1179{
1180 struct ath_softc *sc = container_of(work, struct ath_softc,
1181 rf_kill.rfkill_poll.work);
1182 bool radio_on;
1183
1184 if (sc->sc_flags & SC_OP_INVALID)
1185 return;
1186
1187 radio_on = !ath_is_rfkill_set(sc);
1188
1189 /*
1190 * enable/disable radio only when there is a
1191 * state change in RF switch
1192 */
1193 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1194 enum rfkill_state state;
1195
1196 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1197 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1198 : RFKILL_STATE_HARD_BLOCKED;
1199 } else if (radio_on) {
1200 ath_radio_enable(sc);
1201 state = RFKILL_STATE_UNBLOCKED;
1202 } else {
1203 ath_radio_disable(sc);
1204 state = RFKILL_STATE_HARD_BLOCKED;
1205 }
1206
1207 if (state == RFKILL_STATE_HARD_BLOCKED)
1208 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1209 else
1210 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1211
1212 rfkill_force_state(sc->rf_kill.rfkill, state);
1213 }
1214
1215 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1216 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1217}
1218
1219/* s/w rfkill handler */
1220static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1221{
1222 struct ath_softc *sc = data;
1223
1224 switch (state) {
1225 case RFKILL_STATE_SOFT_BLOCKED:
1226 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1227 SC_OP_RFKILL_SW_BLOCKED)))
1228 ath_radio_disable(sc);
1229 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1230 return 0;
1231 case RFKILL_STATE_UNBLOCKED:
1232 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1233 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1234 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1235 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301236 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301237 return -EPERM;
1238 }
1239 ath_radio_enable(sc);
1240 }
1241 return 0;
1242 default:
1243 return -EINVAL;
1244 }
1245}
1246
1247/* Init s/w rfkill */
1248static int ath_init_sw_rfkill(struct ath_softc *sc)
1249{
1250 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1251 RFKILL_TYPE_WLAN);
1252 if (!sc->rf_kill.rfkill) {
1253 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1254 return -ENOMEM;
1255 }
1256
1257 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001258 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301259 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1260 sc->rf_kill.rfkill->data = sc;
1261 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1262 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
1263 sc->rf_kill.rfkill->user_claim_unsupported = 1;
1264
1265 return 0;
1266}
1267
1268/* Deinitialize rfkill */
1269static void ath_deinit_rfkill(struct ath_softc *sc)
1270{
Sujith2660b812009-02-09 13:27:26 +05301271 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301272 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1273
1274 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1275 rfkill_unregister(sc->rf_kill.rfkill);
1276 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1277 sc->rf_kill.rfkill = NULL;
1278 }
1279}
Sujith9c84b792008-10-29 10:17:13 +05301280
1281static int ath_start_rfkill_poll(struct ath_softc *sc)
1282{
Sujith2660b812009-02-09 13:27:26 +05301283 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301284 queue_delayed_work(sc->hw->workqueue,
1285 &sc->rf_kill.rfkill_poll, 0);
1286
1287 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1288 if (rfkill_register(sc->rf_kill.rfkill)) {
1289 DPRINTF(sc, ATH_DBG_FATAL,
1290 "Unable to register rfkill\n");
1291 rfkill_free(sc->rf_kill.rfkill);
1292
1293 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001294 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301295 return -EIO;
1296 } else {
1297 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1298 }
1299 }
1300
1301 return 0;
1302}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301303#endif /* CONFIG_RFKILL */
1304
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001305void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001306{
1307 ath_detach(sc);
1308 free_irq(sc->irq, sc);
1309 ath_bus_cleanup(sc);
1310 ieee80211_free_hw(sc->hw);
1311}
1312
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001313void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301314{
1315 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301316 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301317
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301318 ath9k_ps_wakeup(sc);
1319
Sujith04bd4632008-11-28 22:18:05 +05301320 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301321
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301322#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301323 ath_deinit_rfkill(sc);
1324#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301325 ath_deinit_leds(sc);
1326
1327 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301328 ath_rx_cleanup(sc);
1329 ath_tx_cleanup(sc);
1330
Sujith9c84b792008-10-29 10:17:13 +05301331 tasklet_kill(&sc->intr_tq);
1332 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301333
Sujith9c84b792008-10-29 10:17:13 +05301334 if (!(sc->sc_flags & SC_OP_INVALID))
1335 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301336
Sujith9c84b792008-10-29 10:17:13 +05301337 /* cleanup tx queues */
1338 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1339 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301340 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301341
1342 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301343 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301344 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301345}
1346
Sujithff37e332008-11-24 12:07:55 +05301347static int ath_init(u16 devid, struct ath_softc *sc)
1348{
Sujithcbe61d82009-02-09 13:27:12 +05301349 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301350 int status;
1351 int error = 0, i;
1352 int csz = 0;
1353
1354 /* XXX: hardware will not be ready until ath_open() being called */
1355 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301356
Sujith826d2682008-11-28 22:20:23 +05301357 if (ath9k_init_debug(sc) < 0)
1358 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301359
1360 spin_lock_init(&sc->sc_resetlock);
Sujithaa33de02008-12-18 11:40:16 +05301361 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301362 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301363 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301364 (unsigned long)sc);
1365
1366 /*
1367 * Cache line size is used to size and align various
1368 * structures used to communicate with the hardware.
1369 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001370 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301371 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301372 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301373
Sujithcbe61d82009-02-09 13:27:12 +05301374 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301375 if (ah == NULL) {
1376 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001377 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301378 error = -ENXIO;
1379 goto bad;
1380 }
1381 sc->sc_ah = ah;
1382
1383 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301384 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301385 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301386 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05301387 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301388 ATH_KEYMAX, sc->keymax);
1389 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301390 }
1391
1392 /*
1393 * Reset the key cache since some parts do not
1394 * reset the contents on initial power up.
1395 */
Sujith17d79042009-02-09 13:27:03 +05301396 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301397 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301398
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001399 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301400 goto bad;
1401
1402 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301403 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001404
Sujithff37e332008-11-24 12:07:55 +05301405 /* Setup rate tables */
1406
1407 ath_rate_attach(sc);
1408 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1409 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1410
1411 /*
1412 * Allocate hardware transmit queues: one queue for
1413 * beacon frames and one data queue for each QoS
1414 * priority. Note that the hal handles reseting
1415 * these queues at the needed time.
1416 */
Sujithb77f4832008-12-07 21:44:03 +05301417 sc->beacon.beaconq = ath_beaconq_setup(ah);
1418 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301419 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301420 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301421 error = -EIO;
1422 goto bad2;
1423 }
Sujithb77f4832008-12-07 21:44:03 +05301424 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1425 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301426 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301427 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301428 error = -EIO;
1429 goto bad2;
1430 }
1431
Sujith17d79042009-02-09 13:27:03 +05301432 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301433 ath_cabq_update(sc);
1434
Sujithb77f4832008-12-07 21:44:03 +05301435 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1436 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301437
1438 /* Setup data queues */
1439 /* NB: ensure BK queue is the lowest priority h/w queue */
1440 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1441 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301442 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301443 error = -EIO;
1444 goto bad2;
1445 }
1446
1447 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1448 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301449 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301450 error = -EIO;
1451 goto bad2;
1452 }
1453 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1454 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301455 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301456 error = -EIO;
1457 goto bad2;
1458 }
1459 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1460 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301461 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301462 error = -EIO;
1463 goto bad2;
1464 }
1465
1466 /* Initializes the noise floor to a reasonable default value.
1467 * Later on this will be updated during ANI processing. */
1468
Sujith17d79042009-02-09 13:27:03 +05301469 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1470 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301471
1472 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1473 ATH9K_CIPHER_TKIP, NULL)) {
1474 /*
1475 * Whether we should enable h/w TKIP MIC.
1476 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1477 * report WMM capable, so it's always safe to turn on
1478 * TKIP MIC in this case.
1479 */
1480 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1481 0, 1, NULL);
1482 }
1483
1484 /*
1485 * Check whether the separate key cache entries
1486 * are required to handle both tx+rx MIC keys.
1487 * With split mic keys the number of stations is limited
1488 * to 27 otherwise 59.
1489 */
1490 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1491 ATH9K_CIPHER_TKIP, NULL)
1492 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1493 ATH9K_CIPHER_MIC, NULL)
1494 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1495 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301496 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301497
1498 /* turn on mcast key search if possible */
1499 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1500 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1501 1, NULL);
1502
Sujith17d79042009-02-09 13:27:03 +05301503 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301504
1505 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301506 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301507 sc->sc_flags |= SC_OP_TXAGGR;
1508 sc->sc_flags |= SC_OP_RXAGGR;
1509 }
1510
Sujith2660b812009-02-09 13:27:26 +05301511 sc->tx_chainmask = ah->caps.tx_chainmask;
1512 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301513
1514 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301515 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301516
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001517 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301518 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301519
Sujithb77f4832008-12-07 21:44:03 +05301520 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301521
1522 /* initialize beacon slots */
Sujithb77f4832008-12-07 21:44:03 +05301523 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001524 sc->beacon.bslot[i] = NULL;
Sujithff37e332008-11-24 12:07:55 +05301525
1526 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301527 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301528
Sujithff37e332008-11-24 12:07:55 +05301529 /* setup channels and rates */
1530
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001531 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301532 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1533 sc->rates[IEEE80211_BAND_2GHZ];
1534 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001535 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1536 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301537
Sujith2660b812009-02-09 13:27:26 +05301538 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001539 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301540 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1541 sc->rates[IEEE80211_BAND_5GHZ];
1542 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001543 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1544 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301545 }
1546
Sujith2660b812009-02-09 13:27:26 +05301547 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301548 ath9k_hw_btcoex_enable(sc->sc_ah);
1549
Sujithff37e332008-11-24 12:07:55 +05301550 return 0;
1551bad2:
1552 /* cleanup tx queues */
1553 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1554 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301555 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301556bad:
1557 if (ah)
1558 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301559 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301560
1561 return error;
1562}
1563
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001564int ath_attach(u16 devid, struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301565{
1566 struct ieee80211_hw *hw = sc->hw;
Bob Copeland191a99b2009-02-12 13:38:58 -05001567 const struct ieee80211_regdomain *regd;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301568 int error = 0, i;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301569
Sujith04bd4632008-11-28 22:18:05 +05301570 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301571
1572 error = ath_init(devid, sc);
1573 if (error != 0)
1574 return error;
1575
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301576 /* get mac address from hardware and set in mac80211 */
1577
Sujithba52da52009-02-09 13:27:10 +05301578 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301579
Sujith9c84b792008-10-29 10:17:13 +05301580 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1581 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1582 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301583 IEEE80211_HW_AMPDU_AGGREGATION |
1584 IEEE80211_HW_SUPPORTS_PS |
1585 IEEE80211_HW_PS_NULLFUNC_STACK;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301586
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001587 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001588 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1589
Sujith9c84b792008-10-29 10:17:13 +05301590 hw->wiphy->interface_modes =
1591 BIT(NL80211_IFTYPE_AP) |
1592 BIT(NL80211_IFTYPE_STATION) |
1593 BIT(NL80211_IFTYPE_ADHOC);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301594
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001595 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1596 hw->wiphy->strict_regulatory = true;
1597
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301598 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301599 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301600 hw->channel_change_time = 5000;
Sujithe63835b2008-11-18 09:07:53 +05301601 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301602 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301603 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301604
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301605 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301606
Sujith2660b812009-02-09 13:27:26 +05301607 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301608 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301609 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301610 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301611 }
1612
1613 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &sc->sbands[IEEE80211_BAND_2GHZ];
Sujith2660b812009-02-09 13:27:26 +05301614 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujith9c84b792008-10-29 10:17:13 +05301615 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1616 &sc->sbands[IEEE80211_BAND_5GHZ];
1617
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301618 /* initialize tx/rx engine */
1619 error = ath_tx_init(sc, ATH_TXBUF);
1620 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301621 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301622
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301623 error = ath_rx_init(sc, ATH_RXBUF);
1624 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301625 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301626
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301627#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301628 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301629 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301630 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1631
1632 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301633 error = ath_init_sw_rfkill(sc);
1634 if (error)
1635 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301636#endif
1637
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001638 if (ath9k_is_world_regd(sc->sc_ah)) {
Bob Copeland191a99b2009-02-12 13:38:58 -05001639 /* Anything applied here (prior to wiphy registration) gets
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001640 * saved on the wiphy orig_* parameters */
Bob Copeland191a99b2009-02-12 13:38:58 -05001641 regd = ath9k_world_regdomain(sc->sc_ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001642 hw->wiphy->custom_regulatory = true;
1643 hw->wiphy->strict_regulatory = false;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001644 } else {
1645 /* This gets applied in the case of the absense of CRDA,
Bob Copeland191a99b2009-02-12 13:38:58 -05001646 * it's our own custom world regulatory domain, similar to
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001647 * cfg80211's but we enable passive scanning */
Bob Copeland191a99b2009-02-12 13:38:58 -05001648 regd = ath9k_default_world_regdomain();
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001649 }
Bob Copeland191a99b2009-02-12 13:38:58 -05001650 wiphy_apply_custom_regulatory(hw->wiphy, regd);
1651 ath9k_reg_apply_radar_flags(hw->wiphy);
1652 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001653
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301654 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301655
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001656 if (!ath9k_is_world_regd(sc->sc_ah)) {
1657 error = regulatory_hint(hw->wiphy,
1658 sc->sc_ah->regulatory.alpha2);
1659 if (error)
1660 goto error_attach;
1661 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001662
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301663 /* Initialize LED control */
1664 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301665
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001666
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301667 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301668
1669error_attach:
1670 /* cleanup tx queues */
1671 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1672 if (ATH_TXQ_SETUP(sc, i))
1673 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1674
1675 ath9k_hw_detach(sc->sc_ah);
1676 ath9k_exit_debug(sc);
1677
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301678 return error;
1679}
1680
Sujithff37e332008-11-24 12:07:55 +05301681int ath_reset(struct ath_softc *sc, bool retry_tx)
1682{
Sujithcbe61d82009-02-09 13:27:12 +05301683 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001684 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001685 int r;
Sujithff37e332008-11-24 12:07:55 +05301686
1687 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301688 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301689 ath_stoprecv(sc);
1690 ath_flushrecv(sc);
1691
1692 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301693 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001694 if (r)
Sujithff37e332008-11-24 12:07:55 +05301695 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001696 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301697 spin_unlock_bh(&sc->sc_resetlock);
1698
1699 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301700 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301701
1702 /*
1703 * We may be doing a reset in response to a request
1704 * that changes the channel so update any state that
1705 * might change as a result.
1706 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001707 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301708
1709 ath_update_txpow(sc);
1710
1711 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001712 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301713
Sujith17d79042009-02-09 13:27:03 +05301714 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301715
1716 if (retry_tx) {
1717 int i;
1718 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1719 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301720 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1721 ath_txq_schedule(sc, &sc->tx.txq[i]);
1722 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301723 }
1724 }
1725 }
1726
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001727 return r;
Sujithff37e332008-11-24 12:07:55 +05301728}
1729
1730/*
1731 * This function will allocate both the DMA descriptor structure, and the
1732 * buffers it contains. These are used to contain the descriptors used
1733 * by the system.
1734*/
1735int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1736 struct list_head *head, const char *name,
1737 int nbuf, int ndesc)
1738{
1739#define DS2PHYS(_dd, _ds) \
1740 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1741#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1742#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1743
1744 struct ath_desc *ds;
1745 struct ath_buf *bf;
1746 int i, bsize, error;
1747
Sujith04bd4632008-11-28 22:18:05 +05301748 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1749 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301750
1751 /* ath_desc must be a multiple of DWORDs */
1752 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301753 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301754 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1755 error = -ENOMEM;
1756 goto fail;
1757 }
1758
1759 dd->dd_name = name;
1760 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1761
1762 /*
1763 * Need additional DMA memory because we can't use
1764 * descriptors that cross the 4K page boundary. Assume
1765 * one skipped descriptor per 4K page.
1766 */
Sujith2660b812009-02-09 13:27:26 +05301767 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301768 u32 ndesc_skipped =
1769 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1770 u32 dma_len;
1771
1772 while (ndesc_skipped) {
1773 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1774 dd->dd_desc_len += dma_len;
1775
1776 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1777 };
1778 }
1779
1780 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001781 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
1782 &dd->dd_desc_paddr, GFP_ATOMIC);
Sujithff37e332008-11-24 12:07:55 +05301783 if (dd->dd_desc == NULL) {
1784 error = -ENOMEM;
1785 goto fail;
1786 }
1787 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301788 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1789 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301790 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1791
1792 /* allocate buffers */
1793 bsize = sizeof(struct ath_buf) * nbuf;
1794 bf = kmalloc(bsize, GFP_KERNEL);
1795 if (bf == NULL) {
1796 error = -ENOMEM;
1797 goto fail2;
1798 }
1799 memset(bf, 0, bsize);
1800 dd->dd_bufptr = bf;
1801
1802 INIT_LIST_HEAD(head);
1803 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1804 bf->bf_desc = ds;
1805 bf->bf_daddr = DS2PHYS(dd, ds);
1806
Sujith2660b812009-02-09 13:27:26 +05301807 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301808 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1809 /*
1810 * Skip descriptor addresses which can cause 4KB
1811 * boundary crossing (addr + length) with a 32 dword
1812 * descriptor fetch.
1813 */
1814 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1815 ASSERT((caddr_t) bf->bf_desc <
1816 ((caddr_t) dd->dd_desc +
1817 dd->dd_desc_len));
1818
1819 ds += ndesc;
1820 bf->bf_desc = ds;
1821 bf->bf_daddr = DS2PHYS(dd, ds);
1822 }
1823 }
1824 list_add_tail(&bf->list, head);
1825 }
1826 return 0;
1827fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001828 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1829 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301830fail:
1831 memset(dd, 0, sizeof(*dd));
1832 return error;
1833#undef ATH_DESC_4KB_BOUND_CHECK
1834#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1835#undef DS2PHYS
1836}
1837
1838void ath_descdma_cleanup(struct ath_softc *sc,
1839 struct ath_descdma *dd,
1840 struct list_head *head)
1841{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001842 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1843 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301844
1845 INIT_LIST_HEAD(head);
1846 kfree(dd->dd_bufptr);
1847 memset(dd, 0, sizeof(*dd));
1848}
1849
1850int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1851{
1852 int qnum;
1853
1854 switch (queue) {
1855 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301856 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301857 break;
1858 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301859 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301860 break;
1861 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301862 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301863 break;
1864 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301865 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301866 break;
1867 default:
Sujithb77f4832008-12-07 21:44:03 +05301868 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301869 break;
1870 }
1871
1872 return qnum;
1873}
1874
1875int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1876{
1877 int qnum;
1878
1879 switch (queue) {
1880 case ATH9K_WME_AC_VO:
1881 qnum = 0;
1882 break;
1883 case ATH9K_WME_AC_VI:
1884 qnum = 1;
1885 break;
1886 case ATH9K_WME_AC_BE:
1887 qnum = 2;
1888 break;
1889 case ATH9K_WME_AC_BK:
1890 qnum = 3;
1891 break;
1892 default:
1893 qnum = -1;
1894 break;
1895 }
1896
1897 return qnum;
1898}
1899
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001900/* XXX: Remove me once we don't depend on ath9k_channel for all
1901 * this redundant data */
1902static void ath9k_update_ichannel(struct ath_softc *sc,
1903 struct ath9k_channel *ichan)
1904{
1905 struct ieee80211_hw *hw = sc->hw;
1906 struct ieee80211_channel *chan = hw->conf.channel;
1907 struct ieee80211_conf *conf = &hw->conf;
1908
1909 ichan->channel = chan->center_freq;
1910 ichan->chan = chan;
1911
1912 if (chan->band == IEEE80211_BAND_2GHZ) {
1913 ichan->chanmode = CHANNEL_G;
1914 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1915 } else {
1916 ichan->chanmode = CHANNEL_A;
1917 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1918 }
1919
1920 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1921
1922 if (conf_is_ht(conf)) {
1923 if (conf_is_ht40(conf))
1924 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1925
1926 ichan->chanmode = ath_get_extchanmode(sc, chan,
1927 conf->channel_type);
1928 }
1929}
1930
Sujithff37e332008-11-24 12:07:55 +05301931/**********************/
1932/* mac80211 callbacks */
1933/**********************/
1934
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001935static int ath9k_start(struct ieee80211_hw *hw)
1936{
1937 struct ath_softc *sc = hw->priv;
1938 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301939 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001940 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941
Sujith04bd4632008-11-28 22:18:05 +05301942 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1943 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944
Sujith141b38b2009-02-04 08:10:07 +05301945 mutex_lock(&sc->mutex);
1946
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947 /* setup initial channel */
1948
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001949 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950
Sujith2660b812009-02-09 13:27:26 +05301951 init_channel = &sc->sc_ah->channels[pos];
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001952 ath9k_update_ichannel(sc, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953
Sujithff37e332008-11-24 12:07:55 +05301954 /* Reset SERDES registers */
1955 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1956
1957 /*
1958 * The basic interface to setting the hardware in a good
1959 * state is ``reset''. On return the hardware is known to
1960 * be powered up and with interrupts disabled. This must
1961 * be followed by initialization of the appropriate bits
1962 * and then setup of the interrupt mask.
1963 */
1964 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001965 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1966 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001968 "Unable to reset hardware; reset status %u "
1969 "(freq %u MHz)\n", r,
1970 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301971 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301972 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001973 }
Sujithff37e332008-11-24 12:07:55 +05301974 spin_unlock_bh(&sc->sc_resetlock);
1975
1976 /*
1977 * This is needed only to setup initial state
1978 * but it's best done after a reset.
1979 */
1980 ath_update_txpow(sc);
1981
1982 /*
1983 * Setup the hardware after reset:
1984 * The receive engine is set going.
1985 * Frame transmit is handled entirely
1986 * in the frame output path; there's nothing to do
1987 * here except setup the interrupt mask.
1988 */
1989 if (ath_startrecv(sc) != 0) {
1990 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301991 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301992 r = -EIO;
1993 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301994 }
1995
1996 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05301997 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05301998 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
1999 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2000
Sujith2660b812009-02-09 13:27:26 +05302001 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302002 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302003
Sujith2660b812009-02-09 13:27:26 +05302004 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302005 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302006
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002007 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302008
2009 sc->sc_flags &= ~SC_OP_INVALID;
2010
2011 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302012 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2013 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302014
2015 ieee80211_wake_queues(sc->hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002016
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302017#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002018 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302019#endif
Sujith141b38b2009-02-04 08:10:07 +05302020
2021mutex_unlock:
2022 mutex_unlock(&sc->mutex);
2023
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002024 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025}
2026
2027static int ath9k_tx(struct ieee80211_hw *hw,
2028 struct sk_buff *skb)
2029{
Jouni Malinen147583c2008-08-11 14:01:50 +03002030 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Sujith528f0c62008-10-29 10:14:26 +05302031 struct ath_softc *sc = hw->priv;
2032 struct ath_tx_control txctl;
2033 int hdrlen, padsize;
2034
2035 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002036
2037 /*
2038 * As a temporary workaround, assign seq# here; this will likely need
2039 * to be cleaned up to work better with Beacon transmission and virtual
2040 * BSSes.
2041 */
2042 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2043 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2044 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302045 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002046 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302047 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002048 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049
2050 /* Add the padding after the header if this is not already done */
2051 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2052 if (hdrlen & 3) {
2053 padsize = hdrlen % 4;
2054 if (skb_headroom(skb) < padsize)
2055 return -1;
2056 skb_push(skb, padsize);
2057 memmove(skb->data, skb->data + padsize, hdrlen);
2058 }
2059
Sujith528f0c62008-10-29 10:14:26 +05302060 /* Check if a tx queue is available */
2061
2062 txctl.txq = ath_test_get_txq(sc, skb);
2063 if (!txctl.txq)
2064 goto exit;
2065
Sujith04bd4632008-11-28 22:18:05 +05302066 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002067
Sujith528f0c62008-10-29 10:14:26 +05302068 if (ath_tx_start(sc, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302069 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302070 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071 }
2072
2073 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302074exit:
2075 dev_kfree_skb_any(skb);
2076 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002077}
2078
2079static void ath9k_stop(struct ieee80211_hw *hw)
2080{
2081 struct ath_softc *sc = hw->priv;
Sujith9c84b792008-10-29 10:17:13 +05302082
2083 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302084 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302085 return;
2086 }
2087
Sujith141b38b2009-02-04 08:10:07 +05302088 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302089
2090 ieee80211_stop_queues(sc->hw);
2091
2092 /* make sure h/w will not generate any interrupt
2093 * before setting the invalid flag. */
2094 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2095
2096 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302097 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302098 ath_stoprecv(sc);
2099 ath9k_hw_phy_disable(sc->sc_ah);
2100 } else
Sujithb77f4832008-12-07 21:44:03 +05302101 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302102
2103#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302104 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302105 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2106#endif
2107 /* disable HAL and put h/w to sleep */
2108 ath9k_hw_disable(sc->sc_ah);
2109 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2110
2111 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002112
Sujith141b38b2009-02-04 08:10:07 +05302113 mutex_unlock(&sc->mutex);
2114
Sujith04bd4632008-11-28 22:18:05 +05302115 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116}
2117
2118static int ath9k_add_interface(struct ieee80211_hw *hw,
2119 struct ieee80211_if_init_conf *conf)
2120{
2121 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302122 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002123 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002124 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002125
Sujith141b38b2009-02-04 08:10:07 +05302126 mutex_lock(&sc->mutex);
2127
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002128 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2129 sc->nvifs > 0) {
2130 ret = -ENOBUFS;
2131 goto out;
2132 }
2133
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002135 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002136 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002138 case NL80211_IFTYPE_ADHOC:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002139 if (sc->nbcnvifs >= ATH_BCBUF) {
2140 ret = -ENOBUFS;
2141 goto out;
2142 }
Colin McCabed97809d2008-12-01 13:38:55 -08002143 ic_opmode = NL80211_IFTYPE_ADHOC;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002144 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002145 case NL80211_IFTYPE_AP:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002146 if (sc->nbcnvifs >= ATH_BCBUF) {
2147 ret = -ENOBUFS;
2148 goto out;
2149 }
Colin McCabed97809d2008-12-01 13:38:55 -08002150 ic_opmode = NL80211_IFTYPE_AP;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002151 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152 default:
2153 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302154 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002155 ret = -EOPNOTSUPP;
2156 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002157 }
2158
Sujith17d79042009-02-09 13:27:03 +05302159 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002160
Sujith17d79042009-02-09 13:27:03 +05302161 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302162 avp->av_opmode = ic_opmode;
2163 avp->av_bslot = -1;
2164
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002165 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002166
2167 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2168 ath9k_set_bssid_mask(hw);
2169
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002170 if (sc->nvifs > 1)
2171 goto out; /* skip global settings for secondary vif */
2172
Sujithb238e902009-03-03 10:16:56 +05302173 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302174 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302175 sc->sc_flags |= SC_OP_TSF_RESET;
2176 }
Sujith5640b082008-10-29 10:16:06 +05302177
Sujith5640b082008-10-29 10:16:06 +05302178 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302179 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302180
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302181 /*
2182 * Enable MIB interrupts when there are hardware phy counters.
2183 * Note we only do this (at the moment) for station mode.
2184 */
Sujith4af9cf42009-02-12 10:06:47 +05302185 if ((conf->type == NL80211_IFTYPE_STATION) ||
2186 (conf->type == NL80211_IFTYPE_ADHOC)) {
2187 if (ath9k_hw_phycounters(sc->sc_ah))
2188 sc->imask |= ATH9K_INT_MIB;
2189 sc->imask |= ATH9K_INT_TSFOOR;
2190 }
2191
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302192 /*
2193 * Some hardware processes the TIM IE and fires an
2194 * interrupt when the TIM bit is set. For hardware
2195 * that does, if not overridden by configuration,
2196 * enable the TIM interrupt when operating as station.
2197 */
Sujith2660b812009-02-09 13:27:26 +05302198 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302199 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302200 !sc->config.swBeaconProcess)
2201 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302202
Sujith17d79042009-02-09 13:27:03 +05302203 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302204
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002205 if (conf->type == NL80211_IFTYPE_AP) {
2206 /* TODO: is this a suitable place to start ANI for AP mode? */
2207 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302208 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002209 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2210 }
2211
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002212out:
Sujith141b38b2009-02-04 08:10:07 +05302213 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002214 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215}
2216
2217static void ath9k_remove_interface(struct ieee80211_hw *hw,
2218 struct ieee80211_if_init_conf *conf)
2219{
2220 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302221 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002222 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002223
Sujith04bd4632008-11-28 22:18:05 +05302224 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225
Sujith141b38b2009-02-04 08:10:07 +05302226 mutex_lock(&sc->mutex);
2227
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002228 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302229 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231 /* Reclaim beacon resources */
Sujith2660b812009-02-09 13:27:26 +05302232 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
2233 sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
Sujithb77f4832008-12-07 21:44:03 +05302234 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235 ath_beacon_return(sc, avp);
2236 }
2237
Sujith672840a2008-08-11 14:05:08 +05302238 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002240 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2241 if (sc->beacon.bslot[i] == conf->vif) {
2242 printk(KERN_DEBUG "%s: vif had allocated beacon "
2243 "slot\n", __func__);
2244 sc->beacon.bslot[i] = NULL;
2245 }
2246 }
2247
Sujith17d79042009-02-09 13:27:03 +05302248 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302249
2250 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251}
2252
Johannes Berge8975582008-10-09 12:18:51 +02002253static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254{
2255 struct ath_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002256 struct ieee80211_conf *conf = &hw->conf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257
Sujithaa33de02008-12-18 11:40:16 +05302258 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302259
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302260 if (changed & IEEE80211_CONF_CHANGE_PS) {
2261 if (conf->flags & IEEE80211_CONF_PS) {
Sujith17d79042009-02-09 13:27:03 +05302262 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2263 sc->imask |= ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302264 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302265 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302266 }
2267 ath9k_hw_setrxabort(sc->sc_ah, 1);
2268 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2269 } else {
2270 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
2271 ath9k_hw_setrxabort(sc->sc_ah, 0);
2272 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
Sujith17d79042009-02-09 13:27:03 +05302273 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2274 sc->imask &= ~ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302275 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302276 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302277 }
2278 }
2279 }
2280
Johannes Berg47979382009-01-07 10:13:27 +01002281 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302282 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002283 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284
Sujith04bd4632008-11-28 22:18:05 +05302285 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2286 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002287
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002288 /* XXX: remove me eventualy */
Sujith2660b812009-02-09 13:27:26 +05302289 ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302290
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002291 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302292
Sujith2660b812009-02-09 13:27:26 +05302293 if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302294 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302295 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302296 return -EINVAL;
2297 }
Sujith094d05d2008-12-12 11:57:43 +05302298 }
Sujith86b89ee2008-08-07 10:54:57 +05302299
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002300 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302301 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Sujithb238e902009-03-03 10:16:56 +05302303 /*
2304 * The HW TSF has to be reset when the beacon interval changes.
2305 * We set the flag here, and ath_beacon_config_ap() would take this
2306 * into account when it gets called through the subsequent
2307 * config_interface() call - with IFCC_BEACON in the changed field.
2308 */
2309
2310 if (changed & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
2311 sc->sc_flags |= SC_OP_TSF_RESET;
2312
Sujithaa33de02008-12-18 11:40:16 +05302313 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302314
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315 return 0;
2316}
2317
2318static int ath9k_config_interface(struct ieee80211_hw *hw,
2319 struct ieee80211_vif *vif,
2320 struct ieee80211_if_conf *conf)
2321{
2322 struct ath_softc *sc = hw->priv;
Sujithcbe61d82009-02-09 13:27:12 +05302323 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302324 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325 u32 rfilt = 0;
2326 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002327
Sujith25549352009-03-03 10:16:57 +05302328 mutex_lock(&sc->mutex);
2329
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002330 /* TODO: Need to decide which hw opmode to use for multi-interface
2331 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002332 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302333 ah->opmode != NL80211_IFTYPE_AP) {
2334 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002335 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302336 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2337 sc->curaid = 0;
2338 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002339 /* Request full reset to get hw opmode changed properly */
2340 sc->sc_flags |= SC_OP_FULL_RESET;
2341 }
2342
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002343 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2344 !is_zero_ether_addr(conf->bssid)) {
2345 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002346 case NL80211_IFTYPE_STATION:
2347 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002348 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302349 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
2350 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302351 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002352
2353 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302354 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002356 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302357 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302358 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359
2360 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302361 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362
2363 break;
2364 default:
2365 break;
2366 }
2367 }
2368
Sujith1f7d6cb2009-01-27 10:55:54 +05302369 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2370 (vif->type == NL80211_IFTYPE_AP)) {
2371 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2372 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2373 conf->enable_beacon)) {
2374 /*
2375 * Allocate and setup the beacon frame.
2376 *
2377 * Stop any previous beacon DMA. This may be
2378 * necessary, for example, when an ibss merge
2379 * causes reconfiguration; we may be called
2380 * with beacon transmission active.
2381 */
2382 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002383
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002384 error = ath_beacon_alloc(sc, vif);
Sujith25549352009-03-03 10:16:57 +05302385 if (error != 0) {
2386 mutex_unlock(&sc->mutex);
Sujith1f7d6cb2009-01-27 10:55:54 +05302387 return error;
Sujith25549352009-03-03 10:16:57 +05302388 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002389
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002390 ath_beacon_config(sc, vif);
Sujith1f7d6cb2009-01-27 10:55:54 +05302391 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002392 }
2393
2394 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002395 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002396 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2397 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2398 ath9k_hw_keysetmac(sc->sc_ah,
2399 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302400 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002401 }
2402
2403 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002404 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002405 ath_update_chainmask(sc, 0);
2406
Sujith25549352009-03-03 10:16:57 +05302407 mutex_unlock(&sc->mutex);
2408
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409 return 0;
2410}
2411
2412#define SUPPORTED_FILTERS \
2413 (FIF_PROMISC_IN_BSS | \
2414 FIF_ALLMULTI | \
2415 FIF_CONTROL | \
2416 FIF_OTHER_BSS | \
2417 FIF_BCN_PRBRESP_PROMISC | \
2418 FIF_FCSFAIL)
2419
Sujith7dcfdcd2008-08-11 14:03:13 +05302420/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002421static void ath9k_configure_filter(struct ieee80211_hw *hw,
2422 unsigned int changed_flags,
2423 unsigned int *total_flags,
2424 int mc_count,
2425 struct dev_mc_list *mclist)
2426{
2427 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +05302428 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429
2430 changed_flags &= SUPPORTED_FILTERS;
2431 *total_flags &= SUPPORTED_FILTERS;
2432
Sujithb77f4832008-12-07 21:44:03 +05302433 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302434 rfilt = ath_calcrxfilter(sc);
2435 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2436
Sujithb77f4832008-12-07 21:44:03 +05302437 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438}
2439
2440static void ath9k_sta_notify(struct ieee80211_hw *hw,
2441 struct ieee80211_vif *vif,
2442 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002443 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444{
2445 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002446
2447 switch (cmd) {
2448 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302449 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450 break;
2451 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302452 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 break;
2454 default:
2455 break;
2456 }
2457}
2458
Sujith141b38b2009-02-04 08:10:07 +05302459static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002460 const struct ieee80211_tx_queue_params *params)
2461{
2462 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +05302463 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002464 int ret = 0, qnum;
2465
2466 if (queue >= WME_NUM_AC)
2467 return 0;
2468
Sujith141b38b2009-02-04 08:10:07 +05302469 mutex_lock(&sc->mutex);
2470
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 qi.tqi_aifs = params->aifs;
2472 qi.tqi_cwmin = params->cw_min;
2473 qi.tqi_cwmax = params->cw_max;
2474 qi.tqi_burstTime = params->txop;
2475 qnum = ath_get_hal_qnum(queue, sc);
2476
2477 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302478 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002479 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302480 queue, qnum, params->aifs, params->cw_min,
2481 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002482
2483 ret = ath_txq_update(sc, qnum, &qi);
2484 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302485 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002486
Sujith141b38b2009-02-04 08:10:07 +05302487 mutex_unlock(&sc->mutex);
2488
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002489 return ret;
2490}
2491
2492static int ath9k_set_key(struct ieee80211_hw *hw,
2493 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002494 struct ieee80211_vif *vif,
2495 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002496 struct ieee80211_key_conf *key)
2497{
2498 struct ath_softc *sc = hw->priv;
2499 int ret = 0;
2500
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002501 if (modparam_nohwcrypt)
2502 return -ENOSPC;
2503
Sujith141b38b2009-02-04 08:10:07 +05302504 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302505 ath9k_ps_wakeup(sc);
Sujith04bd4632008-11-28 22:18:05 +05302506 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002507
2508 switch (cmd) {
2509 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002510 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002511 if (ret >= 0) {
2512 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002513 /* push IV and Michael MIC generation to stack */
2514 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302515 if (key->alg == ALG_TKIP)
2516 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002517 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2518 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002519 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520 }
2521 break;
2522 case DISABLE_KEY:
2523 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002524 break;
2525 default:
2526 ret = -EINVAL;
2527 }
2528
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302529 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302530 mutex_unlock(&sc->mutex);
2531
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532 return ret;
2533}
2534
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002535static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2536 struct ieee80211_vif *vif,
2537 struct ieee80211_bss_conf *bss_conf,
2538 u32 changed)
2539{
2540 struct ath_softc *sc = hw->priv;
2541
Sujith141b38b2009-02-04 08:10:07 +05302542 mutex_lock(&sc->mutex);
2543
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002544 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302545 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002546 bss_conf->use_short_preamble);
2547 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302548 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002549 else
Sujith672840a2008-08-11 14:05:08 +05302550 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002551 }
2552
2553 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302554 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002555 bss_conf->use_cts_prot);
2556 if (bss_conf->use_cts_prot &&
2557 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302558 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002559 else
Sujith672840a2008-08-11 14:05:08 +05302560 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002561 }
2562
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002563 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302564 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002565 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302566 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002567 }
Sujith141b38b2009-02-04 08:10:07 +05302568
2569 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002570}
2571
2572static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2573{
2574 u64 tsf;
2575 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002576
Sujith141b38b2009-02-04 08:10:07 +05302577 mutex_lock(&sc->mutex);
2578 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2579 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580
2581 return tsf;
2582}
2583
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002584static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2585{
2586 struct ath_softc *sc = hw->priv;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002587
Sujith141b38b2009-02-04 08:10:07 +05302588 mutex_lock(&sc->mutex);
2589 ath9k_hw_settsf64(sc->sc_ah, tsf);
2590 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002591}
2592
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2594{
2595 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596
Sujith141b38b2009-02-04 08:10:07 +05302597 mutex_lock(&sc->mutex);
2598 ath9k_hw_reset_tsf(sc->sc_ah);
2599 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600}
2601
2602static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302603 enum ieee80211_ampdu_mlme_action action,
2604 struct ieee80211_sta *sta,
2605 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606{
2607 struct ath_softc *sc = hw->priv;
2608 int ret = 0;
2609
2610 switch (action) {
2611 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302612 if (!(sc->sc_flags & SC_OP_RXAGGR))
2613 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002614 break;
2615 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002616 break;
2617 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302618 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002619 if (ret < 0)
2620 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302621 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002623 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624 break;
2625 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302626 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002627 if (ret < 0)
2628 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302629 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002630
Johannes Berg17741cd2008-09-11 00:02:02 +02002631 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002632 break;
Sujith8469cde2008-10-29 10:19:28 +05302633 case IEEE80211_AMPDU_TX_RESUME:
2634 ath_tx_aggr_resume(sc, sta, tid);
2635 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002636 default:
Sujith04bd4632008-11-28 22:18:05 +05302637 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002638 }
2639
2640 return ret;
2641}
2642
Sujith0c98de62009-03-03 10:16:45 +05302643static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2644{
2645 struct ath_softc *sc = hw->priv;
2646
2647 mutex_lock(&sc->mutex);
2648 sc->sc_flags |= SC_OP_SCANNING;
2649 mutex_unlock(&sc->mutex);
2650}
2651
2652static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2653{
2654 struct ath_softc *sc = hw->priv;
2655
2656 mutex_lock(&sc->mutex);
2657 sc->sc_flags &= ~SC_OP_SCANNING;
2658 mutex_unlock(&sc->mutex);
2659}
2660
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002661struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002662 .tx = ath9k_tx,
2663 .start = ath9k_start,
2664 .stop = ath9k_stop,
2665 .add_interface = ath9k_add_interface,
2666 .remove_interface = ath9k_remove_interface,
2667 .config = ath9k_config,
2668 .config_interface = ath9k_config_interface,
2669 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002670 .sta_notify = ath9k_sta_notify,
2671 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002672 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002673 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002674 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002675 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002676 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002677 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302678 .sw_scan_start = ath9k_sw_scan_start,
2679 .sw_scan_complete = ath9k_sw_scan_complete,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002680};
2681
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002682static struct {
2683 u32 version;
2684 const char * name;
2685} ath_mac_bb_names[] = {
2686 { AR_SREV_VERSION_5416_PCI, "5416" },
2687 { AR_SREV_VERSION_5416_PCIE, "5418" },
2688 { AR_SREV_VERSION_9100, "9100" },
2689 { AR_SREV_VERSION_9160, "9160" },
2690 { AR_SREV_VERSION_9280, "9280" },
2691 { AR_SREV_VERSION_9285, "9285" }
2692};
2693
2694static struct {
2695 u16 version;
2696 const char * name;
2697} ath_rf_names[] = {
2698 { 0, "5133" },
2699 { AR_RAD5133_SREV_MAJOR, "5133" },
2700 { AR_RAD5122_SREV_MAJOR, "5122" },
2701 { AR_RAD2133_SREV_MAJOR, "2133" },
2702 { AR_RAD2122_SREV_MAJOR, "2122" }
2703};
2704
2705/*
2706 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2707 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002708const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002709ath_mac_bb_name(u32 mac_bb_version)
2710{
2711 int i;
2712
2713 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2714 if (ath_mac_bb_names[i].version == mac_bb_version) {
2715 return ath_mac_bb_names[i].name;
2716 }
2717 }
2718
2719 return "????";
2720}
2721
2722/*
2723 * Return the RF name. "????" is returned if the RF is unknown.
2724 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002725const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002726ath_rf_name(u16 rf_version)
2727{
2728 int i;
2729
2730 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2731 if (ath_rf_names[i].version == rf_version) {
2732 return ath_rf_names[i].name;
2733 }
2734 }
2735
2736 return "????";
2737}
2738
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002739static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002740{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302741 int error;
2742
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302743 /* Register rate control algorithm */
2744 error = ath_rate_control_register();
2745 if (error != 0) {
2746 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002747 "ath9k: Unable to register rate control "
2748 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302749 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002750 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302751 }
2752
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002753 error = ath_pci_init();
2754 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002755 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002756 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002757 error = -ENODEV;
2758 goto err_rate_unregister;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002759 }
2760
Gabor Juhos09329d32009-01-14 20:17:07 +01002761 error = ath_ahb_init();
2762 if (error < 0) {
2763 error = -ENODEV;
2764 goto err_pci_exit;
2765 }
2766
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002767 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002768
Gabor Juhos09329d32009-01-14 20:17:07 +01002769 err_pci_exit:
2770 ath_pci_exit();
2771
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002772 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302773 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002774 err_out:
2775 return error;
2776}
2777module_init(ath9k_init);
2778
2779static void __exit ath9k_exit(void)
2780{
Gabor Juhos09329d32009-01-14 20:17:07 +01002781 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002782 ath_pci_exit();
2783 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302784 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002785}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002786module_exit(ath9k_exit);