blob: cea1ac222a90bc148aa430ceaf557e595afe7981 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02005 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +02006 * Portions Copyright (C) 2005-2008 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
Alan Coxb39b01f2005-06-27 15:24:27 -070013 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080014 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
Alan Coxccd32e22008-11-02 21:40:08 +010055 * Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080057 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010062 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080066 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080069 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
Sergei Shtylyov72931362007-09-11 22:28:35 +020070 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020080 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
Sergei Shtylyov866664d2008-01-25 22:17:05 +010089 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010090 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200115 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
Sergei Shtylyovc018f1e2009-04-18 17:42:19 +0200117 * - stop resetting HPT370's state machine before each DMA transfer as that has
118 * caused more harm than good
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100119 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122#include <linux/types.h>
123#include <linux/module.h>
124#include <linux/kernel.h>
125#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126#include <linux/blkdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#include <linux/interrupt.h>
128#include <linux/pci.h>
129#include <linux/init.h>
130#include <linux/ide.h>
131
132#include <asm/uaccess.h>
133#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200135#define DRV_NAME "hpt366"
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/* various tuning parameters */
Sergei Shtylyovc018f1e2009-04-18 17:42:19 +0200138#undef HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800139#undef HPT_DELAY_INTERRUPT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200184 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 NULL
186};
187
188static const char *bad_ata66_3[] = {
189 "WDC AC310200R",
190 NULL
191};
192
193static const char *bad_ata33[] = {
194 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
195 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
196 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
197 "Maxtor 90510D4",
198 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
199 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
200 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
201 NULL
202};
203
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800204static u8 xfer_speeds[] = {
205 XFER_UDMA_6,
206 XFER_UDMA_5,
207 XFER_UDMA_4,
208 XFER_UDMA_3,
209 XFER_UDMA_2,
210 XFER_UDMA_1,
211 XFER_UDMA_0,
212
213 XFER_MW_DMA_2,
214 XFER_MW_DMA_1,
215 XFER_MW_DMA_0,
216
217 XFER_PIO_4,
218 XFER_PIO_3,
219 XFER_PIO_2,
220 XFER_PIO_1,
221 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800224/* Key for bus clock timings
225 * 36x 37x
226 * bits bits
227 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
228 * cycles = value + 1
229 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
230 * cycles = value + 1
231 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
232 * register access.
233 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
234 * register access.
235 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
236 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
237 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
238 * MW DMA xfer.
239 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
240 * task file register access.
241 * 28 28 UDMA enable.
242 * 29 29 DMA enable.
243 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
244 * PIO xfer.
245 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800248static u32 forty_base_hpt36x[] = {
249 /* XFER_UDMA_6 */ 0x900fd943,
250 /* XFER_UDMA_5 */ 0x900fd943,
251 /* XFER_UDMA_4 */ 0x900fd943,
252 /* XFER_UDMA_3 */ 0x900ad943,
253 /* XFER_UDMA_2 */ 0x900bd943,
254 /* XFER_UDMA_1 */ 0x9008d943,
255 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800257 /* XFER_MW_DMA_2 */ 0xa008d943,
258 /* XFER_MW_DMA_1 */ 0xa010d955,
259 /* XFER_MW_DMA_0 */ 0xa010d9fc,
260
261 /* XFER_PIO_4 */ 0xc008d963,
262 /* XFER_PIO_3 */ 0xc010d974,
263 /* XFER_PIO_2 */ 0xc010d997,
264 /* XFER_PIO_1 */ 0xc010d9c7,
265 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266};
267
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800268static u32 thirty_three_base_hpt36x[] = {
269 /* XFER_UDMA_6 */ 0x90c9a731,
270 /* XFER_UDMA_5 */ 0x90c9a731,
271 /* XFER_UDMA_4 */ 0x90c9a731,
272 /* XFER_UDMA_3 */ 0x90cfa731,
273 /* XFER_UDMA_2 */ 0x90caa731,
274 /* XFER_UDMA_1 */ 0x90cba731,
275 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800277 /* XFER_MW_DMA_2 */ 0xa0c8a731,
278 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
279 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800281 /* XFER_PIO_4 */ 0xc0c8a731,
282 /* XFER_PIO_3 */ 0xc0c8a742,
283 /* XFER_PIO_2 */ 0xc0d0a753,
284 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
285 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286};
287
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800288static u32 twenty_five_base_hpt36x[] = {
289 /* XFER_UDMA_6 */ 0x90c98521,
290 /* XFER_UDMA_5 */ 0x90c98521,
291 /* XFER_UDMA_4 */ 0x90c98521,
292 /* XFER_UDMA_3 */ 0x90cf8521,
293 /* XFER_UDMA_2 */ 0x90cf8521,
294 /* XFER_UDMA_1 */ 0x90cb8521,
295 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800297 /* XFER_MW_DMA_2 */ 0xa0ca8521,
298 /* XFER_MW_DMA_1 */ 0xa0ca8532,
299 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800301 /* XFER_PIO_4 */ 0xc0ca8521,
302 /* XFER_PIO_3 */ 0xc0ca8532,
303 /* XFER_PIO_2 */ 0xc0ca8542,
304 /* XFER_PIO_1 */ 0xc0d08572,
305 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306};
307
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100308#if 0
309/* These are the timing tables from the HighPoint open source drivers... */
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800310static u32 thirty_three_base_hpt37x[] = {
311 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
312 /* XFER_UDMA_5 */ 0x12446231,
313 /* XFER_UDMA_4 */ 0x12446231,
314 /* XFER_UDMA_3 */ 0x126c6231,
315 /* XFER_UDMA_2 */ 0x12486231,
316 /* XFER_UDMA_1 */ 0x124c6233,
317 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800319 /* XFER_MW_DMA_2 */ 0x22406c31,
320 /* XFER_MW_DMA_1 */ 0x22406c33,
321 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800323 /* XFER_PIO_4 */ 0x06414e31,
324 /* XFER_PIO_3 */ 0x06414e42,
325 /* XFER_PIO_2 */ 0x06414e53,
326 /* XFER_PIO_1 */ 0x06814e93,
327 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328};
329
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800330static u32 fifty_base_hpt37x[] = {
331 /* XFER_UDMA_6 */ 0x12848242,
332 /* XFER_UDMA_5 */ 0x12848242,
333 /* XFER_UDMA_4 */ 0x12ac8242,
334 /* XFER_UDMA_3 */ 0x128c8242,
335 /* XFER_UDMA_2 */ 0x120c8242,
336 /* XFER_UDMA_1 */ 0x12148254,
337 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800339 /* XFER_MW_DMA_2 */ 0x22808242,
340 /* XFER_MW_DMA_1 */ 0x22808254,
341 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800343 /* XFER_PIO_4 */ 0x0a81f442,
344 /* XFER_PIO_3 */ 0x0a81f443,
345 /* XFER_PIO_2 */ 0x0a81f454,
346 /* XFER_PIO_1 */ 0x0ac1f465,
347 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
349
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800350static u32 sixty_six_base_hpt37x[] = {
351 /* XFER_UDMA_6 */ 0x1c869c62,
352 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
353 /* XFER_UDMA_4 */ 0x1c8a9c62,
354 /* XFER_UDMA_3 */ 0x1c8e9c62,
355 /* XFER_UDMA_2 */ 0x1c929c62,
356 /* XFER_UDMA_1 */ 0x1c9a9c62,
357 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800359 /* XFER_MW_DMA_2 */ 0x2c829c62,
360 /* XFER_MW_DMA_1 */ 0x2c829c66,
361 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800363 /* XFER_PIO_4 */ 0x0c829c62,
364 /* XFER_PIO_3 */ 0x0c829c84,
365 /* XFER_PIO_2 */ 0x0c829ca6,
366 /* XFER_PIO_1 */ 0x0d029d26,
367 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100369#else
370/*
371 * The following are the new timing tables with PIO mode data/taskfile transfer
372 * overclocking fixed...
373 */
374
375/* This table is taken from the HPT370 data manual rev. 1.02 */
376static u32 thirty_three_base_hpt37x[] = {
377 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
378 /* XFER_UDMA_5 */ 0x16455031,
379 /* XFER_UDMA_4 */ 0x16455031,
380 /* XFER_UDMA_3 */ 0x166d5031,
381 /* XFER_UDMA_2 */ 0x16495031,
382 /* XFER_UDMA_1 */ 0x164d5033,
383 /* XFER_UDMA_0 */ 0x16515097,
384
385 /* XFER_MW_DMA_2 */ 0x26515031,
386 /* XFER_MW_DMA_1 */ 0x26515033,
387 /* XFER_MW_DMA_0 */ 0x26515097,
388
389 /* XFER_PIO_4 */ 0x06515021,
390 /* XFER_PIO_3 */ 0x06515022,
391 /* XFER_PIO_2 */ 0x06515033,
392 /* XFER_PIO_1 */ 0x06915065,
393 /* XFER_PIO_0 */ 0x06d1508a
394};
395
396static u32 fifty_base_hpt37x[] = {
397 /* XFER_UDMA_6 */ 0x1a861842,
398 /* XFER_UDMA_5 */ 0x1a861842,
399 /* XFER_UDMA_4 */ 0x1aae1842,
400 /* XFER_UDMA_3 */ 0x1a8e1842,
401 /* XFER_UDMA_2 */ 0x1a0e1842,
402 /* XFER_UDMA_1 */ 0x1a161854,
403 /* XFER_UDMA_0 */ 0x1a1a18ea,
404
405 /* XFER_MW_DMA_2 */ 0x2a821842,
406 /* XFER_MW_DMA_1 */ 0x2a821854,
407 /* XFER_MW_DMA_0 */ 0x2a8218ea,
408
409 /* XFER_PIO_4 */ 0x0a821842,
410 /* XFER_PIO_3 */ 0x0a821843,
411 /* XFER_PIO_2 */ 0x0a821855,
412 /* XFER_PIO_1 */ 0x0ac218a8,
413 /* XFER_PIO_0 */ 0x0b02190c
414};
415
416static u32 sixty_six_base_hpt37x[] = {
417 /* XFER_UDMA_6 */ 0x1c86fe62,
418 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
419 /* XFER_UDMA_4 */ 0x1c8afe62,
420 /* XFER_UDMA_3 */ 0x1c8efe62,
421 /* XFER_UDMA_2 */ 0x1c92fe62,
422 /* XFER_UDMA_1 */ 0x1c9afe62,
423 /* XFER_UDMA_0 */ 0x1c82fe62,
424
425 /* XFER_MW_DMA_2 */ 0x2c82fe62,
426 /* XFER_MW_DMA_1 */ 0x2c82fe66,
427 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
428
429 /* XFER_PIO_4 */ 0x0c82fe62,
430 /* XFER_PIO_3 */ 0x0c82fe84,
431 /* XFER_PIO_2 */ 0x0c82fea6,
432 /* XFER_PIO_1 */ 0x0d02ff26,
433 /* XFER_PIO_0 */ 0x0d42ff7f
434};
435#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100438#define HPT371_ALLOW_ATA133_6 1
439#define HPT302_ALLOW_ATA133_6 1
440#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100441#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442#define HPT366_ALLOW_ATA66_4 1
443#define HPT366_ALLOW_ATA66_3 1
444#define HPT366_MAX_DEVS 8
445
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100446/* Supported ATA clock frequencies */
447enum ata_clock {
448 ATA_CLOCK_25MHZ,
449 ATA_CLOCK_33MHZ,
450 ATA_CLOCK_40MHZ,
451 ATA_CLOCK_50MHZ,
452 ATA_CLOCK_66MHZ,
453 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700454};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100456struct hpt_timings {
457 u32 pio_mask;
458 u32 dma_mask;
459 u32 ultra_mask;
460 u32 *clock_table[NUM_ATA_CLOCKS];
461};
462
Alan Coxb39b01f2005-06-27 15:24:27 -0700463/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100464 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700465 */
466
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100467struct hpt_info {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200468 char *chip_name; /* Chip name */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100469 u8 chip_type; /* Chip type */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200470 u8 udma_mask; /* Allowed UltraDMA modes mask. */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100471 u8 dpll_clk; /* DPLL clock in MHz */
472 u8 pci_clk; /* PCI clock in MHz */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100473 struct hpt_timings *timings; /* Chipset timing data */
474 u8 clock; /* ATA clock selected */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100475};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100476
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100477/* Supported HighPoint chips */
478enum {
479 HPT36x,
480 HPT370,
481 HPT370A,
482 HPT374,
483 HPT372,
484 HPT372A,
485 HPT302,
486 HPT371,
487 HPT372N,
488 HPT302N,
489 HPT371N
490};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100492static struct hpt_timings hpt36x_timings = {
493 .pio_mask = 0xc1f8ffff,
494 .dma_mask = 0x303800ff,
495 .ultra_mask = 0x30070000,
496 .clock_table = {
497 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
498 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
499 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
500 [ATA_CLOCK_50MHZ] = NULL,
501 [ATA_CLOCK_66MHZ] = NULL
502 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100503};
504
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100505static struct hpt_timings hpt37x_timings = {
506 .pio_mask = 0xcfc3ffff,
507 .dma_mask = 0x31c001ff,
508 .ultra_mask = 0x303c0000,
509 .clock_table = {
510 [ATA_CLOCK_25MHZ] = NULL,
511 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
512 [ATA_CLOCK_40MHZ] = NULL,
513 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
514 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
515 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100516};
517
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200518static const struct hpt_info hpt36x __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200519 .chip_name = "HPT36x",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100520 .chip_type = HPT36x,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200521 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100522 .dpll_clk = 0, /* no DPLL */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100523 .timings = &hpt36x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100524};
525
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200526static const struct hpt_info hpt370 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200527 .chip_name = "HPT370",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100528 .chip_type = HPT370,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200529 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100530 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100531 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100532};
533
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200534static const struct hpt_info hpt370a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200535 .chip_name = "HPT370A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100536 .chip_type = HPT370A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200537 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100538 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100539 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100540};
541
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200542static const struct hpt_info hpt374 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200543 .chip_name = "HPT374",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100544 .chip_type = HPT374,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200545 .udma_mask = ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100546 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100547 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100548};
549
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200550static const struct hpt_info hpt372 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200551 .chip_name = "HPT372",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100552 .chip_type = HPT372,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200553 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100554 .dpll_clk = 55,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100555 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100556};
557
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200558static const struct hpt_info hpt372a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200559 .chip_name = "HPT372A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100560 .chip_type = HPT372A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200561 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100562 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100563 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100564};
565
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200566static const struct hpt_info hpt302 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200567 .chip_name = "HPT302",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100568 .chip_type = HPT302,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200569 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100570 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100571 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100572};
573
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200574static const struct hpt_info hpt371 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200575 .chip_name = "HPT371",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100576 .chip_type = HPT371,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200577 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100578 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100579 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100580};
581
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200582static const struct hpt_info hpt372n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200583 .chip_name = "HPT372N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100584 .chip_type = HPT372N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200585 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100586 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100587 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100588};
589
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200590static const struct hpt_info hpt302n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200591 .chip_name = "HPT302N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100592 .chip_type = HPT302N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200593 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100594 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100595 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100596};
597
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200598static const struct hpt_info hpt371n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200599 .chip_name = "HPT371N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100600 .chip_type = HPT371N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200601 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100602 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100603 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100604};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100606static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200608 char *m = (char *)&drive->id[ATA_ID_PROD];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100610 while (*list)
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200611 if (!strcmp(*list++, m))
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100612 return 1;
613 return 0;
614}
Alan Coxb39b01f2005-06-27 15:24:27 -0700615
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200616static struct hpt_info *hpt3xx_get_info(struct device *dev)
617{
618 struct ide_host *host = dev_get_drvdata(dev);
619 struct hpt_info *info = (struct hpt_info *)host->host_priv;
620
621 return dev == host->dev[1] ? info + 1 : info;
622}
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624/*
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200625 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
626 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200628
629static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100631 ide_hwif_t *hwif = drive->hwif;
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200632 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200633 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200635 switch (info->chip_type) {
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200636 case HPT36x:
637 if (!HPT366_ALLOW_ATA66_4 ||
638 check_in_drive_list(drive, bad_ata66_4))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200639 mask = ATA_UDMA3;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100640
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200641 if (!HPT366_ALLOW_ATA66_3 ||
642 check_in_drive_list(drive, bad_ata66_3))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200643 mask = ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200644 break;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200645 case HPT370:
646 if (!HPT370_ALLOW_ATA100_5 ||
647 check_in_drive_list(drive, bad_ata100_5))
648 mask = ATA_UDMA4;
649 break;
650 case HPT370A:
651 if (!HPT370_ALLOW_ATA100_5 ||
652 check_in_drive_list(drive, bad_ata100_5))
653 return ATA_UDMA4;
654 case HPT372 :
655 case HPT372A:
656 case HPT372N:
657 case HPT374 :
Bartlomiej Zolnierkiewicz367d7e72008-10-10 22:39:30 +0200658 if (ata_id_is_sata(drive->id))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200659 mask &= ~0x0e;
660 /* Fall thru */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200661 default:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200662 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200664
665 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666}
667
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200668static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
669{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100670 ide_hwif_t *hwif = drive->hwif;
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200671 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200672
673 switch (info->chip_type) {
674 case HPT372 :
675 case HPT372A:
676 case HPT372N:
677 case HPT374 :
Bartlomiej Zolnierkiewicz367d7e72008-10-10 22:39:30 +0200678 if (ata_id_is_sata(drive->id))
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200679 return 0x00;
680 /* Fall thru */
681 default:
682 return 0x07;
683 }
684}
685
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100686static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800688 int i;
689
690 /*
691 * Lookup the transfer mode table to get the index into
692 * the timing table.
693 *
694 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
695 */
696 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
697 if (xfer_speeds[i] == speed)
698 break;
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100699
700 return info->timings->clock_table[info->clock][i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100703static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +0200705 ide_hwif_t *hwif = drive->hwif;
706 struct pci_dev *dev = to_pci_dev(hwif->dev);
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200707 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100708 struct hpt_timings *t = info->timings;
709 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100710 u32 old_itr = 0;
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100711 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100712 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
713 (speed < XFER_UDMA_0 ? t->dma_mask :
714 t->ultra_mask);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200715
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100716 pci_read_config_dword(dev, itr_addr, &old_itr);
717 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100719 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
720 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100722 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100724 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725}
726
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200727static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100729 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100732static void hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200734 char *m = (char *)&drive->id[ATA_ID_PROD];
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100735 const char **list = quirk_drives;
736
737 while (*list)
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200738 if (strstr(m, *list++)) {
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100739 drive->quirk_list = 1;
740 return;
741 }
742
743 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100746static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100748 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100749 struct pci_dev *dev = to_pci_dev(hwif->dev);
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200750 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +0200752 if (drive->quirk_list == 0)
753 return;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100754
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +0200755 if (info->chip_type >= HPT370) {
756 u8 scr1 = 0;
757
758 pci_read_config_byte(dev, 0x5a, &scr1);
759 if (((scr1 & 0x10) >> 4) != mask) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100760 if (mask)
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +0200761 scr1 |= 0x10;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100762 else
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +0200763 scr1 &= ~0x10;
764 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
Sergei Shtylyovea2ac5a2008-10-17 18:09:15 +0200766 } else if (mask)
767 disable_irq(hwif->irq);
768 else
769 enable_irq(hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770}
771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100773 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 * by HighPoint|Triones Technologies, Inc.
775 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200776static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100778 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100779 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100781 pci_read_config_byte(dev, 0x50, &mcr1);
782 pci_read_config_byte(dev, 0x52, &mcr3);
783 pci_read_config_byte(dev, 0x5a, &scr1);
784 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200785 drive->name, __func__, mcr1, mcr3, scr1);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100786 if (scr1 & 0x10)
787 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200788 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}
790
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100791static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100793 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100794 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100795
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100796 pci_write_config_byte(dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 udelay(10);
798}
799
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100800static void hpt370_irq_timeout(ide_drive_t *drive)
801{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100802 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100803 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100804 u16 bfifo = 0;
805 u8 dma_cmd;
806
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100807 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100808 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
809
810 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200811 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100812 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200813 outb(dma_cmd & ~0x1, hwif->dma_base + ATA_DMA_CMD);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100814 hpt370_clear_engine(drive);
815}
816
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200817static void hpt370_dma_start(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
819#ifdef HPT_RESET_STATE_ENGINE
820 hpt370_clear_engine(drive);
821#endif
822 ide_dma_start(drive);
823}
824
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200825static int hpt370_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100827 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200828 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
830 if (dma_stat & 0x01) {
831 /* wait a little */
832 udelay(20);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200833 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100834 if (dma_stat & 0x01)
835 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
Bartlomiej Zolnierkiewicz653bcf52008-10-13 21:39:46 +0200837 return ide_dma_end(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840/* returns 1 if DMA IRQ issued, 0 otherwise */
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200841static int hpt374_dma_test_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100843 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100844 struct pci_dev *dev = to_pci_dev(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100846 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100848 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 if (bfifo & 0x1FF) {
850// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
851 return 0;
852 }
853
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200854 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100856 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 return 1;
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return 0;
860}
861
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200862static int hpt374_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100864 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100865 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100866 u8 mcr = 0, mcr_addr = hwif->select_data;
867 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100869 pci_read_config_byte(dev, 0x6a, &bwsr);
870 pci_read_config_byte(dev, mcr_addr, &mcr);
871 if (bwsr & mask)
872 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Bartlomiej Zolnierkiewicz653bcf52008-10-13 21:39:46 +0200873 return ide_dma_end(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
875
876/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800877 * hpt3xxn_set_clock - perform clock switching dance
878 * @hwif: hwif to switch
879 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800881 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800883
884static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100886 unsigned long base = hwif->extra_base;
887 u8 scr2 = inb(base + 0x6b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800888
889 if ((scr2 & 0x7f) == mode)
890 return;
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 /* Tristate the bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100893 outb(0x80, base + 0x63);
894 outb(0x80, base + 0x67);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 /* Switch clock and reset channels */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100897 outb(mode, base + 0x6b);
898 outb(0xc0, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800899
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100900 /*
901 * Reset the state machines.
902 * NOTE: avoid accidentally enabling the disabled channels.
903 */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100904 outb(inb(base + 0x60) | 0x32, base + 0x60);
905 outb(inb(base + 0x64) | 0x32, base + 0x64);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 /* Complete reset */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100908 outb(0x00, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 /* Reconnect channels to bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100911 outb(0x00, base + 0x63);
912 outb(0x00, base + 0x67);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913}
914
915/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800916 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 * @drive: drive for command
918 * @rq: block request structure
919 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800920 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 * We need it because of the clock switching.
922 */
923
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800924static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
Bartlomiej Zolnierkiewicz898ec222009-01-06 17:20:52 +0100926 hpt3xxn_set_clock(drive->hwif, rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100929/**
930 * hpt37x_calibrate_dpll - calibrate the DPLL
931 * @dev: PCI device
932 *
933 * Perform a calibration cycle on the DPLL.
934 * Returns 1 if this succeeds
935 */
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200936static int hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100938 u32 dpll = (f_high << 16) | f_low | 0x100;
939 u8 scr2;
940 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700941
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100942 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700943
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100944 /* Wait for oscillator ready */
945 for(i = 0; i < 0x5000; ++i) {
946 udelay(50);
947 pci_read_config_byte(dev, 0x5b, &scr2);
948 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700949 break;
950 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100951 /* See if it stays ready (we'll just bail out if it's not yet) */
952 for(i = 0; i < 0x1000; ++i) {
953 pci_read_config_byte(dev, 0x5b, &scr2);
954 /* DPLL destabilized? */
955 if(!(scr2 & 0x80))
956 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +0100957 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100958 /* Turn off tuning, we have the DPLL set */
959 pci_read_config_dword (dev, 0x5c, &dpll);
960 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
961 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -0700962}
963
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +0200964static void hpt3xx_disable_fast_irq(struct pci_dev *dev, u8 mcr_addr)
Bartlomiej Zolnierkiewicz17851922008-10-10 22:39:32 +0200965{
966 struct ide_host *host = pci_get_drvdata(dev);
967 struct hpt_info *info = host->host_priv + (&dev->dev == host->dev[1]);
968 u8 chip_type = info->chip_type;
969 u8 new_mcr, old_mcr = 0;
970
971 /*
972 * Disable the "fast interrupt" prediction. Don't hold off
973 * on interrupts. (== 0x01 despite what the docs say)
974 */
975 pci_read_config_byte(dev, mcr_addr + 1, &old_mcr);
976
977 if (chip_type >= HPT374)
978 new_mcr = old_mcr & ~0x07;
979 else if (chip_type >= HPT370) {
980 new_mcr = old_mcr;
981 new_mcr &= ~0x02;
982#ifdef HPT_DELAY_INTERRUPT
983 new_mcr &= ~0x01;
984#else
985 new_mcr |= 0x01;
986#endif
987 } else /* HPT366 and HPT368 */
988 new_mcr = old_mcr & ~0x80;
989
990 if (new_mcr != old_mcr)
991 pci_write_config_byte(dev, mcr_addr + 1, new_mcr);
992}
993
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +0100994static int init_chipset_hpt366(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100996 unsigned long io_base = pci_resource_start(dev, 4);
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +0200997 struct hpt_info *info = hpt3xx_get_info(&dev->dev);
Bartlomiej Zolnierkiewicza326b022008-07-24 22:53:33 +0200998 const char *name = DRV_NAME;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100999 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001000 u8 chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001001 enum ata_clock clock;
1002
Sergei Shtylyov72931362007-09-11 22:28:35 +02001003 chip_type = info->chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001004
Alan Coxb39b01f2005-06-27 15:24:27 -07001005 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1006 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1007 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1008 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001010 /*
1011 * First, try to estimate the PCI clock frequency...
1012 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001013 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001014 u8 scr1 = 0;
1015 u16 f_cnt = 0;
1016 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001017
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001018 /* Interrupt force enable. */
1019 pci_read_config_byte(dev, 0x5a, &scr1);
1020 if (scr1 & 0x10)
1021 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001022
1023 /*
1024 * HighPoint does this for HPT372A.
1025 * NOTE: This register is only writeable via I/O space.
1026 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001027 if (chip_type == HPT372A)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001028 outb(0x0e, io_base + 0x9c);
1029
1030 /*
1031 * Default to PCI clock. Make sure MA15/16 are set to output
1032 * to prevent drives having problems with 40-pin cables.
1033 */
1034 pci_write_config_byte(dev, 0x5b, 0x23);
1035
1036 /*
1037 * We'll have to read f_CNT value in order to determine
1038 * the PCI clock frequency according to the following ratio:
1039 *
1040 * f_CNT = Fpci * 192 / Fdpll
1041 *
1042 * First try reading the register in which the HighPoint BIOS
1043 * saves f_CNT value before reprogramming the DPLL from its
1044 * default setting (which differs for the various chips).
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001045 *
Sergei Shtylyov72931362007-09-11 22:28:35 +02001046 * NOTE: This register is only accessible via I/O space;
1047 * HPT374 BIOS only saves it for the function 0, so we have to
1048 * always read it from there -- no need to check the result of
1049 * pci_get_slot() for the function 0 as the whole device has
1050 * been already "pinned" (via function 1) in init_setup_hpt374()
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001051 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001052 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1053 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1054 dev->devfn - 1);
1055 unsigned long io_base = pci_resource_start(dev1, 4);
1056
1057 temp = inl(io_base + 0x90);
1058 pci_dev_put(dev1);
1059 } else
1060 temp = inl(io_base + 0x90);
1061
1062 /*
1063 * In case the signature check fails, we'll have to
1064 * resort to reading the f_CNT register itself in hopes
1065 * that nobody has touched the DPLL yet...
1066 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001067 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1068 int i;
1069
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001070 printk(KERN_WARNING "%s %s: no clock data saved by "
1071 "BIOS\n", name, pci_name(dev));
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001072
1073 /* Calculate the average value of f_CNT. */
1074 for (temp = i = 0; i < 128; i++) {
1075 pci_read_config_word(dev, 0x78, &f_cnt);
1076 temp += f_cnt & 0x1ff;
1077 mdelay(1);
1078 }
1079 f_cnt = temp / 128;
1080 } else
1081 f_cnt = temp & 0x1ff;
1082
1083 dpll_clk = info->dpll_clk;
1084 pci_clk = (f_cnt * dpll_clk) / 192;
1085
1086 /* Clamp PCI clock to bands. */
1087 if (pci_clk < 40)
1088 pci_clk = 33;
1089 else if(pci_clk < 45)
1090 pci_clk = 40;
1091 else if(pci_clk < 55)
1092 pci_clk = 50;
1093 else
1094 pci_clk = 66;
1095
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001096 printk(KERN_INFO "%s %s: DPLL base: %d MHz, f_CNT: %d, "
1097 "assuming %d MHz PCI\n", name, pci_name(dev),
1098 dpll_clk, f_cnt, pci_clk);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001099 } else {
1100 u32 itr1 = 0;
1101
1102 pci_read_config_dword(dev, 0x40, &itr1);
1103
1104 /* Detect PCI clock by looking at cmd_high_time. */
1105 switch((itr1 >> 8) & 0x07) {
1106 case 0x09:
1107 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001108 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001109 case 0x05:
1110 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001111 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001112 case 0x07:
1113 default:
1114 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001115 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001116 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001117 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001119 /* Let's assume we'll use PCI clock for the ATA clock... */
1120 switch (pci_clk) {
1121 case 25:
1122 clock = ATA_CLOCK_25MHZ;
1123 break;
1124 case 33:
1125 default:
1126 clock = ATA_CLOCK_33MHZ;
1127 break;
1128 case 40:
1129 clock = ATA_CLOCK_40MHZ;
1130 break;
1131 case 50:
1132 clock = ATA_CLOCK_50MHZ;
1133 break;
1134 case 66:
1135 clock = ATA_CLOCK_66MHZ;
1136 break;
1137 }
1138
1139 /*
1140 * Only try the DPLL if we don't have a table for the PCI clock that
1141 * we are running at for HPT370/A, always use it for anything newer...
1142 *
1143 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1144 * We also don't like using the DPLL because this causes glitches
1145 * on PRST-/SRST- when the state engine gets reset...
1146 */
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001147 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001148 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1149 int adjust;
1150
1151 /*
1152 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1153 * supported/enabled, use 50 MHz DPLL clock otherwise...
1154 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001155 if (info->udma_mask == ATA_UDMA6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001156 dpll_clk = 66;
1157 clock = ATA_CLOCK_66MHZ;
1158 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1159 dpll_clk = 50;
1160 clock = ATA_CLOCK_50MHZ;
1161 }
1162
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001163 if (info->timings->clock_table[clock] == NULL) {
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001164 printk(KERN_ERR "%s %s: unknown bus timing!\n",
1165 name, pci_name(dev));
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001166 return -EIO;
1167 }
1168
1169 /* Select the DPLL clock. */
1170 pci_write_config_byte(dev, 0x5b, 0x21);
1171
1172 /*
1173 * Adjust the DPLL based upon PCI clock, enable it,
1174 * and wait for stabilization...
1175 */
1176 f_low = (pci_clk * 48) / dpll_clk;
1177
1178 for (adjust = 0; adjust < 8; adjust++) {
1179 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1180 break;
1181
1182 /*
1183 * See if it'll settle at a fractionally different clock
1184 */
1185 if (adjust & 1)
1186 f_low -= adjust >> 1;
1187 else
1188 f_low += adjust >> 1;
1189 }
1190 if (adjust == 8) {
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001191 printk(KERN_ERR "%s %s: DPLL did not stabilize!\n",
1192 name, pci_name(dev));
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001193 return -EIO;
1194 }
1195
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001196 printk(KERN_INFO "%s %s: using %d MHz DPLL clock\n",
1197 name, pci_name(dev), dpll_clk);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001198 } else {
1199 /* Mark the fact that we're not using the DPLL. */
1200 dpll_clk = 0;
1201
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001202 printk(KERN_INFO "%s %s: using %d MHz PCI clock\n",
1203 name, pci_name(dev), pci_clk);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001204 }
1205
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001206 /* Store the clock frequencies. */
1207 info->dpll_clk = dpll_clk;
1208 info->pci_clk = pci_clk;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001209 info->clock = clock;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001210
Sergei Shtylyov72931362007-09-11 22:28:35 +02001211 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001212 u8 mcr1, mcr4;
1213
1214 /*
1215 * Reset the state engines.
1216 * NOTE: Avoid accidentally enabling the disabled channels.
1217 */
1218 pci_read_config_byte (dev, 0x50, &mcr1);
1219 pci_read_config_byte (dev, 0x54, &mcr4);
1220 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1221 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1222 udelay(100);
1223 }
1224
1225 /*
1226 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1227 * the MISC. register to stretch the UltraDMA Tss timing.
1228 * NOTE: This register is only writeable via I/O space.
1229 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001230 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001231 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1232
Bartlomiej Zolnierkiewicz17851922008-10-10 22:39:32 +02001233 hpt3xx_disable_fast_irq(dev, 0x50);
1234 hpt3xx_disable_fast_irq(dev, 0x54);
1235
Bartlomiej Zolnierkiewicz2ed0ef52009-03-24 23:22:53 +01001236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237}
1238
Bartlomiej Zolnierkiewiczf454cbe2008-08-05 18:17:04 +02001239static u8 hpt3xx_cable_detect(ide_hwif_t *hwif)
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +01001240{
1241 struct pci_dev *dev = to_pci_dev(hwif->dev);
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +02001242 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +01001243 u8 chip_type = info->chip_type;
1244 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1245
1246 /*
1247 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1248 * address lines to access an external EEPROM. To read valid
1249 * cable detect state the pins must be enabled as inputs.
1250 */
1251 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1252 /*
1253 * HPT374 PCI function 1
1254 * - set bit 15 of reg 0x52 to enable TCBLID as input
1255 * - set bit 15 of reg 0x56 to enable FCBLID as input
1256 */
1257 u8 mcr_addr = hwif->select_data + 2;
1258 u16 mcr;
1259
1260 pci_read_config_word(dev, mcr_addr, &mcr);
1261 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1262 /* now read cable id register */
1263 pci_read_config_byte(dev, 0x5a, &scr1);
1264 pci_write_config_word(dev, mcr_addr, mcr);
1265 } else if (chip_type >= HPT370) {
1266 /*
1267 * HPT370/372 and 374 pcifn 0
1268 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1269 */
1270 u8 scr2 = 0;
1271
1272 pci_read_config_byte(dev, 0x5b, &scr2);
1273 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1274 /* now read cable id register */
1275 pci_read_config_byte(dev, 0x5a, &scr1);
1276 pci_write_config_byte(dev, 0x5b, scr2);
1277 } else
1278 pci_read_config_byte(dev, 0x5a, &scr1);
1279
1280 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1281}
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1284{
Masoud Sharbiani62ff2ec2008-09-10 22:22:34 +02001285 struct hpt_info *info = hpt3xx_get_info(hwif->dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001286 u8 chip_type = info->chip_type;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001287
1288 /* Cache the channel's MISC. control registers' offset */
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001289 hwif->select_data = hwif->channel ? 0x54 : 0x50;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001290
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001291 /*
1292 * HPT3xxN chips have some complications:
1293 *
1294 * - on 33 MHz PCI we must clock switch
1295 * - on 66 MHz PCI we must NOT use the PCI clock
1296 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001297 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001298 /*
1299 * Clock is shared between the channels,
1300 * so we'll have to serialize them... :-(
1301 */
Bartlomiej Zolnierkiewicz702c0262008-12-29 20:27:36 +01001302 hwif->host->host_flags |= IDE_HFLAG_SERIALIZE;
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001303 hwif->rw_disk = &hpt3xxn_rw_disk;
1304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305}
1306
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001307static int __devinit init_dma_hpt366(ide_hwif_t *hwif,
1308 const struct ide_port_info *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001310 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001311 unsigned long flags, base = ide_pci_dma_base(hwif, d);
1312 u8 dma_old, dma_new, masterdma = 0, slavedma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
Bartlomiej Zolnierkiewiczebb00fb2008-07-23 19:55:51 +02001314 if (base == 0)
1315 return -1;
1316
1317 hwif->dma_base = base;
1318
1319 if (ide_pci_check_simplex(hwif, d) < 0)
1320 return -1;
1321
1322 if (ide_pci_set_master(dev, d->name) < 0)
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001323 return -1;
1324
1325 dma_old = inb(base + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 local_irq_save(flags);
1328
1329 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001330 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1331 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
1333 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001334 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 if (dma_new != dma_old)
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001336 outb(dma_new, base + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
1338 local_irq_restore(flags);
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001339
1340 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
1341 hwif->name, base, base + 7);
1342
1343 hwif->extra_base = base + (hwif->channel ? 8 : 16);
1344
1345 if (ide_allocate_dma_engine(hwif))
1346 return -1;
1347
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001348 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349}
1350
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001351static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001353 if (dev2->irq != dev->irq) {
1354 /* FIXME: we need a core pci_set_interrupt() */
1355 dev2->irq = dev->irq;
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001356 printk(KERN_INFO DRV_NAME " %s: PCI config space interrupt "
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001357 "fixed\n", pci_name(dev2));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359}
1360
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001361static void __devinit hpt371_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362{
Auke Kok44c10132007-06-08 15:46:36 -07001363 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001364
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001365 /*
1366 * HPT371 chips physically have only one channel, the secondary one,
1367 * but the primary channel registers do exist! Go figure...
1368 * So, we manually disable the non-existing channel here
1369 * (if the BIOS hasn't done this already).
1370 */
1371 pci_read_config_byte(dev, 0x50, &mcr1);
1372 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001373 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001374}
1375
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001376static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001377{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001378 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001379
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001380 /*
1381 * Now we'll have to force both channels enabled if
1382 * at least one of them has been enabled by BIOS...
1383 */
1384 pci_read_config_byte(dev, 0x50, &mcr1);
1385 if (mcr1 & 0x30)
1386 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001387
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001388 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1389 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001390
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001391 if (pin1 != pin2 && dev->irq == dev2->irq) {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001392 printk(KERN_INFO DRV_NAME " %s: onboard version of chipset, "
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001393 "pin1=%d pin2=%d\n", pci_name(dev), pin1, pin2);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001394 return 1;
1395 }
1396
1397 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001398}
1399
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001400#define IDE_HFLAGS_HPT3XX \
1401 (IDE_HFLAG_NO_ATAPI_DMA | \
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001402 IDE_HFLAG_OFF_BOARD)
1403
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001404static const struct ide_port_ops hpt3xx_port_ops = {
1405 .set_pio_mode = hpt3xx_set_pio_mode,
1406 .set_dma_mode = hpt3xx_set_mode,
1407 .quirkproc = hpt3xx_quirkproc,
1408 .maskproc = hpt3xx_maskproc,
1409 .mdma_filter = hpt3xx_mdma_filter,
1410 .udma_filter = hpt3xx_udma_filter,
1411 .cable_detect = hpt3xx_cable_detect,
1412};
1413
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001414static const struct ide_dma_ops hpt37x_dma_ops = {
1415 .dma_host_set = ide_dma_host_set,
1416 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001417 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001418 .dma_end = hpt374_dma_end,
1419 .dma_test_irq = hpt374_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001420 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +01001421 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Sergei Shtylyov592b5312009-01-06 17:21:02 +01001422 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001423};
1424
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001425static const struct ide_dma_ops hpt370_dma_ops = {
1426 .dma_host_set = ide_dma_host_set,
1427 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001428 .dma_start = hpt370_dma_start,
1429 .dma_end = hpt370_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001430 .dma_test_irq = ide_dma_test_irq,
1431 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +01001432 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Bartlomiej Zolnierkiewicz35c9b4d2009-03-31 20:15:19 +02001433 .dma_clear = hpt370_irq_timeout,
Sergei Shtylyov592b5312009-01-06 17:21:02 +01001434 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001435};
1436
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001437static const struct ide_dma_ops hpt36x_dma_ops = {
1438 .dma_host_set = ide_dma_host_set,
1439 .dma_setup = ide_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001440 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz653bcf52008-10-13 21:39:46 +02001441 .dma_end = ide_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001442 .dma_test_irq = ide_dma_test_irq,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001443 .dma_lost_irq = hpt366_dma_lost_irq,
Bartlomiej Zolnierkiewicz22117d62009-03-27 12:46:47 +01001444 .dma_timer_expiry = ide_dma_sff_timer_expiry,
Sergei Shtylyov592b5312009-01-06 17:21:02 +01001445 .dma_sff_read_status = ide_dma_sff_read_status,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001446};
1447
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +02001448static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001449 { /* 0: HPT36x */
1450 .name = DRV_NAME,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001451 .init_chipset = init_chipset_hpt366,
1452 .init_hwif = init_hwif_hpt366,
1453 .init_dma = init_dma_hpt366,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001454 /*
1455 * HPT36x chips have one channel per function and have
1456 * both channel enable bits located differently and visible
1457 * to both functions -- really stupid design decision... :-(
1458 * Bit 4 is for the primary channel, bit 5 for the secondary.
1459 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001460 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001461 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001462 .dma_ops = &hpt36x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001463 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001464 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001465 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001466 },
1467 { /* 1: HPT3xx */
1468 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 .init_hwif = init_hwif_hpt366,
1471 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001472 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001473 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001474 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001475 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001476 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001477 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 }
1479};
1480
1481/**
1482 * hpt366_init_one - called when an HPT366 is found
1483 * @dev: the hpt366 device
1484 * @id: the matching pci id
1485 *
1486 * Called when the PCI registration layer (or the IDE initialization)
1487 * finds a device matching our IDE device tables.
1488 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1490{
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001491 const struct hpt_info *info = NULL;
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001492 struct hpt_info *dyn_info;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001493 struct pci_dev *dev2 = NULL;
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +02001494 struct ide_port_info d;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001495 u8 idx = id->driver_data;
1496 u8 rev = dev->revision;
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001497 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001499 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1500 return -ENODEV;
1501
1502 switch (idx) {
1503 case 0:
1504 if (rev < 3)
1505 info = &hpt36x;
1506 else {
Sam Ravnborgb66cae72008-02-26 21:50:33 +01001507 switch (min_t(u8, rev, 6)) {
1508 case 3: info = &hpt370; break;
1509 case 4: info = &hpt370a; break;
1510 case 5: info = &hpt372; break;
1511 case 6: info = &hpt372n; break;
1512 }
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001513 idx++;
1514 }
1515 break;
1516 case 1:
1517 info = (rev > 1) ? &hpt372n : &hpt372a;
1518 break;
1519 case 2:
1520 info = (rev > 1) ? &hpt302n : &hpt302;
1521 break;
1522 case 3:
1523 hpt371_init(dev);
1524 info = (rev > 1) ? &hpt371n : &hpt371;
1525 break;
1526 case 4:
1527 info = &hpt374;
1528 break;
1529 case 5:
1530 info = &hpt372n;
1531 break;
1532 }
1533
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001534 printk(KERN_INFO DRV_NAME ": %s chipset detected\n", info->chip_name);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001535
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +02001536 d = hpt366_chipsets[min_t(u8, idx, 1)];
1537
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001538 d.udma_mask = info->udma_mask;
1539
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001540 /* fixup ->dma_ops for HPT370/HPT370A */
1541 if (info == &hpt370 || info == &hpt370a)
1542 d.dma_ops = &hpt370_dma_ops;
1543
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001544 if (info == &hpt36x || info == &hpt374)
1545 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1546
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001547 dyn_info = kzalloc(sizeof(*dyn_info) * (dev2 ? 2 : 1), GFP_KERNEL);
1548 if (dyn_info == NULL) {
Bartlomiej Zolnierkiewicz28cfd8a2008-07-24 22:53:31 +02001549 printk(KERN_ERR "%s %s: out of memory!\n",
1550 d.name, pci_name(dev));
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001551 pci_dev_put(dev2);
1552 return -ENOMEM;
1553 }
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001554
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001555 /*
1556 * Copy everything from a static "template" structure
1557 * to just allocated per-chip hpt_info structure.
1558 */
1559 memcpy(dyn_info, info, sizeof(*dyn_info));
1560
1561 if (dev2) {
1562 memcpy(dyn_info + 1, info, sizeof(*dyn_info));
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001563
1564 if (info == &hpt374)
1565 hpt374_init(dev, dev2);
1566 else {
1567 if (hpt36x_init(dev, dev2))
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +02001568 d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001569 }
1570
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001571 ret = ide_pci_init_two(dev, dev2, &d, dyn_info);
1572 if (ret < 0) {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001573 pci_dev_put(dev2);
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001574 kfree(dyn_info);
1575 }
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001576 return ret;
1577 }
1578
Bartlomiej Zolnierkiewicz74811f32008-07-24 22:53:15 +02001579 ret = ide_pci_init_one(dev, &d, dyn_info);
1580 if (ret < 0)
1581 kfree(dyn_info);
1582
1583 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584}
1585
Bartlomiej Zolnierkiewicza6c43a22008-07-24 22:53:21 +02001586static void __devexit hpt366_remove(struct pci_dev *dev)
1587{
1588 struct ide_host *host = pci_get_drvdata(dev);
1589 struct ide_info *info = host->host_priv;
1590 struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
1591
1592 ide_pci_remove(dev);
1593 pci_dev_put(dev2);
1594 kfree(info);
1595}
1596
Sam Ravnborgb66cae72008-02-26 21:50:33 +01001597static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = {
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001598 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1599 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1600 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1601 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1602 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1603 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 { 0, },
1605};
1606MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1607
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +02001608static struct pci_driver hpt366_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 .name = "HPT366_IDE",
1610 .id_table = hpt366_pci_tbl,
1611 .probe = hpt366_init_one,
Adrian Bunka69999e2008-08-18 21:40:03 +02001612 .remove = __devexit_p(hpt366_remove),
Bartlomiej Zolnierkiewiczfeb22b72008-10-10 22:39:32 +02001613 .suspend = ide_pci_suspend,
1614 .resume = ide_pci_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615};
1616
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001617static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +02001619 return ide_pci_register_driver(&hpt366_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620}
1621
Bartlomiej Zolnierkiewicza6c43a22008-07-24 22:53:21 +02001622static void __exit hpt366_ide_exit(void)
1623{
Bartlomiej Zolnierkiewicza9ab09e2008-10-13 21:39:41 +02001624 pci_unregister_driver(&hpt366_pci_driver);
Bartlomiej Zolnierkiewicza6c43a22008-07-24 22:53:21 +02001625}
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627module_init(hpt366_ide_init);
Bartlomiej Zolnierkiewicza6c43a22008-07-24 22:53:21 +02001628module_exit(hpt366_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630MODULE_AUTHOR("Andre Hedrick");
1631MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1632MODULE_LICENSE("GPL");