blob: a07882f60b3258dcde9d180851c4e8b8cfd6680a [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
Shuah Khanc5081cd2013-02-27 17:07:19 -070027#include <linux/pci.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020028
29/*
Joerg Roedelbb527772009-11-20 14:31:51 +010030 * Maximum number of IOMMUs supported
31 */
32#define MAX_IOMMUS 32
33
34/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020035 * some size calculation constants
36 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020037#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020038#define ALIAS_TABLE_ENTRY_SIZE 2
39#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
40
Joerg Roedel8d283c32008-06-26 21:27:38 +020041/* Length of the MMIO region for the AMD IOMMU */
42#define MMIO_REGION_LENGTH 0x4000
43
44/* Capability offsets used by the driver */
45#define MMIO_CAP_HDR_OFFSET 0x00
46#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020047#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020048
49/* Masks, shifts and macros to parse the device range capability */
50#define MMIO_RANGE_LD_MASK 0xff000000
51#define MMIO_RANGE_FD_MASK 0x00ff0000
52#define MMIO_RANGE_BUS_MASK 0x0000ff00
53#define MMIO_RANGE_LD_SHIFT 24
54#define MMIO_RANGE_FD_SHIFT 16
55#define MMIO_RANGE_BUS_SHIFT 8
56#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
57#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
58#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020059#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020060
61/* Flag masks for the AMD IOMMU exclusion range */
62#define MMIO_EXCL_ENABLE_MASK 0x01ULL
63#define MMIO_EXCL_ALLOW_MASK 0x02ULL
64
65/* Used offsets into the MMIO space */
66#define MMIO_DEV_TABLE_OFFSET 0x0000
67#define MMIO_CMD_BUF_OFFSET 0x0008
68#define MMIO_EVT_BUF_OFFSET 0x0010
69#define MMIO_CONTROL_OFFSET 0x0018
70#define MMIO_EXCL_BASE_OFFSET 0x0020
71#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020072#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010073#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020074#define MMIO_CMD_HEAD_OFFSET 0x2000
75#define MMIO_CMD_TAIL_OFFSET 0x2008
76#define MMIO_EVT_HEAD_OFFSET 0x2010
77#define MMIO_EVT_TAIL_OFFSET 0x2018
78#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010079#define MMIO_PPR_HEAD_OFFSET 0x2030
80#define MMIO_PPR_TAIL_OFFSET 0x2038
Joerg Roedel8d283c32008-06-26 21:27:38 +020081
Joerg Roedeld99ddec2011-04-11 11:03:18 +020082
83/* Extended Feature Bits */
84#define FEATURE_PREFETCH (1ULL<<0)
85#define FEATURE_PPR (1ULL<<1)
86#define FEATURE_X2APIC (1ULL<<2)
87#define FEATURE_NX (1ULL<<3)
88#define FEATURE_GT (1ULL<<4)
89#define FEATURE_IA (1ULL<<6)
90#define FEATURE_GA (1ULL<<7)
91#define FEATURE_HE (1ULL<<8)
92#define FEATURE_PC (1ULL<<9)
93
Joerg Roedel62f71ab2011-11-10 14:41:57 +010094#define FEATURE_PASID_SHIFT 32
95#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
96
Joerg Roedel52815b72011-11-17 17:24:28 +010097#define FEATURE_GLXVAL_SHIFT 14
98#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
99
100#define PASID_MASK 0x000fffff
101
Joerg Roedel519c31b2008-08-14 19:55:15 +0200102/* MMIO status bits */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100103#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
104#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +0200105
Joerg Roedel90008ee2008-09-09 16:41:05 +0200106/* event logging constants */
107#define EVENT_ENTRY_SIZE 0x10
108#define EVENT_TYPE_SHIFT 28
109#define EVENT_TYPE_MASK 0xf
110#define EVENT_TYPE_ILL_DEV 0x1
111#define EVENT_TYPE_IO_FAULT 0x2
112#define EVENT_TYPE_DEV_TAB_ERR 0x3
113#define EVENT_TYPE_PAGE_TAB_ERR 0x4
114#define EVENT_TYPE_ILL_CMD 0x5
115#define EVENT_TYPE_CMD_HARD_ERR 0x6
116#define EVENT_TYPE_IOTLB_INV_TO 0x7
117#define EVENT_TYPE_INV_DEV_REQ 0x8
118#define EVENT_DEVID_MASK 0xffff
119#define EVENT_DEVID_SHIFT 0
120#define EVENT_DOMID_MASK 0xffff
121#define EVENT_DOMID_SHIFT 0
122#define EVENT_FLAGS_MASK 0xfff
123#define EVENT_FLAGS_SHIFT 0x10
124
Joerg Roedel8d283c32008-06-26 21:27:38 +0200125/* feature control bits */
126#define CONTROL_IOMMU_EN 0x00ULL
127#define CONTROL_HT_TUN_EN 0x01ULL
128#define CONTROL_EVT_LOG_EN 0x02ULL
129#define CONTROL_EVT_INT_EN 0x03ULL
130#define CONTROL_COMWAIT_EN 0x04ULL
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100131#define CONTROL_INV_TIMEOUT 0x05ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200132#define CONTROL_PASSPW_EN 0x08ULL
133#define CONTROL_RESPASSPW_EN 0x09ULL
134#define CONTROL_COHERENT_EN 0x0aULL
135#define CONTROL_ISOC_EN 0x0bULL
136#define CONTROL_CMDBUF_EN 0x0cULL
137#define CONTROL_PPFLOG_EN 0x0dULL
138#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100139#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100140#define CONTROL_GT_EN 0x10ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200141
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100142#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
143#define CTRL_INV_TO_NONE 0
144#define CTRL_INV_TO_1MS 1
145#define CTRL_INV_TO_10MS 2
146#define CTRL_INV_TO_100MS 3
147#define CTRL_INV_TO_1S 4
148#define CTRL_INV_TO_10S 5
149#define CTRL_INV_TO_100S 6
150
Joerg Roedel8d283c32008-06-26 21:27:38 +0200151/* command specific defines */
152#define CMD_COMPL_WAIT 0x01
153#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200154#define CMD_INV_IOMMU_PAGES 0x03
155#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel7ef27982012-06-21 16:46:04 +0200156#define CMD_INV_IRT 0x05
Joerg Roedelc99afa22011-11-21 18:19:25 +0100157#define CMD_COMPLETE_PPR 0x07
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200158#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200159
160#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200161#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200162#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
163#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
Joerg Roedel22e266c2011-11-21 15:59:08 +0100164#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
Joerg Roedel8d283c32008-06-26 21:27:38 +0200165
Joerg Roedelc99afa22011-11-21 18:19:25 +0100166#define PPR_STATUS_MASK 0xf
167#define PPR_STATUS_SHIFT 12
168
Joerg Roedel999ba412008-07-03 19:35:08 +0200169#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
170
Joerg Roedel8d283c32008-06-26 21:27:38 +0200171/* macros and definitions for device table entries */
172#define DEV_ENTRY_VALID 0x00
173#define DEV_ENTRY_TRANSLATION 0x01
174#define DEV_ENTRY_IR 0x3d
175#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200176#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200177#define DEV_ENTRY_EX 0x67
178#define DEV_ENTRY_SYSMGT1 0x68
179#define DEV_ENTRY_SYSMGT2 0x69
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200180#define DEV_ENTRY_IRQ_TBL_EN 0x80
Joerg Roedel8d283c32008-06-26 21:27:38 +0200181#define DEV_ENTRY_INIT_PASS 0xb8
182#define DEV_ENTRY_EINT_PASS 0xb9
183#define DEV_ENTRY_NMI_PASS 0xba
184#define DEV_ENTRY_LINT0_PASS 0xbe
185#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200186#define DEV_ENTRY_MODE_MASK 0x07
187#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200188
Joerg Roedel7ef27982012-06-21 16:46:04 +0200189#define MAX_DEV_TABLE_ENTRIES 0xffff
190
Joerg Roedel8d283c32008-06-26 21:27:38 +0200191/* constants to configure the command buffer */
192#define CMD_BUFFER_SIZE 8192
Chris Wright549c90d2010-04-02 18:27:53 -0700193#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200194#define CMD_BUFFER_ENTRIES 512
195#define MMIO_CMD_SIZE_SHIFT 56
196#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
197
Joerg Roedel335503e2008-09-05 14:29:07 +0200198/* constants for event buffer handling */
199#define EVT_BUFFER_SIZE 8192 /* 512 entries */
200#define EVT_LEN_MASK (0x9ULL << 56)
201
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100202/* Constants for PPR Log handling */
203#define PPR_LOG_ENTRIES 512
204#define PPR_LOG_SIZE_SHIFT 56
205#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
206#define PPR_ENTRY_SIZE 16
207#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
208
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100209#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
210#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
211#define PPR_DEVID(x) ((x) & 0xffffULL)
212#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
213#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
214#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
215#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
216
217#define PPR_REQ_FAULT 0x01
218
Joerg Roedel0feae532009-08-26 15:26:30 +0200219#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200220#define PAGE_MODE_1_LEVEL 0x01
221#define PAGE_MODE_2_LEVEL 0x02
222#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200223#define PAGE_MODE_4_LEVEL 0x04
224#define PAGE_MODE_5_LEVEL 0x05
225#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200226
Joerg Roedel9355a082009-09-02 14:24:08 +0200227#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
228#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
229 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
230 (0xffffffffffffffffULL))
231#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200232#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
233#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
234 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200235#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200236
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200237#define PM_MAP_4k 0
238#define PM_ADDR_MASK 0x000ffffffffff000ULL
239#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
240 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
241#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200242
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100243/*
244 * Returns the page table level to use for a given page size
245 * Pagesize is expected to be a power-of-two
246 */
247#define PAGE_SIZE_LEVEL(pagesize) \
248 ((__ffs(pagesize) - 12) / 9)
249/*
250 * Returns the number of ptes to use for a given page size
251 * Pagesize is expected to be a power-of-two
252 */
253#define PAGE_SIZE_PTE_COUNT(pagesize) \
254 (1ULL << ((__ffs(pagesize) - 12) % 9))
255
256/*
257 * Aligns a given io-virtual address to a given page size
258 * Pagesize is expected to be a power-of-two
259 */
260#define PAGE_SIZE_ALIGN(address, pagesize) \
261 ((address) & ~((pagesize) - 1))
262/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200263 * Creates an IOMMU PTE for an address and a given pagesize
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100264 * The PTE has no permission bits set
265 * Pagesize is expected to be a power-of-two larger than 4096
266 */
267#define PAGE_SIZE_PTE(address, pagesize) \
268 (((address) | ((pagesize) - 1)) & \
269 (~(pagesize >> 1)) & PM_ADDR_MASK)
270
Joerg Roedel24cd7722010-01-19 17:27:39 +0100271/*
272 * Takes a PTE value with mode=0x07 and returns the page size it maps
273 */
274#define PTE_PAGE_SIZE(pte) \
275 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
276
Joerg Roedel8d283c32008-06-26 21:27:38 +0200277#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200278#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200279#define IOMMU_PTE_U (1ULL << 59)
280#define IOMMU_PTE_FC (1ULL << 60)
281#define IOMMU_PTE_IR (1ULL << 61)
282#define IOMMU_PTE_IW (1ULL << 62)
283
Joerg Roedelee6c2862011-11-09 12:06:03 +0100284#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedel52815b72011-11-17 17:24:28 +0100285#define DTE_FLAG_GV (0x01ULL << 55)
286#define DTE_GLX_SHIFT (56)
287#define DTE_GLX_MASK (3)
288
289#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
290#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
291#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
292
293#define DTE_GCR3_INDEX_A 0
294#define DTE_GCR3_INDEX_B 1
295#define DTE_GCR3_INDEX_C 1
296
297#define DTE_GCR3_SHIFT_A 58
298#define DTE_GCR3_SHIFT_B 16
299#define DTE_GCR3_SHIFT_C 43
300
Joerg Roedelb16137b2011-11-21 16:50:23 +0100301#define GCR3_VALID 0x01ULL
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200302
Joerg Roedel8d283c32008-06-26 21:27:38 +0200303#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
304#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
305#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
306#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
307
308#define IOMMU_PROT_MASK 0x03
309#define IOMMU_PROT_IR 0x01
310#define IOMMU_PROT_IW 0x02
311
312/* IOMMU capabilities */
313#define IOMMU_CAP_IOTLB 24
314#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200315#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200316
317#define MAX_DOMAIN_ID 65536
318
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100319/* Protection domain flags */
320#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100321#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
322 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200323#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
324 translation */
Joerg Roedel52815b72011-11-17 17:24:28 +0100325#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
Joerg Roedel0feae532009-08-26 15:26:30 +0200326
Joerg Roedelfefda112009-05-20 12:21:42 +0200327extern bool amd_iommu_dump;
328#define DUMP_printk(format, arg...) \
329 do { \
330 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200331 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200332 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100333
Joerg Roedel318afd42009-11-23 18:32:38 +0100334/* global flag if IOMMUs cache non-present entries */
335extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200336/* Only true if all IOMMUs support device IOTLBs */
337extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100338
Joerg Roedel05152a02012-06-15 16:53:51 +0200339#define MAX_IRQS_PER_TABLE 256
340#define IRQ_TABLE_ALIGNMENT 128
341
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200342struct irq_remap_table {
343 spinlock_t lock;
344 unsigned min_index;
345 u32 *table;
346};
347
348extern struct irq_remap_table **irq_lookup_table;
349
Joerg Roedel05152a02012-06-15 16:53:51 +0200350/* Interrupt remapping feature used? */
351extern bool amd_iommu_irq_remap;
352
353/* kmem_cache to get tables with 128 byte alignement */
354extern struct kmem_cache *amd_iommu_irq_cache;
355
Joerg Roedel56947032008-07-11 17:14:20 +0200356/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200357 * Make iterating over all IOMMUs easier
358 */
359#define for_each_iommu(iommu) \
360 list_for_each_entry((iommu), &amd_iommu_list, list)
361#define for_each_iommu_safe(iommu, next) \
362 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
363
Joerg Roedel384de722009-05-15 12:30:05 +0200364#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
365#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
366#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
367#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
368#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
369#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200370
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100371
372/*
373 * This struct is used to pass information about
374 * incoming PPR faults around.
375 */
376struct amd_iommu_fault {
377 u64 address; /* IO virtual address of the fault*/
378 u32 pasid; /* Address space identifier */
379 u16 device_id; /* Originating PCI device id */
380 u16 tag; /* PPR tag */
381 u16 flags; /* Fault flags */
382
383};
384
385#define PPR_FAULT_EXEC (1 << 1)
386#define PPR_FAULT_READ (1 << 2)
387#define PPR_FAULT_WRITE (1 << 5)
388#define PPR_FAULT_USER (1 << 6)
389#define PPR_FAULT_RSVD (1 << 7)
390#define PPR_FAULT_GN (1 << 8)
391
Joerg Roedelf3572db2011-11-23 12:36:25 +0100392struct iommu_domain;
393
Joerg Roedel56947032008-07-11 17:14:20 +0200394/*
395 * This structure contains generic data for IOMMU protection domains
396 * independent of their use.
397 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200398struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100399 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100400 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100401 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100402 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100403 u16 id; /* the domain id written to the device table */
404 int mode; /* paging mode (0-6 levels) */
405 u64 *pt_root; /* page table root pointer */
Joerg Roedel52815b72011-11-17 17:24:28 +0100406 int glx; /* Number of levels for GCR3 table */
407 u64 *gcr3_tbl; /* Guest CR3 table */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100408 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200409 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100410 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100411 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100412 void *priv; /* private data */
Joerg Roedelf3572db2011-11-23 12:36:25 +0100413 struct iommu_domain *iommu_domain; /* Pointer to generic
414 domain structure */
Joerg Roedelc4596112009-11-20 14:57:32 +0100415
Joerg Roedel8d283c32008-06-26 21:27:38 +0200416};
417
Joerg Roedel56947032008-07-11 17:14:20 +0200418/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100419 * This struct contains device specific data for the IOMMU
420 */
421struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100422 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200423 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200424 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100425 struct protection_domain *domain; /* Domain the device is bound to */
Frank Arnolddf805ab2012-08-27 19:21:04 +0200426 atomic_t bind; /* Domain attach reference count */
Alex Williamson78bfa9f2012-10-08 22:50:00 -0600427 struct iommu_group *group; /* IOMMU group for virtual aliases */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200428 u16 devid; /* PCI Device ID */
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100429 bool iommu_v2; /* Device can make use of IOMMUv2 */
430 bool passthrough; /* Default for device is pt_domain */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200431 struct {
432 bool enabled;
433 int qdep;
434 } ats; /* ATS state */
Joerg Roedelc99afa22011-11-21 18:19:25 +0100435 bool pri_tlp; /* PASID TLB required for
436 PPR completions */
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100437 u32 errata; /* Bitmap for errata to apply */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100438};
439
440/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200441 * For dynamic growth the aperture size is split into ranges of 128MB of
442 * DMA address space each. This struct represents one such range.
443 */
444struct aperture_range {
445
446 /* address allocation bitmap */
447 unsigned long *bitmap;
448
449 /*
450 * Array of PTE pages for the aperture. In this array we save all the
451 * leaf pages of the domain page table used for the aperture. This way
452 * we don't need to walk the page table to find a specific PTE. We can
453 * just calculate its address in constant time.
454 */
455 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200456
457 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200458};
459
460/*
Joerg Roedel56947032008-07-11 17:14:20 +0200461 * Data container for a dma_ops specific protection domain
462 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200463struct dma_ops_domain {
464 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200465
466 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200467 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200468
469 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200470 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200471
472 /* address we start to search for free addresses */
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200473 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200474
Joerg Roedelc3239562009-05-12 10:56:44 +0200475 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200476 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200477
478 /* This will be set to true when TLB needs to be flushed */
479 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200480
481 /*
482 * if this is a preallocated domain, keep the device for which it was
483 * preallocated in this variable
484 */
485 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200486};
487
Joerg Roedel56947032008-07-11 17:14:20 +0200488/*
489 * Structure where we save information about one hardware AMD IOMMU in the
490 * system.
491 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200492struct amd_iommu {
493 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200494
Joerg Roedelbb527772009-11-20 14:31:51 +0100495 /* Index within the IOMMU array */
496 int index;
497
Joerg Roedel56947032008-07-11 17:14:20 +0200498 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200499 spinlock_t lock;
500
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200501 /* Pointer to PCI device of this IOMMU */
502 struct pci_dev *dev;
503
Joerg Roedelc1bf94e2012-05-31 17:38:11 +0200504 /* Cache pdev to root device for resume quirks */
505 struct pci_dev *root_pdev;
506
Joerg Roedel56947032008-07-11 17:14:20 +0200507 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200508 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200509 /* virtual address of MMIO space */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200510 u8 __iomem *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200511
512 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200513 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200514
Joerg Roedele9bf5192010-09-20 14:33:07 +0200515 /* flags read from acpi table */
516 u8 acpi_flags;
517
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200518 /* Extended features */
519 u64 features;
520
Joerg Roedel400a28a2011-11-28 15:11:02 +0100521 /* IOMMUv2 */
522 bool is_iommu_v2;
523
Joerg Roedel23c742d2012-06-12 11:47:34 +0200524 /* PCI device id of the IOMMU device */
525 u16 devid;
526
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000527 /*
528 * Capability pointer. There could be more than one IOMMU per PCI
529 * device function if there are more than one AMD IOMMU capability
530 * pointers.
531 */
532 u16 cap_ptr;
533
Joerg Roedelee893c22008-09-08 14:48:04 +0200534 /* pci domain of this IOMMU */
535 u16 pci_seg;
536
Joerg Roedel56947032008-07-11 17:14:20 +0200537 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200538 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200539 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200540 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200541
542 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200543 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200544 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200545 u64 exclusion_length;
546
Joerg Roedel56947032008-07-11 17:14:20 +0200547 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200548 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200549 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200550 u32 cmd_buf_size;
551
Joerg Roedel335503e2008-09-05 14:29:07 +0200552 /* size of event buffer */
553 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000554 /* event buffer virtual address */
555 u8 *evt_buf;
Joerg Roedel335503e2008-09-05 14:29:07 +0200556
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100557 /* Base of the PPR log, if present */
558 u8 *ppr_log;
559
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200560 /* true if interrupts for this IOMMU are already enabled */
561 bool int_enabled;
562
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000563 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100564 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000565
Joerg Roedel56947032008-07-11 17:14:20 +0200566 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200567 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200568
569 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400570 * We can't rely on the BIOS to restore all values on reinit, so we
571 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200572 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400573
574 /* The iommu BAR */
575 u32 stored_addr_lo;
576 u32 stored_addr_hi;
577
578 /*
579 * Each iommu has 6 l1s, each of which is documented as having 0x12
580 * registers
581 */
582 u32 stored_l1[6][0x12];
583
584 /* The l2 indirect registers */
585 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200586};
587
Joerg Roedel6efed632012-06-14 15:52:58 +0200588struct devid_map {
589 struct list_head list;
590 u8 id;
591 u16 devid;
592};
593
594/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
595extern struct list_head ioapic_map;
596extern struct list_head hpet_map;
597
Joerg Roedel56947032008-07-11 17:14:20 +0200598/*
599 * List with all IOMMUs in the system. This list is not locked because it is
600 * only written and read at driver initialization or suspend time
601 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200602extern struct list_head amd_iommu_list;
603
Joerg Roedel56947032008-07-11 17:14:20 +0200604/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100605 * Array with pointers to each IOMMU struct
606 * The indices are referenced in the protection domains
607 */
608extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
609
610/* Number of IOMMUs present in the system */
611extern int amd_iommus_present;
612
613/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100614 * Declarations for the global list of all protection domains
615 */
616extern spinlock_t amd_iommu_pd_lock;
617extern struct list_head amd_iommu_pd_list;
618
619/*
Joerg Roedel56947032008-07-11 17:14:20 +0200620 * Structure defining one entry in the device table
621 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200622struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100623 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200624};
625
Joerg Roedel56947032008-07-11 17:14:20 +0200626/*
627 * One entry for unity mappings parsed out of the ACPI table.
628 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200629struct unity_map_entry {
630 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200631
632 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200633 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200634 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200635 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200636
637 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200638 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200639 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200640 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200641
642 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200643 int prot;
644};
645
Joerg Roedel56947032008-07-11 17:14:20 +0200646/*
647 * List of all unity mappings. It is not locked because as runtime it is only
648 * read. It is created at ACPI table parsing time.
649 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200650extern struct list_head amd_iommu_unity_map;
651
Joerg Roedel56947032008-07-11 17:14:20 +0200652/*
653 * Data structures for device handling
654 */
655
656/*
657 * Device table used by hardware. Read and write accesses by software are
658 * locked with the amd_iommu_pd_table lock.
659 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200660extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200661
662/*
663 * Alias table to find requestor ids to device ids. Not locked because only
664 * read on runtime.
665 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200666extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200667
668/*
669 * Reverse lookup table to find the IOMMU which translates a specific device.
670 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200671extern struct amd_iommu **amd_iommu_rlookup_table;
672
Joerg Roedel56947032008-07-11 17:14:20 +0200673/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200674extern unsigned amd_iommu_aperture_order;
675
Joerg Roedel56947032008-07-11 17:14:20 +0200676/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200677extern u16 amd_iommu_last_bdf;
678
Joerg Roedel56947032008-07-11 17:14:20 +0200679/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200680extern unsigned long *amd_iommu_pd_alloc_bitmap;
681
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900682/*
683 * If true, the addresses will be flushed on unmap time, not when
684 * they are reused
685 */
Dan Carpenter3775d482012-06-27 12:09:18 +0300686extern u32 amd_iommu_unmap_flush;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900687
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100688/* Smallest number of PASIDs supported by any IOMMU in the system */
689extern u32 amd_iommu_max_pasids;
690
Joerg Roedel400a28a2011-11-28 15:11:02 +0100691extern bool amd_iommu_v2_present;
692
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100693extern bool amd_iommu_force_isolation;
694
Joerg Roedel52815b72011-11-17 17:24:28 +0100695/* Max levels of glxval supported */
696extern int amd_iommu_max_glx_val;
697
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200698/*
699 * This function flushes all internal caches of
700 * the IOMMU used by this driver.
701 */
702extern void iommu_flush_all_caches(struct amd_iommu *iommu);
703
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200704/* takes bus and device/function and returns the device id
705 * FIXME: should that be in generic PCI code? */
706static inline u16 calc_devid(u8 bus, u8 devfn)
707{
708 return (((u16)bus) << 8) | devfn;
709}
710
Joerg Roedel6efed632012-06-14 15:52:58 +0200711static inline int get_ioapic_devid(int id)
712{
713 struct devid_map *entry;
714
715 list_for_each_entry(entry, &ioapic_map, list) {
716 if (entry->id == id)
717 return entry->devid;
718 }
719
720 return -EINVAL;
721}
722
723static inline int get_hpet_devid(int id)
724{
725 struct devid_map *entry;
726
727 list_for_each_entry(entry, &hpet_map, list) {
728 if (entry->id == id)
729 return entry->devid;
730 }
731
732 return -EINVAL;
733}
734
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100735#ifdef CONFIG_AMD_IOMMU_STATS
736
737struct __iommu_counter {
738 char *name;
739 struct dentry *dent;
740 u64 value;
741};
742
743#define DECLARE_STATS_COUNTER(nm) \
744 static struct __iommu_counter nm = { \
745 .name = #nm, \
746 }
747
748#define INC_STATS_COUNTER(name) name.value += 1
749#define ADD_STATS_COUNTER(name, x) name.value += (x)
750#define SUB_STATS_COUNTER(name, x) name.value -= (x)
751
752#else /* CONFIG_AMD_IOMMU_STATS */
753
754#define DECLARE_STATS_COUNTER(name)
755#define INC_STATS_COUNTER(name)
756#define ADD_STATS_COUNTER(name, x)
757#define SUB_STATS_COUNTER(name, x)
758
759#endif /* CONFIG_AMD_IOMMU_STATS */
760
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700761#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */