blob: 45e1e85fcbeb38cc0c25170d700e90679608c919 [file] [log] [blame]
Magnus Dammd5ed4c22009-04-30 07:02:49 +00001/*
2 * SuperH Timer Support - MTU2
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090031#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040033#include <linux/module.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010034#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020035#include <linux/pm_runtime.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000036
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010037struct sh_mtu2_device;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010038
39struct sh_mtu2_channel {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010040 struct sh_mtu2_device *mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +010041 unsigned int index;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010042
43 void __iomem *base;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010044 int irq;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010045
Laurent Pinchart42752cc2014-03-04 12:58:30 +010046 struct clock_event_device ced;
47};
48
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010049struct sh_mtu2_device {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010050 struct platform_device *pdev;
51
Magnus Dammd5ed4c22009-04-30 07:02:49 +000052 void __iomem *mapbase;
53 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010054
Laurent Pinchartc54ccb42014-03-04 14:23:00 +010055 struct sh_mtu2_channel *channels;
56 unsigned int num_channels;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000057};
58
Paul Mundt50393a92012-05-25 13:38:54 +090059static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000060
61#define TSTR -1 /* shared register */
62#define TCR 0 /* channel register */
63#define TMDR 1 /* channel register */
64#define TIOR 2 /* channel register */
65#define TIER 3 /* channel register */
66#define TSR 4 /* channel register */
67#define TCNT 5 /* channel register */
68#define TGR 6 /* channel register */
69
70static unsigned long mtu2_reg_offs[] = {
71 [TCR] = 0,
72 [TMDR] = 1,
73 [TIOR] = 2,
74 [TIER] = 4,
75 [TSR] = 5,
76 [TCNT] = 6,
77 [TGR] = 8,
78};
79
Laurent Pinchart42752cc2014-03-04 12:58:30 +010080static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +000081{
Magnus Dammd5ed4c22009-04-30 07:02:49 +000082 unsigned long offs;
83
84 if (reg_nr == TSTR)
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010085 return ioread8(ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000086
87 offs = mtu2_reg_offs[reg_nr];
88
89 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010090 return ioread16(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000091 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010092 return ioread8(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000093}
94
Laurent Pinchart42752cc2014-03-04 12:58:30 +010095static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +000096 unsigned long value)
97{
Magnus Dammd5ed4c22009-04-30 07:02:49 +000098 unsigned long offs;
99
100 if (reg_nr == TSTR) {
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100101 iowrite8(value, ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000102 return;
103 }
104
105 offs = mtu2_reg_offs[reg_nr];
106
107 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100108 iowrite16(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000109 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100110 iowrite8(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000111}
112
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100113static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000114{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000115 unsigned long flags, value;
116
117 /* start stop register shared by multiple timer channels */
Paul Mundt50393a92012-05-25 13:38:54 +0900118 raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100119 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000120
121 if (start)
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100122 value |= 1 << ch->index;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000123 else
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100124 value &= ~(1 << ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000125
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100126 sh_mtu2_write(ch, TSTR, value);
Paul Mundt50393a92012-05-25 13:38:54 +0900127 raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000128}
129
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100130static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000131{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100132 unsigned long periodic;
133 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000134 int ret;
135
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100136 pm_runtime_get_sync(&ch->mtu->pdev->dev);
137 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200138
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000139 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100140 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000141 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100142 dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
143 ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000144 return ret;
145 }
146
147 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100148 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000149
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100150 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100151 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000152
153 /* "Periodic Counter Operation" */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100154 sh_mtu2_write(ch, TCR, 0x23); /* TGRA clear, divide clock by 64 */
155 sh_mtu2_write(ch, TIOR, 0);
156 sh_mtu2_write(ch, TGR, periodic);
157 sh_mtu2_write(ch, TCNT, 0);
158 sh_mtu2_write(ch, TMDR, 0);
159 sh_mtu2_write(ch, TIER, 0x01);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000160
161 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100162 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000163
164 return 0;
165}
166
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100167static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000168{
169 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100170 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000171
172 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100173 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200174
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100175 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
176 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000177}
178
179static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
180{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100181 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000182
183 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100184 sh_mtu2_read(ch, TSR);
185 sh_mtu2_write(ch, TSR, 0xfe);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000186
187 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100188 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000189 return IRQ_HANDLED;
190}
191
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100192static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000193{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100194 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000195}
196
197static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
198 struct clock_event_device *ced)
199{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100200 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000201 int disabled = 0;
202
203 /* deal with old setting first */
204 switch (ced->mode) {
205 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100206 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000207 disabled = 1;
208 break;
209 default:
210 break;
211 }
212
213 switch (mode) {
214 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100215 dev_info(&ch->mtu->pdev->dev,
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100216 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100217 sh_mtu2_enable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000218 break;
219 case CLOCK_EVT_MODE_UNUSED:
220 if (!disabled)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100221 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000222 break;
223 case CLOCK_EVT_MODE_SHUTDOWN:
224 default:
225 break;
226 }
227}
228
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200229static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
230{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100231 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200232}
233
234static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
235{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100236 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200237}
238
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100239static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Laurent Pinchartaa838042014-03-04 13:57:14 +0100240 const char *name, unsigned long rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000241{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100242 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000243 int ret;
244
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000245 ced->name = name;
246 ced->features = CLOCK_EVT_FEAT_PERIODIC;
247 ced->rating = rating;
248 ced->cpumask = cpumask_of(0);
249 ced->set_mode = sh_mtu2_clock_event_mode;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200250 ced->suspend = sh_mtu2_clock_event_suspend;
251 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000252
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100253 dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
254 ch->index);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900255 clockevents_register_device(ced);
256
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100257 ret = request_irq(ch->irq, sh_mtu2_interrupt,
Laurent Pinchart276bee02014-02-17 11:27:49 +0100258 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100259 dev_name(&ch->mtu->pdev->dev), ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000260 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100261 dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
262 ch->index, ch->irq);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000263 return;
264 }
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000265}
266
Laurent Pinchartaa838042014-03-04 13:57:14 +0100267static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name,
Paul Mundtd1fcc0a2009-05-03 18:05:42 +0900268 unsigned long clockevent_rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000269{
270 if (clockevent_rating)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100271 sh_mtu2_register_clockevent(ch, name, clockevent_rating);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000272
273 return 0;
274}
275
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100276static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch,
277 struct sh_mtu2_device *mtu)
278{
279 struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
280
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100281 ch->mtu = mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100282 ch->index = cfg->timer_bit;
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100283
284 ch->irq = platform_get_irq(mtu->pdev, 0);
285 if (ch->irq < 0) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100286 dev_err(&mtu->pdev->dev, "ch%u: failed to get irq\n",
287 ch->index);
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100288 return ch->irq;
289 }
290
Laurent Pinchartaa838042014-03-04 13:57:14 +0100291 return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev),
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100292 cfg->clockevent_rating);
293}
294
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100295static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
296 struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000297{
Paul Mundt46a12f72009-05-03 17:57:17 +0900298 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000299 struct resource *res;
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100300 void __iomem *base;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100301 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000302 ret = -ENXIO;
303
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100304 mtu->pdev = pdev;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000305
306 if (!cfg) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100307 dev_err(&mtu->pdev->dev, "missing platform data\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000308 goto err0;
309 }
310
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100311 platform_set_drvdata(pdev, mtu);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000312
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100313 res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000314 if (!res) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100315 dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000316 goto err0;
317 }
318
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100319 /*
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100320 * Map memory, let base point to our channel and mapbase to the
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100321 * start/stop shared register.
322 */
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100323 base = ioremap_nocache(res->start, resource_size(res));
324 if (base == NULL) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100325 dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000326 goto err0;
327 }
328
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100329 mtu->mapbase = base + cfg->channel_offset;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100330
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000331 /* get hold of clock */
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100332 mtu->clk = clk_get(&mtu->pdev->dev, "mtu2_fck");
333 if (IS_ERR(mtu->clk)) {
334 dev_err(&mtu->pdev->dev, "cannot get clock\n");
335 ret = PTR_ERR(mtu->clk);
Magnus Damm03ff8582010-10-13 07:36:38 +0000336 goto err1;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000337 }
338
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100339 ret = clk_prepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100340 if (ret < 0)
341 goto err2;
342
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100343 mtu->channels = kzalloc(sizeof(*mtu->channels), GFP_KERNEL);
344 if (mtu->channels == NULL) {
345 ret = -ENOMEM;
346 goto err3;
347 }
348
349 mtu->num_channels = 1;
350
351 mtu->channels[0].base = base;
352
353 ret = sh_mtu2_setup_channel(&mtu->channels[0], mtu);
Laurent Pinchartbd754932013-11-08 11:07:59 +0100354 if (ret < 0)
355 goto err3;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100356
Laurent Pinchartbd754932013-11-08 11:07:59 +0100357 return 0;
358 err3:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100359 kfree(mtu->channels);
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100360 clk_unprepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100361 err2:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100362 clk_put(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000363 err1:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100364 iounmap(base);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000365 err0:
366 return ret;
367}
368
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800369static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000370{
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100371 struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200372 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000373 int ret;
374
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200375 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200376 pm_runtime_set_active(&pdev->dev);
377 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200378 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100379
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100380 if (mtu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900381 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200382 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000383 }
384
Laurent Pinchart810c6512014-03-04 14:10:55 +0100385 mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100386 if (mtu == NULL) {
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000387 dev_err(&pdev->dev, "failed to allocate driver data\n");
388 return -ENOMEM;
389 }
390
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100391 ret = sh_mtu2_setup(mtu, pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000392 if (ret) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100393 kfree(mtu);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200394 pm_runtime_idle(&pdev->dev);
395 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000396 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200397 if (is_early_platform_device(pdev))
398 return 0;
399
400 out:
401 if (cfg->clockevent_rating)
402 pm_runtime_irq_safe(&pdev->dev);
403 else
404 pm_runtime_idle(&pdev->dev);
405
406 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000407}
408
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800409static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000410{
411 return -EBUSY; /* cannot unregister clockevent */
412}
413
414static struct platform_driver sh_mtu2_device_driver = {
415 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800416 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000417 .driver = {
418 .name = "sh_mtu2",
419 }
420};
421
422static int __init sh_mtu2_init(void)
423{
424 return platform_driver_register(&sh_mtu2_device_driver);
425}
426
427static void __exit sh_mtu2_exit(void)
428{
429 platform_driver_unregister(&sh_mtu2_device_driver);
430}
431
432early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900433subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000434module_exit(sh_mtu2_exit);
435
436MODULE_AUTHOR("Magnus Damm");
437MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
438MODULE_LICENSE("GPL v2");