blob: 9078a6c5a74e3b340266836f7c0151b242ccbc1e [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070026#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "debug.h"
31#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053041{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020043 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020044 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053045
Felix Fietkau087b6ff2011-07-09 11:12:49 +070046 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
47 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
48 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020051 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020052 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
53 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
54 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040055 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020056 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
57
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010058 if (chan) {
59 if (IS_CHAN_HT40(chan))
60 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020063 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070064 clockrate /= 4;
65 }
66
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020067 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053068}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070069
Sujithcbe61d82009-02-09 13:27:12 +053070static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053071{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053073
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020074 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053075}
76
Sujith0caa7b12009-02-16 13:23:20 +053077bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078{
79 int i;
80
Sujith0caa7b12009-02-16 13:23:20 +053081 BUG_ON(timeout < AH_TIME_QUANTUM);
82
83 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 if ((REG_READ(ah, reg) & mask) == val)
85 return true;
86
87 udelay(AH_TIME_QUANTUM);
88 }
Sujith04bd4632008-11-28 22:18:05 +053089
Joe Perchesd2182b62011-12-15 14:55:53 -080090 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080091 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
92 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053093
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 return false;
95}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040096EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Felix Fietkau7c5adc82012-04-19 21:18:26 +020098void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
99 int hw_delay)
100{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200101 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200102
103 if (IS_CHAN_HALF_RATE(chan))
104 hw_delay *= 2;
105 else if (IS_CHAN_QUARTER_RATE(chan))
106 hw_delay *= 4;
107
108 udelay(hw_delay + BASE_ACTIVATE_DELAY);
109}
110
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100111void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100112 int column, unsigned int *writecnt)
113{
114 int r;
115
116 ENABLE_REGWRITE_BUFFER(ah);
117 for (r = 0; r < array->ia_rows; r++) {
118 REG_WRITE(ah, INI_RA(array, r, 0),
119 INI_RA(array, r, column));
120 DO_DELAY(*writecnt);
121 }
122 REGWRITE_BUFFER_FLUSH(ah);
123}
124
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700125u32 ath9k_hw_reverse_bits(u32 val, u32 n)
126{
127 u32 retval;
128 int i;
129
130 for (i = 0, retval = 0; i < n; i++) {
131 retval = (retval << 1) | (val & 1);
132 val >>= 1;
133 }
134 return retval;
135}
136
Sujithcbe61d82009-02-09 13:27:12 +0530137u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100138 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530139 u32 frameLen, u16 rateix,
140 bool shortPreamble)
141{
142 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530143
144 if (kbps == 0)
145 return 0;
146
Felix Fietkau545750d2009-11-23 22:21:01 +0100147 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530148 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100150 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530151 phyTime >>= 1;
152 numBits = frameLen << 3;
153 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
154 break;
Sujith46d14a52008-11-18 09:08:13 +0530155 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530156 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530157 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
158 numBits = OFDM_PLCP_BITS + (frameLen << 3);
159 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
160 txTime = OFDM_SIFS_TIME_QUARTER
161 + OFDM_PREAMBLE_TIME_QUARTER
162 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530163 } else if (ah->curchan &&
164 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530165 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
166 numBits = OFDM_PLCP_BITS + (frameLen << 3);
167 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
168 txTime = OFDM_SIFS_TIME_HALF +
169 OFDM_PREAMBLE_TIME_HALF
170 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
171 } else {
172 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
173 numBits = OFDM_PLCP_BITS + (frameLen << 3);
174 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
175 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
176 + (numSymbols * OFDM_SYMBOL_TIME);
177 }
178 break;
179 default:
Joe Perches38002762010-12-02 19:12:36 -0800180 ath_err(ath9k_hw_common(ah),
181 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530182 txTime = 0;
183 break;
184 }
185
186 return txTime;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Sujithcbe61d82009-02-09 13:27:12 +0530190void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530191 struct ath9k_channel *chan,
192 struct chan_centers *centers)
193{
194 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530195
196 if (!IS_CHAN_HT40(chan)) {
197 centers->ctl_center = centers->ext_center =
198 centers->synth_center = chan->channel;
199 return;
200 }
201
Felix Fietkau88969342013-10-11 23:30:53 +0200202 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530203 centers->synth_center =
204 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
205 extoff = 1;
206 } else {
207 centers->synth_center =
208 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
209 extoff = -1;
210 }
211
212 centers->ctl_center =
213 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700214 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530215 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700216 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530217}
218
219/******************/
220/* Chip Revisions */
221/******************/
222
Sujithcbe61d82009-02-09 13:27:12 +0530223static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530224{
225 u32 val;
226
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530227 switch (ah->hw_version.devid) {
228 case AR5416_AR9100_DEVID:
229 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
230 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200231 case AR9300_DEVID_AR9330:
232 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
233 if (ah->get_mac_revision) {
234 ah->hw_version.macRev = ah->get_mac_revision();
235 } else {
236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
242 val = REG_READ(ah, AR_SREV);
243 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
244 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200245 case AR9300_DEVID_QCA955X:
246 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
247 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530248 case AR9300_DEVID_AR953X:
249 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
250 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
427 ah->ani_function = ATH9K_ANI_ALL;
428 if (!AR_SREV_9300_20_OR_LATER(ah))
429 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
430
431 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
432 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
433 else
434 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700439 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530440 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530442 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800443 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
Sujithf1dc5602008-10-29 10:16:30 +0530445 sum = 0;
446 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400447 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700449 common->macaddr[2 * i] = eeval >> 8;
450 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451 }
Sujithd8baa932009-03-30 15:28:25 +0530452 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530453 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 return 0;
456}
457
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700458static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530460 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461 int ecode;
462
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530463 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530464 if (!ath9k_hw_chip_test(ah))
465 return -ENODEV;
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400468 if (!AR_SREV_9300_20_OR_LATER(ah)) {
469 ecode = ar9002_hw_rf_claim(ah);
470 if (ecode != 0)
471 return ecode;
472 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700474 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475 if (ecode != 0)
476 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530477
Joe Perchesd2182b62011-12-15 14:55:53 -0800478 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800479 ah->eep_ops->get_eeprom_ver(ah),
480 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530481
Sujith Manoharane3233002013-06-03 09:19:26 +0530482 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530483
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530484 /*
485 * EEPROM needs to be initialized before we do this.
486 * This is required for regulatory compliance.
487 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530488 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530489 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
490 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530491 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
492 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530493 }
494 }
495
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 return 0;
497}
498
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100499static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700500{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100501 if (!AR_SREV_9300_20_OR_LATER(ah))
502 return ar9002_hw_attach_ops(ah);
503
504 ar9003_hw_attach_ops(ah);
505 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700506}
507
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400508/* Called for all hardware families */
509static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700510{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700511 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700512 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700513
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530514 ath9k_hw_read_revisions(ah);
515
Sujith Manoharande825822013-12-28 09:47:11 +0530516 switch (ah->hw_version.macVersion) {
517 case AR_SREV_VERSION_5416_PCI:
518 case AR_SREV_VERSION_5416_PCIE:
519 case AR_SREV_VERSION_9160:
520 case AR_SREV_VERSION_9100:
521 case AR_SREV_VERSION_9280:
522 case AR_SREV_VERSION_9285:
523 case AR_SREV_VERSION_9287:
524 case AR_SREV_VERSION_9271:
525 case AR_SREV_VERSION_9300:
526 case AR_SREV_VERSION_9330:
527 case AR_SREV_VERSION_9485:
528 case AR_SREV_VERSION_9340:
529 case AR_SREV_VERSION_9462:
530 case AR_SREV_VERSION_9550:
531 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530532 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530533 break;
534 default:
535 ath_err(common,
536 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
537 ah->hw_version.macVersion, ah->hw_version.macRev);
538 return -EOPNOTSUPP;
539 }
540
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530541 /*
542 * Read back AR_WA into a permanent copy and set bits 14 and 17.
543 * We need to do this to avoid RMW of this register. We cannot
544 * read the reg when chip is asleep.
545 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530546 if (AR_SREV_9300_20_OR_LATER(ah)) {
547 ah->WARegVal = REG_READ(ah, AR_WA);
548 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
549 AR_WA_ASPM_TIMER_BASED_DISABLE);
550 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530551
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800553 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700554 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555 }
556
Sujith Manoharana4a29542012-09-10 09:20:03 +0530557 if (AR_SREV_9565(ah)) {
558 ah->WARegVal |= AR_WA_BIT22;
559 REG_WRITE(ah, AR_WA, ah->WARegVal);
560 }
561
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400562 ath9k_hw_init_defaults(ah);
563 ath9k_hw_init_config(ah);
564
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 r = ath9k_hw_attach_ops(ah);
566 if (r)
567 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700569 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800570 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700571 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 }
573
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200574 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200575 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400576 ah->is_pciexpress = false;
577
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700578 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 ath9k_hw_init_cal_settings(ah);
580
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200581 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 ath9k_hw_disablepcie(ah);
583
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700584 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700587
588 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100589 r = ath9k_hw_fill_cap_info(ah);
590 if (r)
591 return r;
592
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700593 r = ath9k_hw_init_macaddr(ah);
594 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800595 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700596 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597 }
598
Sujith Manoharan45987022013-12-24 10:44:18 +0530599 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Sujith Manoharan77fac462012-09-11 20:09:18 +0530611 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800624 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200625 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530626 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200627 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700628 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530629 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530630 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530631 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530632 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 break;
634 default:
635 if (common->bus_ops->ath_bus_type == ATH_USB)
636 break;
Joe Perches38002762010-12-02 19:12:36 -0800637 ath_err(common, "Hardware device ID 0x%04x not supported\n",
638 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return -EOPNOTSUPP;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 ret = __ath9k_hw_init(ah);
643 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800644 ath_err(common,
645 "Unable to initialize hardware; initialization status: %d\n",
646 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400647 return ret;
648 }
Sujithf1dc5602008-10-29 10:16:30 +0530649
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400650 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530651}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530653
Sujithcbe61d82009-02-09 13:27:12 +0530654static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530655{
Sujith7d0d0df2010-04-16 11:53:57 +0530656 ENABLE_REGWRITE_BUFFER(ah);
657
Sujithf1dc5602008-10-29 10:16:30 +0530658 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
659 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
660
661 REG_WRITE(ah, AR_QOS_NO_ACK,
662 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
663 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
664 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
665
666 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
667 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
668 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
669 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
670 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530671
672 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530673}
674
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530675u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530676{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530677 struct ath_common *common = ath9k_hw_common(ah);
678 int i = 0;
679
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100680 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
681 udelay(100);
682 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
683
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530684 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
685
Vivek Natarajanb1415812011-01-27 14:45:07 +0530686 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530687
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530688 if (WARN_ON_ONCE(i >= 100)) {
689 ath_err(common, "PLL4 meaurement not done\n");
690 break;
691 }
692
693 i++;
694 }
695
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100696 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530697}
698EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
699
Sujithcbe61d82009-02-09 13:27:12 +0530700static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530701 struct ath9k_channel *chan)
702{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800703 u32 pll;
704
Sujith Manoharana4a29542012-09-10 09:20:03 +0530705 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530706 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
707 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
708 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
709 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
710 AR_CH0_DPLL2_KD, 0x40);
711 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
712 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530713
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530714 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
715 AR_CH0_BB_DPLL1_REFDIV, 0x5);
716 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
717 AR_CH0_BB_DPLL1_NINI, 0x58);
718 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
719 AR_CH0_BB_DPLL1_NFRAC, 0x0);
720
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
723 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
724 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
725 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
727
728 /* program BB PLL phase_shift to 0x6 */
729 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
730 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
731
732 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
733 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530734 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200735 } else if (AR_SREV_9330(ah)) {
736 u32 ddr_dpll2, pll_control2, kd;
737
738 if (ah->is_clk_25mhz) {
739 ddr_dpll2 = 0x18e82f01;
740 pll_control2 = 0xe04a3d;
741 kd = 0x1d;
742 } else {
743 ddr_dpll2 = 0x19e82f01;
744 pll_control2 = 0x886666;
745 kd = 0x3d;
746 }
747
748 /* program DDR PLL ki and kd value */
749 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
750
751 /* program DDR PLL phase_shift */
752 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
753 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
754
755 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
756 udelay(1000);
757
758 /* program refdiv, nint, frac to RTC register */
759 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
760
761 /* program BB PLL kd and ki value */
762 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
763 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
764
765 /* program BB PLL phase_shift */
766 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
767 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530768 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530769 u32 regval, pll2_divint, pll2_divfrac, refdiv;
770
771 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
772 udelay(1000);
773
774 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
775 udelay(100);
776
777 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530778 if (AR_SREV_9531(ah)) {
779 pll2_divint = 0x1c;
780 pll2_divfrac = 0xa3d2;
781 refdiv = 1;
782 } else {
783 pll2_divint = 0x54;
784 pll2_divfrac = 0x1eb85;
785 refdiv = 3;
786 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530787 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200788 if (AR_SREV_9340(ah)) {
789 pll2_divint = 88;
790 pll2_divfrac = 0;
791 refdiv = 5;
792 } else {
793 pll2_divint = 0x11;
794 pll2_divfrac = 0x26666;
795 refdiv = 1;
796 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530797 }
798
799 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530800 if (AR_SREV_9531(ah))
801 regval |= (0x1 << 22);
802 else
803 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530804 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
805 udelay(100);
806
807 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
808 (pll2_divint << 18) | pll2_divfrac);
809 udelay(100);
810
811 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200812 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530813 regval = (regval & 0x80071fff) |
814 (0x1 << 30) |
815 (0x1 << 13) |
816 (0x4 << 26) |
817 (0x18 << 19);
818 else if (AR_SREV_9531(ah))
819 regval = (regval & 0x01c00fff) |
820 (0x1 << 31) |
821 (0x2 << 29) |
822 (0xa << 25) |
823 (0x1 << 19) |
824 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200825 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530826 regval = (regval & 0x80071fff) |
827 (0x3 << 30) |
828 (0x1 << 13) |
829 (0x4 << 26) |
830 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530831 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530832
833 if (AR_SREV_9531(ah))
834 REG_WRITE(ah, AR_PHY_PLL_MODE,
835 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
836 else
837 REG_WRITE(ah, AR_PHY_PLL_MODE,
838 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
839
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530840 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530841 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800842
843 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530844 if (AR_SREV_9565(ah))
845 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100846 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530847
Gabor Juhosfc05a312012-07-03 19:13:31 +0200848 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
849 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530850 udelay(1000);
851
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400852 /* Switch the core clock for ar9271 to 117Mhz */
853 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530854 udelay(500);
855 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400856 }
857
Sujithf1dc5602008-10-29 10:16:30 +0530858 udelay(RTC_PLL_SETTLE_DELAY);
859
860 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530861
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 if (ah->is_clk_25mhz) {
864 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
865 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
866 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
867 } else {
868 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
869 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
870 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
871 }
872 udelay(100);
873 }
Sujithf1dc5602008-10-29 10:16:30 +0530874}
875
Sujithcbe61d82009-02-09 13:27:12 +0530876static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800877 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530878{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530879 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400880 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530881 AR_IMR_TXURN |
882 AR_IMR_RXERR |
883 AR_IMR_RXORN |
884 AR_IMR_BCNMISC;
885
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200886 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530887 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
888
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400889 if (AR_SREV_9300_20_OR_LATER(ah)) {
890 imr_reg |= AR_IMR_RXOK_HP;
891 if (ah->config.rx_intr_mitigation)
892 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
893 else
894 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530895
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400896 } else {
897 if (ah->config.rx_intr_mitigation)
898 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
899 else
900 imr_reg |= AR_IMR_RXOK;
901 }
902
903 if (ah->config.tx_intr_mitigation)
904 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
905 else
906 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530907
Sujith7d0d0df2010-04-16 11:53:57 +0530908 ENABLE_REGWRITE_BUFFER(ah);
909
Pavel Roskin152d5302010-03-31 18:05:37 -0400910 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500911 ah->imrs2_reg |= AR_IMR_S2_GTT;
912 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530913
914 if (!AR_SREV_9100(ah)) {
915 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530916 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530917 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
918 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400919
Sujith7d0d0df2010-04-16 11:53:57 +0530920 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530921
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400922 if (AR_SREV_9300_20_OR_LATER(ah)) {
923 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
924 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
925 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
926 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
927 }
Sujithf1dc5602008-10-29 10:16:30 +0530928}
929
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700930static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
931{
932 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
933 val = min(val, (u32) 0xFFFF);
934 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
935}
936
Felix Fietkau0005baf2010-01-15 02:33:40 +0100937static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530938{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100939 u32 val = ath9k_hw_mac_to_clks(ah, us);
940 val = min(val, (u32) 0xFFFF);
941 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530942}
943
Felix Fietkau0005baf2010-01-15 02:33:40 +0100944static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530945{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100946 u32 val = ath9k_hw_mac_to_clks(ah, us);
947 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
948 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
949}
950
951static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
952{
953 u32 val = ath9k_hw_mac_to_clks(ah, us);
954 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
955 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530956}
957
Sujithcbe61d82009-02-09 13:27:12 +0530958static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530959{
Sujithf1dc5602008-10-29 10:16:30 +0530960 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800961 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
962 tu);
Sujith2660b812009-02-09 13:27:26 +0530963 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530964 return false;
965 } else {
966 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530967 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530968 return true;
969 }
970}
971
Felix Fietkau0005baf2010-01-15 02:33:40 +0100972void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530973{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700974 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700975 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200976 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100977 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100978 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700979 int rx_lat = 0, tx_lat = 0, eifs = 0;
980 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100981
Joe Perchesd2182b62011-12-15 14:55:53 -0800982 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800983 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530984
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700985 if (!chan)
986 return;
987
Sujith2660b812009-02-09 13:27:26 +0530988 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100989 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100990
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530991 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
992 rx_lat = 41;
993 else
994 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700995 tx_lat = 54;
996
Felix Fietkaue88e4862012-04-19 21:18:22 +0200997 if (IS_CHAN_5GHZ(chan))
998 sifstime = 16;
999 else
1000 sifstime = 10;
1001
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001002 if (IS_CHAN_HALF_RATE(chan)) {
1003 eifs = 175;
1004 rx_lat *= 2;
1005 tx_lat *= 2;
1006 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1007 tx_lat += 11;
1008
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001009 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001010 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001011 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001012 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1013 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301014 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001015 tx_lat *= 4;
1016 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1017 tx_lat += 22;
1018
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001019 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001020 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001021 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001022 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301023 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1024 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1025 reg = AR_USEC_ASYNC_FIFO;
1026 } else {
1027 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1028 common->clockrate;
1029 reg = REG_READ(ah, AR_USEC);
1030 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001031 rx_lat = MS(reg, AR_USEC_RX_LAT);
1032 tx_lat = MS(reg, AR_USEC_TX_LAT);
1033
1034 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001035 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001036
Felix Fietkaue239d852010-01-15 02:34:58 +01001037 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001038 slottime += 3 * ah->coverage_class;
1039 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001040 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001041
1042 /*
1043 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001044 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001045 * This was initially only meant to work around an issue with delayed
1046 * BA frames in some implementations, but it has been found to fix ACK
1047 * timeout issues in other cases as well.
1048 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001049 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001050 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001051 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001052 ctstimeout += 48 - sifstime - ah->slottime;
1053 }
1054
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001055 ath9k_hw_set_sifs_time(ah, sifstime);
1056 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001057 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001058 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301059 if (ah->globaltxtimeout != (u32) -1)
1060 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001061
1062 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1063 REG_RMW(ah, AR_USEC,
1064 (common->clockrate - 1) |
1065 SM(rx_lat, AR_USEC_RX_LAT) |
1066 SM(tx_lat, AR_USEC_TX_LAT),
1067 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1068
Sujithf1dc5602008-10-29 10:16:30 +05301069}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001070EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301071
Sujith285f2dd2010-01-08 10:36:07 +05301072void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001073{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001074 struct ath_common *common = ath9k_hw_common(ah);
1075
Sujith736b3a22010-03-17 14:25:24 +05301076 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001077 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001078
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001079 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001080}
Sujith285f2dd2010-01-08 10:36:07 +05301081EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001082
Sujithf1dc5602008-10-29 10:16:30 +05301083/*******/
1084/* INI */
1085/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001086
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001087u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001088{
1089 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1090
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001091 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001092 ctl |= CTL_11G;
1093 else
1094 ctl |= CTL_11A;
1095
1096 return ctl;
1097}
1098
Sujithf1dc5602008-10-29 10:16:30 +05301099/****************************************/
1100/* Reset and Channel Switching Routines */
1101/****************************************/
1102
Sujithcbe61d82009-02-09 13:27:12 +05301103static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301104{
Felix Fietkau57b32222010-04-15 17:39:22 -04001105 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001106 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301107
Sujith7d0d0df2010-04-16 11:53:57 +05301108 ENABLE_REGWRITE_BUFFER(ah);
1109
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001110 /*
1111 * set AHB_MODE not to do cacheline prefetches
1112 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001113 if (!AR_SREV_9300_20_OR_LATER(ah))
1114 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301115
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001116 /*
1117 * let mac dma reads be in 128 byte chunks
1118 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001119 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301120
Sujith7d0d0df2010-04-16 11:53:57 +05301121 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301122
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001123 /*
1124 * Restore TX Trigger Level to its pre-reset value.
1125 * The initial value depends on whether aggregation is enabled, and is
1126 * adjusted whenever underruns are detected.
1127 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001128 if (!AR_SREV_9300_20_OR_LATER(ah))
1129 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301130
Sujith7d0d0df2010-04-16 11:53:57 +05301131 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301132
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001133 /*
1134 * let mac dma writes be in 128 byte chunks
1135 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001136 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301137
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001138 /*
1139 * Setup receive FIFO threshold to hold off TX activities
1140 */
Sujithf1dc5602008-10-29 10:16:30 +05301141 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1142
Felix Fietkau57b32222010-04-15 17:39:22 -04001143 if (AR_SREV_9300_20_OR_LATER(ah)) {
1144 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1145 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1146
1147 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1148 ah->caps.rx_status_len);
1149 }
1150
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001151 /*
1152 * reduce the number of usable entries in PCU TXBUF to avoid
1153 * wrap around issues.
1154 */
Sujithf1dc5602008-10-29 10:16:30 +05301155 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001156 /* For AR9285 the number of Fifos are reduced to half.
1157 * So set the usable tx buf size also to half to
1158 * avoid data/delimiter underruns
1159 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001160 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1161 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1162 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1163 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1164 } else {
1165 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301166 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001167
Felix Fietkau86c157b2013-05-23 12:20:56 +02001168 if (!AR_SREV_9271(ah))
1169 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1170
Sujith7d0d0df2010-04-16 11:53:57 +05301171 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301172
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001173 if (AR_SREV_9300_20_OR_LATER(ah))
1174 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301175}
1176
Sujithcbe61d82009-02-09 13:27:12 +05301177static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301178{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001179 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1180 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301181
Sujithf1dc5602008-10-29 10:16:30 +05301182 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001183 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001184 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301185 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1186 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001187 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001188 case NL80211_IFTYPE_AP:
1189 set |= AR_STA_ID1_STA_AP;
1190 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001191 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001192 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301193 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301194 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001195 if (!ah->is_monitoring)
1196 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301197 break;
Sujithf1dc5602008-10-29 10:16:30 +05301198 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001199 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301200}
1201
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001202void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1203 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001204{
1205 u32 coef_exp, coef_man;
1206
1207 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1208 if ((coef_scaled >> coef_exp) & 0x1)
1209 break;
1210
1211 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1212
1213 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1214
1215 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1216 *coef_exponent = coef_exp - 16;
1217}
1218
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301219/* AR9330 WAR:
1220 * call external reset function to reset WMAC if:
1221 * - doing a cold reset
1222 * - we have pending frames in the TX queues.
1223 */
1224static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1225{
1226 int i, npend = 0;
1227
1228 for (i = 0; i < AR_NUM_QCU; i++) {
1229 npend = ath9k_hw_numtxpending(ah, i);
1230 if (npend)
1231 break;
1232 }
1233
1234 if (ah->external_reset &&
1235 (npend || type == ATH9K_RESET_COLD)) {
1236 int reset_err = 0;
1237
1238 ath_dbg(ath9k_hw_common(ah), RESET,
1239 "reset MAC via external reset\n");
1240
1241 reset_err = ah->external_reset();
1242 if (reset_err) {
1243 ath_err(ath9k_hw_common(ah),
1244 "External reset failed, err=%d\n",
1245 reset_err);
1246 return false;
1247 }
1248
1249 REG_WRITE(ah, AR_RTC_RESET, 1);
1250 }
1251
1252 return true;
1253}
1254
Sujithcbe61d82009-02-09 13:27:12 +05301255static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301256{
1257 u32 rst_flags;
1258 u32 tmpReg;
1259
Sujith70768492009-02-16 13:23:12 +05301260 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1262 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301263 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1264 }
1265
Sujith7d0d0df2010-04-16 11:53:57 +05301266 ENABLE_REGWRITE_BUFFER(ah);
1267
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001268 if (AR_SREV_9300_20_OR_LATER(ah)) {
1269 REG_WRITE(ah, AR_WA, ah->WARegVal);
1270 udelay(10);
1271 }
1272
Sujithf1dc5602008-10-29 10:16:30 +05301273 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1274 AR_RTC_FORCE_WAKE_ON_INT);
1275
1276 if (AR_SREV_9100(ah)) {
1277 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1278 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1279 } else {
1280 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001281 if (AR_SREV_9340(ah))
1282 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1283 else
1284 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1285 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1286
1287 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001288 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301289 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001290
1291 val = AR_RC_HOSTIF;
1292 if (!AR_SREV_9300_20_OR_LATER(ah))
1293 val |= AR_RC_AHB;
1294 REG_WRITE(ah, AR_RC, val);
1295
1296 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301297 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301298
1299 rst_flags = AR_RTC_RC_MAC_WARM;
1300 if (type == ATH9K_RESET_COLD)
1301 rst_flags |= AR_RTC_RC_MAC_COLD;
1302 }
1303
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001304 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301305 if (!ath9k_hw_ar9330_reset_war(ah, type))
1306 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001307 }
1308
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301309 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301310 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301311
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001312 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301313
1314 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301315
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301316 if (AR_SREV_9300_20_OR_LATER(ah))
1317 udelay(50);
1318 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301319 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301320 else
1321 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301322
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001323 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301324 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001325 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301326 return false;
1327 }
1328
1329 if (!AR_SREV_9100(ah))
1330 REG_WRITE(ah, AR_RC, 0);
1331
Sujithf1dc5602008-10-29 10:16:30 +05301332 if (AR_SREV_9100(ah))
1333 udelay(50);
1334
1335 return true;
1336}
1337
Sujithcbe61d82009-02-09 13:27:12 +05301338static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301339{
Sujith7d0d0df2010-04-16 11:53:57 +05301340 ENABLE_REGWRITE_BUFFER(ah);
1341
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001342 if (AR_SREV_9300_20_OR_LATER(ah)) {
1343 REG_WRITE(ah, AR_WA, ah->WARegVal);
1344 udelay(10);
1345 }
1346
Sujithf1dc5602008-10-29 10:16:30 +05301347 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1348 AR_RTC_FORCE_WAKE_ON_INT);
1349
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001350 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301351 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1352
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001353 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301354
Sujith7d0d0df2010-04-16 11:53:57 +05301355 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301356
Sujith Manoharanafe36532013-12-18 09:53:25 +05301357 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001358
1359 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301360 REG_WRITE(ah, AR_RC, 0);
1361
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001362 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301363
1364 if (!ath9k_hw_wait(ah,
1365 AR_RTC_STATUS,
1366 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301367 AR_RTC_STATUS_ON,
1368 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001369 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301370 return false;
1371 }
1372
Sujithf1dc5602008-10-29 10:16:30 +05301373 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1374}
1375
Sujithcbe61d82009-02-09 13:27:12 +05301376static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301377{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301378 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301379
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001380 if (AR_SREV_9300_20_OR_LATER(ah)) {
1381 REG_WRITE(ah, AR_WA, ah->WARegVal);
1382 udelay(10);
1383 }
1384
Sujithf1dc5602008-10-29 10:16:30 +05301385 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1386 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1387
Felix Fietkauceb26a62012-10-03 21:07:51 +02001388 if (!ah->reset_power_on)
1389 type = ATH9K_RESET_POWER_ON;
1390
Sujithf1dc5602008-10-29 10:16:30 +05301391 switch (type) {
1392 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301393 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301394 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001395 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301396 break;
Sujithf1dc5602008-10-29 10:16:30 +05301397 case ATH9K_RESET_WARM:
1398 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301399 ret = ath9k_hw_set_reset(ah, type);
1400 break;
Sujithf1dc5602008-10-29 10:16:30 +05301401 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301402 break;
Sujithf1dc5602008-10-29 10:16:30 +05301403 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301404
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301405 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301406}
1407
Sujithcbe61d82009-02-09 13:27:12 +05301408static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301409 struct ath9k_channel *chan)
1410{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001411 int reset_type = ATH9K_RESET_WARM;
1412
1413 if (AR_SREV_9280(ah)) {
1414 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1415 reset_type = ATH9K_RESET_POWER_ON;
1416 else
1417 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001418 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1419 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1420 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001421
1422 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301423 return false;
1424
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001425 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301426 return false;
1427
Sujith2660b812009-02-09 13:27:26 +05301428 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001429
1430 if (AR_SREV_9330(ah))
1431 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301432 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301433
1434 return true;
1435}
1436
Sujithcbe61d82009-02-09 13:27:12 +05301437static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001438 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301439{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001440 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301441 struct ath9k_hw_capabilities *pCap = &ah->caps;
1442 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301443 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001444 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001445 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301446
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301447 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001448 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1449 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1450 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301451 }
Sujithf1dc5602008-10-29 10:16:30 +05301452
1453 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1454 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001455 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001456 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301457 return false;
1458 }
1459 }
1460
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001461 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001462 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301463 return false;
1464 }
1465
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301466 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301467 ath9k_hw_mark_phy_inactive(ah);
1468 udelay(5);
1469
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301470 if (band_switch)
1471 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301472
1473 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1474 ath_err(common, "Failed to do fast channel change\n");
1475 return false;
1476 }
1477 }
1478
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001479 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301480
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001481 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001482 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001483 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001484 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301485 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001486 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001487 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301488
Felix Fietkau81c507a2013-10-11 23:30:55 +02001489 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001490 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301491
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301492 if (band_switch || ini_reloaded)
1493 ah->eep_ops->set_board_values(ah, chan);
1494
1495 ath9k_hw_init_bb(ah, chan);
1496 ath9k_hw_rfbus_done(ah);
1497
1498 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301499 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301500 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301501 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301502 }
1503
Sujithf1dc5602008-10-29 10:16:30 +05301504 return true;
1505}
1506
Felix Fietkau691680b2011-03-19 13:55:38 +01001507static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1508{
1509 u32 gpio_mask = ah->gpio_mask;
1510 int i;
1511
1512 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1513 if (!(gpio_mask & 1))
1514 continue;
1515
1516 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1517 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1518 }
1519}
1520
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301521void ath9k_hw_check_nav(struct ath_hw *ah)
1522{
1523 struct ath_common *common = ath9k_hw_common(ah);
1524 u32 val;
1525
1526 val = REG_READ(ah, AR_NAV);
1527 if (val != 0xdeadbeef && val > 0x7fff) {
1528 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1529 REG_WRITE(ah, AR_NAV, 0);
1530 }
1531}
1532EXPORT_SYMBOL(ath9k_hw_check_nav);
1533
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001534bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301535{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001536 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001537 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301538
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301539 if (AR_SREV_9300(ah))
1540 return !ath9k_hw_detect_mac_hang(ah);
1541
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001542 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001543 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301544
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001545 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001546 do {
1547 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001548 if (reg != last_val)
1549 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001550
Felix Fietkau105ff412014-03-09 09:51:16 +01001551 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001552 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001553 if ((reg & 0x7E7FFFEF) == 0x00702400)
1554 continue;
1555
1556 switch (reg & 0x7E000B00) {
1557 case 0x1E000000:
1558 case 0x52000B00:
1559 case 0x18000B00:
1560 continue;
1561 default:
1562 return true;
1563 }
1564 } while (count-- > 0);
1565
1566 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301567}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001568EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301569
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301570static void ath9k_hw_init_mfp(struct ath_hw *ah)
1571{
1572 /* Setup MFP options for CCMP */
1573 if (AR_SREV_9280_20_OR_LATER(ah)) {
1574 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1575 * frames when constructing CCMP AAD. */
1576 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1577 0xc7ff);
1578 ah->sw_mgmt_crypto = false;
1579 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1580 /* Disable hardware crypto for management frames */
1581 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1582 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1583 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1584 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1585 ah->sw_mgmt_crypto = true;
1586 } else {
1587 ah->sw_mgmt_crypto = true;
1588 }
1589}
1590
1591static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1592 u32 macStaId1, u32 saveDefAntenna)
1593{
1594 struct ath_common *common = ath9k_hw_common(ah);
1595
1596 ENABLE_REGWRITE_BUFFER(ah);
1597
Felix Fietkauecbbed32013-04-16 12:51:56 +02001598 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301599 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001600 | ah->sta_id1_defaults,
1601 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301602 ath_hw_setbssidmask(common);
1603 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1604 ath9k_hw_write_associd(ah);
1605 REG_WRITE(ah, AR_ISR, ~0);
1606 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1607
1608 REGWRITE_BUFFER_FLUSH(ah);
1609
1610 ath9k_hw_set_operating_mode(ah, ah->opmode);
1611}
1612
1613static void ath9k_hw_init_queues(struct ath_hw *ah)
1614{
1615 int i;
1616
1617 ENABLE_REGWRITE_BUFFER(ah);
1618
1619 for (i = 0; i < AR_NUM_DCU; i++)
1620 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1621
1622 REGWRITE_BUFFER_FLUSH(ah);
1623
1624 ah->intr_txqs = 0;
1625 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1626 ath9k_hw_resettxqueue(ah, i);
1627}
1628
1629/*
1630 * For big endian systems turn on swapping for descriptors
1631 */
1632static void ath9k_hw_init_desc(struct ath_hw *ah)
1633{
1634 struct ath_common *common = ath9k_hw_common(ah);
1635
1636 if (AR_SREV_9100(ah)) {
1637 u32 mask;
1638 mask = REG_READ(ah, AR_CFG);
1639 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1640 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1641 mask);
1642 } else {
1643 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1644 REG_WRITE(ah, AR_CFG, mask);
1645 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1646 REG_READ(ah, AR_CFG));
1647 }
1648 } else {
1649 if (common->bus_ops->ath_bus_type == ATH_USB) {
1650 /* Configure AR9271 target WLAN */
1651 if (AR_SREV_9271(ah))
1652 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1653 else
1654 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1655 }
1656#ifdef __BIG_ENDIAN
1657 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301658 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301659 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1660 else
1661 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1662#endif
1663 }
1664}
1665
Sujith Manoharancaed6572012-03-14 14:40:46 +05301666/*
1667 * Fast channel change:
1668 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301669 */
1670static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1671{
1672 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301673 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301674 int ret;
1675
1676 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1677 goto fail;
1678
1679 if (ah->chip_fullsleep)
1680 goto fail;
1681
1682 if (!ah->curchan)
1683 goto fail;
1684
1685 if (chan->channel == ah->curchan->channel)
1686 goto fail;
1687
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001688 if ((ah->curchan->channelFlags | chan->channelFlags) &
1689 (CHANNEL_HALF | CHANNEL_QUARTER))
1690 goto fail;
1691
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301692 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001693 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301694 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001695 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001696 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001697 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301698
1699 if (!ath9k_hw_check_alive(ah))
1700 goto fail;
1701
1702 /*
1703 * For AR9462, make sure that calibration data for
1704 * re-using are present.
1705 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301706 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301707 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1708 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1709 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301710 goto fail;
1711
1712 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1713 ah->curchan->channel, chan->channel);
1714
1715 ret = ath9k_hw_channel_change(ah, chan);
1716 if (!ret)
1717 goto fail;
1718
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301719 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301720 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301721
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301722 ath9k_hw_loadnf(ah, ah->curchan);
1723 ath9k_hw_start_nfcal(ah, true);
1724
Sujith Manoharancaed6572012-03-14 14:40:46 +05301725 if (AR_SREV_9271(ah))
1726 ar9002_hw_load_ani_reg(ah, chan);
1727
1728 return 0;
1729fail:
1730 return -EINVAL;
1731}
1732
Sujithcbe61d82009-02-09 13:27:12 +05301733int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301734 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001735{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001736 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau09d8e312013-11-18 20:14:43 +01001737 struct timespec ts;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001738 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001739 u32 saveDefAntenna;
1740 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301741 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001742 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301743 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301744 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301745 bool save_fullsleep = ah->chip_fullsleep;
1746
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301747 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301748 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1749 if (start_mci_reset)
1750 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301751 }
1752
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001753 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001754 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755
Sujith Manoharancaed6572012-03-14 14:40:46 +05301756 if (ah->curchan && !ah->chip_fullsleep)
1757 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001759 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301760 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001761 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001762 /* Operating channel changed, reset channel calibration data */
1763 memset(caldata, 0, sizeof(*caldata));
1764 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001765 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301766 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001767 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001768 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001769
Sujith Manoharancaed6572012-03-14 14:40:46 +05301770 if (fastcc) {
1771 r = ath9k_hw_do_fastcc(ah, chan);
1772 if (!r)
1773 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001774 }
1775
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301776 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301777 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301778
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1780 if (saveDefAntenna == 0)
1781 saveDefAntenna = 1;
1782
1783 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1784
Felix Fietkau09d8e312013-11-18 20:14:43 +01001785 /* Save TSF before chip reset, a cold reset clears it */
1786 tsf = ath9k_hw_gettsf64(ah);
1787 getrawmonotonic(&ts);
Felix Fietkaucca213f2013-12-20 17:02:24 +01001788 usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
Sujith46fe7822009-09-17 09:25:25 +05301789
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790 saveLedState = REG_READ(ah, AR_CFG_LED) &
1791 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1792 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1793
1794 ath9k_hw_mark_phy_inactive(ah);
1795
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -08001796 ah->paprd_table_write_done = false;
1797
Sujith05020d22010-03-17 14:25:23 +05301798 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001799 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1800 REG_WRITE(ah,
1801 AR9271_RESET_POWER_DOWN_CONTROL,
1802 AR9271_RADIO_RF_RST);
1803 udelay(50);
1804 }
1805
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001806 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001807 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001808 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001809 }
1810
Sujith05020d22010-03-17 14:25:23 +05301811 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001812 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1813 ah->htc_reset_init = false;
1814 REG_WRITE(ah,
1815 AR9271_RESET_POWER_DOWN_CONTROL,
1816 AR9271_GATE_MAC_CTL);
1817 udelay(50);
1818 }
1819
Sujith46fe7822009-09-17 09:25:25 +05301820 /* Restore TSF */
Felix Fietkau09d8e312013-11-18 20:14:43 +01001821 getrawmonotonic(&ts);
Felix Fietkaucca213f2013-12-20 17:02:24 +01001822 usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001823 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301824
Felix Fietkau7a370812010-09-22 12:34:52 +02001825 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301826 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001827
Sujithe9141f72010-06-01 15:14:10 +05301828 if (!AR_SREV_9300_20_OR_LATER(ah))
1829 ar9002_hw_enable_async_fifo(ah);
1830
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001831 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001832 if (r)
1833 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001835 ath9k_hw_set_rfmode(ah, chan);
1836
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301837 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301838 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1839
Felix Fietkauf860d522010-06-30 02:07:48 +02001840 /*
1841 * Some AR91xx SoC devices frequently fail to accept TSF writes
1842 * right after the chip reset. When that happens, write a new
1843 * value after the initvals have been applied, with an offset
1844 * based on measured time difference
1845 */
1846 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1847 tsf += 1500;
1848 ath9k_hw_settsf64(ah, tsf);
1849 }
1850
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301851 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001852
Felix Fietkau81c507a2013-10-11 23:30:55 +02001853 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001854 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301855 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001856
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301857 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301858
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001859 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001860 if (r)
1861 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001863 ath9k_hw_set_clockrate(ah);
1864
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301865 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301866 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001867 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001868 ath9k_hw_init_qos(ah);
1869
Sujith2660b812009-02-09 13:27:26 +05301870 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001871 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301872
Felix Fietkau0005baf2010-01-15 02:33:40 +01001873 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001875 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1876 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1877 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1878 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1879 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1880 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1881 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301882 }
1883
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001884 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885
1886 ath9k_hw_set_dma(ah);
1887
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301888 if (!ath9k_hw_mci_is_enabled(ah))
1889 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890
Sujith0ce024c2009-12-14 14:57:00 +05301891 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301892 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1893 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001894 }
1895
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001896 if (ah->config.tx_intr_mitigation) {
1897 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1898 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1899 }
1900
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901 ath9k_hw_init_bb(ah, chan);
1902
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301903 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301904 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1905 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301906 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001907 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001908 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301910 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301911 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301912
Sujith7d0d0df2010-04-16 11:53:57 +05301913 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001914
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001915 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1917
Sujith7d0d0df2010-04-16 11:53:57 +05301918 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301919
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301920 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001921
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301922 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301923 ath9k_hw_btcoex_enable(ah);
1924
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301925 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301926 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301927
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301928 ath9k_hw_loadnf(ah, chan);
1929 ath9k_hw_start_nfcal(ah, true);
1930
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301931 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001932 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301933
1934 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301935 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301936
Felix Fietkau691680b2011-03-19 13:55:38 +01001937 ath9k_hw_apply_gpio_override(ah);
1938
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301939 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301940 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1941
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001942 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001944EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945
Sujithf1dc5602008-10-29 10:16:30 +05301946/******************************/
1947/* Power Management (Chipset) */
1948/******************************/
1949
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001950/*
1951 * Notify Power Mgt is disabled in self-generated frames.
1952 * If requested, force chip to sleep.
1953 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301954static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301955{
1956 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301957
Sujith Manoharana4a29542012-09-10 09:20:03 +05301958 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301959 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
1960 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
1961 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301962 /* xxx Required for WLAN only case ? */
1963 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1964 udelay(100);
1965 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301966
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301967 /*
1968 * Clear the RTC force wake bit to allow the
1969 * mac to go to sleep.
1970 */
1971 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301972
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301973 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301974 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301975
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301976 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1977 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1978
1979 /* Shutdown chip. Active low */
1980 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
1981 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
1982 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05301983 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001984
1985 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01001986 if (AR_SREV_9300_20_OR_LATER(ah))
1987 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988}
1989
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001990/*
1991 * Notify Power Management is enabled in self-generating
1992 * frames. If request, set power mode of chip to
1993 * auto/normal. Duration in units of 128us (1/8 TU).
1994 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301995static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301997 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301998
Sujithf1dc5602008-10-29 10:16:30 +05301999 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302001 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2002 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2003 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2004 AR_RTC_FORCE_WAKE_ON_INT);
2005 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302006
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302007 /* When chip goes into network sleep, it could be waken
2008 * up by MCI_INT interrupt caused by BT's HW messages
2009 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2010 * rate (~100us). This will cause chip to leave and
2011 * re-enter network sleep mode frequently, which in
2012 * consequence will have WLAN MCI HW to generate lots of
2013 * SYS_WAKING and SYS_SLEEPING messages which will make
2014 * BT CPU to busy to process.
2015 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302016 if (ath9k_hw_mci_is_enabled(ah))
2017 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2018 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302019 /*
2020 * Clear the RTC force wake bit to allow the
2021 * mac to go to sleep.
2022 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302023 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302024
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302025 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302026 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302027 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002028
2029 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2030 if (AR_SREV_9300_20_OR_LATER(ah))
2031 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302032}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302034static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302035{
2036 u32 val;
2037 int i;
2038
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002039 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2040 if (AR_SREV_9300_20_OR_LATER(ah)) {
2041 REG_WRITE(ah, AR_WA, ah->WARegVal);
2042 udelay(10);
2043 }
2044
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302045 if ((REG_READ(ah, AR_RTC_STATUS) &
2046 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2047 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302048 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302050 if (!AR_SREV_9300_20_OR_LATER(ah))
2051 ath9k_hw_init_pll(ah, NULL);
2052 }
2053 if (AR_SREV_9100(ah))
2054 REG_SET_BIT(ah, AR_RTC_RESET,
2055 AR_RTC_RESET_EN);
2056
2057 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2058 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302059 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302060 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302061 else
2062 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302063
2064 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2065 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2066 if (val == AR_RTC_STATUS_ON)
2067 break;
2068 udelay(50);
2069 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2070 AR_RTC_FORCE_WAKE_EN);
2071 }
2072 if (i == 0) {
2073 ath_err(ath9k_hw_common(ah),
2074 "Failed to wakeup in %uus\n",
2075 POWER_UP_TIME / 20);
2076 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002077 }
2078
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302079 if (ath9k_hw_mci_is_enabled(ah))
2080 ar9003_mci_set_power_awake(ah);
2081
Sujithf1dc5602008-10-29 10:16:30 +05302082 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2083
2084 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085}
2086
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002087bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302088{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002089 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302090 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302091 static const char *modes[] = {
2092 "AWAKE",
2093 "FULL-SLEEP",
2094 "NETWORK SLEEP",
2095 "UNDEFINED"
2096 };
Sujithf1dc5602008-10-29 10:16:30 +05302097
Gabor Juhoscbdec972009-07-24 17:27:22 +02002098 if (ah->power_mode == mode)
2099 return status;
2100
Joe Perchesd2182b62011-12-15 14:55:53 -08002101 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002102 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302103
2104 switch (mode) {
2105 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302106 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302107 break;
2108 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302109 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302110 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302111
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302112 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302113 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302114 break;
2115 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302117 break;
2118 default:
Joe Perches38002762010-12-02 19:12:36 -08002119 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302120 return false;
2121 }
Sujith2660b812009-02-09 13:27:26 +05302122 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302123
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002124 /*
2125 * XXX: If this warning never comes up after a while then
2126 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2127 * ath9k_hw_setpower() return type void.
2128 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302129
2130 if (!(ah->ah_flags & AH_UNPLUGGED))
2131 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002132
Sujithf1dc5602008-10-29 10:16:30 +05302133 return status;
2134}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002135EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302136
Sujithf1dc5602008-10-29 10:16:30 +05302137/*******************/
2138/* Beacon Handling */
2139/*******************/
2140
Sujithcbe61d82009-02-09 13:27:12 +05302141void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002142{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143 int flags = 0;
2144
Sujith7d0d0df2010-04-16 11:53:57 +05302145 ENABLE_REGWRITE_BUFFER(ah);
2146
Sujith2660b812009-02-09 13:27:26 +05302147 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002148 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149 REG_SET_BIT(ah, AR_TXCFG,
2150 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002151 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002152 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002153 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2154 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2155 TU_TO_USEC(ah->config.dma_beacon_response_time));
2156 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2157 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002158 flags |=
2159 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2160 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002161 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002162 ath_dbg(ath9k_hw_common(ah), BEACON,
2163 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002164 return;
2165 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002166 }
2167
Felix Fietkaudd347f22011-03-22 21:54:17 +01002168 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2169 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2170 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002171
Sujith7d0d0df2010-04-16 11:53:57 +05302172 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302173
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002174 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2175}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002176EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177
Sujithcbe61d82009-02-09 13:27:12 +05302178void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302179 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002180{
2181 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302182 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002183 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002184
Sujith7d0d0df2010-04-16 11:53:57 +05302185 ENABLE_REGWRITE_BUFFER(ah);
2186
Felix Fietkau4ed15762013-12-14 18:03:44 +01002187 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2188 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2189 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002190
Sujith7d0d0df2010-04-16 11:53:57 +05302191 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302192
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002193 REG_RMW_FIELD(ah, AR_RSSI_THR,
2194 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2195
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302196 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197
2198 if (bs->bs_sleepduration > beaconintval)
2199 beaconintval = bs->bs_sleepduration;
2200
2201 dtimperiod = bs->bs_dtimperiod;
2202 if (bs->bs_sleepduration > dtimperiod)
2203 dtimperiod = bs->bs_sleepduration;
2204
2205 if (beaconintval == dtimperiod)
2206 nextTbtt = bs->bs_nextdtim;
2207 else
2208 nextTbtt = bs->bs_nexttbtt;
2209
Joe Perchesd2182b62011-12-15 14:55:53 -08002210 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2211 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2212 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2213 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214
Sujith7d0d0df2010-04-16 11:53:57 +05302215 ENABLE_REGWRITE_BUFFER(ah);
2216
Felix Fietkau4ed15762013-12-14 18:03:44 +01002217 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2218 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219
2220 REG_WRITE(ah, AR_SLEEP1,
2221 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2222 | AR_SLEEP1_ASSUME_DTIM);
2223
Sujith60b67f52008-08-07 10:52:38 +05302224 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2226 else
2227 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2228
2229 REG_WRITE(ah, AR_SLEEP2,
2230 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2231
Felix Fietkau4ed15762013-12-14 18:03:44 +01002232 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2233 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234
Sujith7d0d0df2010-04-16 11:53:57 +05302235 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302236
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237 REG_SET_BIT(ah, AR_TIMER_MODE,
2238 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2239 AR_DTIM_TIMER_EN);
2240
Sujith4af9cf42009-02-12 10:06:47 +05302241 /* TSF Out of Range Threshold */
2242 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002244EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245
Sujithf1dc5602008-10-29 10:16:30 +05302246/*******************/
2247/* HW Capabilities */
2248/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249
Felix Fietkau60540692011-07-19 08:46:44 +02002250static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2251{
2252 eeprom_chainmask &= chip_chainmask;
2253 if (eeprom_chainmask)
2254 return eeprom_chainmask;
2255 else
2256 return chip_chainmask;
2257}
2258
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002259/**
2260 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2261 * @ah: the atheros hardware data structure
2262 *
2263 * We enable DFS support upstream on chipsets which have passed a series
2264 * of tests. The testing requirements are going to be documented. Desired
2265 * test requirements are documented at:
2266 *
2267 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2268 *
2269 * Once a new chipset gets properly tested an individual commit can be used
2270 * to document the testing for DFS for that chipset.
2271 */
2272static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2273{
2274
2275 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002276 /* for temporary testing DFS with 9280 */
2277 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002278 /* AR9580 will likely be our first target to get testing on */
2279 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002280 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002281 default:
2282 return false;
2283 }
2284}
2285
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002286int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287{
Sujith2660b812009-02-09 13:27:26 +05302288 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002289 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002290 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002291 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002292
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302293 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002294 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295
Sujithf74df6f2009-02-09 13:27:24 +05302296 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002297 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302298
Sujith2660b812009-02-09 13:27:26 +05302299 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302300 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002301 if (regulatory->current_rd == 0x64 ||
2302 regulatory->current_rd == 0x65)
2303 regulatory->current_rd += 5;
2304 else if (regulatory->current_rd == 0x41)
2305 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002306 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2307 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 }
Sujithdc2222a2008-08-14 13:26:55 +05302309
Sujithf74df6f2009-02-09 13:27:24 +05302310 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002311 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002312 ath_err(common,
2313 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002314 return -EINVAL;
2315 }
2316
Felix Fietkaud4659912010-10-14 16:02:39 +02002317 if (eeval & AR5416_OPFLAGS_11A)
2318 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319
Felix Fietkaud4659912010-10-14 16:02:39 +02002320 if (eeval & AR5416_OPFLAGS_11G)
2321 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302322
Sujith Manoharane41db612012-09-10 09:20:12 +05302323 if (AR_SREV_9485(ah) ||
2324 AR_SREV_9285(ah) ||
2325 AR_SREV_9330(ah) ||
2326 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002327 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302328 else if (AR_SREV_9462(ah))
2329 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002330 else if (!AR_SREV_9280_20_OR_LATER(ah))
2331 chip_chainmask = 7;
2332 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2333 chip_chainmask = 3;
2334 else
2335 chip_chainmask = 7;
2336
Sujithf74df6f2009-02-09 13:27:24 +05302337 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002338 /*
2339 * For AR9271 we will temporarilly uses the rx chainmax as read from
2340 * the EEPROM.
2341 */
Sujith8147f5d2009-02-20 15:13:23 +05302342 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002343 !(eeval & AR5416_OPFLAGS_11A) &&
2344 !(AR_SREV_9271(ah)))
2345 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302346 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002347 else if (AR_SREV_9100(ah))
2348 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302349 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002350 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302351 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302352
Felix Fietkau60540692011-07-19 08:46:44 +02002353 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2354 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002355 ah->txchainmask = pCap->tx_chainmask;
2356 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002357
Felix Fietkau7a370812010-09-22 12:34:52 +02002358 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302359
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002360 /* enable key search for every frame in an aggregate */
2361 if (AR_SREV_9300_20_OR_LATER(ah))
2362 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2363
Bruno Randolfce2220d2010-09-17 11:36:25 +09002364 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2365
Felix Fietkau0db156e2011-03-23 20:57:29 +01002366 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302367 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2368 else
2369 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2370
Sujith5b5fa352010-03-17 14:25:15 +05302371 if (AR_SREV_9271(ah))
2372 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302373 else if (AR_DEVID_7010(ah))
2374 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302375 else if (AR_SREV_9300_20_OR_LATER(ah))
2376 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2377 else if (AR_SREV_9287_11_OR_LATER(ah))
2378 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002379 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302380 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002381 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302382 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2383 else
2384 pCap->num_gpio_pins = AR_NUM_GPIO;
2385
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302386 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302387 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302388 else
Sujithf1dc5602008-10-29 10:16:30 +05302389 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302390
Johannes Berg74e13062013-07-03 20:55:38 +02002391#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302392 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2393 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2394 ah->rfkill_gpio =
2395 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2396 ah->rfkill_polarity =
2397 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302398
2399 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2400 }
2401#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002402 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302403 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2404 else
2405 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302406
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302407 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302408 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2409 else
2410 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2411
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002412 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002413 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302414 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002415 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2416
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002417 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2418 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2419 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002420 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002421 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002422 } else {
2423 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002424 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002425 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002426 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002427
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002428 if (AR_SREV_9300_20_OR_LATER(ah))
2429 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2430
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002431 if (AR_SREV_9300_20_OR_LATER(ah))
2432 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2433
Felix Fietkaua42acef2010-09-22 12:34:54 +02002434 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002435 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2436
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302437 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002438 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2439 ant_div_ctl1 =
2440 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302441 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002442 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302443 ath_info(common, "Enable LNA combining\n");
2444 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002445 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302446 }
2447
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302448 if (AR_SREV_9300_20_OR_LATER(ah)) {
2449 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2450 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2451 }
2452
Sujith Manoharan06236e52012-09-16 08:07:12 +05302453 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302454 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302455 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302456 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302457 ath_info(common, "Enable LNA combining\n");
2458 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302459 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002460
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002461 if (ath9k_hw_dfs_tested(ah))
2462 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2463
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002464 tx_chainmask = pCap->tx_chainmask;
2465 rx_chainmask = pCap->rx_chainmask;
2466 while (tx_chainmask || rx_chainmask) {
2467 if (tx_chainmask & BIT(0))
2468 pCap->max_txchains++;
2469 if (rx_chainmask & BIT(0))
2470 pCap->max_rxchains++;
2471
2472 tx_chainmask >>= 1;
2473 rx_chainmask >>= 1;
2474 }
2475
Sujith Manoharana4a29542012-09-10 09:20:03 +05302476 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302477 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2478 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2479
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302480 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302481 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302482 }
2483
Sujith Manoharan846e4382013-06-03 09:19:24 +05302484 if (AR_SREV_9462(ah))
2485 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302486
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302487 if (AR_SREV_9300_20_OR_LATER(ah) &&
2488 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2489 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2490
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002491 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002492}
2493
Sujithf1dc5602008-10-29 10:16:30 +05302494/****************************/
2495/* GPIO / RFKILL / Antennae */
2496/****************************/
2497
Sujithcbe61d82009-02-09 13:27:12 +05302498static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302499 u32 gpio, u32 type)
2500{
2501 int addr;
2502 u32 gpio_shift, tmp;
2503
2504 if (gpio > 11)
2505 addr = AR_GPIO_OUTPUT_MUX3;
2506 else if (gpio > 5)
2507 addr = AR_GPIO_OUTPUT_MUX2;
2508 else
2509 addr = AR_GPIO_OUTPUT_MUX1;
2510
2511 gpio_shift = (gpio % 6) * 5;
2512
2513 if (AR_SREV_9280_20_OR_LATER(ah)
2514 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2515 REG_RMW(ah, addr, (type << gpio_shift),
2516 (0x1f << gpio_shift));
2517 } else {
2518 tmp = REG_READ(ah, addr);
2519 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2520 tmp &= ~(0x1f << gpio_shift);
2521 tmp |= (type << gpio_shift);
2522 REG_WRITE(ah, addr, tmp);
2523 }
2524}
2525
Sujithcbe61d82009-02-09 13:27:12 +05302526void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302527{
2528 u32 gpio_shift;
2529
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002530 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302531
Sujith88c1f4f2010-06-30 14:46:31 +05302532 if (AR_DEVID_7010(ah)) {
2533 gpio_shift = gpio;
2534 REG_RMW(ah, AR7010_GPIO_OE,
2535 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2536 (AR7010_GPIO_OE_MASK << gpio_shift));
2537 return;
2538 }
Sujithf1dc5602008-10-29 10:16:30 +05302539
Sujith88c1f4f2010-06-30 14:46:31 +05302540 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302541 REG_RMW(ah,
2542 AR_GPIO_OE_OUT,
2543 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2544 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2545}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002546EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302547
Sujithcbe61d82009-02-09 13:27:12 +05302548u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302549{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302550#define MS_REG_READ(x, y) \
2551 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2552
Sujith2660b812009-02-09 13:27:26 +05302553 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302554 return 0xffffffff;
2555
Sujith88c1f4f2010-06-30 14:46:31 +05302556 if (AR_DEVID_7010(ah)) {
2557 u32 val;
2558 val = REG_READ(ah, AR7010_GPIO_IN);
2559 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2560 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002561 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2562 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002563 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302564 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002565 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302566 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002567 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302568 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002569 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302570 return MS_REG_READ(AR928X, gpio) != 0;
2571 else
2572 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302573}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002574EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302575
Sujithcbe61d82009-02-09 13:27:12 +05302576void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302577 u32 ah_signal_type)
2578{
2579 u32 gpio_shift;
2580
Sujith88c1f4f2010-06-30 14:46:31 +05302581 if (AR_DEVID_7010(ah)) {
2582 gpio_shift = gpio;
2583 REG_RMW(ah, AR7010_GPIO_OE,
2584 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2585 (AR7010_GPIO_OE_MASK << gpio_shift));
2586 return;
2587 }
2588
Sujithf1dc5602008-10-29 10:16:30 +05302589 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302590 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302591 REG_RMW(ah,
2592 AR_GPIO_OE_OUT,
2593 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2594 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2595}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002596EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302597
Sujithcbe61d82009-02-09 13:27:12 +05302598void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302599{
Sujith88c1f4f2010-06-30 14:46:31 +05302600 if (AR_DEVID_7010(ah)) {
2601 val = val ? 0 : 1;
2602 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2603 AR_GPIO_BIT(gpio));
2604 return;
2605 }
2606
Sujith5b5fa352010-03-17 14:25:15 +05302607 if (AR_SREV_9271(ah))
2608 val = ~val;
2609
Sujithf1dc5602008-10-29 10:16:30 +05302610 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2611 AR_GPIO_BIT(gpio));
2612}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002613EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302614
Sujithcbe61d82009-02-09 13:27:12 +05302615void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302616{
2617 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2618}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002619EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302620
Sujithf1dc5602008-10-29 10:16:30 +05302621/*********************/
2622/* General Operation */
2623/*********************/
2624
Sujithcbe61d82009-02-09 13:27:12 +05302625u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302626{
2627 u32 bits = REG_READ(ah, AR_RX_FILTER);
2628 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2629
2630 if (phybits & AR_PHY_ERR_RADAR)
2631 bits |= ATH9K_RX_FILTER_PHYRADAR;
2632 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2633 bits |= ATH9K_RX_FILTER_PHYERR;
2634
2635 return bits;
2636}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002637EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302638
Sujithcbe61d82009-02-09 13:27:12 +05302639void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302640{
2641 u32 phybits;
2642
Sujith7d0d0df2010-04-16 11:53:57 +05302643 ENABLE_REGWRITE_BUFFER(ah);
2644
Sujith Manoharana4a29542012-09-10 09:20:03 +05302645 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302646 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2647
Sujith7ea310b2009-09-03 12:08:43 +05302648 REG_WRITE(ah, AR_RX_FILTER, bits);
2649
Sujithf1dc5602008-10-29 10:16:30 +05302650 phybits = 0;
2651 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2652 phybits |= AR_PHY_ERR_RADAR;
2653 if (bits & ATH9K_RX_FILTER_PHYERR)
2654 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2655 REG_WRITE(ah, AR_PHY_ERR, phybits);
2656
2657 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002658 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302659 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002660 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302661
2662 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302663}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002664EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302665
Sujithcbe61d82009-02-09 13:27:12 +05302666bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302667{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302668 if (ath9k_hw_mci_is_enabled(ah))
2669 ar9003_mci_bt_gain_ctrl(ah);
2670
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302671 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2672 return false;
2673
2674 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002675 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302676 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302677}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002678EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302679
Sujithcbe61d82009-02-09 13:27:12 +05302680bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302681{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002682 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302683 return false;
2684
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302685 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2686 return false;
2687
2688 ath9k_hw_init_pll(ah, NULL);
2689 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302690}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002691EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302692
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002693static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302694{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002695 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002696
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002697 if (IS_CHAN_2GHZ(chan))
2698 gain_param = EEP_ANTENNA_GAIN_2G;
2699 else
2700 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302701
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002702 return ah->eep_ops->get_eeprom(ah, gain_param);
2703}
2704
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002705void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2706 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002707{
2708 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2709 struct ieee80211_channel *channel;
2710 int chan_pwr, new_pwr, max_gain;
2711 int ant_gain, ant_reduction = 0;
2712
2713 if (!chan)
2714 return;
2715
2716 channel = chan->chan;
2717 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2718 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2719 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2720
2721 ant_gain = get_antenna_gain(ah, chan);
2722 if (ant_gain > max_gain)
2723 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302724
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002725 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002726 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002727 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002728}
2729
2730void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2731{
2732 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2733 struct ath9k_channel *chan = ah->curchan;
2734 struct ieee80211_channel *channel = chan->chan;
2735
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002736 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002737 if (test)
2738 channel->max_power = MAX_RATE_POWER / 2;
2739
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002740 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002741
2742 if (test)
2743 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302744}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002745EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302746
Sujithcbe61d82009-02-09 13:27:12 +05302747void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302748{
Sujith2660b812009-02-09 13:27:26 +05302749 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302750}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002751EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302752
Sujithcbe61d82009-02-09 13:27:12 +05302753void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302754{
2755 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2756 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2757}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002758EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302759
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002760void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302761{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002762 struct ath_common *common = ath9k_hw_common(ah);
2763
2764 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2765 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2766 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302767}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002768EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302769
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002770#define ATH9K_MAX_TSF_READ 10
2771
Sujithcbe61d82009-02-09 13:27:12 +05302772u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302773{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002774 u32 tsf_lower, tsf_upper1, tsf_upper2;
2775 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302776
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002777 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2778 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2779 tsf_lower = REG_READ(ah, AR_TSF_L32);
2780 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2781 if (tsf_upper2 == tsf_upper1)
2782 break;
2783 tsf_upper1 = tsf_upper2;
2784 }
Sujithf1dc5602008-10-29 10:16:30 +05302785
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002786 WARN_ON( i == ATH9K_MAX_TSF_READ );
2787
2788 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302789}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002790EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302791
Sujithcbe61d82009-02-09 13:27:12 +05302792void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002793{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002794 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002795 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002796}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002797EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002798
Sujithcbe61d82009-02-09 13:27:12 +05302799void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302800{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002801 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2802 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002803 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002804 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002805
Sujithf1dc5602008-10-29 10:16:30 +05302806 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002807}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002808EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002809
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302810void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002811{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302812 if (set)
Sujith2660b812009-02-09 13:27:26 +05302813 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002814 else
Sujith2660b812009-02-09 13:27:26 +05302815 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002816}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002817EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002818
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002819void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002820{
Sujithf1dc5602008-10-29 10:16:30 +05302821 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002822
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002823 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302824 macmode = AR_2040_JOINED_RX_CLEAR;
2825 else
2826 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002827
Sujithf1dc5602008-10-29 10:16:30 +05302828 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002829}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302830
2831/* HW Generic timers configuration */
2832
2833static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2834{
2835 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2836 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2837 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2838 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2839 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2840 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2841 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2842 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2843 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2844 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2845 AR_NDP2_TIMER_MODE, 0x0002},
2846 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2847 AR_NDP2_TIMER_MODE, 0x0004},
2848 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2849 AR_NDP2_TIMER_MODE, 0x0008},
2850 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2851 AR_NDP2_TIMER_MODE, 0x0010},
2852 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2853 AR_NDP2_TIMER_MODE, 0x0020},
2854 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2855 AR_NDP2_TIMER_MODE, 0x0040},
2856 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2857 AR_NDP2_TIMER_MODE, 0x0080}
2858};
2859
2860/* HW generic timer primitives */
2861
Felix Fietkaudd347f22011-03-22 21:54:17 +01002862u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302863{
2864 return REG_READ(ah, AR_TSF_L32);
2865}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002866EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302867
2868struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2869 void (*trigger)(void *),
2870 void (*overflow)(void *),
2871 void *arg,
2872 u8 timer_index)
2873{
2874 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2875 struct ath_gen_timer *timer;
2876
Felix Fietkauc67ce332013-12-14 18:03:38 +01002877 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2878 (timer_index >= ATH_MAX_GEN_TIMER))
2879 return NULL;
2880
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302881 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002882 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302883 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302884
2885 /* allocate a hardware generic timer slot */
2886 timer_table->timers[timer_index] = timer;
2887 timer->index = timer_index;
2888 timer->trigger = trigger;
2889 timer->overflow = overflow;
2890 timer->arg = arg;
2891
2892 return timer;
2893}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002894EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302895
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002896void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2897 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002898 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002899 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302900{
2901 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002902 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302903
Felix Fietkauc67ce332013-12-14 18:03:38 +01002904 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302905
2906 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302907 * Program generic timer registers
2908 */
2909 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2910 timer_next);
2911 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2912 timer_period);
2913 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2914 gen_tmr_configuration[timer->index].mode_mask);
2915
Sujith Manoharana4a29542012-09-10 09:20:03 +05302916 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302917 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302918 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302919 * to use. But we still follow the old rule, 0 - 7 use tsf and
2920 * 8 - 15 use tsf2.
2921 */
2922 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2923 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2924 (1 << timer->index));
2925 else
2926 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2927 (1 << timer->index));
2928 }
2929
Felix Fietkauc67ce332013-12-14 18:03:38 +01002930 if (timer->trigger)
2931 mask |= SM(AR_GENTMR_BIT(timer->index),
2932 AR_IMR_S5_GENTIMER_TRIG);
2933 if (timer->overflow)
2934 mask |= SM(AR_GENTMR_BIT(timer->index),
2935 AR_IMR_S5_GENTIMER_THRESH);
2936
2937 REG_SET_BIT(ah, AR_IMR_S5, mask);
2938
2939 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
2940 ah->imask |= ATH9K_INT_GENTIMER;
2941 ath9k_hw_set_interrupts(ah);
2942 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302943}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002944EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302945
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002946void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302947{
2948 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2949
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302950 /* Clear generic timer enable bits. */
2951 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2952 gen_tmr_configuration[timer->index].mode_mask);
2953
Sujith Manoharanb7f59762012-09-11 10:46:24 +05302954 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2955 /*
2956 * Need to switch back to TSF if it was using TSF2.
2957 */
2958 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
2959 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2960 (1 << timer->index));
2961 }
2962 }
2963
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302964 /* Disable both trigger and thresh interrupt masks */
2965 REG_CLR_BIT(ah, AR_IMR_S5,
2966 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2967 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2968
Felix Fietkauc67ce332013-12-14 18:03:38 +01002969 timer_table->timer_mask &= ~BIT(timer->index);
2970
2971 if (timer_table->timer_mask == 0) {
2972 ah->imask &= ~ATH9K_INT_GENTIMER;
2973 ath9k_hw_set_interrupts(ah);
2974 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302975}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002976EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302977
2978void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2979{
2980 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2981
2982 /* free the hardware generic timer slot */
2983 timer_table->timers[timer->index] = NULL;
2984 kfree(timer);
2985}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002986EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302987
2988/*
2989 * Generic Timer Interrupts handling
2990 */
2991void ath_gen_timer_isr(struct ath_hw *ah)
2992{
2993 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2994 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002995 unsigned long trigger_mask, thresh_mask;
2996 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302997
2998 /* get hardware generic timer interrupt status */
2999 trigger_mask = ah->intr_gen_timer_trigger;
3000 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003001 trigger_mask &= timer_table->timer_mask;
3002 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303003
Felix Fietkauc67ce332013-12-14 18:03:38 +01003004 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303005 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003006 if (!timer)
3007 continue;
3008 if (!timer->overflow)
3009 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003010
3011 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303012 timer->overflow(timer->arg);
3013 }
3014
Felix Fietkauc67ce332013-12-14 18:03:38 +01003015 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303016 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003017 if (!timer)
3018 continue;
3019 if (!timer->trigger)
3020 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021 timer->trigger(timer->arg);
3022 }
3023}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003024EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003025
Sujith05020d22010-03-17 14:25:23 +05303026/********/
3027/* HTC */
3028/********/
3029
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003030static struct {
3031 u32 version;
3032 const char * name;
3033} ath_mac_bb_names[] = {
3034 /* Devices with external radios */
3035 { AR_SREV_VERSION_5416_PCI, "5416" },
3036 { AR_SREV_VERSION_5416_PCIE, "5418" },
3037 { AR_SREV_VERSION_9100, "9100" },
3038 { AR_SREV_VERSION_9160, "9160" },
3039 /* Single-chip solutions */
3040 { AR_SREV_VERSION_9280, "9280" },
3041 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003042 { AR_SREV_VERSION_9287, "9287" },
3043 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003044 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003045 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003046 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303047 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303048 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003049 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303050 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003051};
3052
3053/* For devices with external radios */
3054static struct {
3055 u16 version;
3056 const char * name;
3057} ath_rf_names[] = {
3058 { 0, "5133" },
3059 { AR_RAD5133_SREV_MAJOR, "5133" },
3060 { AR_RAD5122_SREV_MAJOR, "5122" },
3061 { AR_RAD2133_SREV_MAJOR, "2133" },
3062 { AR_RAD2122_SREV_MAJOR, "2122" }
3063};
3064
3065/*
3066 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3067 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003068static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003069{
3070 int i;
3071
3072 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3073 if (ath_mac_bb_names[i].version == mac_bb_version) {
3074 return ath_mac_bb_names[i].name;
3075 }
3076 }
3077
3078 return "????";
3079}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003080
3081/*
3082 * Return the RF name. "????" is returned if the RF is unknown.
3083 * Used for devices with external radios.
3084 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003085static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003086{
3087 int i;
3088
3089 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3090 if (ath_rf_names[i].version == rf_version) {
3091 return ath_rf_names[i].name;
3092 }
3093 }
3094
3095 return "????";
3096}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003097
3098void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3099{
3100 int used;
3101
3102 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003103 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003104 used = scnprintf(hw_name, len,
3105 "Atheros AR%s Rev:%x",
3106 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3107 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003108 }
3109 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003110 used = scnprintf(hw_name, len,
3111 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3112 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3113 ah->hw_version.macRev,
3114 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3115 & AR_RADIO_SREV_MAJOR)),
3116 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003117 }
3118
3119 hw_name[used] = '\0';
3120}
3121EXPORT_SYMBOL(ath9k_hw_name);