blob: 535866489ce3ad3cc0685c1fde3e5d43e09d7fd9 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
30#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053031#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070032#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070033#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053034
Kevin Hilmanc98e2232008-10-28 17:30:07 -070035#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060036#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010037#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070038
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053039#ifdef CONFIG_CPU_IDLE
40
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080041/*
42 * The latencies/thresholds for various C states have
43 * to be configured from the respective board files.
44 * These are some default values (which might not provide
45 * the best power savings) used on boards which do not
46 * pass these details from the board file.
47 */
48static struct cpuidle_params cpuidle_params_table[] = {
49 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020050 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080051 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020052 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080053 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020054 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080055 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020056 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080057 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020058 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080059 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020060 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080061 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020062 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080063};
Jean Pihetbadc3032011-05-09 12:02:14 +020064#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
65
66/* Mach specific information to be recorded in the C-state driver_data */
67struct omap3_idle_statedata {
68 u32 mpu_state;
69 u32 core_state;
70 u8 valid;
71};
72struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
73
74struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080075
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020076static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
77 struct clockdomain *clkdm)
78{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070079 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020080 return 0;
81}
82
83static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
84 struct clockdomain *clkdm)
85{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070086 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020087 return 0;
88}
89
Robert Lee6da45dc2012-03-20 15:22:46 -050090static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053091 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +053092 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053093{
Deepthi Dharware978aa72011-10-28 16:20:09 +053094 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +053095 cpuidle_get_statedata(&dev->states_usage[index]);
Kevin Hilmanc98e2232008-10-28 17:30:07 -070096 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053097
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053098 local_fiq_disable();
99
Jouni Hogander71391782008-10-28 10:59:05 +0200100 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
101 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530102
Tero Kristocf228542009-03-20 15:21:02 +0200103 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530104 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530105
Jean Pihetbadc3032011-05-09 12:02:14 +0200106 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530107 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200108 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
109 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
110 }
111
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530112 /*
113 * Call idle CPU PM enter notifier chain so that
114 * VFP context is saved.
115 */
116 if (mpu_state == PWRDM_POWER_OFF)
117 cpu_pm_enter();
118
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530119 /* Execute ARM wfi */
120 omap_sram_idle();
121
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530122 /*
123 * Call idle CPU PM enter notifier chain to restore
124 * VFP context.
125 */
126 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
127 cpu_pm_exit();
128
Jean Pihetbadc3032011-05-09 12:02:14 +0200129 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530130 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200131 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
132 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
133 }
134
Rajendra Nayak20b01662008-10-08 17:31:22 +0530135return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530136
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530137 local_fiq_enable();
138
Deepthi Dharware978aa72011-10-28 16:20:09 +0530139 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530140}
141
142/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500143 * omap3_enter_idle - Programs OMAP3 to enter the specified state
144 * @dev: cpuidle device
145 * @drv: cpuidle driver
146 * @index: the index of state to be entered
147 *
148 * Called from the CPUidle framework to program the device to the
149 * specified target state selected by the governor.
150 */
151static inline int omap3_enter_idle(struct cpuidle_device *dev,
152 struct cpuidle_driver *drv,
153 int index)
154{
155 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
156}
157
158/**
Jean Pihet04908912011-05-09 12:02:16 +0200159 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530160 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530161 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530162 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530163 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530164 * If the state corresponding to index is valid, index is returned back
165 * to the caller. Else, this function searches for a lower c-state which is
166 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200167 *
168 * A state is valid if the 'valid' field is enabled and
169 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530170 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530171static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530172 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530173 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530174{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530175 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530176 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530177 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200178 u32 mpu_deepest_state = PWRDM_POWER_RET;
179 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530180 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200181
182 if (enable_off_mode) {
183 mpu_deepest_state = PWRDM_POWER_OFF;
184 /*
185 * Erratum i583: valable for ES rev < Es1.2 on 3630.
186 * CORE OFF mode is not supported in a stable form, restrict
187 * instead the CORE state to RET.
188 */
189 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
190 core_deepest_state = PWRDM_POWER_OFF;
191 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530192
193 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200194 if ((cx->valid) &&
195 (cx->mpu_state >= mpu_deepest_state) &&
196 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530197 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530198 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200199 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530200
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200201 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200202 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530203 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530204 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530205 break;
206 }
207 }
208
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200209 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530210 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530211
212 /*
213 * Drop to next valid state.
214 * Start search from the next (lower) state.
215 */
216 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200217 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530218 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200219 if ((cx->valid) &&
220 (cx->mpu_state >= mpu_deepest_state) &&
221 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530222 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530223 break;
224 }
225 }
226 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200227 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530228 * So, no need to check for 'next_index == -1' outside
229 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530230 */
231 }
232
Deepthi Dharware978aa72011-10-28 16:20:09 +0530233 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530234}
235
236/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530237 * omap3_enter_idle_bm - Checks for any bus activity
238 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530239 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530240 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530241 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200242 * This function checks for any pending activity and then programs
243 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530244 */
245static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530246 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530247 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530248{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530249 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200250 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200251 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700252 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700253
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700254 /*
255 * Prevent idle completely if CAM is active.
256 * CAM does not have wakeup capability in OMAP3.
257 */
258 cam_state = pwrdm_read_pwrst(cam_pd);
259 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530260 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700261 goto select_state;
262 }
263
264 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200265 * FIXME: we currently manage device-specific idle states
266 * for PER and CORE in combination with CPU-specific
267 * idle states. This is wrong, and device-specific
268 * idle management needs to be separated out into
269 * its own code.
270 */
271
272 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700273 * Prevent PER off if CORE is not in retention or off as this
274 * would disable PER wakeups completely.
275 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530276 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200277 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700278 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
279 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700280 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700281 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700282
283 /* Are we changing PER target state? */
284 if (per_next_state != per_saved_state)
285 pwrdm_set_next_pwrst(per_pd, per_next_state);
286
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530287 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200288
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700289select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530290 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700291
292 /* Restore original PER state if it was modified */
293 if (per_next_state != per_saved_state)
294 pwrdm_set_next_pwrst(per_pd, per_saved_state);
295
296 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530297}
298
299DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
300
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800301void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
302{
303 int i;
304
305 if (!cpuidle_board_params)
306 return;
307
Jean Pihetbadc3032011-05-09 12:02:14 +0200308 for (i = 0; i < OMAP3_NUM_STATES; i++) {
309 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200310 cpuidle_params_table[i].exit_latency =
311 cpuidle_board_params[i].exit_latency;
312 cpuidle_params_table[i].target_residency =
313 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800314 }
315 return;
316}
317
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530318struct cpuidle_driver omap3_idle_driver = {
319 .name = "omap3_idle",
320 .owner = THIS_MODULE,
321};
322
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530323/* Helper to fill the C-state common data*/
324static inline void _fill_cstate(struct cpuidle_driver *drv,
Jean Pihetbadc3032011-05-09 12:02:14 +0200325 int idx, const char *descr)
326{
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530327 struct cpuidle_state *state = &drv->states[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200328
329 state->exit_latency = cpuidle_params_table[idx].exit_latency;
330 state->target_residency = cpuidle_params_table[idx].target_residency;
331 state->flags = CPUIDLE_FLAG_TIME_VALID;
332 state->enter = omap3_enter_idle_bm;
Jean Pihetbadc3032011-05-09 12:02:14 +0200333 sprintf(state->name, "C%d", idx + 1);
334 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530335
336}
337
338/* Helper to register the driver_data */
339static inline struct omap3_idle_statedata *_fill_cstate_usage(
340 struct cpuidle_device *dev,
341 int idx)
342{
343 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
344 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
345
346 cx->valid = cpuidle_params_table[idx].valid;
Deepthi Dharwar42027352011-10-28 16:20:33 +0530347 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200348
349 return cx;
350}
351
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530352/**
353 * omap3_idle_init - Init routine for OMAP3 idle
354 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200355 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530356 * framework with the valid set of states.
357 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300358int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530359{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530360 struct cpuidle_device *dev;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530361 struct cpuidle_driver *drv = &omap3_idle_driver;
Jean Pihetbadc3032011-05-09 12:02:14 +0200362 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530363
364 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530365 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700366 per_pd = pwrdm_lookup("per_pwrdm");
367 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530368
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530369
370 drv->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530371 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
372
Jean Pihetbadc3032011-05-09 12:02:14 +0200373 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530374 _fill_cstate(drv, 0, "MPU ON + CORE ON");
375 (&drv->states[0])->enter = omap3_enter_idle;
376 drv->safe_state_index = 0;
377 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200378 cx->valid = 1; /* C1 is always valid */
379 cx->mpu_state = PWRDM_POWER_ON;
380 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530381
Jean Pihetbadc3032011-05-09 12:02:14 +0200382 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530383 _fill_cstate(drv, 1, "MPU ON + CORE ON");
384 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200385 cx->mpu_state = PWRDM_POWER_ON;
386 cx->core_state = PWRDM_POWER_ON;
387
388 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530389 _fill_cstate(drv, 2, "MPU RET + CORE ON");
390 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200391 cx->mpu_state = PWRDM_POWER_RET;
392 cx->core_state = PWRDM_POWER_ON;
393
394 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530395 _fill_cstate(drv, 3, "MPU OFF + CORE ON");
396 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200397 cx->mpu_state = PWRDM_POWER_OFF;
398 cx->core_state = PWRDM_POWER_ON;
399
400 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530401 _fill_cstate(drv, 4, "MPU RET + CORE RET");
402 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200403 cx->mpu_state = PWRDM_POWER_RET;
404 cx->core_state = PWRDM_POWER_RET;
405
406 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530407 _fill_cstate(drv, 5, "MPU OFF + CORE RET");
408 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200409 cx->mpu_state = PWRDM_POWER_OFF;
410 cx->core_state = PWRDM_POWER_RET;
411
412 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530413 _fill_cstate(drv, 6, "MPU OFF + CORE OFF");
414 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200415 /*
416 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
417 * enable OFF mode in a stable form for previous revisions.
418 * We disable C7 state as a result.
419 */
420 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
421 cx->valid = 0;
422 pr_warn("%s: core off state C7 disabled due to i583\n",
423 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530424 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200425 cx->mpu_state = PWRDM_POWER_OFF;
426 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530427
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530428 drv->state_count = OMAP3_NUM_STATES;
429 cpuidle_register_driver(&omap3_idle_driver);
430
Jean Pihetbadc3032011-05-09 12:02:14 +0200431 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530432 if (cpuidle_register_device(dev)) {
433 printk(KERN_ERR "%s: CPUidle register device failed\n",
434 __func__);
435 return -EIO;
436 }
437
438 return 0;
439}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300440#else
441int __init omap3_idle_init(void)
442{
443 return 0;
444}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530445#endif /* CONFIG_CPU_IDLE */