blob: a095a62c64e8d0e53006681cf7ee2e24205c4bd5 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_parallel_interface_mode {
101 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
102 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
103 OMAP_DSS_PARALLELMODE_DSI,
104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200111struct dss_clock_info {
112 /* rates that we get with dividers below */
113 unsigned long fck;
114
115 /* dividers */
116 u16 fck_div;
117};
118
119struct dispc_clock_info {
120 /* rates that we get with dividers below */
121 unsigned long lck;
122 unsigned long pck;
123
124 /* dividers */
125 u16 lck_div;
126 u16 pck_div;
127};
128
129struct dsi_clock_info {
130 /* rates that we get with dividers below */
131 unsigned long fint;
132 unsigned long clkin4ddr;
133 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600134 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
135 * OMAP4: PLLx_CLK1 */
136 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
137 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138 unsigned long lp_clk;
139
140 /* dividers */
141 u16 regn;
142 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600143 u16 regm_dispc; /* OMAP3: REGM3
144 * OMAP4: REGM4 */
145 u16 regm_dsi; /* OMAP3: REGM4
146 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147 u16 lp_clk_div;
148
149 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530150 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200151};
152
Mythri P Kc3198a52011-03-12 12:04:27 +0530153/* HDMI PLL structure */
154struct hdmi_pll_info {
155 u16 regn;
156 u16 regm;
157 u32 regmf;
158 u16 regm2;
159 u16 regsd;
160 u16 dcofreq;
161};
162
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163struct seq_file;
164struct platform_device;
165
166/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200167struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200168struct regulator *dss_get_vdds_dsi(void);
169struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200170
171/* display */
172int dss_suspend_all_devices(void);
173int dss_resume_all_devices(void);
174void dss_disable_all_devices(void);
175
176void dss_init_device(struct platform_device *pdev,
177 struct omap_dss_device *dssdev);
178void dss_uninit_device(struct platform_device *pdev,
179 struct omap_dss_device *dssdev);
180bool dss_use_replication(struct omap_dss_device *dssdev,
181 enum omap_color_mode mode);
182void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300183 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200184 u32 *fifo_low, u32 *fifo_high);
185
186/* manager */
187int dss_init_overlay_managers(struct platform_device *pdev);
188void dss_uninit_overlay_managers(struct platform_device *pdev);
189int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
190void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300191 u16 *x, u16 *y, u16 *w, u16 *h,
192 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200193void dss_start_update(struct omap_dss_device *dssdev);
194
195/* overlay */
196void dss_init_overlays(struct platform_device *pdev);
197void dss_uninit_overlays(struct platform_device *pdev);
198int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
199void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
200#ifdef L4_EXAMPLE
201void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
202#endif
203void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
204
205/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000206int dss_init_platform_driver(void);
207void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200208
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300209int dss_runtime_get(void);
210void dss_runtime_put(void);
211
Mythri P K7ed024a2011-03-09 16:31:38 +0530212void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Archit Taneja89a35e52011-04-12 13:52:23 +0530213const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000214void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200215
216void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000217#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
218void dss_debug_dump_clocks(struct seq_file *s);
219#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200220
221void dss_sdi_init(u8 datapairs);
222int dss_sdi_enable(void);
223void dss_sdi_disable(void);
224
Archit Taneja89a35e52011-04-12 13:52:23 +0530225void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530226void dss_select_dsi_clk_source(int dsi_module,
227 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600228void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530229 enum omap_dss_clk_source clk_src);
230enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530231enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530232enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200233
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200234void dss_set_venc_output(enum omap_dss_venc_type type);
235void dss_set_dac_pwrdn_bgz(bool enable);
236
237unsigned long dss_get_dpll4_rate(void);
238int dss_calc_clock_rates(struct dss_clock_info *cinfo);
239int dss_set_clock_div(struct dss_clock_info *cinfo);
240int dss_get_clock_div(struct dss_clock_info *cinfo);
241int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
242 struct dss_clock_info *dss_cinfo,
243 struct dispc_clock_info *dispc_cinfo);
244
245/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200246#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200247int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200248void sdi_exit(void);
249int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200250#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200251static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200252{
253 return 0;
254}
255static inline void sdi_exit(void)
256{
257}
258#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259
260/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200261#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530262
263struct dentry;
264struct file_operations;
265
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000266int dsi_init_platform_driver(void);
267void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300269int dsi_runtime_get(struct platform_device *dsidev);
270void dsi_runtime_put(struct platform_device *dsidev);
271
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530273void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
274 const struct file_operations *debug_fops);
275void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
276 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278int dsi_init_display(struct omap_dss_device *display);
279void dsi_irq_handler(void);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530280unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
281int dsi_pll_set_clock_div(struct platform_device *dsidev,
282 struct dsi_clock_info *cinfo);
283int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
284 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530286int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
287 bool enable_hsdiv);
288void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300290 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200291 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530292void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
293void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
294struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200295#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000296static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200297{
298 return 0;
299}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000300static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200301{
302}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300303static inline int dsi_runtime_get(struct platform_device *dsidev)
304{
305 return 0;
306}
307static inline void dsi_runtime_put(struct platform_device *dsidev)
308{
309}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530310static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600311{
312 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
313 return 0;
314}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300315static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
316 struct dsi_clock_info *cinfo)
317{
318 WARN("%s: DSI not compiled in\n", __func__);
319 return -ENODEV;
320}
321static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
322 bool is_tft, unsigned long req_pck,
323 struct dsi_clock_info *dsi_cinfo,
324 struct dispc_clock_info *dispc_cinfo)
325{
326 WARN("%s: DSI not compiled in\n", __func__);
327 return -ENODEV;
328}
329static inline int dsi_pll_init(struct platform_device *dsidev,
330 bool enable_hsclk, bool enable_hsdiv)
331{
332 WARN("%s: DSI not compiled in\n", __func__);
333 return -ENODEV;
334}
335static inline void dsi_pll_uninit(struct platform_device *dsidev,
336 bool disconnect_lanes)
337{
338}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530339static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300340{
341}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300343{
344}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530345static inline struct platform_device *dsi_get_dsidev_from_id(int module)
346{
347 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
348 __func__);
349 return NULL;
350}
Jani Nikula368a1482010-05-07 11:58:41 +0200351#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200352
353/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200354#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200355int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200356void dpi_exit(void);
357int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200358#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200359static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200360{
361 return 0;
362}
363static inline void dpi_exit(void)
364{
365}
366#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367
368/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000369int dispc_init_platform_driver(void);
370void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200372void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373void dispc_dump_regs(struct seq_file *s);
374void dispc_irq_handler(void);
375void dispc_fake_vsync_irq(void);
376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377int dispc_runtime_get(void);
378void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379
380void dispc_enable_sidle(void);
381void dispc_disable_sidle(void);
382
383void dispc_lcd_enable_signal_polarity(bool act_high);
384void dispc_lcd_enable_signal(bool enable);
385void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300387void dispc_enable_fifomerge(bool enable);
388void dispc_enable_gamma_table(bool enable);
389void dispc_set_loadmode(enum omap_dss_load_mode mode);
390
391bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
392unsigned long dispc_fclk_rate(void);
393void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
394 struct dispc_clock_info *cinfo);
395int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
396 struct dispc_clock_info *cinfo);
397
398
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300399u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
400void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300401u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300402int dispc_ovl_setup(enum omap_plane plane,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403 u32 paddr, u16 screen_width,
404 u16 pos_x, u16 pos_y,
405 u16 width, u16 height,
406 u16 out_width, u16 out_height,
407 enum omap_color_mode color_mode,
408 bool ilace,
409 enum omap_dss_rotation_type rotation_type,
410 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000411 u8 global_alpha, u8 pre_mult_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530412 enum omap_channel channel,
413 u32 puv_addr);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300414int dispc_ovl_enable(enum omap_plane plane, bool enable);
415void dispc_ovl_enable_replication(enum omap_plane plane, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200416
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300417
418void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
419void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
420void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable);
421void dispc_mgr_set_cpr_coef(enum omap_channel channel,
422 struct omap_dss_cpr_coefs *coefs);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300423bool dispc_mgr_go_busy(enum omap_channel channel);
424void dispc_mgr_go(enum omap_channel channel);
425void dispc_mgr_enable(enum omap_channel channel, bool enable);
426bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300427void dispc_mgr_set_parallel_interface_mode(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000428 enum omap_parallel_interface_mode mode);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300429void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
430void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000431 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300432void dispc_mgr_set_default_color(enum omap_channel channel, u32 color);
433u32 dispc_mgr_get_default_color(enum omap_channel channel);
434void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435 enum omap_dss_trans_key_type type,
436 u32 trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300437void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200438 enum omap_dss_trans_key_type *type,
439 u32 *trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300440void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable);
441void dispc_mgr_enable_alpha_blending(enum omap_channel ch, bool enable);
442bool dispc_mgr_trans_key_enabled(enum omap_channel ch);
443bool dispc_mgr_alpha_blending_enabled(enum omap_channel ch);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300444void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000445 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300446void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000447 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300448unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
449unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300450int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000451 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300452int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000453 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200454
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200456#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000457int venc_init_platform_driver(void);
458void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459void venc_dump_regs(struct seq_file *s);
460int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200461#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000462static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200463{
464 return 0;
465}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000466static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200467{
468}
469#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200470
Mythri P Kc3198a52011-03-12 12:04:27 +0530471/* HDMI */
472#ifdef CONFIG_OMAP4_DSS_HDMI
473int hdmi_init_platform_driver(void);
474void hdmi_uninit_platform_driver(void);
475int hdmi_init_display(struct omap_dss_device *dssdev);
476#else
477static inline int hdmi_init_display(struct omap_dss_device *dssdev)
478{
479 return 0;
480}
481static inline int hdmi_init_platform_driver(void)
482{
483 return 0;
484}
485static inline void hdmi_uninit_platform_driver(void)
486{
487}
488#endif
489int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
490void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
491void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
492int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
493 struct omap_video_timings *timings);
Mythri P K70be8322011-03-10 15:48:48 +0530494int hdmi_panel_init(void);
495void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530496
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200497/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200498#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000499int rfbi_init_platform_driver(void);
500void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200501void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200502int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200503#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000504static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200505{
506 return 0;
507}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000508static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200509{
510}
511#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200512
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200513
514#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
515static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
516{
517 int b;
518 for (b = 0; b < 32; ++b) {
519 if (irqstatus & (1 << b))
520 irq_arr[b]++;
521 }
522}
523#endif
524
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200525#endif