blob: 40e75f6a505622fb124085aea0e207bfa4107eae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * PCI Bus Class Devices
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070049 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070051 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080054 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Mike Travis588235b2009-01-04 05:18:02 -080056 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070057 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080058 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
59 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070060 buf[ret++] = '\n';
61 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 return ret;
63}
Mike Travis39106dc2008-04-08 11:43:03 -070064
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
91 kfree(pci_bus);
92}
93
94static struct class pcibus_class = {
95 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040096 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070097};
98
99static int __init pcibus_class_init(void)
100{
101 return class_register(&pcibus_class);
102}
103postcore_initcall(pcibus_class_init);
104
105/*
106 * Translate the low bits of the PCI base
107 * to the resource type
108 */
109static inline unsigned int pci_calc_resource_flags(unsigned int flags)
110{
111 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
112 return IORESOURCE_IO;
113
114 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
115 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
116
117 return IORESOURCE_MEM;
118}
119
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400120static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800121{
122 u64 size = mask & maxbase; /* Find the significant bits */
123 if (!size)
124 return 0;
125
126 /* Get the lowest of them to find the decode size, and
127 from that the extent. */
128 size = (size & ~(size-1)) - 1;
129
130 /* base == maxbase can be valid only if the BAR has
131 already been programmed with all 1s. */
132 if (base == maxbase && ((base | size) & mask) != mask)
133 return 0;
134
135 return size;
136}
137
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800139{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
141 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
142 return pci_bar_io;
143 }
144
145 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
146
Peter Chubbe3545972008-10-13 11:49:04 +1100147 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400148 return pci_bar_mem64;
149 return pci_bar_mem32;
150}
151
Yu Zhao0b400c72008-11-22 02:40:40 +0800152/**
153 * pci_read_base - read a PCI BAR
154 * @dev: the PCI device
155 * @type: type of the BAR
156 * @res: resource buffer to be filled in
157 * @pos: BAR position in the config space
158 *
159 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400160 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800161int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162 struct resource *res, unsigned int pos)
163{
164 u32 l, sz, mask;
165
166 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
167
168 res->name = pci_name(dev);
169
170 pci_read_config_dword(dev, pos, &l);
171 pci_write_config_dword(dev, pos, mask);
172 pci_read_config_dword(dev, pos, &sz);
173 pci_write_config_dword(dev, pos, l);
174
175 /*
176 * All bits set in sz means the device isn't working properly.
177 * If the BAR isn't implemented, all bits must be 0. If it's a
178 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
179 * 1 must be clear.
180 */
181 if (!sz || sz == 0xffffffff)
182 goto fail;
183
184 /*
185 * I don't know how l can have all bits set. Copied from old code.
186 * Maybe it fixes a bug on some ancient platform.
187 */
188 if (l == 0xffffffff)
189 l = 0;
190
191 if (type == pci_bar_unknown) {
192 type = decode_bar(res, l);
193 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
194 if (type == pci_bar_io) {
195 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700196 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 } else {
198 l &= PCI_BASE_ADDRESS_MEM_MASK;
199 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
200 }
201 } else {
202 res->flags |= (l & IORESOURCE_ROM_ENABLE);
203 l &= PCI_ROM_ADDRESS_MASK;
204 mask = (u32)PCI_ROM_ADDRESS_MASK;
205 }
206
207 if (type == pci_bar_mem64) {
208 u64 l64 = l;
209 u64 sz64 = sz;
210 u64 mask64 = mask | (u64)~0 << 32;
211
212 pci_read_config_dword(dev, pos + 4, &l);
213 pci_write_config_dword(dev, pos + 4, ~0);
214 pci_read_config_dword(dev, pos + 4, &sz);
215 pci_write_config_dword(dev, pos + 4, l);
216
217 l64 |= ((u64)l << 32);
218 sz64 |= ((u64)sz << 32);
219
220 sz64 = pci_size(l64, sz64, mask64);
221
222 if (!sz64)
223 goto fail;
224
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400225 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
227 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400228 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 /* Address above 32-bit boundary; disable the BAR */
230 pci_write_config_dword(dev, pos, 0);
231 pci_write_config_dword(dev, pos + 4, 0);
232 res->start = 0;
233 res->end = sz64;
234 } else {
235 res->start = l64;
236 res->end = l64 + sz64;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200237 dev_printk(KERN_DEBUG, &dev->dev,
238 "reg %x 64bit mmio: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700240
241 res->flags |= IORESOURCE_MEM_64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242 } else {
243 sz = pci_size(l, sz, mask);
244
245 if (!sz)
246 goto fail;
247
248 res->start = l;
249 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200250
251 dev_printk(KERN_DEBUG, &dev->dev, "reg %x %s: %pR\n", pos,
252 (res->flags & IORESOURCE_IO) ? "io port" : "32bit mmio",
253 res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 }
255
256 out:
257 return (type == pci_bar_mem64) ? 1 : 0;
258 fail:
259 res->flags = 0;
260 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800261}
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
264{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400265 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 for (pos = 0; pos < howmany; pos++) {
268 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
277 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
278 IORESOURCE_SIZEALIGN;
279 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 }
281}
282
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100283void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284{
285 struct pci_dev *dev = child->self;
286 u8 io_base_lo, io_limit_lo;
287 u16 mem_base_lo, mem_limit_lo;
288 unsigned long base, limit;
289 struct resource *res;
290 int i;
291
Kenji Kaneshige9fc39252009-05-26 16:06:48 +0900292 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 return;
294
295 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600296 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400297 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
298 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 }
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 res = child->resource[0];
302 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
303 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
304 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
305 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
306
307 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
308 u16 io_base_hi, io_limit_hi;
309 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
310 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
311 base |= (io_base_hi << 16);
312 limit |= (io_limit_hi << 16);
313 }
314
315 if (base <= limit) {
316 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500317 if (!res->start)
318 res->start = base;
319 if (!res->end)
320 res->end = limit + 0xfff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200321 dev_printk(KERN_DEBUG, &dev->dev, "bridge io port: %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 }
323
324 res = child->resource[1];
325 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
326 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
327 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
328 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
329 if (base <= limit) {
330 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
331 res->start = base;
332 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200333 dev_printk(KERN_DEBUG, &dev->dev, "bridge 32bit mmio: %pR\n",
334 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
336
337 res = child->resource[2];
338 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
339 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
340 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
341 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
342
343 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
344 u32 mem_base_hi, mem_limit_hi;
345 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
346 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
347
348 /*
349 * Some bridges set the base > limit by default, and some
350 * (broken) BIOSes do not initialize them. If we find
351 * this, just assume they are not being used.
352 */
353 if (mem_base_hi <= mem_limit_hi) {
354#if BITS_PER_LONG == 64
355 base |= ((long) mem_base_hi) << 32;
356 limit |= ((long) mem_limit_hi) << 32;
357#else
358 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600359 dev_err(&dev->dev, "can't handle 64-bit "
360 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 return;
362 }
363#endif
364 }
365 }
366 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700367 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
368 IORESOURCE_MEM | IORESOURCE_PREFETCH;
369 if (res->flags & PCI_PREF_RANGE_TYPE_64)
370 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 res->start = base;
372 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200373 dev_printk(KERN_DEBUG, &dev->dev, "bridge %sbit mmio pref: %pR\n",
374 (res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
375 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377}
378
Sam Ravnborg96bde062007-03-26 21:53:30 -0800379static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
381 struct pci_bus *b;
382
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100383 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 INIT_LIST_HEAD(&b->node);
386 INIT_LIST_HEAD(&b->children);
387 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600388 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
390 return b;
391}
392
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700393static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
394 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395{
396 struct pci_bus *child;
397 int i;
398
399 /*
400 * Allocate a new bus, and inherit stuff from the parent..
401 */
402 child = pci_alloc_bus();
403 if (!child)
404 return NULL;
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 child->parent = parent;
407 child->ops = parent->ops;
408 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200409 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400411 /* initialize some portions of the bus device, but don't register it
412 * now as the parent is not properly set up yet. This device will get
413 * registered later in pci_bus_add_devices()
414 */
415 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100416 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 /*
419 * Set up the primary, secondary and subordinate
420 * bus numbers.
421 */
422 child->number = child->secondary = busnr;
423 child->primary = parent->secondary;
424 child->subordinate = 0xff;
425
Yu Zhao3789fa82008-11-22 02:41:07 +0800426 if (!bridge)
427 return child;
428
429 child->self = bridge;
430 child->bridge = get_device(&bridge->dev);
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800433 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
435 child->resource[i]->name = child->name;
436 }
437 bridge->subordinate = child;
438
439 return child;
440}
441
Sam Ravnborg451124a2008-02-02 22:33:43 +0100442struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
444 struct pci_bus *child;
445
446 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700447 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800448 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800450 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 return child;
453}
454
Sam Ravnborg96bde062007-03-26 21:53:30 -0800455static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700456{
457 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700458
459 /* Attempts to fix that up are really dangerous unless
460 we're going to re-assign all bus numbers. */
461 if (!pcibios_assign_all_busses())
462 return;
463
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700464 while (parent->parent && parent->subordinate < max) {
465 parent->subordinate = max;
466 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
467 parent = parent->parent;
468 }
469}
470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471/*
472 * If it's a bridge, configure it and scan the bus behind it.
473 * For CardBus bridges, we don't scan behind as the devices will
474 * be handled by the bridge driver itself.
475 *
476 * We need to process bridges in two passes -- first we scan those
477 * already configured by the BIOS and after we are done with all of
478 * them, we proceed to assigning numbers to the remaining buses in
479 * order to avoid overlaps between old and new bus numbers.
480 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100481int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
483 struct pci_bus *child;
484 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100485 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100487 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
490
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600491 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
492 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100494 /* Check if setup is sensible at all */
495 if (!pass &&
496 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
497 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
498 broken = 1;
499 }
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Disable MasterAbortMode during probing to avoid reporting
502 of bus errors (in some architectures) */
503 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
504 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
505 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
506
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100507 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 unsigned int cmax, busnr;
509 /*
510 * Bus already configured by firmware, process it in the first
511 * pass and just note the configuration.
512 */
513 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000514 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 busnr = (buses >> 8) & 0xFF;
516
517 /*
518 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600519 * don't re-add it. This can happen with the i450NX chipset.
520 *
521 * However, we continue to descend down the hierarchy and
522 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 */
Alex Chiang74710de2009-03-20 14:56:10 -0600524 child = pci_find_bus(pci_domain_nr(bus), busnr);
525 if (!child) {
526 child = pci_add_new_bus(bus, dev, busnr);
527 if (!child)
528 goto out;
529 child->primary = buses & 0xFF;
530 child->subordinate = (buses >> 16) & 0xFF;
531 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 }
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 cmax = pci_scan_child_bus(child);
535 if (cmax > max)
536 max = cmax;
537 if (child->subordinate > max)
538 max = child->subordinate;
539 } else {
540 /*
541 * We need to assign a number to this bus which we always
542 * do in the second pass.
543 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700544 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100545 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700546 /* Temporarily disable forwarding of the
547 configuration cycles on all bridges in
548 this bus segment to avoid possible
549 conflicts in the second pass between two
550 bridges programmed with overlapping
551 bus ranges. */
552 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
553 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000554 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 /* Clear errors */
558 pci_write_config_word(dev, PCI_STATUS, 0xffff);
559
Rajesh Shahcc574502005-04-28 00:25:47 -0700560 /* Prevent assigning a bus number that already exists.
561 * This can happen when a bridge is hot-plugged */
562 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000563 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700564 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 buses = (buses & 0xff000000)
566 | ((unsigned int)(child->primary) << 0)
567 | ((unsigned int)(child->secondary) << 8)
568 | ((unsigned int)(child->subordinate) << 16);
569
570 /*
571 * yenta.c forces a secondary latency timer of 176.
572 * Copy that behaviour here.
573 */
574 if (is_cardbus) {
575 buses &= ~0xff000000;
576 buses |= CARDBUS_LATENCY_TIMER << 24;
577 }
578
579 /*
580 * We need to blast all three values with a single write.
581 */
582 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
583
584 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700585 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700586 /*
587 * Adjust subordinate busnr in parent buses.
588 * We do this before scanning for children because
589 * some devices may not be detected if the bios
590 * was lazy.
591 */
592 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 /* Now we can scan all subordinate buses... */
594 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800595 /*
596 * now fix it up again since we have found
597 * the real value of max.
598 */
599 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 } else {
601 /*
602 * For CardBus bridges, we leave 4 bus numbers
603 * as cards with a PCI-to-PCI bridge can be
604 * inserted later.
605 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100606 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
607 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700608 if (pci_find_bus(pci_domain_nr(bus),
609 max+i+1))
610 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100611 while (parent->parent) {
612 if ((!pcibios_assign_all_busses()) &&
613 (parent->subordinate > max) &&
614 (parent->subordinate <= max+i)) {
615 j = 1;
616 }
617 parent = parent->parent;
618 }
619 if (j) {
620 /*
621 * Often, there are two cardbus bridges
622 * -- try to leave one valid bus number
623 * for each one.
624 */
625 i /= 2;
626 break;
627 }
628 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700629 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700630 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 }
632 /*
633 * Set the subordinate bus number to its real value.
634 */
635 child->subordinate = max;
636 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
637 }
638
Gary Hadecb3576f2008-02-08 14:00:52 -0800639 sprintf(child->name,
640 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
641 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200643 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100644 while (bus->parent) {
645 if ((child->subordinate > bus->subordinate) ||
646 (child->number > bus->subordinate) ||
647 (child->number < bus->number) ||
648 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800649 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200650 "hidden behind%s bridge #%02x (-#%02x)\n",
651 child->number, child->subordinate,
652 (bus->number > child->subordinate &&
653 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800654 "wholly" : "partially",
655 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200656 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100657 }
658 bus = bus->parent;
659 }
660
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000661out:
662 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 return max;
665}
666
667/*
668 * Read interrupt line and base address registers.
669 * The architecture-dependent code can tweak these, of course.
670 */
671static void pci_read_irq(struct pci_dev *dev)
672{
673 unsigned char irq;
674
675 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800676 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (irq)
678 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
679 dev->irq = irq;
680}
681
Yu Zhao480b93b2009-03-20 11:25:14 +0800682static void set_pcie_port_type(struct pci_dev *pdev)
683{
684 int pos;
685 u16 reg16;
686
687 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
688 if (!pos)
689 return;
690 pdev->is_pcie = 1;
691 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
692 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
693}
694
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200695#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697/**
698 * pci_setup_device - fill in class and map information of a device
699 * @dev: the device structure to fill
700 *
701 * Initialize the device structure with information about the device's
702 * vendor,class,memory and IO-space addresses,IRQ lines etc.
703 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800704 * Returns 0 on success and negative if unknown type of device (not normal,
705 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800707int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
709 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800710 u8 hdr_type;
711 struct pci_slot *slot;
712
713 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
714 return -EIO;
715
716 dev->sysdata = dev->bus->sysdata;
717 dev->dev.parent = dev->bus->bridge;
718 dev->dev.bus = &pci_bus_type;
719 dev->hdr_type = hdr_type & 0x7f;
720 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800721 dev->error_state = pci_channel_io_normal;
722 set_pcie_port_type(dev);
723
724 list_for_each_entry(slot, &dev->bus->slots, list)
725 if (PCI_SLOT(dev->devfn) == slot->number)
726 dev->slot = slot;
727
728 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
729 set this higher, assuming the system even supports it. */
730 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700732 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
733 dev->bus->number, PCI_SLOT(dev->devfn),
734 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700737 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 class >>= 8; /* upper 3 bytes */
739 dev->class = class;
740 class >>= 8;
741
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600742 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 dev->vendor, dev->device, class, dev->hdr_type);
744
Yu Zhao853346e2009-03-21 22:05:11 +0800745 /* need to have dev->class ready */
746 dev->cfg_size = pci_cfg_space_size(dev);
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700749 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* Early fixups, before probing the BARs */
752 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800753 /* device class may be changed after fixup */
754 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 switch (dev->hdr_type) { /* header type */
757 case PCI_HEADER_TYPE_NORMAL: /* standard header */
758 if (class == PCI_CLASS_BRIDGE_PCI)
759 goto bad;
760 pci_read_irq(dev);
761 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
762 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
763 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100764
765 /*
766 * Do the ugly legacy mode stuff here rather than broken chip
767 * quirk code. Legacy mode ATA controllers have fixed
768 * addresses. These are not always echoed in BAR0-3, and
769 * BAR0-3 in a few cases contain junk!
770 */
771 if (class == PCI_CLASS_STORAGE_IDE) {
772 u8 progif;
773 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
774 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800775 dev->resource[0].start = 0x1F0;
776 dev->resource[0].end = 0x1F7;
777 dev->resource[0].flags = LEGACY_IO_RESOURCE;
778 dev->resource[1].start = 0x3F6;
779 dev->resource[1].end = 0x3F6;
780 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100781 }
782 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800783 dev->resource[2].start = 0x170;
784 dev->resource[2].end = 0x177;
785 dev->resource[2].flags = LEGACY_IO_RESOURCE;
786 dev->resource[3].start = 0x376;
787 dev->resource[3].end = 0x376;
788 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100789 }
790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 break;
792
793 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
794 if (class != PCI_CLASS_BRIDGE_PCI)
795 goto bad;
796 /* The PCI-to-PCI bridge spec requires that subtractive
797 decoding (i.e. transparent) bridge must have programming
798 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800799 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 dev->transparent = ((dev->class & 0xff) == 1);
801 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
802 break;
803
804 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
805 if (class != PCI_CLASS_BRIDGE_CARDBUS)
806 goto bad;
807 pci_read_irq(dev);
808 pci_read_bases(dev, 1, 0);
809 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
810 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
811 break;
812
813 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600814 dev_err(&dev->dev, "unknown header type %02x, "
815 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +0800816 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600819 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
820 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 dev->class = PCI_CLASS_NOT_DEFINED;
822 }
823
824 /* We found a fine healthy device, go go go... */
825 return 0;
826}
827
Zhao, Yu201de562008-10-13 19:49:55 +0800828static void pci_release_capabilities(struct pci_dev *dev)
829{
830 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800831 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800832}
833
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834/**
835 * pci_release_dev - free a pci device structure when all users of it are finished.
836 * @dev: device that's been disconnected
837 *
838 * Will be called only by the device core when all users of this pci device are
839 * done.
840 */
841static void pci_release_dev(struct device *dev)
842{
843 struct pci_dev *pci_dev;
844
845 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800846 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 kfree(pci_dev);
848}
849
850/**
851 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700852 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 *
854 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
855 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
856 * access it. Maybe we don't have a way to generate extended config space
857 * accesses, or the device is behind a reverse Express bridge. So we try
858 * reading the dword at 0x100 which must either be 0 or a valid extended
859 * capability header.
860 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700861int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800864 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
Zhao, Yu557848c2008-10-13 19:18:07 +0800866 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 goto fail;
868 if (status == 0xffffffff)
869 goto fail;
870
871 return PCI_CFG_SPACE_EXP_SIZE;
872
873 fail:
874 return PCI_CFG_SPACE_SIZE;
875}
876
Yinghai Lu57741a72008-02-15 01:32:50 -0800877int pci_cfg_space_size(struct pci_dev *dev)
878{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700879 int pos;
880 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -0700881 u16 class;
882
883 class = dev->class >> 8;
884 if (class == PCI_CLASS_BRIDGE_HOST)
885 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700886
887 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
888 if (!pos) {
889 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
890 if (!pos)
891 goto fail;
892
893 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
894 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
895 goto fail;
896 }
897
898 return pci_cfg_space_size_ext(dev);
899
900 fail:
901 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800902}
903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904static void pci_release_bus_bridge_dev(struct device *dev)
905{
906 kfree(dev);
907}
908
Michael Ellerman65891212007-04-05 17:19:08 +1000909struct pci_dev *alloc_pci_dev(void)
910{
911 struct pci_dev *dev;
912
913 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
914 if (!dev)
915 return NULL;
916
Michael Ellerman65891212007-04-05 17:19:08 +1000917 INIT_LIST_HEAD(&dev->bus_list);
918
919 return dev;
920}
921EXPORT_SYMBOL(alloc_pci_dev);
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923/*
924 * Read the config data for a PCI device, sanity-check it
925 * and fill in the dev structure...
926 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700927static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928{
929 struct pci_dev *dev;
930 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 int delay = 1;
932
933 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
934 return NULL;
935
936 /* some broken boards return 0 or ~0 if a slot is empty: */
937 if (l == 0xffffffff || l == 0x00000000 ||
938 l == 0x0000ffff || l == 0xffff0000)
939 return NULL;
940
941 /* Configuration request Retry Status */
942 while (l == 0xffff0001) {
943 msleep(delay);
944 delay *= 2;
945 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
946 return NULL;
947 /* Card hasn't responded in 60 seconds? Must be stuck. */
948 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600949 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 "responding\n", pci_domain_nr(bus),
951 bus->number, PCI_SLOT(devfn),
952 PCI_FUNC(devfn));
953 return NULL;
954 }
955 }
956
Michael Ellermanbab41e92007-04-05 17:19:09 +1000957 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 if (!dev)
959 return NULL;
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 dev->vendor = l & 0xffff;
964 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Yu Zhao480b93b2009-03-20 11:25:14 +0800966 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 kfree(dev);
968 return NULL;
969 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000970
971 return dev;
972}
973
Zhao, Yu201de562008-10-13 19:49:55 +0800974static void pci_init_capabilities(struct pci_dev *dev)
975{
976 /* MSI/MSI-X list */
977 pci_msi_init_pci_dev(dev);
978
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100979 /* Buffers for saving PCIe and PCI-X capabilities */
980 pci_allocate_cap_save_buffers(dev);
981
Zhao, Yu201de562008-10-13 19:49:55 +0800982 /* Power Management */
983 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -0800984 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800985
986 /* Vital Product Data */
987 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +0800988
989 /* Alternative Routing-ID Forwarding */
990 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800991
992 /* Single Root I/O Virtualization */
993 pci_iov_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800994}
995
Sam Ravnborg96bde062007-03-26 21:53:30 -0800996void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000997{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 device_initialize(&dev->dev);
999 dev->dev.release = pci_release_dev;
1000 pci_dev_get(dev);
1001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001003 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 dev->dev.coherent_dma_mask = 0xffffffffull;
1005
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001006 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001007 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 /* Fix up broken headers */
1010 pci_fixup_device(pci_fixup_header, dev);
1011
Zhao, Yu201de562008-10-13 19:49:55 +08001012 /* Initialize various capabilities */
1013 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 /*
1016 * Add the device to our list of discovered devices
1017 * and the bus list for fixup functions, etc.
1018 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001019 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001021 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001022}
1023
Sam Ravnborg451124a2008-02-02 22:33:43 +01001024struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001025{
1026 struct pci_dev *dev;
1027
Trent Piepho90bdb312009-03-20 14:56:00 -06001028 dev = pci_get_slot(bus, devfn);
1029 if (dev) {
1030 pci_dev_put(dev);
1031 return dev;
1032 }
1033
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001034 dev = pci_scan_device(bus, devfn);
1035 if (!dev)
1036 return NULL;
1037
1038 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 return dev;
1041}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001042EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
1044/**
1045 * pci_scan_slot - scan a PCI slot on a bus for devices.
1046 * @bus: PCI bus to scan
1047 * @devfn: slot number to scan (must have zero function.)
1048 *
1049 * Scan a PCI slot on the specified PCI bus for devices, adding
1050 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001051 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001052 *
1053 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001055int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001057 int fn, nr = 0;
1058 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001060 dev = pci_scan_single_device(bus, devfn);
1061 if (dev && !dev->is_added) /* new device? */
1062 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001064 if ((dev && dev->multifunction) ||
1065 (!dev && pcibios_scan_all_fns(bus, devfn))) {
1066 for (fn = 1; fn < 8; fn++) {
1067 dev = pci_scan_single_device(bus, devfn + fn);
1068 if (dev) {
1069 if (!dev->is_added)
1070 nr++;
1071 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 }
1074 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001075
Shaohua Li149e1632008-07-23 10:32:31 +08001076 /* only one slot has pcie device */
1077 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001078 pcie_aspm_init_link_state(bus->self);
1079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 return nr;
1081}
1082
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001083unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084{
1085 unsigned int devfn, pass, max = bus->secondary;
1086 struct pci_dev *dev;
1087
1088 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1089
1090 /* Go find them, Rover! */
1091 for (devfn = 0; devfn < 0x100; devfn += 8)
1092 pci_scan_slot(bus, devfn);
1093
Yu Zhaoa28724b2009-03-20 11:25:13 +08001094 /* Reserve buses for SR-IOV capability. */
1095 max += pci_iov_bus_range(bus);
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 /*
1098 * After performing arch-dependent fixup of the bus, look behind
1099 * all PCI-to-PCI bridges on this bus.
1100 */
Alex Chiang74710de2009-03-20 14:56:10 -06001101 if (!bus->is_added) {
1102 pr_debug("PCI: Fixups for bus %04x:%02x\n",
1103 pci_domain_nr(bus), bus->number);
1104 pcibios_fixup_bus(bus);
1105 if (pci_is_root_bus(bus))
1106 bus->is_added = 1;
1107 }
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 for (pass=0; pass < 2; pass++)
1110 list_for_each_entry(dev, &bus->devices, bus_list) {
1111 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1112 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1113 max = pci_scan_bridge(bus, dev, max, pass);
1114 }
1115
1116 /*
1117 * We've scanned the bus and so we know all about what's on
1118 * the other side of any bridges that may be on this bus plus
1119 * any devices.
1120 *
1121 * Return how far we've got finding sub-buses.
1122 */
1123 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1124 pci_domain_nr(bus), bus->number, max);
1125 return max;
1126}
1127
Sam Ravnborg96bde062007-03-26 21:53:30 -08001128struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001129 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
1131 int error;
1132 struct pci_bus *b;
1133 struct device *dev;
1134
1135 b = pci_alloc_bus();
1136 if (!b)
1137 return NULL;
1138
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001139 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 if (!dev){
1141 kfree(b);
1142 return NULL;
1143 }
1144
1145 b->sysdata = sysdata;
1146 b->ops = ops;
1147
1148 if (pci_find_bus(pci_domain_nr(b), bus)) {
1149 /* If we already got to this bus through a different bridge, ignore it */
1150 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1151 goto err_out;
1152 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001153
1154 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001156 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 dev->parent = parent;
1159 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001160 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 error = device_register(dev);
1162 if (error)
1163 goto dev_reg_err;
1164 b->bridge = get_device(dev);
1165
Yinghai Lu0d358f22008-02-19 03:20:41 -08001166 if (!parent)
1167 set_dev_node(b->bridge, pcibus_to_node(b));
1168
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001169 b->dev.class = &pcibus_class;
1170 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001171 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001172 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 if (error)
1174 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001175 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001177 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179 /* Create legacy_io and legacy_mem files for this bus */
1180 pci_create_legacy_files(b);
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 b->number = b->secondary = bus;
1183 b->resource[0] = &ioport_resource;
1184 b->resource[1] = &iomem_resource;
1185
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 return b;
1187
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001188dev_create_file_err:
1189 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190class_dev_reg_err:
1191 device_unregister(dev);
1192dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001193 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001195 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196err_out:
1197 kfree(dev);
1198 kfree(b);
1199 return NULL;
1200}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001201
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001202struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001203 int bus, struct pci_ops *ops, void *sysdata)
1204{
1205 struct pci_bus *b;
1206
1207 b = pci_create_bus(parent, bus, ops, sysdata);
1208 if (b)
1209 b->subordinate = pci_scan_child_bus(b);
1210 return b;
1211}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212EXPORT_SYMBOL(pci_scan_bus_parented);
1213
1214#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001215/**
1216 * pci_rescan_bus - scan a PCI bus for devices.
1217 * @bus: PCI bus to scan
1218 *
1219 * Scan a PCI bus and child buses for new devices, adds them,
1220 * and enables them.
1221 *
1222 * Returns the max number of subordinate bus discovered.
1223 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001224unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001225{
1226 unsigned int max;
1227 struct pci_dev *dev;
1228
1229 max = pci_scan_child_bus(bus);
1230
Alex Chiang705b1aa2009-03-20 14:56:31 -06001231 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001232 list_for_each_entry(dev, &bus->devices, bus_list)
1233 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1234 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1235 if (dev->subordinate)
1236 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001237 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001238
1239 pci_bus_assign_resources(bus);
1240 pci_enable_bridges(bus);
1241 pci_bus_add_devices(bus);
1242
1243 return max;
1244}
1245EXPORT_SYMBOL_GPL(pci_rescan_bus);
1246
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248EXPORT_SYMBOL(pci_scan_slot);
1249EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1251#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001252
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001253static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001254{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001255 const struct pci_dev *a = to_pci_dev(d_a);
1256 const struct pci_dev *b = to_pci_dev(d_b);
1257
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001258 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1259 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1260
1261 if (a->bus->number < b->bus->number) return -1;
1262 else if (a->bus->number > b->bus->number) return 1;
1263
1264 if (a->devfn < b->devfn) return -1;
1265 else if (a->devfn > b->devfn) return 1;
1266
1267 return 0;
1268}
1269
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001270void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001271{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001272 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001273}