blob: 093c9cf92bfd30b9997eac55c7e26f1ee9941858 [file] [log] [blame]
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001/*
2 * SH RSPI driver
3 *
Geert Uytterhoeven93722202014-01-24 09:43:58 +01004 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01005 * Copyright (C) 2014 Glider bvba
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09006 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090018 */
19
20#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/sched.h>
23#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090024#include <linux/interrupt.h>
25#include <linux/platform_device.h>
26#include <linux/io.h>
27#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090028#include <linux/dmaengine.h>
29#include <linux/dma-mapping.h>
Geert Uytterhoeven426ef762014-01-28 10:21:38 +010030#include <linux/of_device.h>
Geert Uytterhoeven490c9772014-03-11 10:59:12 +010031#include <linux/pm_runtime.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090032#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090033#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090034#include <linux/spi/rspi.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090035
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010036#define RSPI_SPCR 0x00 /* Control Register */
37#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
38#define RSPI_SPPCR 0x02 /* Pin Control Register */
39#define RSPI_SPSR 0x03 /* Status Register */
40#define RSPI_SPDR 0x04 /* Data Register */
41#define RSPI_SPSCR 0x08 /* Sequence Control Register */
42#define RSPI_SPSSR 0x09 /* Sequence Status Register */
43#define RSPI_SPBR 0x0a /* Bit Rate Register */
44#define RSPI_SPDCR 0x0b /* Data Control Register */
45#define RSPI_SPCKD 0x0c /* Clock Delay Register */
46#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
47#define RSPI_SPND 0x0e /* Next-Access Delay Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010048#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010049#define RSPI_SPCMD0 0x10 /* Command Register 0 */
50#define RSPI_SPCMD1 0x12 /* Command Register 1 */
51#define RSPI_SPCMD2 0x14 /* Command Register 2 */
52#define RSPI_SPCMD3 0x16 /* Command Register 3 */
53#define RSPI_SPCMD4 0x18 /* Command Register 4 */
54#define RSPI_SPCMD5 0x1a /* Command Register 5 */
55#define RSPI_SPCMD6 0x1c /* Command Register 6 */
56#define RSPI_SPCMD7 0x1e /* Command Register 7 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010057#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
58#define RSPI_NUM_SPCMD 8
59#define RSPI_RZ_NUM_SPCMD 4
60#define QSPI_NUM_SPCMD 4
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010061
62/* RSPI on RZ only */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010063#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
64#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090065
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010066/* QSPI only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010067#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
68#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
69#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
70#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
71#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
72#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010073#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090074
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010075/* SPCR - Control Register */
76#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
77#define SPCR_SPE 0x40 /* Function Enable */
78#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
79#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
80#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
81#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
82/* RSPI on SH only */
83#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
84#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoeven6089af72014-08-28 10:10:19 +020085/* QSPI on R-Car Gen2 only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010086#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
87#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090088
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010089/* SSLP - Slave Select Polarity Register */
90#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
91#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090092
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010093/* SPPCR - Pin Control Register */
94#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
95#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090096#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010097#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
98#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090099
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100100#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
101#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
102
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100103/* SPSR - Status Register */
104#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
105#define SPSR_TEND 0x40 /* Transmit End */
106#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
107#define SPSR_PERF 0x08 /* Parity Error Flag */
108#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
109#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100110#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900111
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100112/* SPSCR - Sequence Control Register */
113#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900114
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100115/* SPSSR - Sequence Status Register */
116#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
117#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900118
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100119/* SPDCR - Data Control Register */
120#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
121#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
122#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
123#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
124#define SPDCR_SPLWORD SPDCR_SPLW1
125#define SPDCR_SPLBYTE SPDCR_SPLW0
126#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100127#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900128#define SPDCR_SLSEL1 0x08
129#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100130#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900131#define SPDCR_SPFC1 0x02
132#define SPDCR_SPFC0 0x01
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100133#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900134
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100135/* SPCKD - Clock Delay Register */
136#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900137
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100138/* SSLND - Slave Select Negation Delay Register */
139#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900140
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100141/* SPND - Next-Access Delay Register */
142#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900143
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100144/* SPCR2 - Control Register 2 */
145#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
146#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
147#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
148#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900149
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100150/* SPCMDn - Command Registers */
151#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
152#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
153#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
154#define SPCMD_LSBF 0x1000 /* LSB First */
155#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900156#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100157#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900158#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900159#define SPCMD_SPB_20BIT 0x0000
160#define SPCMD_SPB_24BIT 0x0100
161#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100162#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100163#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
164#define SPCMD_SPIMOD1 0x0040
165#define SPCMD_SPIMOD0 0x0020
166#define SPCMD_SPIMOD_SINGLE 0
167#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
168#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
169#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100170#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
171#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
172#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
173#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900174
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100175/* SPBFCR - Buffer Control Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100176#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
177#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100178#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
179#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900180/* QSPI on R-Car Gen2 */
181#define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */
182#define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */
183#define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */
184#define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */
185
186#define QSPI_BUFFER_SIZE 32u
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900187
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900188struct rspi_data {
189 void __iomem *addr;
190 u32 max_speed_hz;
191 struct spi_master *master;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900192 wait_queue_head_t wait;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900193 struct clk *clk;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100194 u16 spcmd;
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100195 u8 spsr;
196 u8 sppcr;
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100197 int rx_irq, tx_irq;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900198 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900199
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900200 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100201 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900202};
203
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100204static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900205{
206 iowrite8(data, rspi->addr + offset);
207}
208
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100209static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900210{
211 iowrite16(data, rspi->addr + offset);
212}
213
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100214static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900215{
216 iowrite32(data, rspi->addr + offset);
217}
218
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100219static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900220{
221 return ioread8(rspi->addr + offset);
222}
223
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100224static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900225{
226 return ioread16(rspi->addr + offset);
227}
228
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100229static void rspi_write_data(const struct rspi_data *rspi, u16 data)
230{
231 if (rspi->byte_access)
232 rspi_write8(rspi, data, RSPI_SPDR);
233 else /* 16 bit */
234 rspi_write16(rspi, data, RSPI_SPDR);
235}
236
237static u16 rspi_read_data(const struct rspi_data *rspi)
238{
239 if (rspi->byte_access)
240 return rspi_read8(rspi, RSPI_SPDR);
241 else /* 16 bit */
242 return rspi_read16(rspi, RSPI_SPDR);
243}
244
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900245/* optional functions */
246struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100247 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100248 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
249 struct spi_transfer *xfer);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100250 u16 mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200251 u16 flags;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200252 u16 fifo_size;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900253};
254
255/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100256 * functions for RSPI on legacy SH
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900257 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100258static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900259{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900260 int spbr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900261
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100262 /* Sets output mode, MOSI signal, and (optionally) loopback */
263 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900264
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900265 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200266 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
267 2 * rspi->max_speed_hz) - 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900268 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
269
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100270 /* Disable dummy transmission, set 16-bit word access, 1 frame */
271 rspi_write8(rspi, 0, RSPI_SPDCR);
272 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900273
274 /* Sets RSPCK, SSL, next-access delay value */
275 rspi_write8(rspi, 0x00, RSPI_SPCKD);
276 rspi_write8(rspi, 0x00, RSPI_SSLND);
277 rspi_write8(rspi, 0x00, RSPI_SPND);
278
279 /* Sets parity, interrupt mask */
280 rspi_write8(rspi, 0x00, RSPI_SPCR2);
281
282 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100283 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
284 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900285
286 /* Sets RSPI mode */
287 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
288
289 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900290}
291
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900292/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100293 * functions for RSPI on RZ
294 */
295static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
296{
297 int spbr;
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400298 int div = 0;
299 unsigned long clksrc;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100300
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100301 /* Sets output mode, MOSI signal, and (optionally) loopback */
302 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100303
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400304 clksrc = clk_get_rate(rspi->clk);
305 while (div < 3) {
306 if (rspi->max_speed_hz >= clksrc/4) /* 4=(CLK/2)/2 */
307 break;
308 div++;
309 clksrc /= 2;
310 }
311
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100312 /* Sets transfer bit rate */
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400313 spbr = DIV_ROUND_UP(clksrc, 2 * rspi->max_speed_hz) - 1;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100314 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
Chris Brandtaeb8f8c2016-08-05 09:36:03 -0400315 rspi->spcmd |= div << 2;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100316
317 /* Disable dummy transmission, set byte access */
318 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
319 rspi->byte_access = 1;
320
321 /* Sets RSPCK, SSL, next-access delay value */
322 rspi_write8(rspi, 0x00, RSPI_SPCKD);
323 rspi_write8(rspi, 0x00, RSPI_SSLND);
324 rspi_write8(rspi, 0x00, RSPI_SPND);
325
326 /* Sets SPCMD */
327 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
328 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
329
330 /* Sets RSPI mode */
331 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
332
333 return 0;
334}
335
336/*
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900337 * functions for QSPI
338 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100339static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900340{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900341 int spbr;
342
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100343 /* Sets output mode, MOSI signal, and (optionally) loopback */
344 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900345
346 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200347 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900348 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
349
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100350 /* Disable dummy transmission, set byte access */
351 rspi_write8(rspi, 0, RSPI_SPDCR);
352 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900353
354 /* Sets RSPCK, SSL, next-access delay value */
355 rspi_write8(rspi, 0x00, RSPI_SPCKD);
356 rspi_write8(rspi, 0x00, RSPI_SSLND);
357 rspi_write8(rspi, 0x00, RSPI_SPND);
358
359 /* Data Length Setting */
360 if (access_size == 8)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100361 rspi->spcmd |= SPCMD_SPB_8BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900362 else if (access_size == 16)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100363 rspi->spcmd |= SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100364 else
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100365 rspi->spcmd |= SPCMD_SPB_32BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900366
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100367 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900368
369 /* Resets transfer data length */
370 rspi_write32(rspi, 0, QSPI_SPBMUL0);
371
372 /* Resets transmit and receive buffer */
373 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
374 /* Sets buffer to allow normal operation */
375 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
376
377 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100378 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900379
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100380 /* Enables SPI function in master mode */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900381 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
382
383 return 0;
384}
385
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900386static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg)
387{
388 u8 data;
389
390 data = rspi_read8(rspi, reg);
391 data &= ~mask;
392 data |= (val & mask);
393 rspi_write8(rspi, data, reg);
394}
395
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200396static unsigned int qspi_set_send_trigger(struct rspi_data *rspi,
397 unsigned int len)
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900398{
399 unsigned int n;
400
401 n = min(len, QSPI_BUFFER_SIZE);
402
403 if (len >= QSPI_BUFFER_SIZE) {
404 /* sets triggering number to 32 bytes */
405 qspi_update(rspi, SPBFCR_TXTRG_MASK,
406 SPBFCR_TXTRG_32B, QSPI_SPBFCR);
407 } else {
408 /* sets triggering number to 1 byte */
409 qspi_update(rspi, SPBFCR_TXTRG_MASK,
410 SPBFCR_TXTRG_1B, QSPI_SPBFCR);
411 }
412
413 return n;
414}
415
416static void qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len)
417{
418 unsigned int n;
419
420 n = min(len, QSPI_BUFFER_SIZE);
421
422 if (len >= QSPI_BUFFER_SIZE) {
423 /* sets triggering number to 32 bytes */
424 qspi_update(rspi, SPBFCR_RXTRG_MASK,
425 SPBFCR_RXTRG_32B, QSPI_SPBFCR);
426 } else {
427 /* sets triggering number to 1 byte */
428 qspi_update(rspi, SPBFCR_RXTRG_MASK,
429 SPBFCR_RXTRG_1B, QSPI_SPBFCR);
430 }
431}
432
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900433#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
434
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100435static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900436{
437 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
438}
439
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100440static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900441{
442 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
443}
444
445static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
446 u8 enable_bit)
447{
448 int ret;
449
450 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
Geert Uytterhoeven5dd1ad22014-02-04 11:06:24 +0100451 if (rspi->spsr & wait_mask)
452 return 0;
453
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900454 rspi_enable_irq(rspi, enable_bit);
455 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
456 if (ret == 0 && !(rspi->spsr & wait_mask))
457 return -ETIMEDOUT;
458
459 return 0;
460}
461
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200462static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
463{
464 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
465}
466
467static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
468{
469 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
470}
471
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100472static int rspi_data_out(struct rspi_data *rspi, u8 data)
473{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200474 int error = rspi_wait_for_tx_empty(rspi);
475 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100476 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200477 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100478 }
479 rspi_write_data(rspi, data);
480 return 0;
481}
482
483static int rspi_data_in(struct rspi_data *rspi)
484{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200485 int error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100486 u8 data;
487
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200488 error = rspi_wait_for_rx_full(rspi);
489 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100490 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200491 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100492 }
493 data = rspi_read_data(rspi);
494 return data;
495}
496
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200497static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
498 unsigned int n)
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100499{
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200500 while (n-- > 0) {
501 if (tx) {
502 int ret = rspi_data_out(rspi, *tx++);
503 if (ret < 0)
504 return ret;
505 }
506 if (rx) {
507 int ret = rspi_data_in(rspi);
508 if (ret < 0)
509 return ret;
510 *rx++ = ret;
511 }
512 }
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100513
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200514 return 0;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100515}
516
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900517static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900518{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900519 struct rspi_data *rspi = arg;
520
521 rspi->dma_callbacked = 1;
522 wake_up_interruptible(&rspi->wait);
523}
524
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200525static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
526 struct sg_table *rx)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900527{
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200528 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
529 u8 irq_mask = 0;
530 unsigned int other_irq = 0;
531 dma_cookie_t cookie;
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200532 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900533
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200534 /* First prepare and submit the DMA request(s), as this may fail */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200535 if (rx) {
536 desc_rx = dmaengine_prep_slave_sg(rspi->master->dma_rx,
537 rx->sgl, rx->nents, DMA_FROM_DEVICE,
538 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200539 if (!desc_rx) {
540 ret = -EAGAIN;
541 goto no_dma_rx;
542 }
543
544 desc_rx->callback = rspi_dma_complete;
545 desc_rx->callback_param = rspi;
546 cookie = dmaengine_submit(desc_rx);
547 if (dma_submit_error(cookie)) {
548 ret = cookie;
549 goto no_dma_rx;
550 }
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200551
552 irq_mask |= SPCR_SPRIE;
553 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900554
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200555 if (tx) {
556 desc_tx = dmaengine_prep_slave_sg(rspi->master->dma_tx,
557 tx->sgl, tx->nents, DMA_TO_DEVICE,
558 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
559 if (!desc_tx) {
560 ret = -EAGAIN;
561 goto no_dma_tx;
562 }
563
564 if (rx) {
565 /* No callback */
566 desc_tx->callback = NULL;
567 } else {
568 desc_tx->callback = rspi_dma_complete;
569 desc_tx->callback_param = rspi;
570 }
571 cookie = dmaengine_submit(desc_tx);
572 if (dma_submit_error(cookie)) {
573 ret = cookie;
574 goto no_dma_tx;
575 }
576
577 irq_mask |= SPCR_SPTIE;
578 }
579
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900580 /*
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200581 * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900582 * called. So, this driver disables the IRQ while DMA transfer.
583 */
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200584 if (tx)
585 disable_irq(other_irq = rspi->tx_irq);
586 if (rx && rspi->rx_irq != other_irq)
587 disable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900588
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200589 rspi_enable_irq(rspi, irq_mask);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900590 rspi->dma_callbacked = 0;
591
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200592 /* Now start DMA */
593 if (rx)
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200594 dma_async_issue_pending(rspi->master->dma_rx);
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200595 if (tx)
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200596 dma_async_issue_pending(rspi->master->dma_tx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900597
598 ret = wait_event_interruptible_timeout(rspi->wait,
599 rspi->dma_callbacked, HZ);
Geert Uytterhoeven49e062e2018-09-05 10:49:39 +0200600 if (ret > 0 && rspi->dma_callbacked) {
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900601 ret = 0;
Geert Uytterhoeven49e062e2018-09-05 10:49:39 +0200602 } else {
603 if (!ret) {
604 dev_err(&rspi->master->dev, "DMA timeout\n");
605 ret = -ETIMEDOUT;
606 }
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200607 if (tx)
608 dmaengine_terminate_all(rspi->master->dma_tx);
609 if (rx)
610 dmaengine_terminate_all(rspi->master->dma_rx);
611 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900612
Geert Uytterhoevenc52fb6d2014-06-02 15:38:15 +0200613 rspi_disable_irq(rspi, irq_mask);
614
615 if (tx)
616 enable_irq(rspi->tx_irq);
617 if (rx && rspi->rx_irq != other_irq)
618 enable_irq(rspi->rx_irq);
619
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900620 return ret;
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200621
Geert Uytterhoeven3819bc82014-08-06 14:58:58 +0200622no_dma_tx:
623 if (rx)
624 dmaengine_terminate_all(rspi->master->dma_rx);
625no_dma_rx:
626 if (ret == -EAGAIN) {
627 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
628 dev_driver_string(&rspi->master->dev),
629 dev_name(&rspi->master->dev));
630 }
631 return ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900632}
633
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100634static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900635{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100636 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900637
638 spsr = rspi_read8(rspi, RSPI_SPSR);
639 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100640 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900641 if (spsr & SPSR_OVRF)
642 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100643 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900644}
645
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100646static void rspi_rz_receive_init(const struct rspi_data *rspi)
647{
648 rspi_receive_init(rspi);
649 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
650 rspi_write8(rspi, 0, RSPI_SPBFCR);
651}
652
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100653static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900654{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100655 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900656
657 spsr = rspi_read8(rspi, RSPI_SPSR);
658 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100659 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900660 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100661 rspi_write8(rspi, 0, QSPI_SPBFCR);
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900662}
663
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200664static bool __rspi_can_dma(const struct rspi_data *rspi,
665 const struct spi_transfer *xfer)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900666{
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200667 return xfer->len > rspi->ops->fifo_size;
668}
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900669
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +0200670static bool rspi_can_dma(struct spi_master *master, struct spi_device *spi,
671 struct spi_transfer *xfer)
672{
673 struct rspi_data *rspi = spi_master_get_devdata(master);
674
675 return __rspi_can_dma(rspi, xfer);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900676}
677
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900678static int rspi_dma_check_then_transfer(struct rspi_data *rspi,
679 struct spi_transfer *xfer)
680{
Hiep Cao Minh63103722015-04-30 11:12:12 +0900681 if (!rspi->master->can_dma || !__rspi_can_dma(rspi, xfer))
682 return -EAGAIN;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900683
Hiep Cao Minh63103722015-04-30 11:12:12 +0900684 /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
685 return rspi_dma_transfer(rspi, &xfer->tx_sg,
686 xfer->rx_buf ? &xfer->rx_sg : NULL);
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900687}
688
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200689static int rspi_common_transfer(struct rspi_data *rspi,
690 struct spi_transfer *xfer)
691{
692 int ret;
693
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900694 ret = rspi_dma_check_then_transfer(rspi, xfer);
695 if (ret != -EAGAIN)
696 return ret;
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200697
698 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
699 if (ret < 0)
700 return ret;
701
702 /* Wait for the last transmission */
703 rspi_wait_for_tx_empty(rspi);
704
705 return 0;
706}
707
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200708static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
709 struct spi_transfer *xfer)
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100710{
Geert Uytterhoeven8393fa72014-06-02 15:38:13 +0200711 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200712 u8 spcr;
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100713
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100714 spcr = rspi_read8(rspi, RSPI_SPCR);
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200715 if (xfer->rx_buf) {
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200716 rspi_receive_init(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100717 spcr &= ~SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200718 } else {
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100719 spcr |= SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200720 }
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100721 rspi_write8(rspi, spcr, RSPI_SPCR);
722
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200723 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100724}
725
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200726static int rspi_rz_transfer_one(struct spi_master *master,
727 struct spi_device *spi,
728 struct spi_transfer *xfer)
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100729{
Geert Uytterhoeven03e627c2014-06-02 15:38:16 +0200730 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100731
732 rspi_rz_receive_init(rspi);
733
Geert Uytterhoeven8b983e92014-06-02 15:38:19 +0200734 return rspi_common_transfer(rspi, xfer);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100735}
736
Hiep Cao Minha91bbe72015-05-22 18:59:36 +0900737static int qspi_trigger_transfer_out_in(struct rspi_data *rspi, const u8 *tx,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900738 u8 *rx, unsigned int len)
739{
Geert Uytterhoevencb76b1c2015-06-23 15:04:29 +0200740 unsigned int i, n;
741 int ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900742
743 while (len > 0) {
744 n = qspi_set_send_trigger(rspi, len);
745 qspi_set_receive_trigger(rspi, len);
746 if (n == QSPI_BUFFER_SIZE) {
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200747 ret = rspi_wait_for_tx_empty(rspi);
748 if (ret < 0) {
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900749 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200750 return ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900751 }
752 for (i = 0; i < n; i++)
753 rspi_write_data(rspi, *tx++);
754
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200755 ret = rspi_wait_for_rx_full(rspi);
756 if (ret < 0) {
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900757 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5d4db692015-06-23 15:04:28 +0200758 return ret;
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900759 }
760 for (i = 0; i < n; i++)
761 *rx++ = rspi_read_data(rspi);
762 } else {
763 ret = rspi_pio_transfer(rspi, tx, rx, n);
764 if (ret < 0)
765 return ret;
766 }
767 len -= n;
768 }
769
770 return 0;
771}
772
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100773static int qspi_transfer_out_in(struct rspi_data *rspi,
774 struct spi_transfer *xfer)
775{
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900776 int ret;
777
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100778 qspi_receive_init(rspi);
779
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900780 ret = rspi_dma_check_then_transfer(rspi, xfer);
781 if (ret != -EAGAIN)
782 return ret;
783
Hiep Cao Minhcc2e9322015-05-22 18:59:37 +0900784 return qspi_trigger_transfer_out_in(rspi, xfer->tx_buf,
Hiep Cao Minh4b6fe3e2014-10-23 12:14:13 +0900785 xfer->rx_buf, xfer->len);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100786}
787
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100788static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
789{
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100790 int ret;
791
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200792 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
793 ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
794 if (ret != -EAGAIN)
795 return ret;
796 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200797
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200798 ret = rspi_pio_transfer(rspi, xfer->tx_buf, NULL, xfer->len);
799 if (ret < 0)
800 return ret;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100801
802 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200803 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100804
805 return 0;
806}
807
808static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
809{
Geert Uytterhoeven85912a82014-07-09 12:26:22 +0200810 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
811 int ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
812 if (ret != -EAGAIN)
813 return ret;
814 }
Geert Uytterhoeven4f12b5e2014-06-02 15:38:17 +0200815
Geert Uytterhoeven6837b8e2014-06-02 15:38:07 +0200816 return rspi_pio_transfer(rspi, NULL, xfer->rx_buf, xfer->len);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100817}
818
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100819static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
820 struct spi_transfer *xfer)
821{
822 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100823
Geert Uytterhoevenba824d42014-02-21 17:29:18 +0100824 if (spi->mode & SPI_LOOP) {
825 return qspi_transfer_out_in(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200826 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100827 /* Quad or Dual SPI Write */
828 return qspi_transfer_out(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200829 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100830 /* Quad or Dual SPI Read */
831 return qspi_transfer_in(rspi, xfer);
832 } else {
833 /* Single SPI Transfer */
834 return qspi_transfer_out_in(rspi, xfer);
835 }
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100836}
837
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900838static int rspi_setup(struct spi_device *spi)
839{
840 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
841
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900842 rspi->max_speed_hz = spi->max_speed_hz;
843
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100844 rspi->spcmd = SPCMD_SSLKP;
845 if (spi->mode & SPI_CPOL)
846 rspi->spcmd |= SPCMD_CPOL;
847 if (spi->mode & SPI_CPHA)
848 rspi->spcmd |= SPCMD_CPHA;
849
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100850 /* CMOS output mode and MOSI signal from previous transfer */
851 rspi->sppcr = 0;
852 if (spi->mode & SPI_LOOP)
853 rspi->sppcr |= SPPCR_SPLP;
854
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900855 set_config_register(rspi, 8);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900856
857 return 0;
858}
859
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100860static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
861{
862 if (xfer->tx_buf)
863 switch (xfer->tx_nbits) {
864 case SPI_NBITS_QUAD:
865 return SPCMD_SPIMOD_QUAD;
866 case SPI_NBITS_DUAL:
867 return SPCMD_SPIMOD_DUAL;
868 default:
869 return 0;
870 }
871 if (xfer->rx_buf)
872 switch (xfer->rx_nbits) {
873 case SPI_NBITS_QUAD:
874 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
875 case SPI_NBITS_DUAL:
876 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
877 default:
878 return 0;
879 }
880
881 return 0;
882}
883
884static int qspi_setup_sequencer(struct rspi_data *rspi,
885 const struct spi_message *msg)
886{
887 const struct spi_transfer *xfer;
888 unsigned int i = 0, len = 0;
889 u16 current_mode = 0xffff, mode;
890
891 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
892 mode = qspi_transfer_mode(xfer);
893 if (mode == current_mode) {
894 len += xfer->len;
895 continue;
896 }
897
898 /* Transfer mode change */
899 if (i) {
900 /* Set transfer data length of previous transfer */
901 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
902 }
903
904 if (i >= QSPI_NUM_SPCMD) {
905 dev_err(&msg->spi->dev,
906 "Too many different transfer modes");
907 return -EINVAL;
908 }
909
910 /* Program transfer mode for this transfer */
911 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
912 current_mode = mode;
913 len = xfer->len;
914 i++;
915 }
916 if (i) {
917 /* Set final transfer data length and sequence length */
918 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
919 rspi_write8(rspi, i - 1, RSPI_SPSCR);
920 }
921
922 return 0;
923}
924
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100925static int rspi_prepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100926 struct spi_message *msg)
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100927{
928 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100929 int ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900930
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100931 if (msg->spi->mode &
932 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
933 /* Setup sequencer for messages with multiple transfer modes */
934 ret = qspi_setup_sequencer(rspi, msg);
935 if (ret < 0)
936 return ret;
937 }
938
939 /* Enable SPI function in master mode */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100940 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900941 return 0;
942}
943
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100944static int rspi_unprepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100945 struct spi_message *msg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900946{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100947 struct rspi_data *rspi = spi_master_get_devdata(master);
948
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100949 /* Disable SPI function */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100950 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100951
952 /* Reset sequencer for Single SPI Transfers */
953 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
954 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100955 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900956}
957
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100958static irqreturn_t rspi_irq_mux(int irq, void *_sr)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900959{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100960 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100961 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900962 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100963 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900964
965 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
966 if (spsr & SPSR_SPRF)
967 disable_irq |= SPCR_SPRIE;
968 if (spsr & SPSR_SPTEF)
969 disable_irq |= SPCR_SPTIE;
970
971 if (disable_irq) {
972 ret = IRQ_HANDLED;
973 rspi_disable_irq(rspi, disable_irq);
974 wake_up(&rspi->wait);
975 }
976
977 return ret;
978}
979
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100980static irqreturn_t rspi_irq_rx(int irq, void *_sr)
981{
982 struct rspi_data *rspi = _sr;
983 u8 spsr;
984
985 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
986 if (spsr & SPSR_SPRF) {
987 rspi_disable_irq(rspi, SPCR_SPRIE);
988 wake_up(&rspi->wait);
989 return IRQ_HANDLED;
990 }
991
992 return 0;
993}
994
995static irqreturn_t rspi_irq_tx(int irq, void *_sr)
996{
997 struct rspi_data *rspi = _sr;
998 u8 spsr;
999
1000 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
1001 if (spsr & SPSR_SPTEF) {
1002 rspi_disable_irq(rspi, SPCR_SPTIE);
1003 wake_up(&rspi->wait);
1004 return IRQ_HANDLED;
1005 }
1006
1007 return 0;
1008}
1009
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001010static struct dma_chan *rspi_request_dma_chan(struct device *dev,
1011 enum dma_transfer_direction dir,
1012 unsigned int id,
1013 dma_addr_t port_addr)
1014{
1015 dma_cap_mask_t mask;
1016 struct dma_chan *chan;
1017 struct dma_slave_config cfg;
1018 int ret;
1019
1020 dma_cap_zero(mask);
1021 dma_cap_set(DMA_SLAVE, mask);
1022
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001023 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1024 (void *)(unsigned long)id, dev,
1025 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001026 if (!chan) {
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001027 dev_warn(dev, "dma_request_slave_channel_compat failed\n");
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001028 return NULL;
1029 }
1030
1031 memset(&cfg, 0, sizeof(cfg));
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001032 cfg.direction = dir;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001033 if (dir == DMA_MEM_TO_DEV) {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001034 cfg.dst_addr = port_addr;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001035 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1036 } else {
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001037 cfg.src_addr = port_addr;
Geert Uytterhoevena30b95a2014-08-06 14:59:01 +02001038 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1039 }
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001040
1041 ret = dmaengine_slave_config(chan, &cfg);
1042 if (ret) {
1043 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1044 dma_release_channel(chan);
1045 return NULL;
1046 }
1047
1048 return chan;
1049}
1050
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001051static int rspi_request_dma(struct device *dev, struct spi_master *master,
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001052 const struct resource *res)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001053{
Geert Uytterhoevenfcdc49a2014-06-02 15:38:10 +02001054 const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001055 unsigned int dma_tx_id, dma_rx_id;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001056
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001057 if (dev->of_node) {
1058 /* In the OF case we will get the slave IDs from the DT */
1059 dma_tx_id = 0;
1060 dma_rx_id = 0;
1061 } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) {
1062 dma_tx_id = rspi_pd->dma_tx_id;
1063 dma_rx_id = rspi_pd->dma_rx_id;
1064 } else {
1065 /* The driver assumes no error. */
1066 return 0;
1067 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001068
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001069 master->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001070 res->start + RSPI_SPDR);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001071 if (!master->dma_tx)
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001072 return -ENODEV;
Geert Uytterhoeven65bf2202014-06-02 15:38:09 +02001073
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001074 master->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001075 res->start + RSPI_SPDR);
Geert Uytterhoevene825b8d2014-08-06 14:59:02 +02001076 if (!master->dma_rx) {
1077 dma_release_channel(master->dma_tx);
1078 master->dma_tx = NULL;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001079 return -ENODEV;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001080 }
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001081
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001082 master->can_dma = rspi_can_dma;
Geert Uytterhoeven5f338d02014-06-02 15:38:11 +02001083 dev_info(dev, "DMA available");
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001084 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001085}
1086
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001087static void rspi_release_dma(struct spi_master *master)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001088{
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001089 if (master->dma_tx)
1090 dma_release_channel(master->dma_tx);
1091 if (master->dma_rx)
1092 dma_release_channel(master->dma_rx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001093}
1094
Grant Likelyfd4a3192012-12-07 16:57:14 +00001095static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001096{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +01001097 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001098
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001099 rspi_release_dma(rspi->master);
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001100 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001101
1102 return 0;
1103}
1104
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001105static const struct spi_ops rspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001106 .set_config_register = rspi_set_config_register,
1107 .transfer_one = rspi_transfer_one,
1108 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1109 .flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001110 .fifo_size = 8,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001111};
1112
1113static const struct spi_ops rspi_rz_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001114 .set_config_register = rspi_rz_set_config_register,
1115 .transfer_one = rspi_rz_transfer_one,
1116 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1117 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001118 .fifo_size = 8, /* 8 for TX, 32 for RX */
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001119};
1120
1121static const struct spi_ops qspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001122 .set_config_register = qspi_set_config_register,
1123 .transfer_one = qspi_transfer_one,
1124 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
1125 SPI_TX_DUAL | SPI_TX_QUAD |
1126 SPI_RX_DUAL | SPI_RX_QUAD,
1127 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001128 .fifo_size = 32,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001129};
1130
1131#ifdef CONFIG_OF
1132static const struct of_device_id rspi_of_match[] = {
1133 /* RSPI on legacy SH */
1134 { .compatible = "renesas,rspi", .data = &rspi_ops },
1135 /* RSPI on RZ/A1H */
1136 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1137 /* QSPI on R-Car Gen2 */
1138 { .compatible = "renesas,qspi", .data = &qspi_ops },
1139 { /* sentinel */ }
1140};
1141
1142MODULE_DEVICE_TABLE(of, rspi_of_match);
1143
1144static int rspi_parse_dt(struct device *dev, struct spi_master *master)
1145{
1146 u32 num_cs;
1147 int error;
1148
1149 /* Parse DT properties */
1150 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1151 if (error) {
1152 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1153 return error;
1154 }
1155
1156 master->num_chipselect = num_cs;
1157 return 0;
1158}
1159#else
Shimoda, Yoshihiro64b67de2014-02-03 10:43:46 +09001160#define rspi_of_match NULL
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001161static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1162{
1163 return -EINVAL;
1164}
1165#endif /* CONFIG_OF */
1166
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001167static int rspi_request_irq(struct device *dev, unsigned int irq,
1168 irq_handler_t handler, const char *suffix,
1169 void *dev_id)
1170{
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001171 const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s",
1172 dev_name(dev), suffix);
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001173 if (!name)
1174 return -ENOMEM;
Geert Uytterhoeven43937452014-08-06 14:59:00 +02001175
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001176 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1177}
1178
Grant Likelyfd4a3192012-12-07 16:57:14 +00001179static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001180{
1181 struct resource *res;
1182 struct spi_master *master;
1183 struct rspi_data *rspi;
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001184 int ret;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001185 const struct of_device_id *of_id;
1186 const struct rspi_plat_data *rspi_pd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001187 const struct spi_ops *ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001188
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001189 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1190 if (master == NULL) {
1191 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1192 return -ENOMEM;
1193 }
1194
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001195 of_id = of_match_device(rspi_of_match, &pdev->dev);
1196 if (of_id) {
1197 ops = of_id->data;
1198 ret = rspi_parse_dt(&pdev->dev, master);
1199 if (ret)
1200 goto error1;
1201 } else {
1202 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1203 rspi_pd = dev_get_platdata(&pdev->dev);
1204 if (rspi_pd && rspi_pd->num_chipselect)
1205 master->num_chipselect = rspi_pd->num_chipselect;
1206 else
1207 master->num_chipselect = 2; /* default */
Geert Uytterhoevend64b4722014-08-06 14:58:59 +02001208 }
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001209
1210 /* ops parameter check */
1211 if (!ops->set_config_register) {
1212 dev_err(&pdev->dev, "there is no set_config_register\n");
1213 ret = -ENODEV;
1214 goto error1;
1215 }
1216
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001217 rspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +09001218 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001219 rspi->ops = ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001220 rspi->master = master;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001221
1222 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1223 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1224 if (IS_ERR(rspi->addr)) {
1225 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001226 goto error1;
1227 }
1228
Geert Uytterhoeven29f397b2014-01-24 09:44:02 +01001229 rspi->clk = devm_clk_get(&pdev->dev, NULL);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001230 if (IS_ERR(rspi->clk)) {
1231 dev_err(&pdev->dev, "cannot get clock\n");
1232 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001233 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001234 }
Geert Uytterhoeven17fe0d92014-01-24 09:44:01 +01001235
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001236 pm_runtime_enable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001237
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001238 init_waitqueue_head(&rspi->wait);
1239
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001240 master->bus_num = pdev->id;
1241 master->setup = rspi_setup;
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001242 master->auto_runtime_pm = true;
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +01001243 master->transfer_one = ops->transfer_one;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001244 master->prepare_message = rspi_prepare_message;
1245 master->unprepare_message = rspi_unprepare_message;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001246 master->mode_bits = ops->mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001247 master->flags = ops->flags;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001248 master->dev.of_node = pdev->dev.of_node;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001249
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001250 ret = platform_get_irq_byname(pdev, "rx");
1251 if (ret < 0) {
1252 ret = platform_get_irq_byname(pdev, "mux");
1253 if (ret < 0)
1254 ret = platform_get_irq(pdev, 0);
1255 if (ret >= 0)
1256 rspi->rx_irq = rspi->tx_irq = ret;
1257 } else {
1258 rspi->rx_irq = ret;
1259 ret = platform_get_irq_byname(pdev, "tx");
1260 if (ret >= 0)
1261 rspi->tx_irq = ret;
1262 }
1263 if (ret < 0) {
1264 dev_err(&pdev->dev, "platform_get_irq error\n");
1265 goto error2;
1266 }
1267
1268 if (rspi->rx_irq == rspi->tx_irq) {
1269 /* Single multiplexed interrupt */
1270 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1271 "mux", rspi);
1272 } else {
1273 /* Multi-interrupt mode, only SPRI and SPTI are used */
1274 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1275 "rx", rspi);
1276 if (!ret)
1277 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1278 rspi_irq_tx, "tx", rspi);
1279 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001280 if (ret < 0) {
1281 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001282 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001283 }
1284
Geert Uytterhoeven2f777ec2014-06-02 15:38:12 +02001285 ret = rspi_request_dma(&pdev->dev, master, res);
Geert Uytterhoeven27e105a2014-06-02 15:38:08 +02001286 if (ret < 0)
1287 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001288
Jingoo Han9e03d052013-12-04 14:13:50 +09001289 ret = devm_spi_register_master(&pdev->dev, master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001290 if (ret < 0) {
1291 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001292 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001293 }
1294
1295 dev_info(&pdev->dev, "probed\n");
1296
1297 return 0;
1298
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001299error3:
Geert Uytterhoevenafcc98d2014-06-06 13:38:43 +02001300 rspi_release_dma(master);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001301error2:
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001302 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001303error1:
1304 spi_master_put(master);
1305
1306 return ret;
1307}
1308
Krzysztof Kozlowski8634daf2015-05-02 00:44:05 +09001309static const struct platform_device_id spi_driver_ids[] = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001310 { "rspi", (kernel_ulong_t)&rspi_ops },
Geert Uytterhoeven862d3572014-01-24 09:43:59 +01001311 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001312 { "qspi", (kernel_ulong_t)&qspi_ops },
1313 {},
1314};
1315
1316MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1317
Geert Uytterhoevenafd56cd2018-09-05 10:49:38 +02001318#ifdef CONFIG_PM_SLEEP
1319static int rspi_suspend(struct device *dev)
1320{
1321 struct platform_device *pdev = to_platform_device(dev);
1322 struct rspi_data *rspi = platform_get_drvdata(pdev);
1323
1324 return spi_master_suspend(rspi->master);
1325}
1326
1327static int rspi_resume(struct device *dev)
1328{
1329 struct platform_device *pdev = to_platform_device(dev);
1330 struct rspi_data *rspi = platform_get_drvdata(pdev);
1331
1332 return spi_master_resume(rspi->master);
1333}
1334
1335static SIMPLE_DEV_PM_OPS(rspi_pm_ops, rspi_suspend, rspi_resume);
1336#define DEV_PM_OPS &rspi_pm_ops
1337#else
1338#define DEV_PM_OPS NULL
1339#endif /* CONFIG_PM_SLEEP */
1340
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001341static struct platform_driver rspi_driver = {
1342 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001343 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001344 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001345 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001346 .name = "renesas_spi",
Geert Uytterhoevenafd56cd2018-09-05 10:49:38 +02001347 .pm = DEV_PM_OPS,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001348 .of_match_table = of_match_ptr(rspi_of_match),
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001349 },
1350};
1351module_platform_driver(rspi_driver);
1352
1353MODULE_DESCRIPTION("Renesas RSPI bus driver");
1354MODULE_LICENSE("GPL v2");
1355MODULE_AUTHOR("Yoshihiro Shimoda");
1356MODULE_ALIAS("platform:rspi");