blob: 8c5541950b8dc51b579a71f8e0eba194f67107cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes652c3932009-08-17 13:31:43 -070046unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000047module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070048
Jesse Barnes33814342010-01-14 20:48:02 +000049unsigned int i915_lvds_downclock = 0;
50module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
51
Kristian Høgsberg112b7152009-01-04 16:55:33 -050052static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080053extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050054
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050055#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050056 .class = PCI_CLASS_DISPLAY_VGA << 8, \
57 .class_mask = 0xffff00, \
58 .vendor = 0x8086, \
59 .device = id, \
60 .subvendor = PCI_ANY_ID, \
61 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050062 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050063
Tobias Klauser9a7e8492010-05-20 10:33:46 +020064static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010065 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010066 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050067};
68
Tobias Klauser9a7e8492010-05-20 10:33:46 +020069static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010070 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010071 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010075 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040076 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010077 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050078};
79
Tobias Klauser9a7e8492010-05-20 10:33:46 +020080static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010081 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010082 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050083};
84
Tobias Klauser9a7e8492010-05-20 10:33:46 +020085static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010086 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010087 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020089static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010090 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -050091 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010092 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +010093 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050094};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020095static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010096 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010097 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020099static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100100 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500101 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100103 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500104};
105
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200106static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100107 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100108 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100109 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500110};
111
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200112static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100113 .gen = 4, .is_crestline = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100114 .is_mobile = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100115 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100116 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500117};
118
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200119static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100120 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100121 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100122 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
124
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200125static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100126 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100127 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800128 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
130
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200131static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100132 .gen = 4, .is_g4x = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100134 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800136 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100141 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100142 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500143};
144
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200145static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100146 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100147 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800148 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500149};
150
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200151static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100152 .gen = 5, .is_mobile = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000153 .need_gfx_hws = 1, .has_rc6 = 1, .has_hotplug = 1,
154 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800155 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500156};
157
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100160 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100161 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100162 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800163};
164
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200165static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100166 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100167 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100168 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100169 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800170};
171
Chris Wilson6103da02010-07-05 18:01:47 +0100172static const struct pci_device_id pciidlist[] = { /* aka */
173 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
174 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
175 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400176 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100177 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
178 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
179 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
180 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
181 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
182 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
183 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
184 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
185 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
186 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
187 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
188 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
189 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
190 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
191 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
192 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
193 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
194 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
195 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
196 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
197 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
198 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100199 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500200 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
201 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
202 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
203 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800204 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800205 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
206 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800207 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800208 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800209 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800210 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500211 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212};
213
Jesse Barnes79e53942008-11-07 14:24:08 -0800214#if defined(CONFIG_DRM_I915_KMS)
215MODULE_DEVICE_TABLE(pci, pciidlist);
216#endif
217
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800218#define INTEL_PCH_DEVICE_ID_MASK 0xff00
219#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
220
221void intel_detect_pch (struct drm_device *dev)
222{
223 struct drm_i915_private *dev_priv = dev->dev_private;
224 struct pci_dev *pch;
225
226 /*
227 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
228 * make graphics device passthrough work easy for VMM, that only
229 * need to expose ISA bridge to let driver know the real hardware
230 * underneath. This is a requirement from virtualization team.
231 */
232 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
233 if (pch) {
234 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
235 int id;
236 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
237
238 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_CPT;
240 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
241 }
242 }
243 pci_dev_put(pch);
244 }
245}
246
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100247static int i915_drm_freeze(struct drm_device *dev)
248{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100249 struct drm_i915_private *dev_priv = dev->dev_private;
250
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100251 pci_save_state(dev->pdev);
252
253 /* If KMS is active, we do the leavevt stuff here */
254 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
255 int error = i915_gem_idle(dev);
256 if (error) {
257 dev_err(&dev->pdev->dev,
258 "GEM idle failed, resume might fail\n");
259 return error;
260 }
261 drm_irq_uninstall(dev);
262 }
263
264 i915_save_state(dev);
265
Chris Wilson44834a62010-08-19 16:09:23 +0100266 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100267
268 /* Modeset on resume, not lid events */
269 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100270
271 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100272}
273
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000274int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100275{
276 int error;
277
278 if (!dev || !dev->dev_private) {
279 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700280 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000281 return -ENODEV;
282 }
283
Dave Airlieb932ccb2008-02-20 10:02:20 +1000284 if (state.event == PM_EVENT_PRETHAW)
285 return 0;
286
Chris Wilson6eecba32010-09-08 09:45:11 +0100287 drm_kms_helper_poll_disable(dev);
288
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100289 error = i915_drm_freeze(dev);
290 if (error)
291 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000292
Dave Airlieb932ccb2008-02-20 10:02:20 +1000293 if (state.event == PM_EVENT_SUSPEND) {
294 /* Shut down the device */
295 pci_disable_device(dev->pdev);
296 pci_set_power_state(dev->pdev, PCI_D3hot);
297 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000298
299 return 0;
300}
301
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100302static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000303{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800304 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100305 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100306
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100307 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100308 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100309
Jesse Barnes5669fca2009-02-17 15:13:31 -0800310 /* KMS EnterVT equivalent */
311 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
312 mutex_lock(&dev->struct_mutex);
313 dev_priv->mm.suspended = 0;
314
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100315 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800316 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800317
318 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100319
Zhao Yakui354ff962009-07-08 14:13:12 +0800320 /* Resume the modeset for every activated CRTC */
321 drm_helper_resume_force_mode(dev);
322 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800323
Chris Wilson44834a62010-08-19 16:09:23 +0100324 intel_opregion_init(dev);
325
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800326 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700327
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100328 return error;
329}
330
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000331int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100332{
Chris Wilson6eecba32010-09-08 09:45:11 +0100333 int ret;
334
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100335 if (pci_enable_device(dev->pdev))
336 return -EIO;
337
338 pci_set_master(dev->pdev);
339
Chris Wilson6eecba32010-09-08 09:45:11 +0100340 ret = i915_drm_thaw(dev);
341 if (ret)
342 return ret;
343
344 drm_kms_helper_poll_enable(dev);
345 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000346}
347
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100348static int i8xx_do_reset(struct drm_device *dev, u8 flags)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
352 if (IS_I85X(dev))
353 return -ENODEV;
354
355 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
356 POSTING_READ(D_STATE);
357
358 if (IS_I830(dev) || IS_845G(dev)) {
359 I915_WRITE(DEBUG_RESET_I830,
360 DEBUG_RESET_DISPLAY |
361 DEBUG_RESET_RENDER |
362 DEBUG_RESET_FULL);
363 POSTING_READ(DEBUG_RESET_I830);
364 msleep(1);
365
366 I915_WRITE(DEBUG_RESET_I830, 0);
367 POSTING_READ(DEBUG_RESET_I830);
368 }
369
370 msleep(1);
371
372 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
373 POSTING_READ(D_STATE);
374
375 return 0;
376}
377
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700378static int i965_reset_complete(struct drm_device *dev)
379{
380 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700381 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700382 return gdrst & 0x1;
383}
384
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700385static int i965_do_reset(struct drm_device *dev, u8 flags)
386{
387 u8 gdrst;
388
Chris Wilsonae681d92010-10-01 14:57:56 +0100389 /*
390 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
391 * well as the reset bit (GR/bit 0). Setting the GR bit
392 * triggers the reset; when done, the hardware will clear it.
393 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700394 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
395 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
396
397 return wait_for(i965_reset_complete(dev), 500);
398}
399
400static int ironlake_do_reset(struct drm_device *dev, u8 flags)
401{
402 struct drm_i915_private *dev_priv = dev->dev_private;
403 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
404 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
405 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
Eric Anholtcff458c2010-11-18 09:31:14 +0800408static int gen6_do_reset(struct drm_device *dev, u8 flags)
409{
410 struct drm_i915_private *dev_priv = dev->dev_private;
411
412 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
413 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
414}
415
Ben Gamari11ed50e2009-09-14 17:48:45 -0400416/**
417 * i965_reset - reset chip after a hang
418 * @dev: drm device to reset
419 * @flags: reset domains
420 *
421 * Reset the chip. Useful if a hang is detected. Returns zero on successful
422 * reset or otherwise an error code.
423 *
424 * Procedure is fairly simple:
425 * - reset the chip using the reset reg
426 * - re-init context state
427 * - re-init hardware status page
428 * - re-init ring buffer
429 * - re-init interrupt state
430 * - re-init display
431 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100432int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400433{
434 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400435 /*
436 * We really should only reset the display subsystem if we actually
437 * need to
438 */
439 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700440 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400441
442 mutex_lock(&dev->struct_mutex);
443
Chris Wilson069efc12010-09-30 16:53:18 +0100444 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400445
Chris Wilsonf803aa52010-09-19 12:38:26 +0100446 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100447 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
448 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
449 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800450 case 6:
451 ret = gen6_do_reset(dev, flags);
452 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100453 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700454 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100455 break;
456 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700457 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100458 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100459 case 2:
460 ret = i8xx_do_reset(dev, flags);
461 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100462 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100463 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700464 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100465 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100466 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100467 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400468 }
469
470 /* Ok, now get things going again... */
471
472 /*
473 * Everything depends on having the GTT running, so we need to start
474 * there. Fortunately we don't need to do this unless we reset the
475 * chip at a PCI level.
476 *
477 * Next we need to restore the context, but we don't use those
478 * yet either...
479 *
480 * Ring buffer needs to be re-initialized in the KMS case, or if X
481 * was running at the time of the reset (i.e. we weren't VT
482 * switched away).
483 */
484 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800485 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400486 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800487
488 dev_priv->render_ring.init(&dev_priv->render_ring);
489 if (HAS_BSD(dev))
490 dev_priv->bsd_ring.init(&dev_priv->bsd_ring);
491 if (HAS_BLT(dev))
492 dev_priv->blt_ring.init(&dev_priv->blt_ring);
493
Ben Gamari11ed50e2009-09-14 17:48:45 -0400494 mutex_unlock(&dev->struct_mutex);
495 drm_irq_uninstall(dev);
496 drm_irq_install(dev);
497 mutex_lock(&dev->struct_mutex);
498 }
499
Ben Gamari11ed50e2009-09-14 17:48:45 -0400500 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100501
502 /*
503 * Perform a full modeset as on later generations, e.g. Ironlake, we may
504 * need to retrain the display link and cannot just restore the register
505 * values.
506 */
507 if (need_display) {
508 mutex_lock(&dev->mode_config.mutex);
509 drm_helper_resume_force_mode(dev);
510 mutex_unlock(&dev->mode_config.mutex);
511 }
512
Ben Gamari11ed50e2009-09-14 17:48:45 -0400513 return 0;
514}
515
516
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500517static int __devinit
518i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
519{
Jordan Crousedcdb1672010-05-27 13:40:25 -0600520 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500521}
522
523static void
524i915_pci_remove(struct pci_dev *pdev)
525{
526 struct drm_device *dev = pci_get_drvdata(pdev);
527
528 drm_put_dev(dev);
529}
530
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100531static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500532{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100533 struct pci_dev *pdev = to_pci_dev(dev);
534 struct drm_device *drm_dev = pci_get_drvdata(pdev);
535 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500536
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100537 if (!drm_dev || !drm_dev->dev_private) {
538 dev_err(dev, "DRM not initialized, aborting suspend.\n");
539 return -ENODEV;
540 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500541
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100542 error = i915_drm_freeze(drm_dev);
543 if (error)
544 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500545
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100546 pci_disable_device(pdev);
547 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800548
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800549 return 0;
550}
551
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100552static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800553{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100554 struct pci_dev *pdev = to_pci_dev(dev);
555 struct drm_device *drm_dev = pci_get_drvdata(pdev);
556
557 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800558}
559
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100560static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800561{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100562 struct pci_dev *pdev = to_pci_dev(dev);
563 struct drm_device *drm_dev = pci_get_drvdata(pdev);
564
565 if (!drm_dev || !drm_dev->dev_private) {
566 dev_err(dev, "DRM not initialized, aborting suspend.\n");
567 return -ENODEV;
568 }
569
570 return i915_drm_freeze(drm_dev);
571}
572
573static int i915_pm_thaw(struct device *dev)
574{
575 struct pci_dev *pdev = to_pci_dev(dev);
576 struct drm_device *drm_dev = pci_get_drvdata(pdev);
577
578 return i915_drm_thaw(drm_dev);
579}
580
581static int i915_pm_poweroff(struct device *dev)
582{
583 struct pci_dev *pdev = to_pci_dev(dev);
584 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100585
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100586 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800587}
588
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100589static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800590 .suspend = i915_pm_suspend,
591 .resume = i915_pm_resume,
592 .freeze = i915_pm_freeze,
593 .thaw = i915_pm_thaw,
594 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100595 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800596};
597
Jesse Barnesde151cf2008-11-12 10:03:55 -0800598static struct vm_operations_struct i915_gem_vm_ops = {
599 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800600 .open = drm_gem_vm_open,
601 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800602};
603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100605 /* don't use mtrr's here, the Xserver or user space app should
606 * deal with them for intel hardware.
607 */
Eric Anholt673a3942008-07-30 12:06:12 -0700608 .driver_features =
609 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
610 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100611 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700613 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100614 .lastclose = i915_driver_lastclose,
615 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700616 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100617
618 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
619 .suspend = i915_suspend,
620 .resume = i915_resume,
621
Dave Airliecda17382005-07-10 17:31:26 +1000622 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623 .enable_vblank = i915_enable_vblank,
624 .disable_vblank = i915_disable_vblank,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 .irq_preinstall = i915_driver_irq_preinstall,
626 .irq_postinstall = i915_driver_irq_postinstall,
627 .irq_uninstall = i915_driver_irq_uninstall,
628 .irq_handler = i915_driver_irq_handler,
629 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000630 .master_create = i915_master_create,
631 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500632#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400633 .debugfs_init = i915_debugfs_init,
634 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500635#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700636 .gem_init_object = i915_gem_init_object,
637 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800638 .gem_vm_ops = &i915_gem_vm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 .ioctls = i915_ioctls,
640 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000641 .owner = THIS_MODULE,
642 .open = drm_open,
643 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000644 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800645 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000646 .poll = drm_poll,
647 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000648 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000649#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000650 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000651#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200652 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100653 },
654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 .pci_driver = {
Dave Airlie22eae942005-11-10 22:16:34 +1100656 .name = DRIVER_NAME,
657 .id_table = pciidlist,
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500658 .probe = i915_pci_probe,
659 .remove = i915_pci_remove,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800660 .driver.pm = &i915_pm_ops,
Dave Airlie22eae942005-11-10 22:16:34 +1100661 },
Dave Airliebc5f4522007-11-05 12:50:58 +1000662
Dave Airlie22eae942005-11-10 22:16:34 +1100663 .name = DRIVER_NAME,
664 .desc = DRIVER_DESC,
665 .date = DRIVER_DATE,
666 .major = DRIVER_MAJOR,
667 .minor = DRIVER_MINOR,
668 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669};
670
671static int __init i915_init(void)
672{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800673 if (!intel_agp_enabled) {
674 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
675 return -ENODEV;
676 }
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800679
680 /*
681 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
682 * explicitly disabled with the module pararmeter.
683 *
684 * Otherwise, just follow the parameter (defaulting to off).
685 *
686 * Allow optional vga_text_mode_force boot option to override
687 * the default behavior.
688 */
689#if defined(CONFIG_DRM_I915_KMS)
690 if (i915_modeset != 0)
691 driver.driver_features |= DRIVER_MODESET;
692#endif
693 if (i915_modeset == 1)
694 driver.driver_features |= DRIVER_MODESET;
695
696#ifdef CONFIG_VGA_CONSOLE
697 if (vgacon_text_force() && i915_modeset == -1)
698 driver.driver_features &= ~DRIVER_MODESET;
699#endif
700
Jesse Barnesf97108d2010-01-29 11:27:07 -0800701 if (!(driver.driver_features & DRIVER_MODESET)) {
702 driver.suspend = i915_suspend;
703 driver.resume = i915_resume;
704 }
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return drm_init(&driver);
707}
708
709static void __exit i915_exit(void)
710{
711 drm_exit(&driver);
712}
713
714module_init(i915_init);
715module_exit(i915_exit);
716
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000717MODULE_AUTHOR(DRIVER_AUTHOR);
718MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719MODULE_LICENSE("GPL and additional rights");