blob: 7c5f855a43e64e0cd504ca593923ff8c7d3f9080 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050
51/* Firmware Names */
52MODULE_FIRMWARE("radeon/R600_pfp.bin");
53MODULE_FIRMWARE("radeon/R600_me.bin");
54MODULE_FIRMWARE("radeon/RV610_pfp.bin");
55MODULE_FIRMWARE("radeon/RV610_me.bin");
56MODULE_FIRMWARE("radeon/RV630_pfp.bin");
57MODULE_FIRMWARE("radeon/RV630_me.bin");
58MODULE_FIRMWARE("radeon/RV620_pfp.bin");
59MODULE_FIRMWARE("radeon/RV620_me.bin");
60MODULE_FIRMWARE("radeon/RV635_pfp.bin");
61MODULE_FIRMWARE("radeon/RV635_me.bin");
62MODULE_FIRMWARE("radeon/RV670_pfp.bin");
63MODULE_FIRMWARE("radeon/RV670_me.bin");
64MODULE_FIRMWARE("radeon/RS780_pfp.bin");
65MODULE_FIRMWARE("radeon/RS780_me.bin");
66MODULE_FIRMWARE("radeon/RV770_pfp.bin");
67MODULE_FIRMWARE("radeon/RV770_me.bin");
68MODULE_FIRMWARE("radeon/RV730_pfp.bin");
69MODULE_FIRMWARE("radeon/RV730_me.bin");
70MODULE_FIRMWARE("radeon/RV710_pfp.bin");
71MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050072MODULE_FIRMWARE("radeon/R600_rlc.bin");
73MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
75MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
78MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100083MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040084MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100086
87int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088
Jerome Glisse1a029b72009-10-06 19:04:30 +020089/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090int r600_mc_wait_for_idle(struct radeon_device *rdev);
91void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040093void r600_irq_disable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
Alex Deucher21a81222010-07-02 12:58:16 -040095/* get temperature in millidegrees */
96u32 rv6xx_get_temp(struct radeon_device *rdev)
97{
98 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
99 ASIC_T_SHIFT;
100 u32 actual_temp = 0;
101
102 if ((temp >> 7) & 1)
103 actual_temp = 0;
104 else
105 actual_temp = (temp >> 1) & 0xff;
106
107 return actual_temp * 1000;
108}
109
Alex Deucherce8f5372010-05-07 15:10:16 -0400110void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400111{
112 int i;
113
Alex Deucherce8f5372010-05-07 15:10:16 -0400114 rdev->pm.dynpm_can_upclock = true;
115 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400116
117 /* power state array is low to high, default is first */
118 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
119 int min_power_state_index = 0;
120
121 if (rdev->pm.num_power_states > 2)
122 min_power_state_index = 1;
123
Alex Deucherce8f5372010-05-07 15:10:16 -0400124 switch (rdev->pm.dynpm_planned_action) {
125 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400126 rdev->pm.requested_power_state_index = min_power_state_index;
127 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400128 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400129 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400130 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400131 if (rdev->pm.current_power_state_index == min_power_state_index) {
132 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400134 } else {
135 if (rdev->pm.active_crtc_count > 1) {
136 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400137 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 continue;
139 else if (i >= rdev->pm.current_power_state_index) {
140 rdev->pm.requested_power_state_index =
141 rdev->pm.current_power_state_index;
142 break;
143 } else {
144 rdev->pm.requested_power_state_index = i;
145 break;
146 }
147 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400148 } else {
149 if (rdev->pm.current_power_state_index == 0)
150 rdev->pm.requested_power_state_index =
151 rdev->pm.num_power_states - 1;
152 else
153 rdev->pm.requested_power_state_index =
154 rdev->pm.current_power_state_index - 1;
155 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 }
157 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400158 /* don't use the power state if crtcs are active and no display flag is set */
159 if ((rdev->pm.active_crtc_count > 0) &&
160 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
161 clock_info[rdev->pm.requested_clock_mode_index].flags &
162 RADEON_PM_MODE_NO_DISPLAY)) {
163 rdev->pm.requested_power_state_index++;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400166 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400167 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
168 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400169 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400170 } else {
171 if (rdev->pm.active_crtc_count > 1) {
172 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400173 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 continue;
175 else if (i <= rdev->pm.current_power_state_index) {
176 rdev->pm.requested_power_state_index =
177 rdev->pm.current_power_state_index;
178 break;
179 } else {
180 rdev->pm.requested_power_state_index = i;
181 break;
182 }
183 }
184 } else
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index + 1;
187 }
188 rdev->pm.requested_clock_mode_index = 0;
189 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400190 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400191 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
192 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400193 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400194 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400195 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400196 default:
197 DRM_ERROR("Requested mode for not defined action\n");
198 return;
199 }
200 } else {
201 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
202 /* for now just select the first power state and switch between clock modes */
203 /* power state array is low to high, default is first (0) */
204 if (rdev->pm.active_crtc_count > 1) {
205 rdev->pm.requested_power_state_index = -1;
206 /* start at 1 as we don't want the default mode */
207 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400208 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400209 continue;
210 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
211 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
212 rdev->pm.requested_power_state_index = i;
213 break;
214 }
215 }
216 /* if nothing selected, grab the default state. */
217 if (rdev->pm.requested_power_state_index == -1)
218 rdev->pm.requested_power_state_index = 0;
219 } else
220 rdev->pm.requested_power_state_index = 1;
221
Alex Deucherce8f5372010-05-07 15:10:16 -0400222 switch (rdev->pm.dynpm_planned_action) {
223 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400224 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400225 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400227 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400228 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
229 if (rdev->pm.current_clock_mode_index == 0) {
230 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400232 } else
233 rdev->pm.requested_clock_mode_index =
234 rdev->pm.current_clock_mode_index - 1;
235 } else {
236 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400237 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400238 }
Alex Deucherd7311172010-05-03 01:13:14 -0400239 /* don't use the power state if crtcs are active and no display flag is set */
240 if ((rdev->pm.active_crtc_count > 0) &&
241 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
242 clock_info[rdev->pm.requested_clock_mode_index].flags &
243 RADEON_PM_MODE_NO_DISPLAY)) {
244 rdev->pm.requested_clock_mode_index++;
245 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400246 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400247 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400248 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
249 if (rdev->pm.current_clock_mode_index ==
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
251 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400252 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 } else
254 rdev->pm.requested_clock_mode_index =
255 rdev->pm.current_clock_mode_index + 1;
256 } else {
257 rdev->pm.requested_clock_mode_index =
258 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 }
261 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400262 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400263 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
264 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400265 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400266 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400267 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400268 default:
269 DRM_ERROR("Requested mode for not defined action\n");
270 return;
271 }
272 }
273
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000274 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400275 rdev->pm.power_state[rdev->pm.requested_power_state_index].
276 clock_info[rdev->pm.requested_clock_mode_index].sclk,
277 rdev->pm.power_state[rdev->pm.requested_power_state_index].
278 clock_info[rdev->pm.requested_clock_mode_index].mclk,
279 rdev->pm.power_state[rdev->pm.requested_power_state_index].
280 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400281}
282
Alex Deucherce8f5372010-05-07 15:10:16 -0400283static int r600_pm_get_type_index(struct radeon_device *rdev,
284 enum radeon_pm_state_type ps_type,
285 int instance)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400286{
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 int i;
288 int found_instance = -1;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400289
Alex Deucherce8f5372010-05-07 15:10:16 -0400290 for (i = 0; i < rdev->pm.num_power_states; i++) {
291 if (rdev->pm.power_state[i].type == ps_type) {
292 found_instance++;
293 if (found_instance == instance)
294 return i;
Alex Deuchera4248162010-04-24 14:50:23 -0400295 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400296 }
297 /* return default if no match */
298 return rdev->pm.default_power_state_index;
299}
Alex Deucherbae6b5622010-04-22 13:38:05 -0400300
Alex Deucherce8f5372010-05-07 15:10:16 -0400301void rs780_pm_init_profile(struct radeon_device *rdev)
302{
303 if (rdev->pm.num_power_states == 2) {
304 /* default */
305 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
306 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
307 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
309 /* low sh */
310 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400314 /* mid sh */
315 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
316 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400319 /* high sh */
320 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
322 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
324 /* low mh */
325 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
326 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400329 /* mid mh */
330 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
331 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400334 /* high mh */
335 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
336 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
337 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
339 } else if (rdev->pm.num_power_states == 3) {
340 /* default */
341 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
342 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
343 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
344 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
345 /* low sh */
346 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
347 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
349 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400350 /* mid sh */
351 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
352 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
354 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400355 /* high sh */
356 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
357 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
358 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
359 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
360 /* low mh */
361 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
362 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
364 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400365 /* mid mh */
366 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
367 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
368 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
369 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400370 /* high mh */
371 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
372 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
373 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
375 } else {
376 /* default */
377 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
378 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
379 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
380 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
381 /* low sh */
382 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
383 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
385 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400386 /* mid sh */
387 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
388 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400391 /* high sh */
392 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
393 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
394 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
396 /* low mh */
397 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
398 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
399 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
400 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400401 /* mid mh */
402 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
403 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
404 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
405 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400406 /* high mh */
407 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
408 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
409 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
410 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
411 }
412}
413
414void r600_pm_init_profile(struct radeon_device *rdev)
415{
416 if (rdev->family == CHIP_R600) {
417 /* XXX */
418 /* default */
419 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
420 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
421 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400422 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400423 /* low sh */
424 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
425 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
426 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400427 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400428 /* mid sh */
429 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
431 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
432 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400433 /* high sh */
434 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
436 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400437 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400438 /* low mh */
439 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
441 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400442 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400443 /* mid mh */
444 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
446 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
447 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400448 /* high mh */
449 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400452 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400453 } else {
454 if (rdev->pm.num_power_states < 4) {
455 /* default */
456 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
458 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
459 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
460 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400461 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
462 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
463 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400464 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
465 /* mid sh */
466 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
467 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
468 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
469 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400470 /* high sh */
471 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
472 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
473 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
474 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
475 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400476 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
477 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400479 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
480 /* low mh */
481 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
482 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
483 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
484 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400485 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400486 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
487 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
488 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
489 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
490 } else {
491 /* default */
492 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
493 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
494 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
495 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
496 /* low sh */
497 if (rdev->flags & RADEON_IS_MOBILITY) {
498 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
499 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
500 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
501 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
502 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400503 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400504 } else {
505 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
506 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
507 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
508 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
509 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
511 }
512 /* mid sh */
513 if (rdev->flags & RADEON_IS_MOBILITY) {
514 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
515 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
516 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
517 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
518 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
519 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
520 } else {
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
522 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
524 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
525 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
526 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400527 }
528 /* high sh */
529 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
530 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
531 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
532 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
533 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
534 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
535 /* low mh */
536 if (rdev->flags & RADEON_IS_MOBILITY) {
537 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
538 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
539 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
540 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
541 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400542 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400543 } else {
544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
545 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
546 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
547 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
548 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400549 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
550 }
551 /* mid mh */
552 if (rdev->flags & RADEON_IS_MOBILITY) {
553 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
554 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
555 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
556 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
557 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
558 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
559 } else {
560 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
561 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
562 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
563 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
564 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
565 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400566 }
567 /* high mh */
568 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
569 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
570 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
571 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
Alex Deucherce8f5372010-05-07 15:10:16 -0400572 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
573 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
574 }
575 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400576}
577
Alex Deucher49e02b72010-04-23 17:57:27 -0400578void r600_pm_misc(struct radeon_device *rdev)
579{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400580 int req_ps_idx = rdev->pm.requested_power_state_index;
581 int req_cm_idx = rdev->pm.requested_clock_mode_index;
582 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
583 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400584
Alex Deucher4d601732010-06-07 18:15:18 -0400585 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
586 if (voltage->voltage != rdev->pm.current_vddc) {
587 radeon_atom_set_voltage(rdev, voltage->voltage);
588 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000589 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400590 }
591 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400592}
593
Alex Deucherdef9ba92010-04-22 12:39:58 -0400594bool r600_gui_idle(struct radeon_device *rdev)
595{
596 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
597 return false;
598 else
599 return true;
600}
601
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500602/* hpd for digital panel detect/disconnect */
603bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
604{
605 bool connected = false;
606
607 if (ASIC_IS_DCE3(rdev)) {
608 switch (hpd) {
609 case RADEON_HPD_1:
610 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
611 connected = true;
612 break;
613 case RADEON_HPD_2:
614 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
615 connected = true;
616 break;
617 case RADEON_HPD_3:
618 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
619 connected = true;
620 break;
621 case RADEON_HPD_4:
622 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
623 connected = true;
624 break;
625 /* DCE 3.2 */
626 case RADEON_HPD_5:
627 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
628 connected = true;
629 break;
630 case RADEON_HPD_6:
631 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
632 connected = true;
633 break;
634 default:
635 break;
636 }
637 } else {
638 switch (hpd) {
639 case RADEON_HPD_1:
640 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
641 connected = true;
642 break;
643 case RADEON_HPD_2:
644 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
645 connected = true;
646 break;
647 case RADEON_HPD_3:
648 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
649 connected = true;
650 break;
651 default:
652 break;
653 }
654 }
655 return connected;
656}
657
658void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500659 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500660{
661 u32 tmp;
662 bool connected = r600_hpd_sense(rdev, hpd);
663
664 if (ASIC_IS_DCE3(rdev)) {
665 switch (hpd) {
666 case RADEON_HPD_1:
667 tmp = RREG32(DC_HPD1_INT_CONTROL);
668 if (connected)
669 tmp &= ~DC_HPDx_INT_POLARITY;
670 else
671 tmp |= DC_HPDx_INT_POLARITY;
672 WREG32(DC_HPD1_INT_CONTROL, tmp);
673 break;
674 case RADEON_HPD_2:
675 tmp = RREG32(DC_HPD2_INT_CONTROL);
676 if (connected)
677 tmp &= ~DC_HPDx_INT_POLARITY;
678 else
679 tmp |= DC_HPDx_INT_POLARITY;
680 WREG32(DC_HPD2_INT_CONTROL, tmp);
681 break;
682 case RADEON_HPD_3:
683 tmp = RREG32(DC_HPD3_INT_CONTROL);
684 if (connected)
685 tmp &= ~DC_HPDx_INT_POLARITY;
686 else
687 tmp |= DC_HPDx_INT_POLARITY;
688 WREG32(DC_HPD3_INT_CONTROL, tmp);
689 break;
690 case RADEON_HPD_4:
691 tmp = RREG32(DC_HPD4_INT_CONTROL);
692 if (connected)
693 tmp &= ~DC_HPDx_INT_POLARITY;
694 else
695 tmp |= DC_HPDx_INT_POLARITY;
696 WREG32(DC_HPD4_INT_CONTROL, tmp);
697 break;
698 case RADEON_HPD_5:
699 tmp = RREG32(DC_HPD5_INT_CONTROL);
700 if (connected)
701 tmp &= ~DC_HPDx_INT_POLARITY;
702 else
703 tmp |= DC_HPDx_INT_POLARITY;
704 WREG32(DC_HPD5_INT_CONTROL, tmp);
705 break;
706 /* DCE 3.2 */
707 case RADEON_HPD_6:
708 tmp = RREG32(DC_HPD6_INT_CONTROL);
709 if (connected)
710 tmp &= ~DC_HPDx_INT_POLARITY;
711 else
712 tmp |= DC_HPDx_INT_POLARITY;
713 WREG32(DC_HPD6_INT_CONTROL, tmp);
714 break;
715 default:
716 break;
717 }
718 } else {
719 switch (hpd) {
720 case RADEON_HPD_1:
721 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
722 if (connected)
723 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
724 else
725 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
726 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
727 break;
728 case RADEON_HPD_2:
729 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
730 if (connected)
731 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
732 else
733 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
734 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
735 break;
736 case RADEON_HPD_3:
737 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
738 if (connected)
739 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
740 else
741 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
742 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
743 break;
744 default:
745 break;
746 }
747 }
748}
749
750void r600_hpd_init(struct radeon_device *rdev)
751{
752 struct drm_device *dev = rdev->ddev;
753 struct drm_connector *connector;
754
755 if (ASIC_IS_DCE3(rdev)) {
756 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
757 if (ASIC_IS_DCE32(rdev))
758 tmp |= DC_HPDx_EN;
759
760 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
761 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
762 switch (radeon_connector->hpd.hpd) {
763 case RADEON_HPD_1:
764 WREG32(DC_HPD1_CONTROL, tmp);
765 rdev->irq.hpd[0] = true;
766 break;
767 case RADEON_HPD_2:
768 WREG32(DC_HPD2_CONTROL, tmp);
769 rdev->irq.hpd[1] = true;
770 break;
771 case RADEON_HPD_3:
772 WREG32(DC_HPD3_CONTROL, tmp);
773 rdev->irq.hpd[2] = true;
774 break;
775 case RADEON_HPD_4:
776 WREG32(DC_HPD4_CONTROL, tmp);
777 rdev->irq.hpd[3] = true;
778 break;
779 /* DCE 3.2 */
780 case RADEON_HPD_5:
781 WREG32(DC_HPD5_CONTROL, tmp);
782 rdev->irq.hpd[4] = true;
783 break;
784 case RADEON_HPD_6:
785 WREG32(DC_HPD6_CONTROL, tmp);
786 rdev->irq.hpd[5] = true;
787 break;
788 default:
789 break;
790 }
791 }
792 } else {
793 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
794 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
795 switch (radeon_connector->hpd.hpd) {
796 case RADEON_HPD_1:
797 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
798 rdev->irq.hpd[0] = true;
799 break;
800 case RADEON_HPD_2:
801 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
802 rdev->irq.hpd[1] = true;
803 break;
804 case RADEON_HPD_3:
805 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
806 rdev->irq.hpd[2] = true;
807 break;
808 default:
809 break;
810 }
811 }
812 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100813 if (rdev->irq.installed)
814 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500815}
816
817void r600_hpd_fini(struct radeon_device *rdev)
818{
819 struct drm_device *dev = rdev->ddev;
820 struct drm_connector *connector;
821
822 if (ASIC_IS_DCE3(rdev)) {
823 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
824 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
825 switch (radeon_connector->hpd.hpd) {
826 case RADEON_HPD_1:
827 WREG32(DC_HPD1_CONTROL, 0);
828 rdev->irq.hpd[0] = false;
829 break;
830 case RADEON_HPD_2:
831 WREG32(DC_HPD2_CONTROL, 0);
832 rdev->irq.hpd[1] = false;
833 break;
834 case RADEON_HPD_3:
835 WREG32(DC_HPD3_CONTROL, 0);
836 rdev->irq.hpd[2] = false;
837 break;
838 case RADEON_HPD_4:
839 WREG32(DC_HPD4_CONTROL, 0);
840 rdev->irq.hpd[3] = false;
841 break;
842 /* DCE 3.2 */
843 case RADEON_HPD_5:
844 WREG32(DC_HPD5_CONTROL, 0);
845 rdev->irq.hpd[4] = false;
846 break;
847 case RADEON_HPD_6:
848 WREG32(DC_HPD6_CONTROL, 0);
849 rdev->irq.hpd[5] = false;
850 break;
851 default:
852 break;
853 }
854 }
855 } else {
856 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
857 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
858 switch (radeon_connector->hpd.hpd) {
859 case RADEON_HPD_1:
860 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
861 rdev->irq.hpd[0] = false;
862 break;
863 case RADEON_HPD_2:
864 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
865 rdev->irq.hpd[1] = false;
866 break;
867 case RADEON_HPD_3:
868 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
869 rdev->irq.hpd[2] = false;
870 break;
871 default:
872 break;
873 }
874 }
875 }
876}
877
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000879 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000881void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000883 unsigned i;
884 u32 tmp;
885
Dave Airlie2e98f102010-02-15 15:54:45 +1000886 /* flush hdp cache so updates hit vram */
Alex Deucher812d0462010-07-26 18:51:53 -0400887 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
888 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
889 u32 tmp;
890
891 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
892 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
893 */
894 WREG32(HDP_DEBUG1, 0);
895 tmp = readl((void __iomem *)ptr);
896 } else
897 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000898
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000899 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
900 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
901 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
902 for (i = 0; i < rdev->usec_timeout; i++) {
903 /* read MC_STATUS */
904 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
905 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
906 if (tmp == 2) {
907 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
908 return;
909 }
910 if (tmp) {
911 return;
912 }
913 udelay(1);
914 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915}
916
Jerome Glisse4aac0472009-09-14 18:29:49 +0200917int r600_pcie_gart_init(struct radeon_device *rdev)
918{
919 int r;
920
921 if (rdev->gart.table.vram.robj) {
922 WARN(1, "R600 PCIE GART already initialized.\n");
923 return 0;
924 }
925 /* Initialize common gart structure */
926 r = radeon_gart_init(rdev);
927 if (r)
928 return r;
929 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
930 return radeon_gart_table_vram_alloc(rdev);
931}
932
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000933int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000935 u32 tmp;
936 int r, i;
937
Jerome Glisse4aac0472009-09-14 18:29:49 +0200938 if (rdev->gart.table.vram.robj == NULL) {
939 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
940 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200942 r = radeon_gart_table_vram_pin(rdev);
943 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000944 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000945 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000946
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000947 /* Setup L2 cache */
948 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
949 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
950 EFFECTIVE_L2_QUEUE_SIZE(7));
951 WREG32(VM_L2_CNTL2, 0);
952 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
953 /* Setup TLB control */
954 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
955 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
956 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
957 ENABLE_WAIT_L2_QUERY;
958 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
959 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
960 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
961 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
962 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
963 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
964 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
965 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
966 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
971 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
972 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200973 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000974 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
975 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
976 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
977 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
978 (u32)(rdev->dummy_page.addr >> 12));
979 for (i = 1; i < 7; i++)
980 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
981
982 r600_pcie_gart_tlb_flush(rdev);
983 rdev->gart.ready = true;
984 return 0;
985}
986
987void r600_pcie_gart_disable(struct radeon_device *rdev)
988{
989 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100990 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000991
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000992 /* Disable all tables */
993 for (i = 0; i < 7; i++)
994 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
995
996 /* Disable L2 cache */
997 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
998 EFFECTIVE_L2_QUEUE_SIZE(7));
999 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1000 /* Setup L1 TLB control */
1001 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1002 ENABLE_WAIT_L2_QUERY;
1003 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1004 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1005 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1006 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1009 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1010 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1011 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1012 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1013 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001017 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001018 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
1019 if (likely(r == 0)) {
1020 radeon_bo_kunmap(rdev->gart.table.vram.robj);
1021 radeon_bo_unpin(rdev->gart.table.vram.robj);
1022 radeon_bo_unreserve(rdev->gart.table.vram.robj);
1023 }
Jerome Glisse4aac0472009-09-14 18:29:49 +02001024 }
1025}
1026
1027void r600_pcie_gart_fini(struct radeon_device *rdev)
1028{
Jerome Glissef9274562010-03-17 14:44:29 +00001029 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001030 r600_pcie_gart_disable(rdev);
1031 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032}
1033
Jerome Glisse1a029b72009-10-06 19:04:30 +02001034void r600_agp_enable(struct radeon_device *rdev)
1035{
1036 u32 tmp;
1037 int i;
1038
1039 /* Setup L2 cache */
1040 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1041 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1042 EFFECTIVE_L2_QUEUE_SIZE(7));
1043 WREG32(VM_L2_CNTL2, 0);
1044 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1045 /* Setup TLB control */
1046 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1047 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1048 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1049 ENABLE_WAIT_L2_QUERY;
1050 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1051 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1052 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1053 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1054 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1055 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1056 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1057 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1058 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1059 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1060 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1061 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1062 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1063 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1064 for (i = 0; i < 7; i++)
1065 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1066}
1067
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001068int r600_mc_wait_for_idle(struct radeon_device *rdev)
1069{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001070 unsigned i;
1071 u32 tmp;
1072
1073 for (i = 0; i < rdev->usec_timeout; i++) {
1074 /* read MC_STATUS */
1075 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1076 if (!tmp)
1077 return 0;
1078 udelay(1);
1079 }
1080 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081}
1082
Jerome Glissea3c19452009-10-01 18:02:13 +02001083static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084{
Jerome Glissea3c19452009-10-01 18:02:13 +02001085 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 u32 tmp;
1087 int i, j;
1088
1089 /* Initialize HDP */
1090 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1091 WREG32((0x2c14 + j), 0x00000000);
1092 WREG32((0x2c18 + j), 0x00000000);
1093 WREG32((0x2c1c + j), 0x00000000);
1094 WREG32((0x2c20 + j), 0x00000000);
1095 WREG32((0x2c24 + j), 0x00000000);
1096 }
1097 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1098
Jerome Glissea3c19452009-10-01 18:02:13 +02001099 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001100 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001101 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001102 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001103 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001104 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001105 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001106 if (rdev->flags & RADEON_IS_AGP) {
1107 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1108 /* VRAM before AGP */
1109 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1110 rdev->mc.vram_start >> 12);
1111 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1112 rdev->mc.gtt_end >> 12);
1113 } else {
1114 /* VRAM after AGP */
1115 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1116 rdev->mc.gtt_start >> 12);
1117 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1118 rdev->mc.vram_end >> 12);
1119 }
1120 } else {
1121 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1122 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1123 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001124 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001125 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001126 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1127 WREG32(MC_VM_FB_LOCATION, tmp);
1128 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1129 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001130 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001131 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001132 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1133 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001134 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1135 } else {
1136 WREG32(MC_VM_AGP_BASE, 0);
1137 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1138 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1139 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001140 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001141 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001142 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001143 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001144 /* we need to own VRAM, so turn off the VGA renderer here
1145 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001146 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001147}
1148
Jerome Glissed594e462010-02-17 21:54:29 +00001149/**
1150 * r600_vram_gtt_location - try to find VRAM & GTT location
1151 * @rdev: radeon device structure holding all necessary informations
1152 * @mc: memory controller structure holding memory informations
1153 *
1154 * Function will place try to place VRAM at same place as in CPU (PCI)
1155 * address space as some GPU seems to have issue when we reprogram at
1156 * different address space.
1157 *
1158 * If there is not enough space to fit the unvisible VRAM after the
1159 * aperture then we limit the VRAM size to the aperture.
1160 *
1161 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1162 * them to be in one from GPU point of view so that we can program GPU to
1163 * catch access outside them (weird GPU policy see ??).
1164 *
1165 * This function will never fails, worst case are limiting VRAM or GTT.
1166 *
1167 * Note: GTT start, end, size should be initialized before calling this
1168 * function on AGP platform.
1169 */
1170void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1171{
1172 u64 size_bf, size_af;
1173
1174 if (mc->mc_vram_size > 0xE0000000) {
1175 /* leave room for at least 512M GTT */
1176 dev_warn(rdev->dev, "limiting VRAM\n");
1177 mc->real_vram_size = 0xE0000000;
1178 mc->mc_vram_size = 0xE0000000;
1179 }
1180 if (rdev->flags & RADEON_IS_AGP) {
1181 size_bf = mc->gtt_start;
1182 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1183 if (size_bf > size_af) {
1184 if (mc->mc_vram_size > size_bf) {
1185 dev_warn(rdev->dev, "limiting VRAM\n");
1186 mc->real_vram_size = size_bf;
1187 mc->mc_vram_size = size_bf;
1188 }
1189 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1190 } else {
1191 if (mc->mc_vram_size > size_af) {
1192 dev_warn(rdev->dev, "limiting VRAM\n");
1193 mc->real_vram_size = size_af;
1194 mc->mc_vram_size = size_af;
1195 }
1196 mc->vram_start = mc->gtt_end;
1197 }
1198 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1199 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1200 mc->mc_vram_size >> 20, mc->vram_start,
1201 mc->vram_end, mc->real_vram_size >> 20);
1202 } else {
1203 u64 base = 0;
1204 if (rdev->flags & RADEON_IS_IGP)
1205 base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
1206 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001207 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001208 radeon_gtt_location(rdev, mc);
1209 }
1210}
1211
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001212int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001213{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001214 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001215 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001216
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001217 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001218 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001219 tmp = RREG32(RAMCFG);
1220 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001222 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001223 chansize = 64;
1224 } else {
1225 chansize = 32;
1226 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001227 tmp = RREG32(CHMAP);
1228 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1229 case 0:
1230 default:
1231 numchan = 1;
1232 break;
1233 case 1:
1234 numchan = 2;
1235 break;
1236 case 2:
1237 numchan = 4;
1238 break;
1239 case 3:
1240 numchan = 8;
1241 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001243 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001244 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001245 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1246 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001247 /* Setup GPU memory space */
1248 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1249 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001250 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001251 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001252
Alex Deucherf8920342010-06-30 12:02:03 -04001253 if (rdev->flags & RADEON_IS_IGP) {
1254 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001255 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001256 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001257 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001258 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259}
1260
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001261/* We doesn't check that the GPU really needs a reset we simply do the
1262 * reset, it's up to the caller to determine if the GPU needs one. We
1263 * might add an helper function to check that.
1264 */
1265int r600_gpu_soft_reset(struct radeon_device *rdev)
1266{
Jerome Glissea3c19452009-10-01 18:02:13 +02001267 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001268 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1269 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1270 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1271 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1272 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1273 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1274 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1275 S_008010_GUI_ACTIVE(1);
1276 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1277 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1278 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1279 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1280 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1281 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1282 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1283 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001284 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001285
Jerome Glisse1a029b72009-10-06 19:04:30 +02001286 dev_info(rdev->dev, "GPU softreset \n");
1287 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1288 RREG32(R_008010_GRBM_STATUS));
1289 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001290 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001291 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1292 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001293 rv515_mc_stop(rdev, &save);
1294 if (r600_mc_wait_for_idle(rdev)) {
1295 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1296 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001297 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001298 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001299 /* Check if any of the rendering block is busy and reset it */
1300 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1301 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001302 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001303 S_008020_SOFT_RESET_DB(1) |
1304 S_008020_SOFT_RESET_CB(1) |
1305 S_008020_SOFT_RESET_PA(1) |
1306 S_008020_SOFT_RESET_SC(1) |
1307 S_008020_SOFT_RESET_SMX(1) |
1308 S_008020_SOFT_RESET_SPI(1) |
1309 S_008020_SOFT_RESET_SX(1) |
1310 S_008020_SOFT_RESET_SH(1) |
1311 S_008020_SOFT_RESET_TC(1) |
1312 S_008020_SOFT_RESET_TA(1) |
1313 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001314 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001315 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001316 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001317 RREG32(R_008020_GRBM_SOFT_RESET);
1318 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001319 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001320 }
1321 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001322 tmp = S_008020_SOFT_RESET_CP(1);
1323 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1324 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001325 RREG32(R_008020_GRBM_SOFT_RESET);
1326 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001327 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001328 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001329 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001330 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1331 RREG32(R_008010_GRBM_STATUS));
1332 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1333 RREG32(R_008014_GRBM_STATUS2));
1334 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1335 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001336 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001337 return 0;
1338}
1339
Jerome Glisse225758d2010-03-09 14:45:10 +00001340bool r600_gpu_is_lockup(struct radeon_device *rdev)
1341{
1342 u32 srbm_status;
1343 u32 grbm_status;
1344 u32 grbm_status2;
1345 int r;
1346
1347 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1348 grbm_status = RREG32(R_008010_GRBM_STATUS);
1349 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1350 if (!G_008010_GUI_ACTIVE(grbm_status)) {
1351 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
1352 return false;
1353 }
1354 /* force CP activities */
1355 r = radeon_ring_lock(rdev, 2);
1356 if (!r) {
1357 /* PACKET2 NOP */
1358 radeon_ring_write(rdev, 0x80000000);
1359 radeon_ring_write(rdev, 0x80000000);
1360 radeon_ring_unlock_commit(rdev);
1361 }
1362 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
1363 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
1364}
1365
Jerome Glissea2d07b72010-03-09 14:45:11 +00001366int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001367{
1368 return r600_gpu_soft_reset(rdev);
1369}
1370
1371static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1372 u32 num_backends,
1373 u32 backend_disable_mask)
1374{
1375 u32 backend_map = 0;
1376 u32 enabled_backends_mask;
1377 u32 enabled_backends_count;
1378 u32 cur_pipe;
1379 u32 swizzle_pipe[R6XX_MAX_PIPES];
1380 u32 cur_backend;
1381 u32 i;
1382
1383 if (num_tile_pipes > R6XX_MAX_PIPES)
1384 num_tile_pipes = R6XX_MAX_PIPES;
1385 if (num_tile_pipes < 1)
1386 num_tile_pipes = 1;
1387 if (num_backends > R6XX_MAX_BACKENDS)
1388 num_backends = R6XX_MAX_BACKENDS;
1389 if (num_backends < 1)
1390 num_backends = 1;
1391
1392 enabled_backends_mask = 0;
1393 enabled_backends_count = 0;
1394 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1395 if (((backend_disable_mask >> i) & 1) == 0) {
1396 enabled_backends_mask |= (1 << i);
1397 ++enabled_backends_count;
1398 }
1399 if (enabled_backends_count == num_backends)
1400 break;
1401 }
1402
1403 if (enabled_backends_count == 0) {
1404 enabled_backends_mask = 1;
1405 enabled_backends_count = 1;
1406 }
1407
1408 if (enabled_backends_count != num_backends)
1409 num_backends = enabled_backends_count;
1410
1411 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1412 switch (num_tile_pipes) {
1413 case 1:
1414 swizzle_pipe[0] = 0;
1415 break;
1416 case 2:
1417 swizzle_pipe[0] = 0;
1418 swizzle_pipe[1] = 1;
1419 break;
1420 case 3:
1421 swizzle_pipe[0] = 0;
1422 swizzle_pipe[1] = 1;
1423 swizzle_pipe[2] = 2;
1424 break;
1425 case 4:
1426 swizzle_pipe[0] = 0;
1427 swizzle_pipe[1] = 1;
1428 swizzle_pipe[2] = 2;
1429 swizzle_pipe[3] = 3;
1430 break;
1431 case 5:
1432 swizzle_pipe[0] = 0;
1433 swizzle_pipe[1] = 1;
1434 swizzle_pipe[2] = 2;
1435 swizzle_pipe[3] = 3;
1436 swizzle_pipe[4] = 4;
1437 break;
1438 case 6:
1439 swizzle_pipe[0] = 0;
1440 swizzle_pipe[1] = 2;
1441 swizzle_pipe[2] = 4;
1442 swizzle_pipe[3] = 5;
1443 swizzle_pipe[4] = 1;
1444 swizzle_pipe[5] = 3;
1445 break;
1446 case 7:
1447 swizzle_pipe[0] = 0;
1448 swizzle_pipe[1] = 2;
1449 swizzle_pipe[2] = 4;
1450 swizzle_pipe[3] = 6;
1451 swizzle_pipe[4] = 1;
1452 swizzle_pipe[5] = 3;
1453 swizzle_pipe[6] = 5;
1454 break;
1455 case 8:
1456 swizzle_pipe[0] = 0;
1457 swizzle_pipe[1] = 2;
1458 swizzle_pipe[2] = 4;
1459 swizzle_pipe[3] = 6;
1460 swizzle_pipe[4] = 1;
1461 swizzle_pipe[5] = 3;
1462 swizzle_pipe[6] = 5;
1463 swizzle_pipe[7] = 7;
1464 break;
1465 }
1466
1467 cur_backend = 0;
1468 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1469 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1470 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1471
1472 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1473
1474 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1475 }
1476
1477 return backend_map;
1478}
1479
1480int r600_count_pipe_bits(uint32_t val)
1481{
1482 int i, ret = 0;
1483
1484 for (i = 0; i < 32; i++) {
1485 ret += val & 1;
1486 val >>= 1;
1487 }
1488 return ret;
1489}
1490
1491void r600_gpu_init(struct radeon_device *rdev)
1492{
1493 u32 tiling_config;
1494 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001495 u32 backend_map;
1496 u32 cc_rb_backend_disable;
1497 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001498 u32 tmp;
1499 int i, j;
1500 u32 sq_config;
1501 u32 sq_gpr_resource_mgmt_1 = 0;
1502 u32 sq_gpr_resource_mgmt_2 = 0;
1503 u32 sq_thread_resource_mgmt = 0;
1504 u32 sq_stack_resource_mgmt_1 = 0;
1505 u32 sq_stack_resource_mgmt_2 = 0;
1506
1507 /* FIXME: implement */
1508 switch (rdev->family) {
1509 case CHIP_R600:
1510 rdev->config.r600.max_pipes = 4;
1511 rdev->config.r600.max_tile_pipes = 8;
1512 rdev->config.r600.max_simds = 4;
1513 rdev->config.r600.max_backends = 4;
1514 rdev->config.r600.max_gprs = 256;
1515 rdev->config.r600.max_threads = 192;
1516 rdev->config.r600.max_stack_entries = 256;
1517 rdev->config.r600.max_hw_contexts = 8;
1518 rdev->config.r600.max_gs_threads = 16;
1519 rdev->config.r600.sx_max_export_size = 128;
1520 rdev->config.r600.sx_max_export_pos_size = 16;
1521 rdev->config.r600.sx_max_export_smx_size = 128;
1522 rdev->config.r600.sq_num_cf_insts = 2;
1523 break;
1524 case CHIP_RV630:
1525 case CHIP_RV635:
1526 rdev->config.r600.max_pipes = 2;
1527 rdev->config.r600.max_tile_pipes = 2;
1528 rdev->config.r600.max_simds = 3;
1529 rdev->config.r600.max_backends = 1;
1530 rdev->config.r600.max_gprs = 128;
1531 rdev->config.r600.max_threads = 192;
1532 rdev->config.r600.max_stack_entries = 128;
1533 rdev->config.r600.max_hw_contexts = 8;
1534 rdev->config.r600.max_gs_threads = 4;
1535 rdev->config.r600.sx_max_export_size = 128;
1536 rdev->config.r600.sx_max_export_pos_size = 16;
1537 rdev->config.r600.sx_max_export_smx_size = 128;
1538 rdev->config.r600.sq_num_cf_insts = 2;
1539 break;
1540 case CHIP_RV610:
1541 case CHIP_RV620:
1542 case CHIP_RS780:
1543 case CHIP_RS880:
1544 rdev->config.r600.max_pipes = 1;
1545 rdev->config.r600.max_tile_pipes = 1;
1546 rdev->config.r600.max_simds = 2;
1547 rdev->config.r600.max_backends = 1;
1548 rdev->config.r600.max_gprs = 128;
1549 rdev->config.r600.max_threads = 192;
1550 rdev->config.r600.max_stack_entries = 128;
1551 rdev->config.r600.max_hw_contexts = 4;
1552 rdev->config.r600.max_gs_threads = 4;
1553 rdev->config.r600.sx_max_export_size = 128;
1554 rdev->config.r600.sx_max_export_pos_size = 16;
1555 rdev->config.r600.sx_max_export_smx_size = 128;
1556 rdev->config.r600.sq_num_cf_insts = 1;
1557 break;
1558 case CHIP_RV670:
1559 rdev->config.r600.max_pipes = 4;
1560 rdev->config.r600.max_tile_pipes = 4;
1561 rdev->config.r600.max_simds = 4;
1562 rdev->config.r600.max_backends = 4;
1563 rdev->config.r600.max_gprs = 192;
1564 rdev->config.r600.max_threads = 192;
1565 rdev->config.r600.max_stack_entries = 256;
1566 rdev->config.r600.max_hw_contexts = 8;
1567 rdev->config.r600.max_gs_threads = 16;
1568 rdev->config.r600.sx_max_export_size = 128;
1569 rdev->config.r600.sx_max_export_pos_size = 16;
1570 rdev->config.r600.sx_max_export_smx_size = 128;
1571 rdev->config.r600.sq_num_cf_insts = 2;
1572 break;
1573 default:
1574 break;
1575 }
1576
1577 /* Initialize HDP */
1578 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1579 WREG32((0x2c14 + j), 0x00000000);
1580 WREG32((0x2c18 + j), 0x00000000);
1581 WREG32((0x2c1c + j), 0x00000000);
1582 WREG32((0x2c20 + j), 0x00000000);
1583 WREG32((0x2c24 + j), 0x00000000);
1584 }
1585
1586 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1587
1588 /* Setup tiling */
1589 tiling_config = 0;
1590 ramcfg = RREG32(RAMCFG);
1591 switch (rdev->config.r600.max_tile_pipes) {
1592 case 1:
1593 tiling_config |= PIPE_TILING(0);
1594 break;
1595 case 2:
1596 tiling_config |= PIPE_TILING(1);
1597 break;
1598 case 4:
1599 tiling_config |= PIPE_TILING(2);
1600 break;
1601 case 8:
1602 tiling_config |= PIPE_TILING(3);
1603 break;
1604 default:
1605 break;
1606 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001607 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001608 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001609 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1610 tiling_config |= GROUP_SIZE(0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001611 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001612 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1613 if (tmp > 3) {
1614 tiling_config |= ROW_TILING(3);
1615 tiling_config |= SAMPLE_SPLIT(3);
1616 } else {
1617 tiling_config |= ROW_TILING(tmp);
1618 tiling_config |= SAMPLE_SPLIT(tmp);
1619 }
1620 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001621
1622 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1623 cc_rb_backend_disable |=
1624 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1625
1626 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1627 cc_gc_shader_pipe_config |=
1628 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1629 cc_gc_shader_pipe_config |=
1630 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1631
1632 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1633 (R6XX_MAX_BACKENDS -
1634 r600_count_pipe_bits((cc_rb_backend_disable &
1635 R6XX_MAX_BACKENDS_MASK) >> 16)),
1636 (cc_rb_backend_disable >> 16));
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001637 rdev->config.r600.tile_config = tiling_config;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001638 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001639 WREG32(GB_TILING_CONFIG, tiling_config);
1640 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1641 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1642
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001643 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001644 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1645 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001646 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001647
Alex Deucherd03f5d52010-02-19 16:22:31 -05001648 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001649 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1650 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1651
1652 /* Setup some CP states */
1653 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1654 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1655
1656 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1657 SYNC_WALKER | SYNC_ALIGNER));
1658 /* Setup various GPU states */
1659 if (rdev->family == CHIP_RV670)
1660 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1661
1662 tmp = RREG32(SX_DEBUG_1);
1663 tmp |= SMX_EVENT_RELEASE;
1664 if ((rdev->family > CHIP_R600))
1665 tmp |= ENABLE_NEW_SMX_ADDRESS;
1666 WREG32(SX_DEBUG_1, tmp);
1667
1668 if (((rdev->family) == CHIP_R600) ||
1669 ((rdev->family) == CHIP_RV630) ||
1670 ((rdev->family) == CHIP_RV610) ||
1671 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001672 ((rdev->family) == CHIP_RS780) ||
1673 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001674 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1675 } else {
1676 WREG32(DB_DEBUG, 0);
1677 }
1678 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1679 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1680
1681 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1682 WREG32(VGT_NUM_INSTANCES, 0);
1683
1684 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1685 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1686
1687 tmp = RREG32(SQ_MS_FIFO_SIZES);
1688 if (((rdev->family) == CHIP_RV610) ||
1689 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001690 ((rdev->family) == CHIP_RS780) ||
1691 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692 tmp = (CACHE_FIFO_SIZE(0xa) |
1693 FETCH_FIFO_HIWATER(0xa) |
1694 DONE_FIFO_HIWATER(0xe0) |
1695 ALU_UPDATE_FIFO_HIWATER(0x8));
1696 } else if (((rdev->family) == CHIP_R600) ||
1697 ((rdev->family) == CHIP_RV630)) {
1698 tmp &= ~DONE_FIFO_HIWATER(0xff);
1699 tmp |= DONE_FIFO_HIWATER(0x4);
1700 }
1701 WREG32(SQ_MS_FIFO_SIZES, tmp);
1702
1703 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1704 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1705 */
1706 sq_config = RREG32(SQ_CONFIG);
1707 sq_config &= ~(PS_PRIO(3) |
1708 VS_PRIO(3) |
1709 GS_PRIO(3) |
1710 ES_PRIO(3));
1711 sq_config |= (DX9_CONSTS |
1712 VC_ENABLE |
1713 PS_PRIO(0) |
1714 VS_PRIO(1) |
1715 GS_PRIO(2) |
1716 ES_PRIO(3));
1717
1718 if ((rdev->family) == CHIP_R600) {
1719 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1720 NUM_VS_GPRS(124) |
1721 NUM_CLAUSE_TEMP_GPRS(4));
1722 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1723 NUM_ES_GPRS(0));
1724 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1725 NUM_VS_THREADS(48) |
1726 NUM_GS_THREADS(4) |
1727 NUM_ES_THREADS(4));
1728 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1729 NUM_VS_STACK_ENTRIES(128));
1730 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1731 NUM_ES_STACK_ENTRIES(0));
1732 } else if (((rdev->family) == CHIP_RV610) ||
1733 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001734 ((rdev->family) == CHIP_RS780) ||
1735 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001736 /* no vertex cache */
1737 sq_config &= ~VC_ENABLE;
1738
1739 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1740 NUM_VS_GPRS(44) |
1741 NUM_CLAUSE_TEMP_GPRS(2));
1742 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1743 NUM_ES_GPRS(17));
1744 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1745 NUM_VS_THREADS(78) |
1746 NUM_GS_THREADS(4) |
1747 NUM_ES_THREADS(31));
1748 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1749 NUM_VS_STACK_ENTRIES(40));
1750 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1751 NUM_ES_STACK_ENTRIES(16));
1752 } else if (((rdev->family) == CHIP_RV630) ||
1753 ((rdev->family) == CHIP_RV635)) {
1754 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1755 NUM_VS_GPRS(44) |
1756 NUM_CLAUSE_TEMP_GPRS(2));
1757 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1758 NUM_ES_GPRS(18));
1759 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1760 NUM_VS_THREADS(78) |
1761 NUM_GS_THREADS(4) |
1762 NUM_ES_THREADS(31));
1763 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1764 NUM_VS_STACK_ENTRIES(40));
1765 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1766 NUM_ES_STACK_ENTRIES(16));
1767 } else if ((rdev->family) == CHIP_RV670) {
1768 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1769 NUM_VS_GPRS(44) |
1770 NUM_CLAUSE_TEMP_GPRS(2));
1771 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1772 NUM_ES_GPRS(17));
1773 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1774 NUM_VS_THREADS(78) |
1775 NUM_GS_THREADS(4) |
1776 NUM_ES_THREADS(31));
1777 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1778 NUM_VS_STACK_ENTRIES(64));
1779 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1780 NUM_ES_STACK_ENTRIES(64));
1781 }
1782
1783 WREG32(SQ_CONFIG, sq_config);
1784 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1785 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1786 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1787 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1788 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1789
1790 if (((rdev->family) == CHIP_RV610) ||
1791 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001792 ((rdev->family) == CHIP_RS780) ||
1793 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001794 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1795 } else {
1796 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1797 }
1798
1799 /* More default values. 2D/3D driver should adjust as needed */
1800 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1801 S1_X(0x4) | S1_Y(0xc)));
1802 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1803 S1_X(0x2) | S1_Y(0x2) |
1804 S2_X(0xa) | S2_Y(0x6) |
1805 S3_X(0x6) | S3_Y(0xa)));
1806 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1807 S1_X(0x4) | S1_Y(0xc) |
1808 S2_X(0x1) | S2_Y(0x6) |
1809 S3_X(0xa) | S3_Y(0xe)));
1810 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1811 S5_X(0x0) | S5_Y(0x0) |
1812 S6_X(0xb) | S6_Y(0x4) |
1813 S7_X(0x7) | S7_Y(0x8)));
1814
1815 WREG32(VGT_STRMOUT_EN, 0);
1816 tmp = rdev->config.r600.max_pipes * 16;
1817 switch (rdev->family) {
1818 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001819 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001820 case CHIP_RS780:
1821 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001822 tmp += 32;
1823 break;
1824 case CHIP_RV670:
1825 tmp += 128;
1826 break;
1827 default:
1828 break;
1829 }
1830 if (tmp > 256) {
1831 tmp = 256;
1832 }
1833 WREG32(VGT_ES_PER_GS, 128);
1834 WREG32(VGT_GS_PER_ES, tmp);
1835 WREG32(VGT_GS_PER_VS, 2);
1836 WREG32(VGT_GS_VERTEX_REUSE, 16);
1837
1838 /* more default values. 2D/3D driver should adjust as needed */
1839 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1840 WREG32(VGT_STRMOUT_EN, 0);
1841 WREG32(SX_MISC, 0);
1842 WREG32(PA_SC_MODE_CNTL, 0);
1843 WREG32(PA_SC_AA_CONFIG, 0);
1844 WREG32(PA_SC_LINE_STIPPLE, 0);
1845 WREG32(SPI_INPUT_Z, 0);
1846 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1847 WREG32(CB_COLOR7_FRAG, 0);
1848
1849 /* Clear render buffer base addresses */
1850 WREG32(CB_COLOR0_BASE, 0);
1851 WREG32(CB_COLOR1_BASE, 0);
1852 WREG32(CB_COLOR2_BASE, 0);
1853 WREG32(CB_COLOR3_BASE, 0);
1854 WREG32(CB_COLOR4_BASE, 0);
1855 WREG32(CB_COLOR5_BASE, 0);
1856 WREG32(CB_COLOR6_BASE, 0);
1857 WREG32(CB_COLOR7_BASE, 0);
1858 WREG32(CB_COLOR7_FRAG, 0);
1859
1860 switch (rdev->family) {
1861 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001862 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001863 case CHIP_RS780:
1864 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001865 tmp = TC_L2_SIZE(8);
1866 break;
1867 case CHIP_RV630:
1868 case CHIP_RV635:
1869 tmp = TC_L2_SIZE(4);
1870 break;
1871 case CHIP_R600:
1872 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1873 break;
1874 default:
1875 tmp = TC_L2_SIZE(0);
1876 break;
1877 }
1878 WREG32(TC_CNTL, tmp);
1879
1880 tmp = RREG32(HDP_HOST_PATH_CNTL);
1881 WREG32(HDP_HOST_PATH_CNTL, tmp);
1882
1883 tmp = RREG32(ARB_POP);
1884 tmp |= ENABLE_TC128;
1885 WREG32(ARB_POP, tmp);
1886
1887 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1888 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1889 NUM_CLIP_SEQ(3)));
1890 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1891}
1892
1893
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001894/*
1895 * Indirect registers accessor
1896 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001897u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001899 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001900
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001901 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1902 (void)RREG32(PCIE_PORT_INDEX);
1903 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001904 return r;
1905}
1906
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001907void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001908{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001909 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1910 (void)RREG32(PCIE_PORT_INDEX);
1911 WREG32(PCIE_PORT_DATA, (v));
1912 (void)RREG32(PCIE_PORT_DATA);
1913}
1914
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001915/*
1916 * CP & Ring
1917 */
1918void r600_cp_stop(struct radeon_device *rdev)
1919{
1920 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001921 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001922}
1923
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001924int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001925{
1926 struct platform_device *pdev;
1927 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001928 const char *rlc_chip_name;
1929 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001930 char fw_name[30];
1931 int err;
1932
1933 DRM_DEBUG("\n");
1934
1935 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1936 err = IS_ERR(pdev);
1937 if (err) {
1938 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1939 return -EINVAL;
1940 }
1941
1942 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001943 case CHIP_R600:
1944 chip_name = "R600";
1945 rlc_chip_name = "R600";
1946 break;
1947 case CHIP_RV610:
1948 chip_name = "RV610";
1949 rlc_chip_name = "R600";
1950 break;
1951 case CHIP_RV630:
1952 chip_name = "RV630";
1953 rlc_chip_name = "R600";
1954 break;
1955 case CHIP_RV620:
1956 chip_name = "RV620";
1957 rlc_chip_name = "R600";
1958 break;
1959 case CHIP_RV635:
1960 chip_name = "RV635";
1961 rlc_chip_name = "R600";
1962 break;
1963 case CHIP_RV670:
1964 chip_name = "RV670";
1965 rlc_chip_name = "R600";
1966 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001967 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001968 case CHIP_RS880:
1969 chip_name = "RS780";
1970 rlc_chip_name = "R600";
1971 break;
1972 case CHIP_RV770:
1973 chip_name = "RV770";
1974 rlc_chip_name = "R700";
1975 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001976 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001977 case CHIP_RV740:
1978 chip_name = "RV730";
1979 rlc_chip_name = "R700";
1980 break;
1981 case CHIP_RV710:
1982 chip_name = "RV710";
1983 rlc_chip_name = "R700";
1984 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001985 case CHIP_CEDAR:
1986 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001987 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001988 break;
1989 case CHIP_REDWOOD:
1990 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001991 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001992 break;
1993 case CHIP_JUNIPER:
1994 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001995 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001996 break;
1997 case CHIP_CYPRESS:
1998 case CHIP_HEMLOCK:
1999 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002000 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002001 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002002 default: BUG();
2003 }
2004
Alex Deucherfe251e22010-03-24 13:36:43 -04002005 if (rdev->family >= CHIP_CEDAR) {
2006 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2007 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002008 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002009 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002010 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2011 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002012 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002013 } else {
2014 pfp_req_size = PFP_UCODE_SIZE * 4;
2015 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002016 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002017 }
2018
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002019 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002020
2021 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2022 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2023 if (err)
2024 goto out;
2025 if (rdev->pfp_fw->size != pfp_req_size) {
2026 printk(KERN_ERR
2027 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2028 rdev->pfp_fw->size, fw_name);
2029 err = -EINVAL;
2030 goto out;
2031 }
2032
2033 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2034 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2035 if (err)
2036 goto out;
2037 if (rdev->me_fw->size != me_req_size) {
2038 printk(KERN_ERR
2039 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2040 rdev->me_fw->size, fw_name);
2041 err = -EINVAL;
2042 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002043
2044 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2045 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2046 if (err)
2047 goto out;
2048 if (rdev->rlc_fw->size != rlc_req_size) {
2049 printk(KERN_ERR
2050 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2051 rdev->rlc_fw->size, fw_name);
2052 err = -EINVAL;
2053 }
2054
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002055out:
2056 platform_device_unregister(pdev);
2057
2058 if (err) {
2059 if (err != -EINVAL)
2060 printk(KERN_ERR
2061 "r600_cp: Failed to load firmware \"%s\"\n",
2062 fw_name);
2063 release_firmware(rdev->pfp_fw);
2064 rdev->pfp_fw = NULL;
2065 release_firmware(rdev->me_fw);
2066 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002067 release_firmware(rdev->rlc_fw);
2068 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002069 }
2070 return err;
2071}
2072
2073static int r600_cp_load_microcode(struct radeon_device *rdev)
2074{
2075 const __be32 *fw_data;
2076 int i;
2077
2078 if (!rdev->me_fw || !rdev->pfp_fw)
2079 return -EINVAL;
2080
2081 r600_cp_stop(rdev);
2082
2083 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2084
2085 /* Reset cp */
2086 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2087 RREG32(GRBM_SOFT_RESET);
2088 mdelay(15);
2089 WREG32(GRBM_SOFT_RESET, 0);
2090
2091 WREG32(CP_ME_RAM_WADDR, 0);
2092
2093 fw_data = (const __be32 *)rdev->me_fw->data;
2094 WREG32(CP_ME_RAM_WADDR, 0);
2095 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2096 WREG32(CP_ME_RAM_DATA,
2097 be32_to_cpup(fw_data++));
2098
2099 fw_data = (const __be32 *)rdev->pfp_fw->data;
2100 WREG32(CP_PFP_UCODE_ADDR, 0);
2101 for (i = 0; i < PFP_UCODE_SIZE; i++)
2102 WREG32(CP_PFP_UCODE_DATA,
2103 be32_to_cpup(fw_data++));
2104
2105 WREG32(CP_PFP_UCODE_ADDR, 0);
2106 WREG32(CP_ME_RAM_WADDR, 0);
2107 WREG32(CP_ME_RAM_RADDR, 0);
2108 return 0;
2109}
2110
2111int r600_cp_start(struct radeon_device *rdev)
2112{
2113 int r;
2114 uint32_t cp_me;
2115
2116 r = radeon_ring_lock(rdev, 7);
2117 if (r) {
2118 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2119 return r;
2120 }
2121 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
2122 radeon_ring_write(rdev, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002123 if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002124 radeon_ring_write(rdev, 0x0);
2125 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002126 } else {
2127 radeon_ring_write(rdev, 0x3);
2128 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002129 }
2130 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2131 radeon_ring_write(rdev, 0);
2132 radeon_ring_write(rdev, 0);
2133 radeon_ring_unlock_commit(rdev);
2134
2135 cp_me = 0xff;
2136 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2137 return 0;
2138}
2139
2140int r600_cp_resume(struct radeon_device *rdev)
2141{
2142 u32 tmp;
2143 u32 rb_bufsz;
2144 int r;
2145
2146 /* Reset cp */
2147 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2148 RREG32(GRBM_SOFT_RESET);
2149 mdelay(15);
2150 WREG32(GRBM_SOFT_RESET, 0);
2151
2152 /* Set ring buffer size */
2153 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002154 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002155#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002156 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002157#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002158 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002159 WREG32(CP_SEM_WAIT_TIMER, 0x4);
2160
2161 /* Set the write pointer delay */
2162 WREG32(CP_RB_WPTR_DELAY, 0);
2163
2164 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002165 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2166 WREG32(CP_RB_RPTR_WR, 0);
2167 WREG32(CP_RB_WPTR, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04002168
2169 /* set the wb address whether it's enabled or not */
2170 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
2171 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2172 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2173
2174 if (rdev->wb.enabled)
2175 WREG32(SCRATCH_UMSK, 0xff);
2176 else {
2177 tmp |= RB_NO_UPDATE;
2178 WREG32(SCRATCH_UMSK, 0);
2179 }
2180
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002181 mdelay(1);
2182 WREG32(CP_RB_CNTL, tmp);
2183
2184 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
2185 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2186
2187 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2188 rdev->cp.wptr = RREG32(CP_RB_WPTR);
2189
2190 r600_cp_start(rdev);
2191 rdev->cp.ready = true;
2192 r = radeon_ring_test(rdev);
2193 if (r) {
2194 rdev->cp.ready = false;
2195 return r;
2196 }
2197 return 0;
2198}
2199
2200void r600_cp_commit(struct radeon_device *rdev)
2201{
2202 WREG32(CP_RB_WPTR, rdev->cp.wptr);
2203 (void)RREG32(CP_RB_WPTR);
2204}
2205
2206void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
2207{
2208 u32 rb_bufsz;
2209
2210 /* Align ring size */
2211 rb_bufsz = drm_order(ring_size / 8);
2212 ring_size = (1 << (rb_bufsz + 1)) * 4;
2213 rdev->cp.ring_size = ring_size;
2214 rdev->cp.align_mask = 16 - 1;
2215}
2216
Jerome Glisse655efd32010-02-02 11:51:45 +01002217void r600_cp_fini(struct radeon_device *rdev)
2218{
2219 r600_cp_stop(rdev);
2220 radeon_ring_fini(rdev);
2221}
2222
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002223
2224/*
2225 * GPU scratch registers helpers function.
2226 */
2227void r600_scratch_init(struct radeon_device *rdev)
2228{
2229 int i;
2230
2231 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002232 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002233 for (i = 0; i < rdev->scratch.num_reg; i++) {
2234 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002235 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002236 }
2237}
2238
2239int r600_ring_test(struct radeon_device *rdev)
2240{
2241 uint32_t scratch;
2242 uint32_t tmp = 0;
2243 unsigned i;
2244 int r;
2245
2246 r = radeon_scratch_get(rdev, &scratch);
2247 if (r) {
2248 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2249 return r;
2250 }
2251 WREG32(scratch, 0xCAFEDEAD);
2252 r = radeon_ring_lock(rdev, 3);
2253 if (r) {
2254 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2255 radeon_scratch_free(rdev, scratch);
2256 return r;
2257 }
2258 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2259 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2260 radeon_ring_write(rdev, 0xDEADBEEF);
2261 radeon_ring_unlock_commit(rdev);
2262 for (i = 0; i < rdev->usec_timeout; i++) {
2263 tmp = RREG32(scratch);
2264 if (tmp == 0xDEADBEEF)
2265 break;
2266 DRM_UDELAY(1);
2267 }
2268 if (i < rdev->usec_timeout) {
2269 DRM_INFO("ring test succeeded in %d usecs\n", i);
2270 } else {
2271 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
2272 scratch, tmp);
2273 r = -EINVAL;
2274 }
2275 radeon_scratch_free(rdev, scratch);
2276 return r;
2277}
2278
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002279void r600_fence_ring_emit(struct radeon_device *rdev,
2280 struct radeon_fence *fence)
2281{
Alex Deucherd0f8a852010-09-04 05:04:34 -04002282 if (rdev->wb.use_event) {
2283 u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
2284 (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
2285 /* EVENT_WRITE_EOP - flush caches, send int */
2286 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2287 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2288 radeon_ring_write(rdev, addr & 0xffffffff);
2289 radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2290 radeon_ring_write(rdev, fence->seq);
2291 radeon_ring_write(rdev, 0);
2292 } else {
2293 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2294 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2295 /* wait for 3D idle clean */
2296 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2297 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2298 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2299 /* Emit fence sequence & fire IRQ */
2300 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2301 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2302 radeon_ring_write(rdev, fence->seq);
2303 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2304 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2305 radeon_ring_write(rdev, RB_INT_STAT);
2306 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002307}
2308
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002309int r600_copy_blit(struct radeon_device *rdev,
2310 uint64_t src_offset, uint64_t dst_offset,
2311 unsigned num_pages, struct radeon_fence *fence)
2312{
Jerome Glisseff82f052010-01-22 15:19:00 +01002313 int r;
2314
2315 mutex_lock(&rdev->r600_blit.mutex);
2316 rdev->r600_blit.vb_ib = NULL;
2317 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
2318 if (r) {
2319 if (rdev->r600_blit.vb_ib)
2320 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2321 mutex_unlock(&rdev->r600_blit.mutex);
2322 return r;
2323 }
Matt Turnera77f1712009-10-14 00:34:41 -04002324 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002325 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002326 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002327 return 0;
2328}
2329
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002330int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2331 uint32_t tiling_flags, uint32_t pitch,
2332 uint32_t offset, uint32_t obj_size)
2333{
2334 /* FIXME: implement */
2335 return 0;
2336}
2337
2338void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2339{
2340 /* FIXME: implement */
2341}
2342
2343
2344bool r600_card_posted(struct radeon_device *rdev)
2345{
2346 uint32_t reg;
2347
2348 /* first check CRTCs */
2349 reg = RREG32(D1CRTC_CONTROL) |
2350 RREG32(D2CRTC_CONTROL);
2351 if (reg & CRTC_EN)
2352 return true;
2353
2354 /* then check MEM_SIZE, in case the crtcs are off */
2355 if (RREG32(CONFIG_MEMSIZE))
2356 return true;
2357
2358 return false;
2359}
2360
Dave Airliefc30b8e2009-09-18 15:19:37 +10002361int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002362{
2363 int r;
2364
Alex Deucher779720a2009-12-09 19:31:44 -05002365 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2366 r = r600_init_microcode(rdev);
2367 if (r) {
2368 DRM_ERROR("Failed to load firmware!\n");
2369 return r;
2370 }
2371 }
2372
Jerome Glissea3c19452009-10-01 18:02:13 +02002373 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002374 if (rdev->flags & RADEON_IS_AGP) {
2375 r600_agp_enable(rdev);
2376 } else {
2377 r = r600_pcie_gart_enable(rdev);
2378 if (r)
2379 return r;
2380 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002381 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002382 r = r600_blit_init(rdev);
2383 if (r) {
2384 r600_blit_fini(rdev);
2385 rdev->asic->copy = NULL;
2386 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2387 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002388
Alex Deucher724c80e2010-08-27 18:25:25 -04002389 /* allocate wb buffer */
2390 r = radeon_wb_init(rdev);
2391 if (r)
2392 return r;
2393
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002394 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002395 r = r600_irq_init(rdev);
2396 if (r) {
2397 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2398 radeon_irq_kms_fini(rdev);
2399 return r;
2400 }
2401 r600_irq_set(rdev);
2402
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002403 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2404 if (r)
2405 return r;
2406 r = r600_cp_load_microcode(rdev);
2407 if (r)
2408 return r;
2409 r = r600_cp_resume(rdev);
2410 if (r)
2411 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002412
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002413 return 0;
2414}
2415
Dave Airlie28d52042009-09-21 14:33:58 +10002416void r600_vga_set_state(struct radeon_device *rdev, bool state)
2417{
2418 uint32_t temp;
2419
2420 temp = RREG32(CONFIG_CNTL);
2421 if (state == false) {
2422 temp &= ~(1<<0);
2423 temp |= (1<<1);
2424 } else {
2425 temp &= ~(1<<1);
2426 }
2427 WREG32(CONFIG_CNTL, temp);
2428}
2429
Dave Airliefc30b8e2009-09-18 15:19:37 +10002430int r600_resume(struct radeon_device *rdev)
2431{
2432 int r;
2433
Jerome Glisse1a029b72009-10-06 19:04:30 +02002434 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2435 * posting will perform necessary task to bring back GPU into good
2436 * shape.
2437 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002438 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002439 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002440
2441 r = r600_startup(rdev);
2442 if (r) {
2443 DRM_ERROR("r600 startup failed on resume\n");
2444 return r;
2445 }
2446
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002447 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002448 if (r) {
2449 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
2450 return r;
2451 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002452
2453 r = r600_audio_init(rdev);
2454 if (r) {
2455 DRM_ERROR("radeon: audio resume failed\n");
2456 return r;
2457 }
2458
Dave Airliefc30b8e2009-09-18 15:19:37 +10002459 return r;
2460}
2461
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002462int r600_suspend(struct radeon_device *rdev)
2463{
Jerome Glisse4c788672009-11-20 14:29:23 +01002464 int r;
2465
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002466 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002467 /* FIXME: we should wait for ring to be empty */
2468 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002469 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002470 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002471 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002472 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002473 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002474 if (rdev->r600_blit.shader_obj) {
2475 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2476 if (!r) {
2477 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2478 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2479 }
2480 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002481 return 0;
2482}
2483
2484/* Plan is to move initialization in that function and use
2485 * helper function so that radeon_device_init pretty much
2486 * do nothing more than calling asic specific function. This
2487 * should also allow to remove a bunch of callback function
2488 * like vram_info.
2489 */
2490int r600_init(struct radeon_device *rdev)
2491{
2492 int r;
2493
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002494 r = radeon_dummy_page_init(rdev);
2495 if (r)
2496 return r;
2497 if (r600_debugfs_mc_info_init(rdev)) {
2498 DRM_ERROR("Failed to register debugfs file for mc !\n");
2499 }
2500 /* This don't do much */
2501 r = radeon_gem_init(rdev);
2502 if (r)
2503 return r;
2504 /* Read BIOS */
2505 if (!radeon_get_bios(rdev)) {
2506 if (ASIC_IS_AVIVO(rdev))
2507 return -EINVAL;
2508 }
2509 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002510 if (!rdev->is_atom_bios) {
2511 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002512 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002513 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002514 r = radeon_atombios_init(rdev);
2515 if (r)
2516 return r;
2517 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10002518 if (!r600_card_posted(rdev)) {
2519 if (!rdev->bios) {
2520 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2521 return -EINVAL;
2522 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002523 DRM_INFO("GPU not posted. posting now...\n");
2524 atom_asic_init(rdev->mode_info.atom_context);
2525 }
2526 /* Initialize scratch registers */
2527 r600_scratch_init(rdev);
2528 /* Initialize surface registers */
2529 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002530 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002531 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002532 /* Fence driver */
2533 r = radeon_fence_driver_init(rdev);
2534 if (r)
2535 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002536 if (rdev->flags & RADEON_IS_AGP) {
2537 r = radeon_agp_init(rdev);
2538 if (r)
2539 radeon_agp_disable(rdev);
2540 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002541 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002542 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002543 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002544 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002545 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002546 if (r)
2547 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002548
2549 r = radeon_irq_kms_init(rdev);
2550 if (r)
2551 return r;
2552
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002553 rdev->cp.ring_obj = NULL;
2554 r600_ring_init(rdev, 1024 * 1024);
2555
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002556 rdev->ih.ring_obj = NULL;
2557 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002558
Jerome Glisse4aac0472009-09-14 18:29:49 +02002559 r = r600_pcie_gart_init(rdev);
2560 if (r)
2561 return r;
2562
Alex Deucher779720a2009-12-09 19:31:44 -05002563 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002564 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002565 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002566 dev_err(rdev->dev, "disabling GPU acceleration\n");
2567 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002568 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002569 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002570 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002571 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002572 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002573 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002574 if (rdev->accel_working) {
2575 r = radeon_ib_pool_init(rdev);
2576 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002577 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002578 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002579 } else {
2580 r = r600_ib_test(rdev);
2581 if (r) {
2582 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2583 rdev->accel_working = false;
2584 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002585 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002586 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002587
2588 r = r600_audio_init(rdev);
2589 if (r)
2590 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002591 return 0;
2592}
2593
2594void r600_fini(struct radeon_device *rdev)
2595{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002596 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002597 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002598 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002599 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002600 radeon_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002601 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002602 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002603 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002604 radeon_gem_fini(rdev);
2605 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002606 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002607 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002608 kfree(rdev->bios);
2609 rdev->bios = NULL;
2610 radeon_dummy_page_fini(rdev);
2611}
2612
2613
2614/*
2615 * CS stuff
2616 */
2617void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2618{
2619 /* FIXME: implement */
2620 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2621 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2622 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2623 radeon_ring_write(rdev, ib->length_dw);
2624}
2625
2626int r600_ib_test(struct radeon_device *rdev)
2627{
2628 struct radeon_ib *ib;
2629 uint32_t scratch;
2630 uint32_t tmp = 0;
2631 unsigned i;
2632 int r;
2633
2634 r = radeon_scratch_get(rdev, &scratch);
2635 if (r) {
2636 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2637 return r;
2638 }
2639 WREG32(scratch, 0xCAFEDEAD);
2640 r = radeon_ib_get(rdev, &ib);
2641 if (r) {
2642 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2643 return r;
2644 }
2645 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2646 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2647 ib->ptr[2] = 0xDEADBEEF;
2648 ib->ptr[3] = PACKET2(0);
2649 ib->ptr[4] = PACKET2(0);
2650 ib->ptr[5] = PACKET2(0);
2651 ib->ptr[6] = PACKET2(0);
2652 ib->ptr[7] = PACKET2(0);
2653 ib->ptr[8] = PACKET2(0);
2654 ib->ptr[9] = PACKET2(0);
2655 ib->ptr[10] = PACKET2(0);
2656 ib->ptr[11] = PACKET2(0);
2657 ib->ptr[12] = PACKET2(0);
2658 ib->ptr[13] = PACKET2(0);
2659 ib->ptr[14] = PACKET2(0);
2660 ib->ptr[15] = PACKET2(0);
2661 ib->length_dw = 16;
2662 r = radeon_ib_schedule(rdev, ib);
2663 if (r) {
2664 radeon_scratch_free(rdev, scratch);
2665 radeon_ib_free(rdev, &ib);
2666 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2667 return r;
2668 }
2669 r = radeon_fence_wait(ib->fence, false);
2670 if (r) {
2671 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2672 return r;
2673 }
2674 for (i = 0; i < rdev->usec_timeout; i++) {
2675 tmp = RREG32(scratch);
2676 if (tmp == 0xDEADBEEF)
2677 break;
2678 DRM_UDELAY(1);
2679 }
2680 if (i < rdev->usec_timeout) {
2681 DRM_INFO("ib test succeeded in %u usecs\n", i);
2682 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002683 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002684 scratch, tmp);
2685 r = -EINVAL;
2686 }
2687 radeon_scratch_free(rdev, scratch);
2688 radeon_ib_free(rdev, &ib);
2689 return r;
2690}
2691
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002692/*
2693 * Interrupts
2694 *
2695 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2696 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2697 * writing to the ring and the GPU consuming, the GPU writes to the ring
2698 * and host consumes. As the host irq handler processes interrupts, it
2699 * increments the rptr. When the rptr catches up with the wptr, all the
2700 * current interrupts have been processed.
2701 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002702
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002703void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2704{
2705 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002706
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002707 /* Align ring size */
2708 rb_bufsz = drm_order(ring_size / 4);
2709 ring_size = (1 << rb_bufsz) * 4;
2710 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002711 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2712 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002713}
2714
Jerome Glisse0c452492010-01-15 14:44:37 +01002715static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002716{
2717 int r;
2718
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002719 /* Allocate ring buffer */
2720 if (rdev->ih.ring_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002721 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
2722 true,
2723 RADEON_GEM_DOMAIN_GTT,
2724 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002725 if (r) {
2726 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2727 return r;
2728 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002729 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2730 if (unlikely(r != 0))
2731 return r;
2732 r = radeon_bo_pin(rdev->ih.ring_obj,
2733 RADEON_GEM_DOMAIN_GTT,
2734 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002735 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002736 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002737 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2738 return r;
2739 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002740 r = radeon_bo_kmap(rdev->ih.ring_obj,
2741 (void **)&rdev->ih.ring);
2742 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002743 if (r) {
2744 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2745 return r;
2746 }
2747 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002748 return 0;
2749}
2750
2751static void r600_ih_ring_fini(struct radeon_device *rdev)
2752{
Jerome Glisse4c788672009-11-20 14:29:23 +01002753 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002754 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002755 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2756 if (likely(r == 0)) {
2757 radeon_bo_kunmap(rdev->ih.ring_obj);
2758 radeon_bo_unpin(rdev->ih.ring_obj);
2759 radeon_bo_unreserve(rdev->ih.ring_obj);
2760 }
2761 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002762 rdev->ih.ring = NULL;
2763 rdev->ih.ring_obj = NULL;
2764 }
2765}
2766
Alex Deucher45f9a392010-03-24 13:55:51 -04002767void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002768{
2769
Alex Deucher45f9a392010-03-24 13:55:51 -04002770 if ((rdev->family >= CHIP_RV770) &&
2771 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002772 /* r7xx asics need to soft reset RLC before halting */
2773 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2774 RREG32(SRBM_SOFT_RESET);
2775 udelay(15000);
2776 WREG32(SRBM_SOFT_RESET, 0);
2777 RREG32(SRBM_SOFT_RESET);
2778 }
2779
2780 WREG32(RLC_CNTL, 0);
2781}
2782
2783static void r600_rlc_start(struct radeon_device *rdev)
2784{
2785 WREG32(RLC_CNTL, RLC_ENABLE);
2786}
2787
2788static int r600_rlc_init(struct radeon_device *rdev)
2789{
2790 u32 i;
2791 const __be32 *fw_data;
2792
2793 if (!rdev->rlc_fw)
2794 return -EINVAL;
2795
2796 r600_rlc_stop(rdev);
2797
2798 WREG32(RLC_HB_BASE, 0);
2799 WREG32(RLC_HB_CNTL, 0);
2800 WREG32(RLC_HB_RPTR, 0);
2801 WREG32(RLC_HB_WPTR, 0);
2802 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2803 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2804 WREG32(RLC_MC_CNTL, 0);
2805 WREG32(RLC_UCODE_CNTL, 0);
2806
2807 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher45f9a392010-03-24 13:55:51 -04002808 if (rdev->family >= CHIP_CEDAR) {
2809 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2810 WREG32(RLC_UCODE_ADDR, i);
2811 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2812 }
2813 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002814 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2815 WREG32(RLC_UCODE_ADDR, i);
2816 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2817 }
2818 } else {
2819 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2820 WREG32(RLC_UCODE_ADDR, i);
2821 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2822 }
2823 }
2824 WREG32(RLC_UCODE_ADDR, 0);
2825
2826 r600_rlc_start(rdev);
2827
2828 return 0;
2829}
2830
2831static void r600_enable_interrupts(struct radeon_device *rdev)
2832{
2833 u32 ih_cntl = RREG32(IH_CNTL);
2834 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2835
2836 ih_cntl |= ENABLE_INTR;
2837 ih_rb_cntl |= IH_RB_ENABLE;
2838 WREG32(IH_CNTL, ih_cntl);
2839 WREG32(IH_RB_CNTL, ih_rb_cntl);
2840 rdev->ih.enabled = true;
2841}
2842
Alex Deucher45f9a392010-03-24 13:55:51 -04002843void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002844{
2845 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2846 u32 ih_cntl = RREG32(IH_CNTL);
2847
2848 ih_rb_cntl &= ~IH_RB_ENABLE;
2849 ih_cntl &= ~ENABLE_INTR;
2850 WREG32(IH_RB_CNTL, ih_rb_cntl);
2851 WREG32(IH_CNTL, ih_cntl);
2852 /* set rptr, wptr to 0 */
2853 WREG32(IH_RB_RPTR, 0);
2854 WREG32(IH_RB_WPTR, 0);
2855 rdev->ih.enabled = false;
2856 rdev->ih.wptr = 0;
2857 rdev->ih.rptr = 0;
2858}
2859
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002860static void r600_disable_interrupt_state(struct radeon_device *rdev)
2861{
2862 u32 tmp;
2863
2864 WREG32(CP_INT_CNTL, 0);
2865 WREG32(GRBM_INT_CNTL, 0);
2866 WREG32(DxMODE_INT_MASK, 0);
2867 if (ASIC_IS_DCE3(rdev)) {
2868 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2869 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2870 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2871 WREG32(DC_HPD1_INT_CONTROL, tmp);
2872 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2873 WREG32(DC_HPD2_INT_CONTROL, tmp);
2874 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2875 WREG32(DC_HPD3_INT_CONTROL, tmp);
2876 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2877 WREG32(DC_HPD4_INT_CONTROL, tmp);
2878 if (ASIC_IS_DCE32(rdev)) {
2879 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002880 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002881 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002882 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002883 }
2884 } else {
2885 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2886 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2887 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002888 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002889 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002890 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002891 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002892 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002893 }
2894}
2895
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002896int r600_irq_init(struct radeon_device *rdev)
2897{
2898 int ret = 0;
2899 int rb_bufsz;
2900 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2901
2902 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002903 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002904 if (ret)
2905 return ret;
2906
2907 /* disable irqs */
2908 r600_disable_interrupts(rdev);
2909
2910 /* init rlc */
2911 ret = r600_rlc_init(rdev);
2912 if (ret) {
2913 r600_ih_ring_fini(rdev);
2914 return ret;
2915 }
2916
2917 /* setup interrupt control */
2918 /* set dummy read address to ring address */
2919 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2920 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2921 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2922 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2923 */
2924 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2925 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2926 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2927 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2928
2929 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2930 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2931
2932 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2933 IH_WPTR_OVERFLOW_CLEAR |
2934 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002935
2936 if (rdev->wb.enabled)
2937 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
2938
2939 /* set the writeback address whether it's enabled or not */
2940 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
2941 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002942
2943 WREG32(IH_RB_CNTL, ih_rb_cntl);
2944
2945 /* set rptr, wptr to 0 */
2946 WREG32(IH_RB_RPTR, 0);
2947 WREG32(IH_RB_WPTR, 0);
2948
2949 /* Default settings for IH_CNTL (disabled at first) */
2950 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2951 /* RPTR_REARM only works if msi's are enabled */
2952 if (rdev->msi_enabled)
2953 ih_cntl |= RPTR_REARM;
2954
2955#ifdef __BIG_ENDIAN
2956 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2957#endif
2958 WREG32(IH_CNTL, ih_cntl);
2959
2960 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002961 if (rdev->family >= CHIP_CEDAR)
2962 evergreen_disable_interrupt_state(rdev);
2963 else
2964 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002965
2966 /* enable irqs */
2967 r600_enable_interrupts(rdev);
2968
2969 return ret;
2970}
2971
Jerome Glisse0c452492010-01-15 14:44:37 +01002972void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002973{
Alex Deucher45f9a392010-03-24 13:55:51 -04002974 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002975 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002976}
2977
2978void r600_irq_fini(struct radeon_device *rdev)
2979{
2980 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002981 r600_ih_ring_fini(rdev);
2982}
2983
2984int r600_irq_set(struct radeon_device *rdev)
2985{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002986 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2987 u32 mode_int = 0;
2988 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04002989 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02002990 u32 hdmi1, hdmi2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002991
Jerome Glisse003e69f2010-01-07 15:39:14 +01002992 if (!rdev->irq.installed) {
2993 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
2994 return -EINVAL;
2995 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002996 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002997 if (!rdev->ih.enabled) {
2998 r600_disable_interrupts(rdev);
2999 /* force the active interrupt state to all disabled */
3000 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003001 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003002 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003003
Christian Koenigf2594932010-04-10 03:13:16 +02003004 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003005 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003006 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003007 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3008 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3009 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3010 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3011 if (ASIC_IS_DCE32(rdev)) {
3012 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3013 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3014 }
3015 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003016 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003017 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3018 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3019 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3020 }
3021
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003022 if (rdev->irq.sw_int) {
3023 DRM_DEBUG("r600_irq_set: sw int\n");
3024 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003025 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003026 }
3027 if (rdev->irq.crtc_vblank_int[0]) {
3028 DRM_DEBUG("r600_irq_set: vblank 0\n");
3029 mode_int |= D1MODE_VBLANK_INT_MASK;
3030 }
3031 if (rdev->irq.crtc_vblank_int[1]) {
3032 DRM_DEBUG("r600_irq_set: vblank 1\n");
3033 mode_int |= D2MODE_VBLANK_INT_MASK;
3034 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003035 if (rdev->irq.hpd[0]) {
3036 DRM_DEBUG("r600_irq_set: hpd 1\n");
3037 hpd1 |= DC_HPDx_INT_EN;
3038 }
3039 if (rdev->irq.hpd[1]) {
3040 DRM_DEBUG("r600_irq_set: hpd 2\n");
3041 hpd2 |= DC_HPDx_INT_EN;
3042 }
3043 if (rdev->irq.hpd[2]) {
3044 DRM_DEBUG("r600_irq_set: hpd 3\n");
3045 hpd3 |= DC_HPDx_INT_EN;
3046 }
3047 if (rdev->irq.hpd[3]) {
3048 DRM_DEBUG("r600_irq_set: hpd 4\n");
3049 hpd4 |= DC_HPDx_INT_EN;
3050 }
3051 if (rdev->irq.hpd[4]) {
3052 DRM_DEBUG("r600_irq_set: hpd 5\n");
3053 hpd5 |= DC_HPDx_INT_EN;
3054 }
3055 if (rdev->irq.hpd[5]) {
3056 DRM_DEBUG("r600_irq_set: hpd 6\n");
3057 hpd6 |= DC_HPDx_INT_EN;
3058 }
Christian Koenigf2594932010-04-10 03:13:16 +02003059 if (rdev->irq.hdmi[0]) {
3060 DRM_DEBUG("r600_irq_set: hdmi 1\n");
3061 hdmi1 |= R600_HDMI_INT_EN;
3062 }
3063 if (rdev->irq.hdmi[1]) {
3064 DRM_DEBUG("r600_irq_set: hdmi 2\n");
3065 hdmi2 |= R600_HDMI_INT_EN;
3066 }
Alex Deucher2031f772010-04-22 12:52:11 -04003067 if (rdev->irq.gui_idle) {
3068 DRM_DEBUG("gui idle\n");
3069 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3070 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003071
3072 WREG32(CP_INT_CNTL, cp_int_cntl);
3073 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher2031f772010-04-22 12:52:11 -04003074 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02003075 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003076 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003077 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003078 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3079 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3080 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3081 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3082 if (ASIC_IS_DCE32(rdev)) {
3083 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3084 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3085 }
3086 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003087 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003088 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3089 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3090 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3091 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003092
3093 return 0;
3094}
3095
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003096static inline void r600_irq_ack(struct radeon_device *rdev,
3097 u32 *disp_int,
3098 u32 *disp_int_cont,
3099 u32 *disp_int_cont2)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003100{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003101 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003102
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003103 if (ASIC_IS_DCE3(rdev)) {
3104 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3105 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3106 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3107 } else {
3108 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
3109 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3110 *disp_int_cont2 = 0;
3111 }
3112
3113 if (*disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003114 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003115 if (*disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003116 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003117 if (*disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003118 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003119 if (*disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003120 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003121 if (*disp_int & DC_HPD1_INTERRUPT) {
3122 if (ASIC_IS_DCE3(rdev)) {
3123 tmp = RREG32(DC_HPD1_INT_CONTROL);
3124 tmp |= DC_HPDx_INT_ACK;
3125 WREG32(DC_HPD1_INT_CONTROL, tmp);
3126 } else {
3127 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3128 tmp |= DC_HPDx_INT_ACK;
3129 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3130 }
3131 }
3132 if (*disp_int & DC_HPD2_INTERRUPT) {
3133 if (ASIC_IS_DCE3(rdev)) {
3134 tmp = RREG32(DC_HPD2_INT_CONTROL);
3135 tmp |= DC_HPDx_INT_ACK;
3136 WREG32(DC_HPD2_INT_CONTROL, tmp);
3137 } else {
3138 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3139 tmp |= DC_HPDx_INT_ACK;
3140 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3141 }
3142 }
3143 if (*disp_int_cont & DC_HPD3_INTERRUPT) {
3144 if (ASIC_IS_DCE3(rdev)) {
3145 tmp = RREG32(DC_HPD3_INT_CONTROL);
3146 tmp |= DC_HPDx_INT_ACK;
3147 WREG32(DC_HPD3_INT_CONTROL, tmp);
3148 } else {
3149 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3150 tmp |= DC_HPDx_INT_ACK;
3151 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3152 }
3153 }
3154 if (*disp_int_cont & DC_HPD4_INTERRUPT) {
3155 tmp = RREG32(DC_HPD4_INT_CONTROL);
3156 tmp |= DC_HPDx_INT_ACK;
3157 WREG32(DC_HPD4_INT_CONTROL, tmp);
3158 }
3159 if (ASIC_IS_DCE32(rdev)) {
3160 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
3161 tmp = RREG32(DC_HPD5_INT_CONTROL);
3162 tmp |= DC_HPDx_INT_ACK;
3163 WREG32(DC_HPD5_INT_CONTROL, tmp);
3164 }
3165 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
3166 tmp = RREG32(DC_HPD5_INT_CONTROL);
3167 tmp |= DC_HPDx_INT_ACK;
3168 WREG32(DC_HPD6_INT_CONTROL, tmp);
3169 }
3170 }
Christian Koenigf2594932010-04-10 03:13:16 +02003171 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3172 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3173 }
3174 if (ASIC_IS_DCE3(rdev)) {
3175 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3176 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3177 }
3178 } else {
3179 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3180 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3181 }
3182 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003183}
3184
3185void r600_irq_disable(struct radeon_device *rdev)
3186{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003187 u32 disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003188
3189 r600_disable_interrupts(rdev);
3190 /* Wait and acknowledge irq */
3191 mdelay(1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003192 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
3193 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003194}
3195
3196static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
3197{
3198 u32 wptr, tmp;
3199
Alex Deucher724c80e2010-08-27 18:25:25 -04003200 if (rdev->wb.enabled)
3201 wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
3202 else
3203 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003204
3205 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003206 /* When a ring buffer overflow happen start parsing interrupt
3207 * from the last not overwritten vector (wptr + 16). Hopefully
3208 * this should allow us to catchup.
3209 */
3210 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3211 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3212 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003213 tmp = RREG32(IH_RB_CNTL);
3214 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3215 WREG32(IH_RB_CNTL, tmp);
3216 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003217 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003218}
3219
3220/* r600 IV Ring
3221 * Each IV ring entry is 128 bits:
3222 * [7:0] - interrupt source id
3223 * [31:8] - reserved
3224 * [59:32] - interrupt source data
3225 * [127:60] - reserved
3226 *
3227 * The basic interrupt vector entries
3228 * are decoded as follows:
3229 * src_id src_data description
3230 * 1 0 D1 Vblank
3231 * 1 1 D1 Vline
3232 * 5 0 D2 Vblank
3233 * 5 1 D2 Vline
3234 * 19 0 FP Hot plug detection A
3235 * 19 1 FP Hot plug detection B
3236 * 19 2 DAC A auto-detection
3237 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003238 * 21 4 HDMI block A
3239 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003240 * 176 - CP_INT RB
3241 * 177 - CP_INT IB1
3242 * 178 - CP_INT IB2
3243 * 181 - EOP Interrupt
3244 * 233 - GUI Idle
3245 *
3246 * Note, these are based on r600 and may need to be
3247 * adjusted or added to on newer asics
3248 */
3249
3250int r600_irq_process(struct radeon_device *rdev)
3251{
3252 u32 wptr = r600_get_ih_wptr(rdev);
3253 u32 rptr = rdev->ih.rptr;
3254 u32 src_id, src_data;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003255 u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003256 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003257 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003258
3259 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003260 if (!rdev->ih.enabled)
3261 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003262
3263 spin_lock_irqsave(&rdev->ih.lock, flags);
3264
3265 if (rptr == wptr) {
3266 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3267 return IRQ_NONE;
3268 }
3269 if (rdev->shutdown) {
3270 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3271 return IRQ_NONE;
3272 }
3273
3274restart_ih:
3275 /* display interrupts */
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003276 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003277
3278 rdev->ih.wptr = wptr;
3279 while (rptr != wptr) {
3280 /* wptr/rptr are in bytes! */
3281 ring_index = rptr / 4;
3282 src_id = rdev->ih.ring[ring_index] & 0xff;
3283 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
3284
3285 switch (src_id) {
3286 case 1: /* D1 vblank/vline */
3287 switch (src_data) {
3288 case 0: /* D1 vblank */
3289 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
3290 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003291 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003292 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003293 disp_int &= ~LB_D1_VBLANK_INTERRUPT;
3294 DRM_DEBUG("IH: D1 vblank\n");
3295 }
3296 break;
3297 case 1: /* D1 vline */
3298 if (disp_int & LB_D1_VLINE_INTERRUPT) {
3299 disp_int &= ~LB_D1_VLINE_INTERRUPT;
3300 DRM_DEBUG("IH: D1 vline\n");
3301 }
3302 break;
3303 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003304 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003305 break;
3306 }
3307 break;
3308 case 5: /* D2 vblank/vline */
3309 switch (src_data) {
3310 case 0: /* D2 vblank */
3311 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
3312 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003313 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003314 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003315 disp_int &= ~LB_D2_VBLANK_INTERRUPT;
3316 DRM_DEBUG("IH: D2 vblank\n");
3317 }
3318 break;
3319 case 1: /* D1 vline */
3320 if (disp_int & LB_D2_VLINE_INTERRUPT) {
3321 disp_int &= ~LB_D2_VLINE_INTERRUPT;
3322 DRM_DEBUG("IH: D2 vline\n");
3323 }
3324 break;
3325 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003326 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003327 break;
3328 }
3329 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003330 case 19: /* HPD/DAC hotplug */
3331 switch (src_data) {
3332 case 0:
3333 if (disp_int & DC_HPD1_INTERRUPT) {
3334 disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003335 queue_hotplug = true;
3336 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003337 }
3338 break;
3339 case 1:
3340 if (disp_int & DC_HPD2_INTERRUPT) {
3341 disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003342 queue_hotplug = true;
3343 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003344 }
3345 break;
3346 case 4:
3347 if (disp_int_cont & DC_HPD3_INTERRUPT) {
3348 disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003349 queue_hotplug = true;
3350 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003351 }
3352 break;
3353 case 5:
3354 if (disp_int_cont & DC_HPD4_INTERRUPT) {
3355 disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003356 queue_hotplug = true;
3357 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003358 }
3359 break;
3360 case 10:
3361 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003362 disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003363 queue_hotplug = true;
3364 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003365 }
3366 break;
3367 case 12:
3368 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003369 disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003370 queue_hotplug = true;
3371 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003372 }
3373 break;
3374 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003375 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003376 break;
3377 }
3378 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003379 case 21: /* HDMI */
3380 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3381 r600_audio_schedule_polling(rdev);
3382 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003383 case 176: /* CP_INT in ring buffer */
3384 case 177: /* CP_INT in IB1 */
3385 case 178: /* CP_INT in IB2 */
3386 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3387 radeon_fence_process(rdev);
3388 break;
3389 case 181: /* CP EOP event */
3390 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04003391 radeon_fence_process(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003392 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003393 case 233: /* GUI IDLE */
3394 DRM_DEBUG("IH: CP EOP\n");
3395 rdev->pm.gui_idle = true;
3396 wake_up(&rdev->irq.idle_queue);
3397 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003398 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003399 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003400 break;
3401 }
3402
3403 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003404 rptr += 16;
3405 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003406 }
3407 /* make sure wptr hasn't changed while processing */
3408 wptr = r600_get_ih_wptr(rdev);
3409 if (wptr != rdev->ih.wptr)
3410 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003411 if (queue_hotplug)
3412 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003413 rdev->ih.rptr = rptr;
3414 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3415 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3416 return IRQ_HANDLED;
3417}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003418
3419/*
3420 * Debugfs info
3421 */
3422#if defined(CONFIG_DEBUG_FS)
3423
3424static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3425{
3426 struct drm_info_node *node = (struct drm_info_node *) m->private;
3427 struct drm_device *dev = node->minor->dev;
3428 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003429 unsigned count, i, j;
3430
3431 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003432 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003433 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003434 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3435 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3436 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3437 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003438 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3439 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003440 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003441 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003442 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003443 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003444 }
3445 return 0;
3446}
3447
3448static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3449{
3450 struct drm_info_node *node = (struct drm_info_node *) m->private;
3451 struct drm_device *dev = node->minor->dev;
3452 struct radeon_device *rdev = dev->dev_private;
3453
3454 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3455 DREG32_SYS(m, rdev, VM_L2_STATUS);
3456 return 0;
3457}
3458
3459static struct drm_info_list r600_mc_info_list[] = {
3460 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3461 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3462};
3463#endif
3464
3465int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3466{
3467#if defined(CONFIG_DEBUG_FS)
3468 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3469#else
3470 return 0;
3471#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003472}
Jerome Glisse062b3892010-02-04 20:36:39 +01003473
3474/**
3475 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3476 * rdev: radeon device structure
3477 * bo: buffer object struct which userspace is waiting for idle
3478 *
3479 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3480 * through ring buffer, this leads to corruption in rendering, see
3481 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3482 * directly perform HDP flush by writing register through MMIO.
3483 */
3484void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3485{
Alex Deucher812d0462010-07-26 18:51:53 -04003486 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
3487 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
3488 */
Alex Deuchere4884592010-09-27 10:57:10 -04003489 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
3490 rdev->vram_scratch.ptr) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003491 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003492 u32 tmp;
3493
3494 WREG32(HDP_DEBUG1, 0);
3495 tmp = readl((void __iomem *)ptr);
3496 } else
3497 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003498}