blob: bc3e85186b88078119f30a136dd0000c2c0204e9 [file] [log] [blame]
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
Thierry Reding9eb9b222013-09-24 16:32:47 +020011#include <linux/debugfs.h>
Thierry Redingdf06b752014-06-26 21:41:53 +020012#include <linux/iommu.h>
Stephen Warrenca480802013-11-06 16:20:54 -070013#include <linux/reset.h>
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000014
Thierry Reding9c012702014-07-07 15:32:53 +020015#include <soc/tegra/pmc.h>
16
Arto Merilainende2ba662013-03-22 16:34:08 +020017#include "dc.h"
18#include "drm.h"
19#include "gem.h"
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000020
Thierry Reding9d441892014-11-24 17:02:53 +010021#include <drm/drm_atomic.h>
Thierry Reding4aa3df72014-11-24 16:27:13 +010022#include <drm/drm_atomic_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010023#include <drm/drm_plane_helper.h>
24
Thierry Reding8620fc62013-12-12 11:03:59 +010025struct tegra_dc_soc_info {
Thierry Reding42d06592014-12-08 15:45:39 +010026 bool supports_border_color;
Thierry Reding8620fc62013-12-12 11:03:59 +010027 bool supports_interlacing;
Thierry Redinge6876512013-12-20 13:58:33 +010028 bool supports_cursor;
Thierry Redingc134f012014-06-03 14:48:12 +020029 bool supports_block_linear;
Thierry Redingd1f3e1e2014-07-11 08:29:14 +020030 unsigned int pitch_align;
Thierry Reding9c012702014-07-07 15:32:53 +020031 bool has_powergate;
Thierry Reding8620fc62013-12-12 11:03:59 +010032};
33
Thierry Redingf34bc782012-11-04 21:47:13 +010034struct tegra_plane {
35 struct drm_plane base;
36 unsigned int index;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000037};
38
Thierry Redingf34bc782012-11-04 21:47:13 +010039static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
40{
41 return container_of(plane, struct tegra_plane, base);
42}
43
Thierry Redingca915b12014-12-08 16:14:45 +010044struct tegra_dc_state {
45 struct drm_crtc_state base;
46
47 struct clk *clk;
48 unsigned long pclk;
49 unsigned int div;
Thierry Reding47802b02014-11-26 12:28:39 +010050
51 u32 planes;
Thierry Redingca915b12014-12-08 16:14:45 +010052};
53
54static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
55{
56 if (state)
57 return container_of(state, struct tegra_dc_state, base);
58
59 return NULL;
60}
61
Thierry Reding8f604f82014-11-28 13:14:55 +010062struct tegra_plane_state {
63 struct drm_plane_state base;
64
65 struct tegra_bo_tiling tiling;
66 u32 format;
67 u32 swap;
68};
69
70static inline struct tegra_plane_state *
71to_tegra_plane_state(struct drm_plane_state *state)
72{
73 if (state)
74 return container_of(state, struct tegra_plane_state, base);
75
76 return NULL;
77}
78
Thierry Redingd700ba72014-12-08 15:50:04 +010079/*
Thierry Reding86df2562014-12-08 16:03:53 +010080 * Reads the active copy of a register. This takes the dc->lock spinlock to
81 * prevent races with the VBLANK processing which also needs access to the
82 * active copy of some registers.
83 */
84static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
85{
86 unsigned long flags;
87 u32 value;
88
89 spin_lock_irqsave(&dc->lock, flags);
90
91 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
92 value = tegra_dc_readl(dc, offset);
93 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
94
95 spin_unlock_irqrestore(&dc->lock, flags);
96 return value;
97}
98
99/*
Thierry Redingd700ba72014-12-08 15:50:04 +0100100 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
101 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
102 * Latching happens mmediately if the display controller is in STOP mode or
103 * on the next frame boundary otherwise.
104 *
105 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
106 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
107 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
108 * into the ACTIVE copy, either immediately if the display controller is in
109 * STOP mode, or at the next frame boundary otherwise.
110 */
Thierry Reding62b9e062014-11-21 17:33:33 +0100111void tegra_dc_commit(struct tegra_dc *dc)
Thierry Reding205d48e2014-10-21 13:41:46 +0200112{
113 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
114 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
115}
116
Thierry Reding8f604f82014-11-28 13:14:55 +0100117static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap)
Thierry Reding10288ee2014-03-14 09:54:58 +0100118{
119 /* assume no swapping of fetched data */
120 if (swap)
121 *swap = BYTE_SWAP_NOSWAP;
122
Thierry Reding8f604f82014-11-28 13:14:55 +0100123 switch (fourcc) {
Thierry Reding10288ee2014-03-14 09:54:58 +0100124 case DRM_FORMAT_XBGR8888:
Thierry Reding8f604f82014-11-28 13:14:55 +0100125 *format = WIN_COLOR_DEPTH_R8G8B8A8;
126 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100127
128 case DRM_FORMAT_XRGB8888:
Thierry Reding8f604f82014-11-28 13:14:55 +0100129 *format = WIN_COLOR_DEPTH_B8G8R8A8;
130 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100131
132 case DRM_FORMAT_RGB565:
Thierry Reding8f604f82014-11-28 13:14:55 +0100133 *format = WIN_COLOR_DEPTH_B5G6R5;
134 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100135
136 case DRM_FORMAT_UYVY:
Thierry Reding8f604f82014-11-28 13:14:55 +0100137 *format = WIN_COLOR_DEPTH_YCbCr422;
138 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100139
140 case DRM_FORMAT_YUYV:
141 if (swap)
142 *swap = BYTE_SWAP_SWAP2;
143
Thierry Reding8f604f82014-11-28 13:14:55 +0100144 *format = WIN_COLOR_DEPTH_YCbCr422;
145 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100146
147 case DRM_FORMAT_YUV420:
Thierry Reding8f604f82014-11-28 13:14:55 +0100148 *format = WIN_COLOR_DEPTH_YCbCr420P;
149 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100150
151 case DRM_FORMAT_YUV422:
Thierry Reding8f604f82014-11-28 13:14:55 +0100152 *format = WIN_COLOR_DEPTH_YCbCr422P;
153 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100154
155 default:
Thierry Reding8f604f82014-11-28 13:14:55 +0100156 return -EINVAL;
Thierry Reding10288ee2014-03-14 09:54:58 +0100157 }
158
Thierry Reding8f604f82014-11-28 13:14:55 +0100159 return 0;
Thierry Reding10288ee2014-03-14 09:54:58 +0100160}
161
162static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
163{
164 switch (format) {
165 case WIN_COLOR_DEPTH_YCbCr422:
166 case WIN_COLOR_DEPTH_YUV422:
167 if (planar)
168 *planar = false;
169
170 return true;
171
172 case WIN_COLOR_DEPTH_YCbCr420P:
173 case WIN_COLOR_DEPTH_YUV420P:
174 case WIN_COLOR_DEPTH_YCbCr422P:
175 case WIN_COLOR_DEPTH_YUV422P:
176 case WIN_COLOR_DEPTH_YCbCr422R:
177 case WIN_COLOR_DEPTH_YUV422R:
178 case WIN_COLOR_DEPTH_YCbCr422RA:
179 case WIN_COLOR_DEPTH_YUV422RA:
180 if (planar)
181 *planar = true;
182
183 return true;
184 }
185
Thierry Redingfb35c6b2014-12-08 15:55:28 +0100186 if (planar)
187 *planar = false;
188
Thierry Reding10288ee2014-03-14 09:54:58 +0100189 return false;
190}
191
192static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
193 unsigned int bpp)
194{
195 fixed20_12 outf = dfixed_init(out);
196 fixed20_12 inf = dfixed_init(in);
197 u32 dda_inc;
198 int max;
199
200 if (v)
201 max = 15;
202 else {
203 switch (bpp) {
204 case 2:
205 max = 8;
206 break;
207
208 default:
209 WARN_ON_ONCE(1);
210 /* fallthrough */
211 case 4:
212 max = 4;
213 break;
214 }
215 }
216
217 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
218 inf.full -= dfixed_const(1);
219
220 dda_inc = dfixed_div(inf, outf);
221 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
222
223 return dda_inc;
224}
225
226static inline u32 compute_initial_dda(unsigned int in)
227{
228 fixed20_12 inf = dfixed_init(in);
229 return dfixed_frac(inf);
230}
231
Thierry Reding4aa3df72014-11-24 16:27:13 +0100232static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
233 const struct tegra_dc_window *window)
Thierry Reding10288ee2014-03-14 09:54:58 +0100234{
235 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
Sean Paul93396d02014-11-19 13:04:49 -0500236 unsigned long value, flags;
Thierry Reding10288ee2014-03-14 09:54:58 +0100237 bool yuv, planar;
238
239 /*
240 * For YUV planar modes, the number of bytes per pixel takes into
241 * account only the luma component and therefore is 1.
242 */
243 yuv = tegra_dc_format_is_yuv(window->format, &planar);
244 if (!yuv)
245 bpp = window->bits_per_pixel / 8;
246 else
247 bpp = planar ? 1 : 2;
248
Sean Paul93396d02014-11-19 13:04:49 -0500249 spin_lock_irqsave(&dc->lock, flags);
250
Thierry Reding10288ee2014-03-14 09:54:58 +0100251 value = WINDOW_A_SELECT << index;
252 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
253
254 tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
255 tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
256
257 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
258 tegra_dc_writel(dc, value, DC_WIN_POSITION);
259
260 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
261 tegra_dc_writel(dc, value, DC_WIN_SIZE);
262
263 h_offset = window->src.x * bpp;
264 v_offset = window->src.y;
265 h_size = window->src.w * bpp;
266 v_size = window->src.h;
267
268 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
269 tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
270
271 /*
272 * For DDA computations the number of bytes per pixel for YUV planar
273 * modes needs to take into account all Y, U and V components.
274 */
275 if (yuv && planar)
276 bpp = 2;
277
278 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
279 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
280
281 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
282 tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
283
284 h_dda = compute_initial_dda(window->src.x);
285 v_dda = compute_initial_dda(window->src.y);
286
287 tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
288 tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
289
290 tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
291 tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
292
293 tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
294
295 if (yuv && planar) {
296 tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
297 tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
298 value = window->stride[1] << 16 | window->stride[0];
299 tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
300 } else {
301 tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
302 }
303
304 if (window->bottom_up)
305 v_offset += window->src.h - 1;
306
307 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
308 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
309
Thierry Redingc134f012014-06-03 14:48:12 +0200310 if (dc->soc->supports_block_linear) {
311 unsigned long height = window->tiling.value;
Thierry Reding10288ee2014-03-14 09:54:58 +0100312
Thierry Redingc134f012014-06-03 14:48:12 +0200313 switch (window->tiling.mode) {
314 case TEGRA_BO_TILING_MODE_PITCH:
315 value = DC_WINBUF_SURFACE_KIND_PITCH;
316 break;
317
318 case TEGRA_BO_TILING_MODE_TILED:
319 value = DC_WINBUF_SURFACE_KIND_TILED;
320 break;
321
322 case TEGRA_BO_TILING_MODE_BLOCK:
323 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
324 DC_WINBUF_SURFACE_KIND_BLOCK;
325 break;
326 }
327
328 tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
329 } else {
330 switch (window->tiling.mode) {
331 case TEGRA_BO_TILING_MODE_PITCH:
332 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
333 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
334 break;
335
336 case TEGRA_BO_TILING_MODE_TILED:
337 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
338 DC_WIN_BUFFER_ADDR_MODE_TILE;
339 break;
340
341 case TEGRA_BO_TILING_MODE_BLOCK:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100342 /*
343 * No need to handle this here because ->atomic_check
344 * will already have filtered it out.
345 */
346 break;
Thierry Redingc134f012014-06-03 14:48:12 +0200347 }
348
349 tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
350 }
Thierry Reding10288ee2014-03-14 09:54:58 +0100351
352 value = WIN_ENABLE;
353
354 if (yuv) {
355 /* setup default colorspace conversion coefficients */
356 tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
357 tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
358 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
359 tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
360 tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
361 tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
362 tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
363 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
364
365 value |= CSC_ENABLE;
366 } else if (window->bits_per_pixel < 24) {
367 value |= COLOR_EXPAND;
368 }
369
370 if (window->bottom_up)
371 value |= V_DIRECTION;
372
373 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
374
375 /*
376 * Disable blending and assume Window A is the bottom-most window,
377 * Window C is the top-most window and Window B is in the middle.
378 */
379 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
380 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
381
382 switch (index) {
383 case 0:
384 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
385 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
386 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
387 break;
388
389 case 1:
390 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
391 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
392 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
393 break;
394
395 case 2:
396 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
397 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
398 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
399 break;
400 }
401
Sean Paul93396d02014-11-19 13:04:49 -0500402 spin_unlock_irqrestore(&dc->lock, flags);
Thierry Redingc7679302014-10-21 13:51:53 +0200403}
404
405static void tegra_plane_destroy(struct drm_plane *plane)
406{
407 struct tegra_plane *p = to_tegra_plane(plane);
408
409 drm_plane_cleanup(plane);
410 kfree(p);
411}
412
413static const u32 tegra_primary_plane_formats[] = {
414 DRM_FORMAT_XBGR8888,
415 DRM_FORMAT_XRGB8888,
416 DRM_FORMAT_RGB565,
417};
418
Thierry Reding4aa3df72014-11-24 16:27:13 +0100419static void tegra_primary_plane_destroy(struct drm_plane *plane)
Thierry Redingc7679302014-10-21 13:51:53 +0200420{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100421 tegra_plane_destroy(plane);
422}
423
Thierry Reding8f604f82014-11-28 13:14:55 +0100424static void tegra_plane_reset(struct drm_plane *plane)
425{
426 struct tegra_plane_state *state;
427
428 if (plane->state && plane->state->fb)
429 drm_framebuffer_unreference(plane->state->fb);
430
431 kfree(plane->state);
432 plane->state = NULL;
433
434 state = kzalloc(sizeof(*state), GFP_KERNEL);
435 if (state) {
436 plane->state = &state->base;
437 plane->state->plane = plane;
438 }
439}
440
441static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane)
442{
443 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
444 struct tegra_plane_state *copy;
445
446 copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
447 if (!copy)
448 return NULL;
449
450 if (copy->base.fb)
451 drm_framebuffer_reference(copy->base.fb);
452
453 return &copy->base;
454}
455
456static void tegra_plane_atomic_destroy_state(struct drm_plane *plane,
457 struct drm_plane_state *state)
458{
459 if (state->fb)
460 drm_framebuffer_unreference(state->fb);
461
462 kfree(state);
463}
464
Thierry Reding4aa3df72014-11-24 16:27:13 +0100465static const struct drm_plane_funcs tegra_primary_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100466 .update_plane = drm_atomic_helper_update_plane,
467 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100468 .destroy = tegra_primary_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100469 .reset = tegra_plane_reset,
470 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
471 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100472};
473
474static int tegra_plane_prepare_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +0000475 struct drm_framebuffer *fb,
476 const struct drm_plane_state *new_state)
Thierry Reding4aa3df72014-11-24 16:27:13 +0100477{
478 return 0;
479}
480
481static void tegra_plane_cleanup_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +0000482 struct drm_framebuffer *fb,
483 const struct drm_plane_state *old_fb)
Thierry Reding4aa3df72014-11-24 16:27:13 +0100484{
485}
486
Thierry Reding47802b02014-11-26 12:28:39 +0100487static int tegra_plane_state_add(struct tegra_plane *plane,
488 struct drm_plane_state *state)
489{
490 struct drm_crtc_state *crtc_state;
491 struct tegra_dc_state *tegra;
492
493 /* Propagate errors from allocation or locking failures. */
494 crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
495 if (IS_ERR(crtc_state))
496 return PTR_ERR(crtc_state);
497
498 tegra = to_dc_state(crtc_state);
499
500 tegra->planes |= WIN_A_ACT_REQ << plane->index;
501
502 return 0;
503}
504
Thierry Reding4aa3df72014-11-24 16:27:13 +0100505static int tegra_plane_atomic_check(struct drm_plane *plane,
506 struct drm_plane_state *state)
507{
Thierry Reding8f604f82014-11-28 13:14:55 +0100508 struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
509 struct tegra_bo_tiling *tiling = &plane_state->tiling;
Thierry Reding47802b02014-11-26 12:28:39 +0100510 struct tegra_plane *tegra = to_tegra_plane(plane);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100511 struct tegra_dc *dc = to_tegra_dc(state->crtc);
Thierry Redingc7679302014-10-21 13:51:53 +0200512 int err;
513
Thierry Reding4aa3df72014-11-24 16:27:13 +0100514 /* no need for further checks if the plane is being disabled */
515 if (!state->crtc)
516 return 0;
517
Thierry Reding8f604f82014-11-28 13:14:55 +0100518 err = tegra_dc_format(state->fb->pixel_format, &plane_state->format,
519 &plane_state->swap);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100520 if (err < 0)
521 return err;
522
Thierry Reding8f604f82014-11-28 13:14:55 +0100523 err = tegra_fb_get_tiling(state->fb, tiling);
524 if (err < 0)
525 return err;
526
527 if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
Thierry Reding4aa3df72014-11-24 16:27:13 +0100528 !dc->soc->supports_block_linear) {
529 DRM_ERROR("hardware doesn't support block linear mode\n");
530 return -EINVAL;
531 }
532
533 /*
534 * Tegra doesn't support different strides for U and V planes so we
535 * error out if the user tries to display a framebuffer with such a
536 * configuration.
537 */
538 if (drm_format_num_planes(state->fb->pixel_format) > 2) {
539 if (state->fb->pitches[2] != state->fb->pitches[1]) {
540 DRM_ERROR("unsupported UV-plane configuration\n");
541 return -EINVAL;
542 }
543 }
544
Thierry Reding47802b02014-11-26 12:28:39 +0100545 err = tegra_plane_state_add(tegra, state);
546 if (err < 0)
547 return err;
548
Thierry Reding4aa3df72014-11-24 16:27:13 +0100549 return 0;
550}
551
552static void tegra_plane_atomic_update(struct drm_plane *plane,
553 struct drm_plane_state *old_state)
554{
Thierry Reding8f604f82014-11-28 13:14:55 +0100555 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100556 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
557 struct drm_framebuffer *fb = plane->state->fb;
558 struct tegra_plane *p = to_tegra_plane(plane);
559 struct tegra_dc_window window;
560 unsigned int i;
Thierry Reding4aa3df72014-11-24 16:27:13 +0100561
562 /* rien ne va plus */
563 if (!plane->state->crtc || !plane->state->fb)
564 return;
565
Thierry Redingc7679302014-10-21 13:51:53 +0200566 memset(&window, 0, sizeof(window));
Thierry Reding4aa3df72014-11-24 16:27:13 +0100567 window.src.x = plane->state->src_x >> 16;
568 window.src.y = plane->state->src_y >> 16;
569 window.src.w = plane->state->src_w >> 16;
570 window.src.h = plane->state->src_h >> 16;
571 window.dst.x = plane->state->crtc_x;
572 window.dst.y = plane->state->crtc_y;
573 window.dst.w = plane->state->crtc_w;
574 window.dst.h = plane->state->crtc_h;
Thierry Redingc7679302014-10-21 13:51:53 +0200575 window.bits_per_pixel = fb->bits_per_pixel;
576 window.bottom_up = tegra_fb_is_bottom_up(fb);
577
Thierry Reding8f604f82014-11-28 13:14:55 +0100578 /* copy from state */
579 window.tiling = state->tiling;
580 window.format = state->format;
581 window.swap = state->swap;
Thierry Redingc7679302014-10-21 13:51:53 +0200582
Thierry Reding4aa3df72014-11-24 16:27:13 +0100583 for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
584 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
Thierry Redingc7679302014-10-21 13:51:53 +0200585
Thierry Reding4aa3df72014-11-24 16:27:13 +0100586 window.base[i] = bo->paddr + fb->offsets[i];
587 window.stride[i] = fb->pitches[i];
588 }
Thierry Redingc7679302014-10-21 13:51:53 +0200589
Thierry Reding4aa3df72014-11-24 16:27:13 +0100590 tegra_dc_setup_window(dc, p->index, &window);
Thierry Redingc7679302014-10-21 13:51:53 +0200591}
592
Thierry Reding4aa3df72014-11-24 16:27:13 +0100593static void tegra_plane_atomic_disable(struct drm_plane *plane,
594 struct drm_plane_state *old_state)
Thierry Redingc7679302014-10-21 13:51:53 +0200595{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100596 struct tegra_plane *p = to_tegra_plane(plane);
597 struct tegra_dc *dc;
598 unsigned long flags;
599 u32 value;
600
601 /* rien ne va plus */
602 if (!old_state || !old_state->crtc)
603 return;
604
605 dc = to_tegra_dc(old_state->crtc);
606
607 spin_lock_irqsave(&dc->lock, flags);
608
609 value = WINDOW_A_SELECT << p->index;
610 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
611
612 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
613 value &= ~WIN_ENABLE;
614 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
615
Thierry Reding4aa3df72014-11-24 16:27:13 +0100616 spin_unlock_irqrestore(&dc->lock, flags);
Thierry Redingc7679302014-10-21 13:51:53 +0200617}
618
Thierry Reding4aa3df72014-11-24 16:27:13 +0100619static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = {
620 .prepare_fb = tegra_plane_prepare_fb,
621 .cleanup_fb = tegra_plane_cleanup_fb,
622 .atomic_check = tegra_plane_atomic_check,
623 .atomic_update = tegra_plane_atomic_update,
624 .atomic_disable = tegra_plane_atomic_disable,
Thierry Redingc7679302014-10-21 13:51:53 +0200625};
626
627static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
628 struct tegra_dc *dc)
629{
Thierry Reding518e6222014-12-16 18:04:08 +0100630 /*
631 * Ideally this would use drm_crtc_mask(), but that would require the
632 * CRTC to already be in the mode_config's list of CRTCs. However, it
633 * will only be added to that list in the drm_crtc_init_with_planes()
634 * (in tegra_dc_init()), which in turn requires registration of these
635 * planes. So we have ourselves a nice little chicken and egg problem
636 * here.
637 *
638 * We work around this by manually creating the mask from the number
639 * of CRTCs that have been registered, and should therefore always be
640 * the same as drm_crtc_index() after registration.
641 */
642 unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
Thierry Redingc7679302014-10-21 13:51:53 +0200643 struct tegra_plane *plane;
644 unsigned int num_formats;
645 const u32 *formats;
646 int err;
647
648 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
649 if (!plane)
650 return ERR_PTR(-ENOMEM);
651
652 num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
653 formats = tegra_primary_plane_formats;
654
Thierry Reding518e6222014-12-16 18:04:08 +0100655 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
Thierry Redingc7679302014-10-21 13:51:53 +0200656 &tegra_primary_plane_funcs, formats,
657 num_formats, DRM_PLANE_TYPE_PRIMARY);
658 if (err < 0) {
659 kfree(plane);
660 return ERR_PTR(err);
661 }
662
Thierry Reding4aa3df72014-11-24 16:27:13 +0100663 drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs);
664
Thierry Redingc7679302014-10-21 13:51:53 +0200665 return &plane->base;
666}
667
668static const u32 tegra_cursor_plane_formats[] = {
669 DRM_FORMAT_RGBA8888,
670};
671
Thierry Reding4aa3df72014-11-24 16:27:13 +0100672static int tegra_cursor_atomic_check(struct drm_plane *plane,
673 struct drm_plane_state *state)
Thierry Redingc7679302014-10-21 13:51:53 +0200674{
Thierry Reding47802b02014-11-26 12:28:39 +0100675 struct tegra_plane *tegra = to_tegra_plane(plane);
676 int err;
677
Thierry Reding4aa3df72014-11-24 16:27:13 +0100678 /* no need for further checks if the plane is being disabled */
679 if (!state->crtc)
680 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +0200681
682 /* scaling not supported for cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100683 if ((state->src_w >> 16 != state->crtc_w) ||
684 (state->src_h >> 16 != state->crtc_h))
Thierry Redingc7679302014-10-21 13:51:53 +0200685 return -EINVAL;
686
687 /* only square cursors supported */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100688 if (state->src_w != state->src_h)
Thierry Redingc7679302014-10-21 13:51:53 +0200689 return -EINVAL;
690
Thierry Reding4aa3df72014-11-24 16:27:13 +0100691 if (state->crtc_w != 32 && state->crtc_w != 64 &&
692 state->crtc_w != 128 && state->crtc_w != 256)
693 return -EINVAL;
694
Thierry Reding47802b02014-11-26 12:28:39 +0100695 err = tegra_plane_state_add(tegra, state);
696 if (err < 0)
697 return err;
698
Thierry Reding4aa3df72014-11-24 16:27:13 +0100699 return 0;
700}
701
702static void tegra_cursor_atomic_update(struct drm_plane *plane,
703 struct drm_plane_state *old_state)
704{
705 struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0);
706 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
707 struct drm_plane_state *state = plane->state;
708 u32 value = CURSOR_CLIP_DISPLAY;
709
710 /* rien ne va plus */
711 if (!plane->state->crtc || !plane->state->fb)
712 return;
713
714 switch (state->crtc_w) {
Thierry Redingc7679302014-10-21 13:51:53 +0200715 case 32:
716 value |= CURSOR_SIZE_32x32;
717 break;
718
719 case 64:
720 value |= CURSOR_SIZE_64x64;
721 break;
722
723 case 128:
724 value |= CURSOR_SIZE_128x128;
725 break;
726
727 case 256:
728 value |= CURSOR_SIZE_256x256;
729 break;
730
731 default:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100732 WARN(1, "cursor size %ux%u not supported\n", state->crtc_w,
733 state->crtc_h);
734 return;
Thierry Redingc7679302014-10-21 13:51:53 +0200735 }
736
737 value |= (bo->paddr >> 10) & 0x3fffff;
738 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
739
740#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
741 value = (bo->paddr >> 32) & 0x3;
742 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
743#endif
744
745 /* enable cursor and set blend mode */
746 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
747 value |= CURSOR_ENABLE;
748 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
749
750 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
751 value &= ~CURSOR_DST_BLEND_MASK;
752 value &= ~CURSOR_SRC_BLEND_MASK;
753 value |= CURSOR_MODE_NORMAL;
754 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
755 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
756 value |= CURSOR_ALPHA;
757 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
758
759 /* position the cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100760 value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff);
Thierry Redingc7679302014-10-21 13:51:53 +0200761 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
762
Thierry Redingc7679302014-10-21 13:51:53 +0200763}
764
Thierry Reding4aa3df72014-11-24 16:27:13 +0100765static void tegra_cursor_atomic_disable(struct drm_plane *plane,
766 struct drm_plane_state *old_state)
Thierry Redingc7679302014-10-21 13:51:53 +0200767{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100768 struct tegra_dc *dc;
Thierry Redingc7679302014-10-21 13:51:53 +0200769 u32 value;
770
Thierry Reding4aa3df72014-11-24 16:27:13 +0100771 /* rien ne va plus */
772 if (!old_state || !old_state->crtc)
773 return;
774
775 dc = to_tegra_dc(old_state->crtc);
Thierry Redingc7679302014-10-21 13:51:53 +0200776
777 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
778 value &= ~CURSOR_ENABLE;
779 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
Thierry Redingc7679302014-10-21 13:51:53 +0200780}
781
782static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100783 .update_plane = drm_atomic_helper_update_plane,
784 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Redingc7679302014-10-21 13:51:53 +0200785 .destroy = tegra_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100786 .reset = tegra_plane_reset,
787 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
788 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100789};
790
791static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
792 .prepare_fb = tegra_plane_prepare_fb,
793 .cleanup_fb = tegra_plane_cleanup_fb,
794 .atomic_check = tegra_cursor_atomic_check,
795 .atomic_update = tegra_cursor_atomic_update,
796 .atomic_disable = tegra_cursor_atomic_disable,
Thierry Redingc7679302014-10-21 13:51:53 +0200797};
798
799static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
800 struct tegra_dc *dc)
801{
802 struct tegra_plane *plane;
803 unsigned int num_formats;
804 const u32 *formats;
805 int err;
806
807 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
808 if (!plane)
809 return ERR_PTR(-ENOMEM);
810
Thierry Reding47802b02014-11-26 12:28:39 +0100811 /*
812 * We'll treat the cursor as an overlay plane with index 6 here so
813 * that the update and activation request bits in DC_CMD_STATE_CONTROL
814 * match up.
815 */
816 plane->index = 6;
817
Thierry Redingc7679302014-10-21 13:51:53 +0200818 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
819 formats = tegra_cursor_plane_formats;
820
821 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
822 &tegra_cursor_plane_funcs, formats,
823 num_formats, DRM_PLANE_TYPE_CURSOR);
824 if (err < 0) {
825 kfree(plane);
826 return ERR_PTR(err);
827 }
828
Thierry Reding4aa3df72014-11-24 16:27:13 +0100829 drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
830
Thierry Redingc7679302014-10-21 13:51:53 +0200831 return &plane->base;
832}
833
Thierry Redingc7679302014-10-21 13:51:53 +0200834static void tegra_overlay_plane_destroy(struct drm_plane *plane)
Thierry Redingf34bc782012-11-04 21:47:13 +0100835{
Thierry Redingc7679302014-10-21 13:51:53 +0200836 tegra_plane_destroy(plane);
Thierry Redingf34bc782012-11-04 21:47:13 +0100837}
838
Thierry Redingc7679302014-10-21 13:51:53 +0200839static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100840 .update_plane = drm_atomic_helper_update_plane,
841 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Redingc7679302014-10-21 13:51:53 +0200842 .destroy = tegra_overlay_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100843 .reset = tegra_plane_reset,
844 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
845 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Redingf34bc782012-11-04 21:47:13 +0100846};
847
Thierry Redingc7679302014-10-21 13:51:53 +0200848static const uint32_t tegra_overlay_plane_formats[] = {
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100849 DRM_FORMAT_XBGR8888,
Thierry Redingf34bc782012-11-04 21:47:13 +0100850 DRM_FORMAT_XRGB8888,
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100851 DRM_FORMAT_RGB565,
Thierry Redingf34bc782012-11-04 21:47:13 +0100852 DRM_FORMAT_UYVY,
Thierry Redingf9253902014-01-29 20:31:17 +0100853 DRM_FORMAT_YUYV,
Thierry Redingf34bc782012-11-04 21:47:13 +0100854 DRM_FORMAT_YUV420,
855 DRM_FORMAT_YUV422,
856};
857
Thierry Reding4aa3df72014-11-24 16:27:13 +0100858static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = {
859 .prepare_fb = tegra_plane_prepare_fb,
860 .cleanup_fb = tegra_plane_cleanup_fb,
861 .atomic_check = tegra_plane_atomic_check,
862 .atomic_update = tegra_plane_atomic_update,
863 .atomic_disable = tegra_plane_atomic_disable,
864};
865
Thierry Redingc7679302014-10-21 13:51:53 +0200866static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
867 struct tegra_dc *dc,
868 unsigned int index)
869{
870 struct tegra_plane *plane;
871 unsigned int num_formats;
872 const u32 *formats;
873 int err;
874
875 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
876 if (!plane)
877 return ERR_PTR(-ENOMEM);
878
879 plane->index = index;
880
881 num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
882 formats = tegra_overlay_plane_formats;
883
884 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
885 &tegra_overlay_plane_funcs, formats,
886 num_formats, DRM_PLANE_TYPE_OVERLAY);
887 if (err < 0) {
888 kfree(plane);
889 return ERR_PTR(err);
890 }
891
Thierry Reding4aa3df72014-11-24 16:27:13 +0100892 drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs);
893
Thierry Redingc7679302014-10-21 13:51:53 +0200894 return &plane->base;
895}
896
Thierry Redingf34bc782012-11-04 21:47:13 +0100897static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
898{
Thierry Redingc7679302014-10-21 13:51:53 +0200899 struct drm_plane *plane;
Thierry Redingf34bc782012-11-04 21:47:13 +0100900 unsigned int i;
Thierry Redingf34bc782012-11-04 21:47:13 +0100901
902 for (i = 0; i < 2; i++) {
Thierry Redingc7679302014-10-21 13:51:53 +0200903 plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
904 if (IS_ERR(plane))
905 return PTR_ERR(plane);
Thierry Redingf34bc782012-11-04 21:47:13 +0100906 }
907
908 return 0;
909}
910
Thierry Reding6e5ff992012-11-28 11:45:47 +0100911void tegra_dc_enable_vblank(struct tegra_dc *dc)
912{
913 unsigned long value, flags;
914
915 spin_lock_irqsave(&dc->lock, flags);
916
917 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
918 value |= VBLANK_INT;
919 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
920
921 spin_unlock_irqrestore(&dc->lock, flags);
922}
923
924void tegra_dc_disable_vblank(struct tegra_dc *dc)
925{
926 unsigned long value, flags;
927
928 spin_lock_irqsave(&dc->lock, flags);
929
930 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
931 value &= ~VBLANK_INT;
932 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
933
934 spin_unlock_irqrestore(&dc->lock, flags);
935}
936
Thierry Reding3c03c462012-11-28 12:00:18 +0100937static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
938{
939 struct drm_device *drm = dc->base.dev;
940 struct drm_crtc *crtc = &dc->base;
Thierry Reding3c03c462012-11-28 12:00:18 +0100941 unsigned long flags, base;
Arto Merilainende2ba662013-03-22 16:34:08 +0200942 struct tegra_bo *bo;
Thierry Reding3c03c462012-11-28 12:00:18 +0100943
Thierry Reding6b59cc12014-12-16 16:33:27 +0100944 spin_lock_irqsave(&drm->event_lock, flags);
945
946 if (!dc->event) {
947 spin_unlock_irqrestore(&drm->event_lock, flags);
Thierry Reding3c03c462012-11-28 12:00:18 +0100948 return;
Thierry Reding6b59cc12014-12-16 16:33:27 +0100949 }
Thierry Reding3c03c462012-11-28 12:00:18 +0100950
Matt Roperf4510a22014-04-01 15:22:40 -0700951 bo = tegra_fb_get_plane(crtc->primary->fb, 0);
Thierry Reding3c03c462012-11-28 12:00:18 +0100952
Dan Carpenter8643bc62015-01-07 14:01:26 +0300953 spin_lock(&dc->lock);
Sean Paul93396d02014-11-19 13:04:49 -0500954
Thierry Reding3c03c462012-11-28 12:00:18 +0100955 /* check if new start address has been latched */
Sean Paul93396d02014-11-19 13:04:49 -0500956 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
Thierry Reding3c03c462012-11-28 12:00:18 +0100957 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
958 base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
959 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
960
Dan Carpenter8643bc62015-01-07 14:01:26 +0300961 spin_unlock(&dc->lock);
Sean Paul93396d02014-11-19 13:04:49 -0500962
Matt Roperf4510a22014-04-01 15:22:40 -0700963 if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
Thierry Redinged7dae52014-12-16 16:03:13 +0100964 drm_crtc_send_vblank_event(crtc, dc->event);
965 drm_crtc_vblank_put(crtc);
Thierry Reding3c03c462012-11-28 12:00:18 +0100966 dc->event = NULL;
Thierry Reding3c03c462012-11-28 12:00:18 +0100967 }
Thierry Reding6b59cc12014-12-16 16:33:27 +0100968
969 spin_unlock_irqrestore(&drm->event_lock, flags);
Thierry Reding3c03c462012-11-28 12:00:18 +0100970}
971
972void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
973{
974 struct tegra_dc *dc = to_tegra_dc(crtc);
975 struct drm_device *drm = crtc->dev;
976 unsigned long flags;
977
978 spin_lock_irqsave(&drm->event_lock, flags);
979
980 if (dc->event && dc->event->base.file_priv == file) {
981 dc->event->base.destroy(&dc->event->base);
Thierry Redinged7dae52014-12-16 16:03:13 +0100982 drm_crtc_vblank_put(crtc);
Thierry Reding3c03c462012-11-28 12:00:18 +0100983 dc->event = NULL;
984 }
985
986 spin_unlock_irqrestore(&drm->event_lock, flags);
987}
988
Thierry Redingf002abc2013-10-14 14:06:02 +0200989static void tegra_dc_destroy(struct drm_crtc *crtc)
990{
991 drm_crtc_cleanup(crtc);
Thierry Redingf002abc2013-10-14 14:06:02 +0200992}
993
Thierry Redingca915b12014-12-08 16:14:45 +0100994static void tegra_crtc_reset(struct drm_crtc *crtc)
995{
996 struct tegra_dc_state *state;
997
998 kfree(crtc->state);
999 crtc->state = NULL;
1000
1001 state = kzalloc(sizeof(*state), GFP_KERNEL);
1002 if (state)
1003 crtc->state = &state->base;
1004}
1005
1006static struct drm_crtc_state *
1007tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1008{
1009 struct tegra_dc_state *state = to_dc_state(crtc->state);
1010 struct tegra_dc_state *copy;
1011
1012 copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1013 if (!copy)
1014 return NULL;
1015
1016 copy->base.mode_changed = false;
1017 copy->base.planes_changed = false;
1018 copy->base.event = NULL;
1019
1020 return &copy->base;
1021}
1022
1023static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1024 struct drm_crtc_state *state)
1025{
1026 kfree(state);
1027}
1028
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001029static const struct drm_crtc_funcs tegra_crtc_funcs = {
Thierry Reding1503ca42014-11-24 17:41:23 +01001030 .page_flip = drm_atomic_helper_page_flip,
Thierry Reding74f48792014-11-24 17:08:20 +01001031 .set_config = drm_atomic_helper_set_config,
Thierry Redingf002abc2013-10-14 14:06:02 +02001032 .destroy = tegra_dc_destroy,
Thierry Redingca915b12014-12-08 16:14:45 +01001033 .reset = tegra_crtc_reset,
1034 .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1035 .atomic_destroy_state = tegra_crtc_atomic_destroy_state,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001036};
1037
Thierry Reding86df2562014-12-08 16:03:53 +01001038static void tegra_dc_stop(struct tegra_dc *dc)
1039{
1040 u32 value;
1041
1042 /* stop the display controller */
1043 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1044 value &= ~DISP_CTRL_MODE_MASK;
1045 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1046
1047 tegra_dc_commit(dc);
1048}
1049
1050static bool tegra_dc_idle(struct tegra_dc *dc)
1051{
1052 u32 value;
1053
1054 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1055
1056 return (value & DISP_CTRL_MODE_MASK) == 0;
1057}
1058
1059static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1060{
1061 timeout = jiffies + msecs_to_jiffies(timeout);
1062
1063 while (time_before(jiffies, timeout)) {
1064 if (tegra_dc_idle(dc))
1065 return 0;
1066
1067 usleep_range(1000, 2000);
1068 }
1069
1070 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1071 return -ETIMEDOUT;
1072}
1073
Thierry Redingf34bc782012-11-04 21:47:13 +01001074static void tegra_crtc_disable(struct drm_crtc *crtc)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001075{
Thierry Redingf002abc2013-10-14 14:06:02 +02001076 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding3b0e5852014-12-16 18:30:16 +01001077 u32 value;
Thierry Redingf002abc2013-10-14 14:06:02 +02001078
Thierry Reding86df2562014-12-08 16:03:53 +01001079 if (!tegra_dc_idle(dc)) {
1080 tegra_dc_stop(dc);
1081
1082 /*
1083 * Ignore the return value, there isn't anything useful to do
1084 * in case this fails.
1085 */
1086 tegra_dc_wait_idle(dc, 100);
1087 }
Thierry Reding36904ad2014-11-21 17:35:54 +01001088
Thierry Reding3b0e5852014-12-16 18:30:16 +01001089 /*
1090 * This should really be part of the RGB encoder driver, but clearing
1091 * these bits has the side-effect of stopping the display controller.
1092 * When that happens no VBLANK interrupts will be raised. At the same
1093 * time the encoder is disabled before the display controller, so the
1094 * above code is always going to timeout waiting for the controller
1095 * to go idle.
1096 *
1097 * Given the close coupling between the RGB encoder and the display
1098 * controller doing it here is still kind of okay. None of the other
1099 * encoder drivers require these bits to be cleared.
1100 *
1101 * XXX: Perhaps given that the display controller is switched off at
1102 * this point anyway maybe clearing these bits isn't even useful for
1103 * the RGB encoder?
1104 */
1105 if (dc->rgb) {
1106 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1107 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1108 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1109 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1110 }
1111
Thierry Reding8ff64c12014-10-08 14:48:51 +02001112 drm_crtc_vblank_off(crtc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001113}
1114
1115static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
1116 const struct drm_display_mode *mode,
1117 struct drm_display_mode *adjusted)
1118{
1119 return true;
1120}
1121
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001122static int tegra_dc_set_timings(struct tegra_dc *dc,
1123 struct drm_display_mode *mode)
1124{
Thierry Reding0444c0f2014-04-16 09:22:38 +02001125 unsigned int h_ref_to_sync = 1;
1126 unsigned int v_ref_to_sync = 1;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001127 unsigned long value;
1128
1129 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1130
1131 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1132 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1133
1134 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1135 ((mode->hsync_end - mode->hsync_start) << 0);
1136 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1137
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001138 value = ((mode->vtotal - mode->vsync_end) << 16) |
1139 ((mode->htotal - mode->hsync_end) << 0);
Lucas Stach40495082012-12-19 21:38:52 +00001140 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1141
1142 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1143 ((mode->hsync_start - mode->hdisplay) << 0);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001144 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1145
1146 value = (mode->vdisplay << 16) | mode->hdisplay;
1147 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1148
1149 return 0;
1150}
1151
Thierry Redingc5a107d2014-12-02 15:15:06 +01001152int tegra_dc_setup_clock(struct tegra_dc *dc, struct clk *parent,
1153 unsigned long pclk, unsigned int div)
1154{
1155 u32 value;
1156 int err;
1157
1158 err = clk_set_parent(dc->clk, parent);
1159 if (err < 0) {
1160 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1161 return err;
1162 }
1163
1164 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
1165
1166 value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
1167 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1168
1169 return 0;
1170}
1171
Thierry Redingca915b12014-12-08 16:14:45 +01001172int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1173 struct drm_crtc_state *crtc_state,
1174 struct clk *clk, unsigned long pclk,
1175 unsigned int div)
1176{
1177 struct tegra_dc_state *state = to_dc_state(crtc_state);
1178
1179 state->clk = clk;
1180 state->pclk = pclk;
1181 state->div = div;
1182
1183 return 0;
1184}
1185
Thierry Reding76d59ed2014-12-19 15:09:16 +01001186static void tegra_dc_commit_state(struct tegra_dc *dc,
1187 struct tegra_dc_state *state)
1188{
1189 u32 value;
1190 int err;
1191
1192 err = clk_set_parent(dc->clk, state->clk);
1193 if (err < 0)
1194 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1195
1196 /*
1197 * Outputs may not want to change the parent clock rate. This is only
1198 * relevant to Tegra20 where only a single display PLL is available.
1199 * Since that PLL would typically be used for HDMI, an internal LVDS
1200 * panel would need to be driven by some other clock such as PLL_P
1201 * which is shared with other peripherals. Changing the clock rate
1202 * should therefore be avoided.
1203 */
1204 if (state->pclk > 0) {
1205 err = clk_set_rate(state->clk, state->pclk);
1206 if (err < 0)
1207 dev_err(dc->dev,
1208 "failed to set clock rate to %lu Hz\n",
1209 state->pclk);
1210 }
1211
1212 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1213 state->div);
1214 DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1215
1216 value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
1217 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1218}
1219
Thierry Reding4aa3df72014-11-24 16:27:13 +01001220static void tegra_crtc_mode_set_nofb(struct drm_crtc *crtc)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001221{
Thierry Reding4aa3df72014-11-24 16:27:13 +01001222 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Thierry Reding76d59ed2014-12-19 15:09:16 +01001223 struct tegra_dc_state *state = to_dc_state(crtc->state);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001224 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingdbb3f2f2014-03-26 12:32:14 +01001225 u32 value;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001226
Thierry Reding76d59ed2014-12-19 15:09:16 +01001227 tegra_dc_commit_state(dc, state);
1228
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001229 /* program display mode */
1230 tegra_dc_set_timings(dc, mode);
1231
Thierry Reding42d06592014-12-08 15:45:39 +01001232 if (dc->soc->supports_border_color)
1233 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1234
Thierry Reding8620fc62013-12-12 11:03:59 +01001235 /* interlacing isn't supported yet, so disable it */
1236 if (dc->soc->supports_interlacing) {
1237 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1238 value &= ~INTERLACE_ENABLE;
1239 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1240 }
Thierry Reding666cb872014-12-08 16:32:47 +01001241
1242 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1243 value &= ~DISP_CTRL_MODE_MASK;
1244 value |= DISP_CTRL_MODE_C_DISPLAY;
1245 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1246
1247 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1248 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1249 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1250 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1251
1252 tegra_dc_commit(dc);
Thierry Reding23fb4742012-11-28 11:38:24 +01001253}
1254
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001255static void tegra_crtc_prepare(struct drm_crtc *crtc)
1256{
1257 struct tegra_dc *dc = to_tegra_dc(crtc);
1258 unsigned int syncpt;
1259 unsigned long value;
1260
Thierry Reding8ff64c12014-10-08 14:48:51 +02001261 drm_crtc_vblank_off(crtc);
1262
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001263 if (dc->pipe)
1264 syncpt = SYNCPT_VBLANK1;
1265 else
1266 syncpt = SYNCPT_VBLANK0;
1267
1268 /* initialize display controller */
1269 tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1270 tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
1271
1272 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
1273 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1274
1275 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1276 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1277 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1278
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001279 /* initialize timer */
1280 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1281 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1282 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1283
1284 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1285 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1286 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1287
1288 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001289 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
Thierry Reding6e5ff992012-11-28 11:45:47 +01001290
1291 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
1292 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001293}
1294
1295static void tegra_crtc_commit(struct drm_crtc *crtc)
1296{
Thierry Reding8ff64c12014-10-08 14:48:51 +02001297 drm_crtc_vblank_on(crtc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001298}
1299
Thierry Reding4aa3df72014-11-24 16:27:13 +01001300static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
1301 struct drm_crtc_state *state)
1302{
1303 return 0;
1304}
1305
1306static void tegra_crtc_atomic_begin(struct drm_crtc *crtc)
1307{
Thierry Reding1503ca42014-11-24 17:41:23 +01001308 struct tegra_dc *dc = to_tegra_dc(crtc);
1309
1310 if (crtc->state->event) {
1311 crtc->state->event->pipe = drm_crtc_index(crtc);
1312
1313 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1314
1315 dc->event = crtc->state->event;
1316 crtc->state->event = NULL;
1317 }
Thierry Reding4aa3df72014-11-24 16:27:13 +01001318}
1319
1320static void tegra_crtc_atomic_flush(struct drm_crtc *crtc)
1321{
Thierry Reding47802b02014-11-26 12:28:39 +01001322 struct tegra_dc_state *state = to_dc_state(crtc->state);
1323 struct tegra_dc *dc = to_tegra_dc(crtc);
1324
1325 tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL);
1326 tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL);
Thierry Reding4aa3df72014-11-24 16:27:13 +01001327}
1328
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001329static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
Thierry Redingf34bc782012-11-04 21:47:13 +01001330 .disable = tegra_crtc_disable,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001331 .mode_fixup = tegra_crtc_mode_fixup,
Thierry Reding4aa3df72014-11-24 16:27:13 +01001332 .mode_set = drm_helper_crtc_mode_set,
1333 .mode_set_nofb = tegra_crtc_mode_set_nofb,
1334 .mode_set_base = drm_helper_crtc_mode_set_base,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001335 .prepare = tegra_crtc_prepare,
1336 .commit = tegra_crtc_commit,
Thierry Reding4aa3df72014-11-24 16:27:13 +01001337 .atomic_check = tegra_crtc_atomic_check,
1338 .atomic_begin = tegra_crtc_atomic_begin,
1339 .atomic_flush = tegra_crtc_atomic_flush,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001340};
1341
Thierry Reding6e5ff992012-11-28 11:45:47 +01001342static irqreturn_t tegra_dc_irq(int irq, void *data)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001343{
1344 struct tegra_dc *dc = data;
1345 unsigned long status;
1346
1347 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1348 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1349
1350 if (status & FRAME_END_INT) {
1351 /*
1352 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1353 */
1354 }
1355
1356 if (status & VBLANK_INT) {
1357 /*
1358 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1359 */
Thierry Redinged7dae52014-12-16 16:03:13 +01001360 drm_crtc_handle_vblank(&dc->base);
Thierry Reding3c03c462012-11-28 12:00:18 +01001361 tegra_dc_finish_page_flip(dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001362 }
1363
1364 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1365 /*
1366 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1367 */
1368 }
1369
1370 return IRQ_HANDLED;
1371}
1372
1373static int tegra_dc_show_regs(struct seq_file *s, void *data)
1374{
1375 struct drm_info_node *node = s->private;
1376 struct tegra_dc *dc = node->info_ent->data;
1377
1378#define DUMP_REG(name) \
Thierry Reding03a60562014-10-21 13:48:48 +02001379 seq_printf(s, "%-40s %#05x %08x\n", #name, name, \
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001380 tegra_dc_readl(dc, name))
1381
1382 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1383 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1384 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1385 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1386 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1387 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1388 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1389 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1390 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1391 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1392 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1393 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1394 DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1395 DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1396 DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1397 DUMP_REG(DC_CMD_SIGNAL_RAISE);
1398 DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1399 DUMP_REG(DC_CMD_INT_STATUS);
1400 DUMP_REG(DC_CMD_INT_MASK);
1401 DUMP_REG(DC_CMD_INT_ENABLE);
1402 DUMP_REG(DC_CMD_INT_TYPE);
1403 DUMP_REG(DC_CMD_INT_POLARITY);
1404 DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1405 DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1406 DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1407 DUMP_REG(DC_CMD_STATE_ACCESS);
1408 DUMP_REG(DC_CMD_STATE_CONTROL);
1409 DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1410 DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1411 DUMP_REG(DC_COM_CRC_CONTROL);
1412 DUMP_REG(DC_COM_CRC_CHECKSUM);
1413 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1414 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1415 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1416 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1417 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1418 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1419 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1420 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1421 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1422 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1423 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1424 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1425 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1426 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1427 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1428 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1429 DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1430 DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1431 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1432 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1433 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1434 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1435 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1436 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1437 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1438 DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1439 DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1440 DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1441 DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1442 DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1443 DUMP_REG(DC_COM_SPI_CONTROL);
1444 DUMP_REG(DC_COM_SPI_START_BYTE);
1445 DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1446 DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1447 DUMP_REG(DC_COM_HSPI_CS_DC);
1448 DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1449 DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1450 DUMP_REG(DC_COM_GPIO_CTRL);
1451 DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1452 DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1453 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1454 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1455 DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1456 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1457 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1458 DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1459 DUMP_REG(DC_DISP_REF_TO_SYNC);
1460 DUMP_REG(DC_DISP_SYNC_WIDTH);
1461 DUMP_REG(DC_DISP_BACK_PORCH);
1462 DUMP_REG(DC_DISP_ACTIVE);
1463 DUMP_REG(DC_DISP_FRONT_PORCH);
1464 DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1465 DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1466 DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1467 DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1468 DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1469 DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1470 DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1471 DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1472 DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1473 DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1474 DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1475 DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1476 DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1477 DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1478 DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1479 DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1480 DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1481 DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1482 DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1483 DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1484 DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1485 DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1486 DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1487 DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1488 DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1489 DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1490 DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1491 DUMP_REG(DC_DISP_M0_CONTROL);
1492 DUMP_REG(DC_DISP_M1_CONTROL);
1493 DUMP_REG(DC_DISP_DI_CONTROL);
1494 DUMP_REG(DC_DISP_PP_CONTROL);
1495 DUMP_REG(DC_DISP_PP_SELECT_A);
1496 DUMP_REG(DC_DISP_PP_SELECT_B);
1497 DUMP_REG(DC_DISP_PP_SELECT_C);
1498 DUMP_REG(DC_DISP_PP_SELECT_D);
1499 DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1500 DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1501 DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1502 DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1503 DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1504 DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1505 DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1506 DUMP_REG(DC_DISP_BORDER_COLOR);
1507 DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1508 DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1509 DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1510 DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1511 DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1512 DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1513 DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1514 DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1515 DUMP_REG(DC_DISP_CURSOR_POSITION);
1516 DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1517 DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1518 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1519 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1520 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1521 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1522 DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1523 DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1524 DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1525 DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1526 DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1527 DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1528 DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1529 DUMP_REG(DC_DISP_SD_CONTROL);
1530 DUMP_REG(DC_DISP_SD_CSC_COEFF);
1531 DUMP_REG(DC_DISP_SD_LUT(0));
1532 DUMP_REG(DC_DISP_SD_LUT(1));
1533 DUMP_REG(DC_DISP_SD_LUT(2));
1534 DUMP_REG(DC_DISP_SD_LUT(3));
1535 DUMP_REG(DC_DISP_SD_LUT(4));
1536 DUMP_REG(DC_DISP_SD_LUT(5));
1537 DUMP_REG(DC_DISP_SD_LUT(6));
1538 DUMP_REG(DC_DISP_SD_LUT(7));
1539 DUMP_REG(DC_DISP_SD_LUT(8));
1540 DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1541 DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1542 DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1543 DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1544 DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1545 DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1546 DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1547 DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1548 DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1549 DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1550 DUMP_REG(DC_DISP_SD_BL_TF(0));
1551 DUMP_REG(DC_DISP_SD_BL_TF(1));
1552 DUMP_REG(DC_DISP_SD_BL_TF(2));
1553 DUMP_REG(DC_DISP_SD_BL_TF(3));
1554 DUMP_REG(DC_DISP_SD_BL_CONTROL);
1555 DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1556 DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
Thierry Redinge6876512013-12-20 13:58:33 +01001557 DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1558 DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001559 DUMP_REG(DC_WIN_WIN_OPTIONS);
1560 DUMP_REG(DC_WIN_BYTE_SWAP);
1561 DUMP_REG(DC_WIN_BUFFER_CONTROL);
1562 DUMP_REG(DC_WIN_COLOR_DEPTH);
1563 DUMP_REG(DC_WIN_POSITION);
1564 DUMP_REG(DC_WIN_SIZE);
1565 DUMP_REG(DC_WIN_PRESCALED_SIZE);
1566 DUMP_REG(DC_WIN_H_INITIAL_DDA);
1567 DUMP_REG(DC_WIN_V_INITIAL_DDA);
1568 DUMP_REG(DC_WIN_DDA_INC);
1569 DUMP_REG(DC_WIN_LINE_STRIDE);
1570 DUMP_REG(DC_WIN_BUF_STRIDE);
1571 DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1572 DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1573 DUMP_REG(DC_WIN_DV_CONTROL);
1574 DUMP_REG(DC_WIN_BLEND_NOKEY);
1575 DUMP_REG(DC_WIN_BLEND_1WIN);
1576 DUMP_REG(DC_WIN_BLEND_2WIN_X);
1577 DUMP_REG(DC_WIN_BLEND_2WIN_Y);
Thierry Redingf34bc782012-11-04 21:47:13 +01001578 DUMP_REG(DC_WIN_BLEND_3WIN_XY);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001579 DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1580 DUMP_REG(DC_WINBUF_START_ADDR);
1581 DUMP_REG(DC_WINBUF_START_ADDR_NS);
1582 DUMP_REG(DC_WINBUF_START_ADDR_U);
1583 DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1584 DUMP_REG(DC_WINBUF_START_ADDR_V);
1585 DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1586 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1587 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1588 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1589 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1590 DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1591 DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1592 DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1593 DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1594
1595#undef DUMP_REG
1596
1597 return 0;
1598}
1599
1600static struct drm_info_list debugfs_files[] = {
1601 { "regs", tegra_dc_show_regs, 0, NULL },
1602};
1603
1604static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1605{
1606 unsigned int i;
1607 char *name;
1608 int err;
1609
1610 name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1611 dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1612 kfree(name);
1613
1614 if (!dc->debugfs)
1615 return -ENOMEM;
1616
1617 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1618 GFP_KERNEL);
1619 if (!dc->debugfs_files) {
1620 err = -ENOMEM;
1621 goto remove;
1622 }
1623
1624 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1625 dc->debugfs_files[i].data = dc;
1626
1627 err = drm_debugfs_create_files(dc->debugfs_files,
1628 ARRAY_SIZE(debugfs_files),
1629 dc->debugfs, minor);
1630 if (err < 0)
1631 goto free;
1632
1633 dc->minor = minor;
1634
1635 return 0;
1636
1637free:
1638 kfree(dc->debugfs_files);
1639 dc->debugfs_files = NULL;
1640remove:
1641 debugfs_remove(dc->debugfs);
1642 dc->debugfs = NULL;
1643
1644 return err;
1645}
1646
1647static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1648{
1649 drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1650 dc->minor);
1651 dc->minor = NULL;
1652
1653 kfree(dc->debugfs_files);
1654 dc->debugfs_files = NULL;
1655
1656 debugfs_remove(dc->debugfs);
1657 dc->debugfs = NULL;
1658
1659 return 0;
1660}
1661
Thierry Reding53fa7f72013-09-24 15:35:40 +02001662static int tegra_dc_init(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001663{
Thierry Reding9910f5c2014-05-22 09:57:15 +02001664 struct drm_device *drm = dev_get_drvdata(client->parent);
Thierry Reding776dc382013-10-14 14:43:22 +02001665 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001666 struct tegra_drm *tegra = drm->dev_private;
Thierry Redingc7679302014-10-21 13:51:53 +02001667 struct drm_plane *primary = NULL;
1668 struct drm_plane *cursor = NULL;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001669 int err;
1670
Thierry Redingdf06b752014-06-26 21:41:53 +02001671 if (tegra->domain) {
1672 err = iommu_attach_device(tegra->domain, dc->dev);
1673 if (err < 0) {
1674 dev_err(dc->dev, "failed to attach to domain: %d\n",
1675 err);
1676 return err;
1677 }
1678
1679 dc->domain = tegra->domain;
1680 }
1681
Thierry Redingc7679302014-10-21 13:51:53 +02001682 primary = tegra_dc_primary_plane_create(drm, dc);
1683 if (IS_ERR(primary)) {
1684 err = PTR_ERR(primary);
1685 goto cleanup;
1686 }
1687
1688 if (dc->soc->supports_cursor) {
1689 cursor = tegra_dc_cursor_plane_create(drm, dc);
1690 if (IS_ERR(cursor)) {
1691 err = PTR_ERR(cursor);
1692 goto cleanup;
1693 }
1694 }
1695
1696 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
1697 &tegra_crtc_funcs);
1698 if (err < 0)
1699 goto cleanup;
1700
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001701 drm_mode_crtc_set_gamma_size(&dc->base, 256);
1702 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1703
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001704 /*
1705 * Keep track of the minimum pitch alignment across all display
1706 * controllers.
1707 */
1708 if (dc->soc->pitch_align > tegra->pitch_align)
1709 tegra->pitch_align = dc->soc->pitch_align;
1710
Thierry Reding9910f5c2014-05-22 09:57:15 +02001711 err = tegra_dc_rgb_init(drm, dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001712 if (err < 0 && err != -ENODEV) {
1713 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
Thierry Redingc7679302014-10-21 13:51:53 +02001714 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001715 }
1716
Thierry Reding9910f5c2014-05-22 09:57:15 +02001717 err = tegra_dc_add_planes(drm, dc);
Thierry Redingf34bc782012-11-04 21:47:13 +01001718 if (err < 0)
Thierry Redingc7679302014-10-21 13:51:53 +02001719 goto cleanup;
Thierry Redingf34bc782012-11-04 21:47:13 +01001720
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001721 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
Thierry Reding9910f5c2014-05-22 09:57:15 +02001722 err = tegra_dc_debugfs_init(dc, drm->primary);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001723 if (err < 0)
1724 dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1725 }
1726
Thierry Reding6e5ff992012-11-28 11:45:47 +01001727 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001728 dev_name(dc->dev), dc);
1729 if (err < 0) {
1730 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1731 err);
Thierry Redingc7679302014-10-21 13:51:53 +02001732 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001733 }
1734
1735 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +02001736
1737cleanup:
1738 if (cursor)
1739 drm_plane_cleanup(cursor);
1740
1741 if (primary)
1742 drm_plane_cleanup(primary);
1743
1744 if (tegra->domain) {
1745 iommu_detach_device(tegra->domain, dc->dev);
1746 dc->domain = NULL;
1747 }
1748
1749 return err;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001750}
1751
Thierry Reding53fa7f72013-09-24 15:35:40 +02001752static int tegra_dc_exit(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001753{
Thierry Reding776dc382013-10-14 14:43:22 +02001754 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001755 int err;
1756
1757 devm_free_irq(dc->dev, dc->irq, dc);
1758
1759 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1760 err = tegra_dc_debugfs_exit(dc);
1761 if (err < 0)
1762 dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1763 }
1764
1765 err = tegra_dc_rgb_exit(dc);
1766 if (err) {
1767 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1768 return err;
1769 }
1770
Thierry Redingdf06b752014-06-26 21:41:53 +02001771 if (dc->domain) {
1772 iommu_detach_device(dc->domain, dc->dev);
1773 dc->domain = NULL;
1774 }
1775
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001776 return 0;
1777}
1778
1779static const struct host1x_client_ops dc_client_ops = {
Thierry Reding53fa7f72013-09-24 15:35:40 +02001780 .init = tegra_dc_init,
1781 .exit = tegra_dc_exit,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001782};
1783
Thierry Reding8620fc62013-12-12 11:03:59 +01001784static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001785 .supports_border_color = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001786 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001787 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001788 .supports_block_linear = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001789 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001790 .has_powergate = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001791};
1792
1793static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001794 .supports_border_color = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001795 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001796 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001797 .supports_block_linear = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001798 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001799 .has_powergate = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001800};
1801
1802static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001803 .supports_border_color = true,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001804 .supports_interlacing = false,
1805 .supports_cursor = false,
1806 .supports_block_linear = false,
1807 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02001808 .has_powergate = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001809};
1810
1811static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001812 .supports_border_color = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001813 .supports_interlacing = true,
Thierry Redinge6876512013-12-20 13:58:33 +01001814 .supports_cursor = true,
Thierry Redingc134f012014-06-03 14:48:12 +02001815 .supports_block_linear = true,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001816 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02001817 .has_powergate = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001818};
1819
1820static const struct of_device_id tegra_dc_of_match[] = {
1821 {
1822 .compatible = "nvidia,tegra124-dc",
1823 .data = &tegra124_dc_soc_info,
1824 }, {
Thierry Reding9c012702014-07-07 15:32:53 +02001825 .compatible = "nvidia,tegra114-dc",
1826 .data = &tegra114_dc_soc_info,
1827 }, {
Thierry Reding8620fc62013-12-12 11:03:59 +01001828 .compatible = "nvidia,tegra30-dc",
1829 .data = &tegra30_dc_soc_info,
1830 }, {
1831 .compatible = "nvidia,tegra20-dc",
1832 .data = &tegra20_dc_soc_info,
1833 }, {
1834 /* sentinel */
1835 }
1836};
Stephen Warrenef707282014-06-18 16:21:55 -06001837MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
Thierry Reding8620fc62013-12-12 11:03:59 +01001838
Thierry Reding13411dd2014-01-09 17:08:36 +01001839static int tegra_dc_parse_dt(struct tegra_dc *dc)
1840{
1841 struct device_node *np;
1842 u32 value = 0;
1843 int err;
1844
1845 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
1846 if (err < 0) {
1847 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
1848
1849 /*
1850 * If the nvidia,head property isn't present, try to find the
1851 * correct head number by looking up the position of this
1852 * display controller's node within the device tree. Assuming
1853 * that the nodes are ordered properly in the DTS file and
1854 * that the translation into a flattened device tree blob
1855 * preserves that ordering this will actually yield the right
1856 * head number.
1857 *
1858 * If those assumptions don't hold, this will still work for
1859 * cases where only a single display controller is used.
1860 */
1861 for_each_matching_node(np, tegra_dc_of_match) {
1862 if (np == dc->dev->of_node)
1863 break;
1864
1865 value++;
1866 }
1867 }
1868
1869 dc->pipe = value;
1870
1871 return 0;
1872}
1873
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001874static int tegra_dc_probe(struct platform_device *pdev)
1875{
Thierry Reding8620fc62013-12-12 11:03:59 +01001876 const struct of_device_id *id;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001877 struct resource *regs;
1878 struct tegra_dc *dc;
1879 int err;
1880
1881 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1882 if (!dc)
1883 return -ENOMEM;
1884
Thierry Reding8620fc62013-12-12 11:03:59 +01001885 id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
1886 if (!id)
1887 return -ENODEV;
1888
Thierry Reding6e5ff992012-11-28 11:45:47 +01001889 spin_lock_init(&dc->lock);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001890 INIT_LIST_HEAD(&dc->list);
1891 dc->dev = &pdev->dev;
Thierry Reding8620fc62013-12-12 11:03:59 +01001892 dc->soc = id->data;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001893
Thierry Reding13411dd2014-01-09 17:08:36 +01001894 err = tegra_dc_parse_dt(dc);
1895 if (err < 0)
1896 return err;
1897
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001898 dc->clk = devm_clk_get(&pdev->dev, NULL);
1899 if (IS_ERR(dc->clk)) {
1900 dev_err(&pdev->dev, "failed to get clock\n");
1901 return PTR_ERR(dc->clk);
1902 }
1903
Stephen Warrenca480802013-11-06 16:20:54 -07001904 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1905 if (IS_ERR(dc->rst)) {
1906 dev_err(&pdev->dev, "failed to get reset\n");
1907 return PTR_ERR(dc->rst);
1908 }
1909
Thierry Reding9c012702014-07-07 15:32:53 +02001910 if (dc->soc->has_powergate) {
1911 if (dc->pipe == 0)
1912 dc->powergate = TEGRA_POWERGATE_DIS;
1913 else
1914 dc->powergate = TEGRA_POWERGATE_DISB;
1915
1916 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
1917 dc->rst);
1918 if (err < 0) {
1919 dev_err(&pdev->dev, "failed to power partition: %d\n",
1920 err);
1921 return err;
1922 }
1923 } else {
1924 err = clk_prepare_enable(dc->clk);
1925 if (err < 0) {
1926 dev_err(&pdev->dev, "failed to enable clock: %d\n",
1927 err);
1928 return err;
1929 }
1930
1931 err = reset_control_deassert(dc->rst);
1932 if (err < 0) {
1933 dev_err(&pdev->dev, "failed to deassert reset: %d\n",
1934 err);
1935 return err;
1936 }
1937 }
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001938
1939 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingd4ed6022013-01-21 11:09:02 +01001940 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1941 if (IS_ERR(dc->regs))
1942 return PTR_ERR(dc->regs);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001943
1944 dc->irq = platform_get_irq(pdev, 0);
1945 if (dc->irq < 0) {
1946 dev_err(&pdev->dev, "failed to get IRQ\n");
1947 return -ENXIO;
1948 }
1949
Thierry Reding776dc382013-10-14 14:43:22 +02001950 INIT_LIST_HEAD(&dc->client.list);
1951 dc->client.ops = &dc_client_ops;
1952 dc->client.dev = &pdev->dev;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001953
1954 err = tegra_dc_rgb_probe(dc);
1955 if (err < 0 && err != -ENODEV) {
1956 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1957 return err;
1958 }
1959
Thierry Reding776dc382013-10-14 14:43:22 +02001960 err = host1x_client_register(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001961 if (err < 0) {
1962 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1963 err);
1964 return err;
1965 }
1966
1967 platform_set_drvdata(pdev, dc);
1968
1969 return 0;
1970}
1971
1972static int tegra_dc_remove(struct platform_device *pdev)
1973{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001974 struct tegra_dc *dc = platform_get_drvdata(pdev);
1975 int err;
1976
Thierry Reding776dc382013-10-14 14:43:22 +02001977 err = host1x_client_unregister(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001978 if (err < 0) {
1979 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1980 err);
1981 return err;
1982 }
1983
Thierry Reding59d29c02013-10-14 14:26:42 +02001984 err = tegra_dc_rgb_remove(dc);
1985 if (err < 0) {
1986 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
1987 return err;
1988 }
1989
Thierry Reding5482d752014-07-11 08:39:03 +02001990 reset_control_assert(dc->rst);
Thierry Reding9c012702014-07-07 15:32:53 +02001991
1992 if (dc->soc->has_powergate)
1993 tegra_powergate_power_off(dc->powergate);
1994
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001995 clk_disable_unprepare(dc->clk);
1996
1997 return 0;
1998}
1999
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002000struct platform_driver tegra_dc_driver = {
2001 .driver = {
2002 .name = "tegra-dc",
2003 .owner = THIS_MODULE,
2004 .of_match_table = tegra_dc_of_match,
2005 },
2006 .probe = tegra_dc_probe,
2007 .remove = tegra_dc_remove,
2008};